hns_roce_hw_v2.c 105 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296
  1. /*
  2. * Copyright (c) 2016-2017 Hisilicon Limited.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/acpi.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/kernel.h>
  36. #include <rdma/ib_umem.h>
  37. #include "hnae3.h"
  38. #include "hns_roce_common.h"
  39. #include "hns_roce_device.h"
  40. #include "hns_roce_cmd.h"
  41. #include "hns_roce_hem.h"
  42. #include "hns_roce_hw_v2.h"
  43. static void set_data_seg_v2(struct hns_roce_v2_wqe_data_seg *dseg,
  44. struct ib_sge *sg)
  45. {
  46. dseg->lkey = cpu_to_le32(sg->lkey);
  47. dseg->addr = cpu_to_le64(sg->addr);
  48. dseg->len = cpu_to_le32(sg->length);
  49. }
  50. static int hns_roce_v2_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  51. struct ib_send_wr **bad_wr)
  52. {
  53. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  54. struct hns_roce_v2_rc_send_wqe *rc_sq_wqe;
  55. struct hns_roce_qp *qp = to_hr_qp(ibqp);
  56. struct hns_roce_v2_wqe_data_seg *dseg;
  57. struct device *dev = hr_dev->dev;
  58. struct hns_roce_v2_db sq_db;
  59. unsigned int sge_ind = 0;
  60. unsigned int wqe_sz = 0;
  61. unsigned int owner_bit;
  62. unsigned long flags;
  63. unsigned int ind;
  64. void *wqe = NULL;
  65. int ret = 0;
  66. int nreq;
  67. int i;
  68. if (unlikely(ibqp->qp_type != IB_QPT_RC)) {
  69. dev_err(dev, "Not supported QP(0x%x)type!\n", ibqp->qp_type);
  70. *bad_wr = NULL;
  71. return -EOPNOTSUPP;
  72. }
  73. if (unlikely(qp->state != IB_QPS_RTS && qp->state != IB_QPS_SQD)) {
  74. dev_err(dev, "Post WQE fail, QP state %d err!\n", qp->state);
  75. *bad_wr = wr;
  76. return -EINVAL;
  77. }
  78. spin_lock_irqsave(&qp->sq.lock, flags);
  79. ind = qp->sq_next_wqe;
  80. sge_ind = qp->next_sge;
  81. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  82. if (hns_roce_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
  83. ret = -ENOMEM;
  84. *bad_wr = wr;
  85. goto out;
  86. }
  87. if (unlikely(wr->num_sge > qp->sq.max_gs)) {
  88. dev_err(dev, "num_sge=%d > qp->sq.max_gs=%d\n",
  89. wr->num_sge, qp->sq.max_gs);
  90. ret = -EINVAL;
  91. *bad_wr = wr;
  92. goto out;
  93. }
  94. wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
  95. qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] =
  96. wr->wr_id;
  97. owner_bit = ~(qp->sq.head >> ilog2(qp->sq.wqe_cnt)) & 0x1;
  98. rc_sq_wqe = wqe;
  99. memset(rc_sq_wqe, 0, sizeof(*rc_sq_wqe));
  100. for (i = 0; i < wr->num_sge; i++)
  101. rc_sq_wqe->msg_len += wr->sg_list[i].length;
  102. rc_sq_wqe->inv_key_immtdata = send_ieth(wr);
  103. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_FENCE_S,
  104. (wr->send_flags & IB_SEND_FENCE) ? 1 : 0);
  105. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_SE_S,
  106. (wr->send_flags & IB_SEND_SOLICITED) ? 1 : 0);
  107. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_CQE_S,
  108. (wr->send_flags & IB_SEND_SIGNALED) ? 1 : 0);
  109. roce_set_bit(rc_sq_wqe->byte_4, V2_RC_SEND_WQE_BYTE_4_OWNER_S,
  110. owner_bit);
  111. switch (wr->opcode) {
  112. case IB_WR_RDMA_READ:
  113. roce_set_field(rc_sq_wqe->byte_4,
  114. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  115. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  116. HNS_ROCE_V2_WQE_OP_RDMA_READ);
  117. rc_sq_wqe->rkey = cpu_to_le32(rdma_wr(wr)->rkey);
  118. rc_sq_wqe->va = cpu_to_le64(rdma_wr(wr)->remote_addr);
  119. break;
  120. case IB_WR_RDMA_WRITE:
  121. roce_set_field(rc_sq_wqe->byte_4,
  122. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  123. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  124. HNS_ROCE_V2_WQE_OP_RDMA_WRITE);
  125. rc_sq_wqe->rkey = cpu_to_le32(rdma_wr(wr)->rkey);
  126. rc_sq_wqe->va = cpu_to_le64(rdma_wr(wr)->remote_addr);
  127. break;
  128. case IB_WR_RDMA_WRITE_WITH_IMM:
  129. roce_set_field(rc_sq_wqe->byte_4,
  130. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  131. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  132. HNS_ROCE_V2_WQE_OP_RDMA_WRITE_WITH_IMM);
  133. rc_sq_wqe->rkey = cpu_to_le32(rdma_wr(wr)->rkey);
  134. rc_sq_wqe->va = cpu_to_le64(rdma_wr(wr)->remote_addr);
  135. break;
  136. case IB_WR_SEND:
  137. roce_set_field(rc_sq_wqe->byte_4,
  138. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  139. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  140. HNS_ROCE_V2_WQE_OP_SEND);
  141. break;
  142. case IB_WR_SEND_WITH_INV:
  143. roce_set_field(rc_sq_wqe->byte_4,
  144. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  145. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  146. HNS_ROCE_V2_WQE_OP_SEND_WITH_INV);
  147. break;
  148. case IB_WR_SEND_WITH_IMM:
  149. roce_set_field(rc_sq_wqe->byte_4,
  150. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  151. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  152. HNS_ROCE_V2_WQE_OP_SEND_WITH_IMM);
  153. break;
  154. case IB_WR_LOCAL_INV:
  155. roce_set_field(rc_sq_wqe->byte_4,
  156. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  157. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  158. HNS_ROCE_V2_WQE_OP_LOCAL_INV);
  159. break;
  160. case IB_WR_ATOMIC_CMP_AND_SWP:
  161. roce_set_field(rc_sq_wqe->byte_4,
  162. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  163. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  164. HNS_ROCE_V2_WQE_OP_ATOM_CMP_AND_SWAP);
  165. break;
  166. case IB_WR_ATOMIC_FETCH_AND_ADD:
  167. roce_set_field(rc_sq_wqe->byte_4,
  168. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  169. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  170. HNS_ROCE_V2_WQE_OP_ATOM_FETCH_AND_ADD);
  171. break;
  172. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  173. roce_set_field(rc_sq_wqe->byte_4,
  174. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  175. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  176. HNS_ROCE_V2_WQE_OP_ATOM_MSK_CMP_AND_SWAP);
  177. break;
  178. case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
  179. roce_set_field(rc_sq_wqe->byte_4,
  180. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  181. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  182. HNS_ROCE_V2_WQE_OP_ATOM_MSK_FETCH_AND_ADD);
  183. break;
  184. default:
  185. roce_set_field(rc_sq_wqe->byte_4,
  186. V2_RC_SEND_WQE_BYTE_4_OPCODE_M,
  187. V2_RC_SEND_WQE_BYTE_4_OPCODE_S,
  188. HNS_ROCE_V2_WQE_OP_MASK);
  189. break;
  190. }
  191. wqe += sizeof(struct hns_roce_v2_rc_send_wqe);
  192. dseg = wqe;
  193. if (wr->send_flags & IB_SEND_INLINE && wr->num_sge) {
  194. if (rc_sq_wqe->msg_len >
  195. hr_dev->caps.max_sq_inline) {
  196. ret = -EINVAL;
  197. *bad_wr = wr;
  198. dev_err(dev, "inline len(1-%d)=%d, illegal",
  199. rc_sq_wqe->msg_len,
  200. hr_dev->caps.max_sq_inline);
  201. goto out;
  202. }
  203. for (i = 0; i < wr->num_sge; i++) {
  204. memcpy(wqe, ((void *)wr->sg_list[i].addr),
  205. wr->sg_list[i].length);
  206. wqe += wr->sg_list[i].length;
  207. wqe_sz += wr->sg_list[i].length;
  208. }
  209. roce_set_bit(rc_sq_wqe->byte_4,
  210. V2_RC_SEND_WQE_BYTE_4_INLINE_S, 1);
  211. } else {
  212. if (wr->num_sge <= 2) {
  213. for (i = 0; i < wr->num_sge; i++)
  214. set_data_seg_v2(dseg + i,
  215. wr->sg_list + i);
  216. } else {
  217. roce_set_field(rc_sq_wqe->byte_20,
  218. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_M,
  219. V2_RC_SEND_WQE_BYTE_20_MSG_START_SGE_IDX_S,
  220. sge_ind & (qp->sge.sge_cnt - 1));
  221. for (i = 0; i < 2; i++)
  222. set_data_seg_v2(dseg + i,
  223. wr->sg_list + i);
  224. dseg = get_send_extend_sge(qp,
  225. sge_ind & (qp->sge.sge_cnt - 1));
  226. for (i = 0; i < wr->num_sge - 2; i++) {
  227. set_data_seg_v2(dseg + i,
  228. wr->sg_list + 2 + i);
  229. sge_ind++;
  230. }
  231. }
  232. roce_set_field(rc_sq_wqe->byte_16,
  233. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_M,
  234. V2_RC_SEND_WQE_BYTE_16_SGE_NUM_S,
  235. wr->num_sge);
  236. wqe_sz += wr->num_sge *
  237. sizeof(struct hns_roce_v2_wqe_data_seg);
  238. }
  239. ind++;
  240. }
  241. out:
  242. if (likely(nreq)) {
  243. qp->sq.head += nreq;
  244. /* Memory barrier */
  245. wmb();
  246. sq_db.byte_4 = 0;
  247. sq_db.parameter = 0;
  248. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_TAG_M,
  249. V2_DB_BYTE_4_TAG_S, qp->doorbell_qpn);
  250. roce_set_field(sq_db.byte_4, V2_DB_BYTE_4_CMD_M,
  251. V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_SQ_DB);
  252. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_CONS_IDX_M,
  253. V2_DB_PARAMETER_CONS_IDX_S,
  254. qp->sq.head & ((qp->sq.wqe_cnt << 1) - 1));
  255. roce_set_field(sq_db.parameter, V2_DB_PARAMETER_SL_M,
  256. V2_DB_PARAMETER_SL_S, qp->sl);
  257. hns_roce_write64_k((__be32 *)&sq_db, qp->sq.db_reg_l);
  258. qp->sq_next_wqe = ind;
  259. qp->next_sge = sge_ind;
  260. }
  261. spin_unlock_irqrestore(&qp->sq.lock, flags);
  262. return ret;
  263. }
  264. static int hns_roce_v2_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  265. struct ib_recv_wr **bad_wr)
  266. {
  267. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  268. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  269. struct hns_roce_v2_wqe_data_seg *dseg;
  270. struct device *dev = hr_dev->dev;
  271. struct hns_roce_v2_db rq_db;
  272. unsigned long flags;
  273. void *wqe = NULL;
  274. int ret = 0;
  275. int nreq;
  276. int ind;
  277. int i;
  278. spin_lock_irqsave(&hr_qp->rq.lock, flags);
  279. ind = hr_qp->rq.head & (hr_qp->rq.wqe_cnt - 1);
  280. if (hr_qp->state == IB_QPS_RESET || hr_qp->state == IB_QPS_ERR) {
  281. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  282. *bad_wr = wr;
  283. return -EINVAL;
  284. }
  285. for (nreq = 0; wr; ++nreq, wr = wr->next) {
  286. if (hns_roce_wq_overflow(&hr_qp->rq, nreq,
  287. hr_qp->ibqp.recv_cq)) {
  288. ret = -ENOMEM;
  289. *bad_wr = wr;
  290. goto out;
  291. }
  292. if (unlikely(wr->num_sge > hr_qp->rq.max_gs)) {
  293. dev_err(dev, "rq:num_sge=%d > qp->sq.max_gs=%d\n",
  294. wr->num_sge, hr_qp->rq.max_gs);
  295. ret = -EINVAL;
  296. *bad_wr = wr;
  297. goto out;
  298. }
  299. wqe = get_recv_wqe(hr_qp, ind);
  300. dseg = (struct hns_roce_v2_wqe_data_seg *)wqe;
  301. for (i = 0; i < wr->num_sge; i++) {
  302. if (!wr->sg_list[i].length)
  303. continue;
  304. set_data_seg_v2(dseg, wr->sg_list + i);
  305. dseg++;
  306. }
  307. if (i < hr_qp->rq.max_gs) {
  308. dseg[i].lkey = cpu_to_be32(HNS_ROCE_INVALID_LKEY);
  309. dseg[i].addr = 0;
  310. }
  311. hr_qp->rq.wrid[ind] = wr->wr_id;
  312. ind = (ind + 1) & (hr_qp->rq.wqe_cnt - 1);
  313. }
  314. out:
  315. if (likely(nreq)) {
  316. hr_qp->rq.head += nreq;
  317. /* Memory barrier */
  318. wmb();
  319. rq_db.byte_4 = 0;
  320. rq_db.parameter = 0;
  321. roce_set_field(rq_db.byte_4, V2_DB_BYTE_4_TAG_M,
  322. V2_DB_BYTE_4_TAG_S, hr_qp->qpn);
  323. roce_set_field(rq_db.byte_4, V2_DB_BYTE_4_CMD_M,
  324. V2_DB_BYTE_4_CMD_S, HNS_ROCE_V2_RQ_DB);
  325. roce_set_field(rq_db.parameter, V2_DB_PARAMETER_CONS_IDX_M,
  326. V2_DB_PARAMETER_CONS_IDX_S, hr_qp->rq.head);
  327. hns_roce_write64_k((__be32 *)&rq_db, hr_qp->rq.db_reg_l);
  328. }
  329. spin_unlock_irqrestore(&hr_qp->rq.lock, flags);
  330. return ret;
  331. }
  332. static int hns_roce_cmq_space(struct hns_roce_v2_cmq_ring *ring)
  333. {
  334. int ntu = ring->next_to_use;
  335. int ntc = ring->next_to_clean;
  336. int used = (ntu - ntc + ring->desc_num) % ring->desc_num;
  337. return ring->desc_num - used - 1;
  338. }
  339. static int hns_roce_alloc_cmq_desc(struct hns_roce_dev *hr_dev,
  340. struct hns_roce_v2_cmq_ring *ring)
  341. {
  342. int size = ring->desc_num * sizeof(struct hns_roce_cmq_desc);
  343. ring->desc = kzalloc(size, GFP_KERNEL);
  344. if (!ring->desc)
  345. return -ENOMEM;
  346. ring->desc_dma_addr = dma_map_single(hr_dev->dev, ring->desc, size,
  347. DMA_BIDIRECTIONAL);
  348. if (dma_mapping_error(hr_dev->dev, ring->desc_dma_addr)) {
  349. ring->desc_dma_addr = 0;
  350. kfree(ring->desc);
  351. ring->desc = NULL;
  352. return -ENOMEM;
  353. }
  354. return 0;
  355. }
  356. static void hns_roce_free_cmq_desc(struct hns_roce_dev *hr_dev,
  357. struct hns_roce_v2_cmq_ring *ring)
  358. {
  359. dma_unmap_single(hr_dev->dev, ring->desc_dma_addr,
  360. ring->desc_num * sizeof(struct hns_roce_cmq_desc),
  361. DMA_BIDIRECTIONAL);
  362. kfree(ring->desc);
  363. }
  364. static int hns_roce_init_cmq_ring(struct hns_roce_dev *hr_dev, bool ring_type)
  365. {
  366. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  367. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  368. &priv->cmq.csq : &priv->cmq.crq;
  369. ring->flag = ring_type;
  370. ring->next_to_clean = 0;
  371. ring->next_to_use = 0;
  372. return hns_roce_alloc_cmq_desc(hr_dev, ring);
  373. }
  374. static void hns_roce_cmq_init_regs(struct hns_roce_dev *hr_dev, bool ring_type)
  375. {
  376. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  377. struct hns_roce_v2_cmq_ring *ring = (ring_type == TYPE_CSQ) ?
  378. &priv->cmq.csq : &priv->cmq.crq;
  379. dma_addr_t dma = ring->desc_dma_addr;
  380. if (ring_type == TYPE_CSQ) {
  381. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_L_REG, (u32)dma);
  382. roce_write(hr_dev, ROCEE_TX_CMQ_BASEADDR_H_REG,
  383. upper_32_bits(dma));
  384. roce_write(hr_dev, ROCEE_TX_CMQ_DEPTH_REG,
  385. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  386. HNS_ROCE_CMQ_ENABLE);
  387. roce_write(hr_dev, ROCEE_TX_CMQ_HEAD_REG, 0);
  388. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, 0);
  389. } else {
  390. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_L_REG, (u32)dma);
  391. roce_write(hr_dev, ROCEE_RX_CMQ_BASEADDR_H_REG,
  392. upper_32_bits(dma));
  393. roce_write(hr_dev, ROCEE_RX_CMQ_DEPTH_REG,
  394. (ring->desc_num >> HNS_ROCE_CMQ_DESC_NUM_S) |
  395. HNS_ROCE_CMQ_ENABLE);
  396. roce_write(hr_dev, ROCEE_RX_CMQ_HEAD_REG, 0);
  397. roce_write(hr_dev, ROCEE_RX_CMQ_TAIL_REG, 0);
  398. }
  399. }
  400. static int hns_roce_v2_cmq_init(struct hns_roce_dev *hr_dev)
  401. {
  402. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  403. int ret;
  404. /* Setup the queue entries for command queue */
  405. priv->cmq.csq.desc_num = 1024;
  406. priv->cmq.crq.desc_num = 1024;
  407. /* Setup the lock for command queue */
  408. spin_lock_init(&priv->cmq.csq.lock);
  409. spin_lock_init(&priv->cmq.crq.lock);
  410. /* Setup Tx write back timeout */
  411. priv->cmq.tx_timeout = HNS_ROCE_CMQ_TX_TIMEOUT;
  412. /* Init CSQ */
  413. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CSQ);
  414. if (ret) {
  415. dev_err(hr_dev->dev, "Init CSQ error, ret = %d.\n", ret);
  416. return ret;
  417. }
  418. /* Init CRQ */
  419. ret = hns_roce_init_cmq_ring(hr_dev, TYPE_CRQ);
  420. if (ret) {
  421. dev_err(hr_dev->dev, "Init CRQ error, ret = %d.\n", ret);
  422. goto err_crq;
  423. }
  424. /* Init CSQ REG */
  425. hns_roce_cmq_init_regs(hr_dev, TYPE_CSQ);
  426. /* Init CRQ REG */
  427. hns_roce_cmq_init_regs(hr_dev, TYPE_CRQ);
  428. return 0;
  429. err_crq:
  430. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  431. return ret;
  432. }
  433. static void hns_roce_v2_cmq_exit(struct hns_roce_dev *hr_dev)
  434. {
  435. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  436. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.csq);
  437. hns_roce_free_cmq_desc(hr_dev, &priv->cmq.crq);
  438. }
  439. static void hns_roce_cmq_setup_basic_desc(struct hns_roce_cmq_desc *desc,
  440. enum hns_roce_opcode_type opcode,
  441. bool is_read)
  442. {
  443. memset((void *)desc, 0, sizeof(struct hns_roce_cmq_desc));
  444. desc->opcode = cpu_to_le16(opcode);
  445. desc->flag =
  446. cpu_to_le16(HNS_ROCE_CMD_FLAG_NO_INTR | HNS_ROCE_CMD_FLAG_IN);
  447. if (is_read)
  448. desc->flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_WR);
  449. else
  450. desc->flag &= cpu_to_le16(~HNS_ROCE_CMD_FLAG_WR);
  451. }
  452. static int hns_roce_cmq_csq_done(struct hns_roce_dev *hr_dev)
  453. {
  454. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  455. u32 head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  456. return head == priv->cmq.csq.next_to_use;
  457. }
  458. static int hns_roce_cmq_csq_clean(struct hns_roce_dev *hr_dev)
  459. {
  460. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  461. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  462. struct hns_roce_cmq_desc *desc;
  463. u16 ntc = csq->next_to_clean;
  464. u32 head;
  465. int clean = 0;
  466. desc = &csq->desc[ntc];
  467. head = roce_read(hr_dev, ROCEE_TX_CMQ_HEAD_REG);
  468. while (head != ntc) {
  469. memset(desc, 0, sizeof(*desc));
  470. ntc++;
  471. if (ntc == csq->desc_num)
  472. ntc = 0;
  473. desc = &csq->desc[ntc];
  474. clean++;
  475. }
  476. csq->next_to_clean = ntc;
  477. return clean;
  478. }
  479. static int hns_roce_cmq_send(struct hns_roce_dev *hr_dev,
  480. struct hns_roce_cmq_desc *desc, int num)
  481. {
  482. struct hns_roce_v2_priv *priv = (struct hns_roce_v2_priv *)hr_dev->priv;
  483. struct hns_roce_v2_cmq_ring *csq = &priv->cmq.csq;
  484. struct hns_roce_cmq_desc *desc_to_use;
  485. bool complete = false;
  486. u32 timeout = 0;
  487. int handle = 0;
  488. u16 desc_ret;
  489. int ret = 0;
  490. int ntc;
  491. spin_lock_bh(&csq->lock);
  492. if (num > hns_roce_cmq_space(csq)) {
  493. spin_unlock_bh(&csq->lock);
  494. return -EBUSY;
  495. }
  496. /*
  497. * Record the location of desc in the cmq for this time
  498. * which will be use for hardware to write back
  499. */
  500. ntc = csq->next_to_use;
  501. while (handle < num) {
  502. desc_to_use = &csq->desc[csq->next_to_use];
  503. *desc_to_use = desc[handle];
  504. dev_dbg(hr_dev->dev, "set cmq desc:\n");
  505. csq->next_to_use++;
  506. if (csq->next_to_use == csq->desc_num)
  507. csq->next_to_use = 0;
  508. handle++;
  509. }
  510. /* Write to hardware */
  511. roce_write(hr_dev, ROCEE_TX_CMQ_TAIL_REG, csq->next_to_use);
  512. /*
  513. * If the command is sync, wait for the firmware to write back,
  514. * if multi descriptors to be sent, use the first one to check
  515. */
  516. if ((desc->flag) & HNS_ROCE_CMD_FLAG_NO_INTR) {
  517. do {
  518. if (hns_roce_cmq_csq_done(hr_dev))
  519. break;
  520. udelay(1);
  521. timeout++;
  522. } while (timeout < priv->cmq.tx_timeout);
  523. }
  524. if (hns_roce_cmq_csq_done(hr_dev)) {
  525. complete = true;
  526. handle = 0;
  527. while (handle < num) {
  528. /* get the result of hardware write back */
  529. desc_to_use = &csq->desc[ntc];
  530. desc[handle] = *desc_to_use;
  531. dev_dbg(hr_dev->dev, "Get cmq desc:\n");
  532. desc_ret = desc[handle].retval;
  533. if (desc_ret == CMD_EXEC_SUCCESS)
  534. ret = 0;
  535. else
  536. ret = -EIO;
  537. priv->cmq.last_status = desc_ret;
  538. ntc++;
  539. handle++;
  540. if (ntc == csq->desc_num)
  541. ntc = 0;
  542. }
  543. }
  544. if (!complete)
  545. ret = -EAGAIN;
  546. /* clean the command send queue */
  547. handle = hns_roce_cmq_csq_clean(hr_dev);
  548. if (handle != num)
  549. dev_warn(hr_dev->dev, "Cleaned %d, need to clean %d\n",
  550. handle, num);
  551. spin_unlock_bh(&csq->lock);
  552. return ret;
  553. }
  554. static int hns_roce_cmq_query_hw_info(struct hns_roce_dev *hr_dev)
  555. {
  556. struct hns_roce_query_version *resp;
  557. struct hns_roce_cmq_desc desc;
  558. int ret;
  559. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_QUERY_HW_VER, true);
  560. ret = hns_roce_cmq_send(hr_dev, &desc, 1);
  561. if (ret)
  562. return ret;
  563. resp = (struct hns_roce_query_version *)desc.data;
  564. hr_dev->hw_rev = le32_to_cpu(resp->rocee_hw_version);
  565. hr_dev->vendor_id = le32_to_cpu(resp->rocee_vendor_id);
  566. return 0;
  567. }
  568. static int hns_roce_config_global_param(struct hns_roce_dev *hr_dev)
  569. {
  570. struct hns_roce_cfg_global_param *req;
  571. struct hns_roce_cmq_desc desc;
  572. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_GLOBAL_PARAM,
  573. false);
  574. req = (struct hns_roce_cfg_global_param *)desc.data;
  575. memset(req, 0, sizeof(*req));
  576. roce_set_field(req->time_cfg_udp_port,
  577. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_M,
  578. CFG_GLOBAL_PARAM_DATA_0_ROCEE_TIME_1US_CFG_S, 0x3e8);
  579. roce_set_field(req->time_cfg_udp_port,
  580. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_M,
  581. CFG_GLOBAL_PARAM_DATA_0_ROCEE_UDP_PORT_S, 0x12b7);
  582. return hns_roce_cmq_send(hr_dev, &desc, 1);
  583. }
  584. static int hns_roce_query_pf_resource(struct hns_roce_dev *hr_dev)
  585. {
  586. struct hns_roce_cmq_desc desc[2];
  587. struct hns_roce_pf_res *res;
  588. int ret;
  589. int i;
  590. for (i = 0; i < 2; i++) {
  591. hns_roce_cmq_setup_basic_desc(&desc[i],
  592. HNS_ROCE_OPC_QUERY_PF_RES, true);
  593. if (i == 0)
  594. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  595. else
  596. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  597. }
  598. ret = hns_roce_cmq_send(hr_dev, desc, 2);
  599. if (ret)
  600. return ret;
  601. res = (struct hns_roce_pf_res *)desc[0].data;
  602. hr_dev->caps.qpc_bt_num = roce_get_field(res->qpc_bt_idx_num,
  603. PF_RES_DATA_1_PF_QPC_BT_NUM_M,
  604. PF_RES_DATA_1_PF_QPC_BT_NUM_S);
  605. hr_dev->caps.srqc_bt_num = roce_get_field(res->srqc_bt_idx_num,
  606. PF_RES_DATA_2_PF_SRQC_BT_NUM_M,
  607. PF_RES_DATA_2_PF_SRQC_BT_NUM_S);
  608. hr_dev->caps.cqc_bt_num = roce_get_field(res->cqc_bt_idx_num,
  609. PF_RES_DATA_3_PF_CQC_BT_NUM_M,
  610. PF_RES_DATA_3_PF_CQC_BT_NUM_S);
  611. hr_dev->caps.mpt_bt_num = roce_get_field(res->mpt_bt_idx_num,
  612. PF_RES_DATA_4_PF_MPT_BT_NUM_M,
  613. PF_RES_DATA_4_PF_MPT_BT_NUM_S);
  614. return 0;
  615. }
  616. static int hns_roce_alloc_vf_resource(struct hns_roce_dev *hr_dev)
  617. {
  618. struct hns_roce_cmq_desc desc[2];
  619. struct hns_roce_vf_res_a *req_a;
  620. struct hns_roce_vf_res_b *req_b;
  621. int i;
  622. req_a = (struct hns_roce_vf_res_a *)desc[0].data;
  623. req_b = (struct hns_roce_vf_res_b *)desc[1].data;
  624. memset(req_a, 0, sizeof(*req_a));
  625. memset(req_b, 0, sizeof(*req_b));
  626. for (i = 0; i < 2; i++) {
  627. hns_roce_cmq_setup_basic_desc(&desc[i],
  628. HNS_ROCE_OPC_ALLOC_VF_RES, false);
  629. if (i == 0)
  630. desc[i].flag |= cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  631. else
  632. desc[i].flag &= ~cpu_to_le16(HNS_ROCE_CMD_FLAG_NEXT);
  633. if (i == 0) {
  634. roce_set_field(req_a->vf_qpc_bt_idx_num,
  635. VF_RES_A_DATA_1_VF_QPC_BT_IDX_M,
  636. VF_RES_A_DATA_1_VF_QPC_BT_IDX_S, 0);
  637. roce_set_field(req_a->vf_qpc_bt_idx_num,
  638. VF_RES_A_DATA_1_VF_QPC_BT_NUM_M,
  639. VF_RES_A_DATA_1_VF_QPC_BT_NUM_S,
  640. HNS_ROCE_VF_QPC_BT_NUM);
  641. roce_set_field(req_a->vf_srqc_bt_idx_num,
  642. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_M,
  643. VF_RES_A_DATA_2_VF_SRQC_BT_IDX_S, 0);
  644. roce_set_field(req_a->vf_srqc_bt_idx_num,
  645. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_M,
  646. VF_RES_A_DATA_2_VF_SRQC_BT_NUM_S,
  647. HNS_ROCE_VF_SRQC_BT_NUM);
  648. roce_set_field(req_a->vf_cqc_bt_idx_num,
  649. VF_RES_A_DATA_3_VF_CQC_BT_IDX_M,
  650. VF_RES_A_DATA_3_VF_CQC_BT_IDX_S, 0);
  651. roce_set_field(req_a->vf_cqc_bt_idx_num,
  652. VF_RES_A_DATA_3_VF_CQC_BT_NUM_M,
  653. VF_RES_A_DATA_3_VF_CQC_BT_NUM_S,
  654. HNS_ROCE_VF_CQC_BT_NUM);
  655. roce_set_field(req_a->vf_mpt_bt_idx_num,
  656. VF_RES_A_DATA_4_VF_MPT_BT_IDX_M,
  657. VF_RES_A_DATA_4_VF_MPT_BT_IDX_S, 0);
  658. roce_set_field(req_a->vf_mpt_bt_idx_num,
  659. VF_RES_A_DATA_4_VF_MPT_BT_NUM_M,
  660. VF_RES_A_DATA_4_VF_MPT_BT_NUM_S,
  661. HNS_ROCE_VF_MPT_BT_NUM);
  662. roce_set_field(req_a->vf_eqc_bt_idx_num,
  663. VF_RES_A_DATA_5_VF_EQC_IDX_M,
  664. VF_RES_A_DATA_5_VF_EQC_IDX_S, 0);
  665. roce_set_field(req_a->vf_eqc_bt_idx_num,
  666. VF_RES_A_DATA_5_VF_EQC_NUM_M,
  667. VF_RES_A_DATA_5_VF_EQC_NUM_S,
  668. HNS_ROCE_VF_EQC_NUM);
  669. } else {
  670. roce_set_field(req_b->vf_smac_idx_num,
  671. VF_RES_B_DATA_1_VF_SMAC_IDX_M,
  672. VF_RES_B_DATA_1_VF_SMAC_IDX_S, 0);
  673. roce_set_field(req_b->vf_smac_idx_num,
  674. VF_RES_B_DATA_1_VF_SMAC_NUM_M,
  675. VF_RES_B_DATA_1_VF_SMAC_NUM_S,
  676. HNS_ROCE_VF_SMAC_NUM);
  677. roce_set_field(req_b->vf_sgid_idx_num,
  678. VF_RES_B_DATA_2_VF_SGID_IDX_M,
  679. VF_RES_B_DATA_2_VF_SGID_IDX_S, 0);
  680. roce_set_field(req_b->vf_sgid_idx_num,
  681. VF_RES_B_DATA_2_VF_SGID_NUM_M,
  682. VF_RES_B_DATA_2_VF_SGID_NUM_S,
  683. HNS_ROCE_VF_SGID_NUM);
  684. roce_set_field(req_b->vf_qid_idx_sl_num,
  685. VF_RES_B_DATA_3_VF_QID_IDX_M,
  686. VF_RES_B_DATA_3_VF_QID_IDX_S, 0);
  687. roce_set_field(req_b->vf_qid_idx_sl_num,
  688. VF_RES_B_DATA_3_VF_SL_NUM_M,
  689. VF_RES_B_DATA_3_VF_SL_NUM_S,
  690. HNS_ROCE_VF_SL_NUM);
  691. }
  692. }
  693. return hns_roce_cmq_send(hr_dev, desc, 2);
  694. }
  695. static int hns_roce_v2_set_bt(struct hns_roce_dev *hr_dev)
  696. {
  697. u8 srqc_hop_num = hr_dev->caps.srqc_hop_num;
  698. u8 qpc_hop_num = hr_dev->caps.qpc_hop_num;
  699. u8 cqc_hop_num = hr_dev->caps.cqc_hop_num;
  700. u8 mpt_hop_num = hr_dev->caps.mpt_hop_num;
  701. struct hns_roce_cfg_bt_attr *req;
  702. struct hns_roce_cmq_desc desc;
  703. hns_roce_cmq_setup_basic_desc(&desc, HNS_ROCE_OPC_CFG_BT_ATTR, false);
  704. req = (struct hns_roce_cfg_bt_attr *)desc.data;
  705. memset(req, 0, sizeof(*req));
  706. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_M,
  707. CFG_BT_ATTR_DATA_0_VF_QPC_BA_PGSZ_S,
  708. hr_dev->caps.qpc_ba_pg_sz);
  709. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_M,
  710. CFG_BT_ATTR_DATA_0_VF_QPC_BUF_PGSZ_S,
  711. hr_dev->caps.qpc_buf_pg_sz);
  712. roce_set_field(req->vf_qpc_cfg, CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_M,
  713. CFG_BT_ATTR_DATA_0_VF_QPC_HOPNUM_S,
  714. qpc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : qpc_hop_num);
  715. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_M,
  716. CFG_BT_ATTR_DATA_1_VF_SRQC_BA_PGSZ_S,
  717. hr_dev->caps.srqc_ba_pg_sz);
  718. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_M,
  719. CFG_BT_ATTR_DATA_1_VF_SRQC_BUF_PGSZ_S,
  720. hr_dev->caps.srqc_buf_pg_sz);
  721. roce_set_field(req->vf_srqc_cfg, CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_M,
  722. CFG_BT_ATTR_DATA_1_VF_SRQC_HOPNUM_S,
  723. srqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : srqc_hop_num);
  724. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_M,
  725. CFG_BT_ATTR_DATA_2_VF_CQC_BA_PGSZ_S,
  726. hr_dev->caps.cqc_ba_pg_sz);
  727. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_M,
  728. CFG_BT_ATTR_DATA_2_VF_CQC_BUF_PGSZ_S,
  729. hr_dev->caps.cqc_buf_pg_sz);
  730. roce_set_field(req->vf_cqc_cfg, CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_M,
  731. CFG_BT_ATTR_DATA_2_VF_CQC_HOPNUM_S,
  732. cqc_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : cqc_hop_num);
  733. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_M,
  734. CFG_BT_ATTR_DATA_3_VF_MPT_BA_PGSZ_S,
  735. hr_dev->caps.mpt_ba_pg_sz);
  736. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_M,
  737. CFG_BT_ATTR_DATA_3_VF_MPT_BUF_PGSZ_S,
  738. hr_dev->caps.mpt_buf_pg_sz);
  739. roce_set_field(req->vf_mpt_cfg, CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_M,
  740. CFG_BT_ATTR_DATA_3_VF_MPT_HOPNUM_S,
  741. mpt_hop_num == HNS_ROCE_HOP_NUM_0 ? 0 : mpt_hop_num);
  742. return hns_roce_cmq_send(hr_dev, &desc, 1);
  743. }
  744. static int hns_roce_v2_profile(struct hns_roce_dev *hr_dev)
  745. {
  746. struct hns_roce_caps *caps = &hr_dev->caps;
  747. int ret;
  748. ret = hns_roce_cmq_query_hw_info(hr_dev);
  749. if (ret) {
  750. dev_err(hr_dev->dev, "Query firmware version fail, ret = %d.\n",
  751. ret);
  752. return ret;
  753. }
  754. ret = hns_roce_config_global_param(hr_dev);
  755. if (ret) {
  756. dev_err(hr_dev->dev, "Configure global param fail, ret = %d.\n",
  757. ret);
  758. }
  759. /* Get pf resource owned by every pf */
  760. ret = hns_roce_query_pf_resource(hr_dev);
  761. if (ret) {
  762. dev_err(hr_dev->dev, "Query pf resource fail, ret = %d.\n",
  763. ret);
  764. return ret;
  765. }
  766. ret = hns_roce_alloc_vf_resource(hr_dev);
  767. if (ret) {
  768. dev_err(hr_dev->dev, "Allocate vf resource fail, ret = %d.\n",
  769. ret);
  770. return ret;
  771. }
  772. hr_dev->vendor_part_id = 0;
  773. hr_dev->sys_image_guid = 0;
  774. caps->num_qps = HNS_ROCE_V2_MAX_QP_NUM;
  775. caps->max_wqes = HNS_ROCE_V2_MAX_WQE_NUM;
  776. caps->num_cqs = HNS_ROCE_V2_MAX_CQ_NUM;
  777. caps->max_cqes = HNS_ROCE_V2_MAX_CQE_NUM;
  778. caps->max_sq_sg = HNS_ROCE_V2_MAX_SQ_SGE_NUM;
  779. caps->max_rq_sg = HNS_ROCE_V2_MAX_RQ_SGE_NUM;
  780. caps->max_sq_inline = HNS_ROCE_V2_MAX_SQ_INLINE;
  781. caps->num_uars = HNS_ROCE_V2_UAR_NUM;
  782. caps->phy_num_uars = HNS_ROCE_V2_PHY_UAR_NUM;
  783. caps->num_aeq_vectors = 1;
  784. caps->num_comp_vectors = 63;
  785. caps->num_other_vectors = 0;
  786. caps->num_mtpts = HNS_ROCE_V2_MAX_MTPT_NUM;
  787. caps->num_mtt_segs = HNS_ROCE_V2_MAX_MTT_SEGS;
  788. caps->num_cqe_segs = HNS_ROCE_V2_MAX_CQE_SEGS;
  789. caps->num_pds = HNS_ROCE_V2_MAX_PD_NUM;
  790. caps->max_qp_init_rdma = HNS_ROCE_V2_MAX_QP_INIT_RDMA;
  791. caps->max_qp_dest_rdma = HNS_ROCE_V2_MAX_QP_DEST_RDMA;
  792. caps->max_sq_desc_sz = HNS_ROCE_V2_MAX_SQ_DESC_SZ;
  793. caps->max_rq_desc_sz = HNS_ROCE_V2_MAX_RQ_DESC_SZ;
  794. caps->max_srq_desc_sz = HNS_ROCE_V2_MAX_SRQ_DESC_SZ;
  795. caps->qpc_entry_sz = HNS_ROCE_V2_QPC_ENTRY_SZ;
  796. caps->irrl_entry_sz = HNS_ROCE_V2_IRRL_ENTRY_SZ;
  797. caps->trrl_entry_sz = HNS_ROCE_V2_TRRL_ENTRY_SZ;
  798. caps->cqc_entry_sz = HNS_ROCE_V2_CQC_ENTRY_SZ;
  799. caps->mtpt_entry_sz = HNS_ROCE_V2_MTPT_ENTRY_SZ;
  800. caps->mtt_entry_sz = HNS_ROCE_V2_MTT_ENTRY_SZ;
  801. caps->cq_entry_sz = HNS_ROCE_V2_CQE_ENTRY_SIZE;
  802. caps->page_size_cap = HNS_ROCE_V2_PAGE_SIZE_SUPPORTED;
  803. caps->reserved_lkey = 0;
  804. caps->reserved_pds = 0;
  805. caps->reserved_mrws = 1;
  806. caps->reserved_uars = 0;
  807. caps->reserved_cqs = 0;
  808. caps->qpc_ba_pg_sz = 0;
  809. caps->qpc_buf_pg_sz = 0;
  810. caps->qpc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  811. caps->srqc_ba_pg_sz = 0;
  812. caps->srqc_buf_pg_sz = 0;
  813. caps->srqc_hop_num = HNS_ROCE_HOP_NUM_0;
  814. caps->cqc_ba_pg_sz = 0;
  815. caps->cqc_buf_pg_sz = 0;
  816. caps->cqc_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  817. caps->mpt_ba_pg_sz = 0;
  818. caps->mpt_buf_pg_sz = 0;
  819. caps->mpt_hop_num = HNS_ROCE_CONTEXT_HOP_NUM;
  820. caps->pbl_ba_pg_sz = 0;
  821. caps->pbl_buf_pg_sz = 0;
  822. caps->pbl_hop_num = HNS_ROCE_PBL_HOP_NUM;
  823. caps->mtt_ba_pg_sz = 0;
  824. caps->mtt_buf_pg_sz = 0;
  825. caps->mtt_hop_num = HNS_ROCE_MTT_HOP_NUM;
  826. caps->cqe_ba_pg_sz = 0;
  827. caps->cqe_buf_pg_sz = 0;
  828. caps->cqe_hop_num = HNS_ROCE_CQE_HOP_NUM;
  829. caps->chunk_sz = HNS_ROCE_V2_TABLE_CHUNK_SIZE;
  830. caps->flags = HNS_ROCE_CAP_FLAG_REREG_MR |
  831. HNS_ROCE_CAP_FLAG_ROCE_V1_V2;
  832. caps->pkey_table_len[0] = 1;
  833. caps->gid_table_len[0] = HNS_ROCE_V2_GID_INDEX_NUM;
  834. caps->local_ca_ack_delay = 0;
  835. caps->max_mtu = IB_MTU_4096;
  836. ret = hns_roce_v2_set_bt(hr_dev);
  837. if (ret)
  838. dev_err(hr_dev->dev, "Configure bt attribute fail, ret = %d.\n",
  839. ret);
  840. return ret;
  841. }
  842. static int hns_roce_v2_cmd_pending(struct hns_roce_dev *hr_dev)
  843. {
  844. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  845. return status >> HNS_ROCE_HW_RUN_BIT_SHIFT;
  846. }
  847. static int hns_roce_v2_cmd_complete(struct hns_roce_dev *hr_dev)
  848. {
  849. u32 status = readl(hr_dev->reg_base + ROCEE_VF_MB_STATUS_REG);
  850. return status & HNS_ROCE_HW_MB_STATUS_MASK;
  851. }
  852. static int hns_roce_v2_post_mbox(struct hns_roce_dev *hr_dev, u64 in_param,
  853. u64 out_param, u32 in_modifier, u8 op_modifier,
  854. u16 op, u16 token, int event)
  855. {
  856. struct device *dev = hr_dev->dev;
  857. u32 __iomem *hcr = (u32 __iomem *)(hr_dev->reg_base +
  858. ROCEE_VF_MB_CFG0_REG);
  859. unsigned long end;
  860. u32 val0 = 0;
  861. u32 val1 = 0;
  862. end = msecs_to_jiffies(HNS_ROCE_V2_GO_BIT_TIMEOUT_MSECS) + jiffies;
  863. while (hns_roce_v2_cmd_pending(hr_dev)) {
  864. if (time_after(jiffies, end)) {
  865. dev_dbg(dev, "jiffies=%d end=%d\n", (int)jiffies,
  866. (int)end);
  867. return -EAGAIN;
  868. }
  869. cond_resched();
  870. }
  871. roce_set_field(val0, HNS_ROCE_VF_MB4_TAG_MASK,
  872. HNS_ROCE_VF_MB4_TAG_SHIFT, in_modifier);
  873. roce_set_field(val0, HNS_ROCE_VF_MB4_CMD_MASK,
  874. HNS_ROCE_VF_MB4_CMD_SHIFT, op);
  875. roce_set_field(val1, HNS_ROCE_VF_MB5_EVENT_MASK,
  876. HNS_ROCE_VF_MB5_EVENT_SHIFT, event);
  877. roce_set_field(val1, HNS_ROCE_VF_MB5_TOKEN_MASK,
  878. HNS_ROCE_VF_MB5_TOKEN_SHIFT, token);
  879. __raw_writeq(cpu_to_le64(in_param), hcr + 0);
  880. __raw_writeq(cpu_to_le64(out_param), hcr + 2);
  881. /* Memory barrier */
  882. wmb();
  883. __raw_writel(cpu_to_le32(val0), hcr + 4);
  884. __raw_writel(cpu_to_le32(val1), hcr + 5);
  885. mmiowb();
  886. return 0;
  887. }
  888. static int hns_roce_v2_chk_mbox(struct hns_roce_dev *hr_dev,
  889. unsigned long timeout)
  890. {
  891. struct device *dev = hr_dev->dev;
  892. unsigned long end = 0;
  893. u32 status;
  894. end = msecs_to_jiffies(timeout) + jiffies;
  895. while (hns_roce_v2_cmd_pending(hr_dev) && time_before(jiffies, end))
  896. cond_resched();
  897. if (hns_roce_v2_cmd_pending(hr_dev)) {
  898. dev_err(dev, "[cmd_poll]hw run cmd TIMEDOUT!\n");
  899. return -ETIMEDOUT;
  900. }
  901. status = hns_roce_v2_cmd_complete(hr_dev);
  902. if (status != 0x1) {
  903. dev_err(dev, "mailbox status 0x%x!\n", status);
  904. return -EBUSY;
  905. }
  906. return 0;
  907. }
  908. static int hns_roce_v2_set_gid(struct hns_roce_dev *hr_dev, u8 port,
  909. int gid_index, union ib_gid *gid,
  910. const struct ib_gid_attr *attr)
  911. {
  912. enum hns_roce_sgid_type sgid_type = GID_TYPE_FLAG_ROCE_V1;
  913. u32 *p;
  914. u32 val;
  915. if (!gid || !attr)
  916. return -EINVAL;
  917. if (attr->gid_type == IB_GID_TYPE_ROCE)
  918. sgid_type = GID_TYPE_FLAG_ROCE_V1;
  919. if (attr->gid_type == IB_GID_TYPE_ROCE_UDP_ENCAP) {
  920. if (ipv6_addr_v4mapped((void *)gid))
  921. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV4;
  922. else
  923. sgid_type = GID_TYPE_FLAG_ROCE_V2_IPV6;
  924. }
  925. p = (u32 *)&gid->raw[0];
  926. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG0_REG +
  927. 0x20 * gid_index);
  928. p = (u32 *)&gid->raw[4];
  929. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG1_REG +
  930. 0x20 * gid_index);
  931. p = (u32 *)&gid->raw[8];
  932. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG2_REG +
  933. 0x20 * gid_index);
  934. p = (u32 *)&gid->raw[0xc];
  935. roce_raw_write(*p, hr_dev->reg_base + ROCEE_VF_SGID_CFG3_REG +
  936. 0x20 * gid_index);
  937. val = roce_read(hr_dev, ROCEE_VF_SGID_CFG4_REG + 0x20 * gid_index);
  938. roce_set_field(val, ROCEE_VF_SGID_CFG4_SGID_TYPE_M,
  939. ROCEE_VF_SGID_CFG4_SGID_TYPE_S, sgid_type);
  940. roce_write(hr_dev, ROCEE_VF_SGID_CFG4_REG + 0x20 * gid_index, val);
  941. return 0;
  942. }
  943. static int hns_roce_v2_set_mac(struct hns_roce_dev *hr_dev, u8 phy_port,
  944. u8 *addr)
  945. {
  946. u16 reg_smac_h;
  947. u32 reg_smac_l;
  948. u32 val;
  949. reg_smac_l = *(u32 *)(&addr[0]);
  950. roce_raw_write(reg_smac_l, hr_dev->reg_base + ROCEE_VF_SMAC_CFG0_REG +
  951. 0x08 * phy_port);
  952. val = roce_read(hr_dev, ROCEE_VF_SMAC_CFG1_REG + 0x08 * phy_port);
  953. reg_smac_h = *(u16 *)(&addr[4]);
  954. roce_set_field(val, ROCEE_VF_SMAC_CFG1_VF_SMAC_H_M,
  955. ROCEE_VF_SMAC_CFG1_VF_SMAC_H_S, reg_smac_h);
  956. roce_write(hr_dev, ROCEE_VF_SMAC_CFG1_REG + 0x08 * phy_port, val);
  957. return 0;
  958. }
  959. static int hns_roce_v2_write_mtpt(void *mb_buf, struct hns_roce_mr *mr,
  960. unsigned long mtpt_idx)
  961. {
  962. struct hns_roce_v2_mpt_entry *mpt_entry;
  963. struct scatterlist *sg;
  964. u64 *pages;
  965. int entry;
  966. int i;
  967. mpt_entry = mb_buf;
  968. memset(mpt_entry, 0, sizeof(*mpt_entry));
  969. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_MPT_ST_M,
  970. V2_MPT_BYTE_4_MPT_ST_S, V2_MPT_ST_VALID);
  971. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PBL_HOP_NUM_M,
  972. V2_MPT_BYTE_4_PBL_HOP_NUM_S, mr->pbl_hop_num ==
  973. HNS_ROCE_HOP_NUM_0 ? 0 : mr->pbl_hop_num);
  974. roce_set_field(mpt_entry->byte_4_pd_hop_st,
  975. V2_MPT_BYTE_4_PBL_BA_PG_SZ_M,
  976. V2_MPT_BYTE_4_PBL_BA_PG_SZ_S, mr->pbl_ba_pg_sz);
  977. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  978. V2_MPT_BYTE_4_PD_S, mr->pd);
  979. mpt_entry->byte_4_pd_hop_st = cpu_to_le32(mpt_entry->byte_4_pd_hop_st);
  980. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RA_EN_S, 0);
  981. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_R_INV_EN_S, 1);
  982. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_L_INV_EN_S, 0);
  983. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_BIND_EN_S,
  984. (mr->access & IB_ACCESS_MW_BIND ? 1 : 0));
  985. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_ATOMIC_EN_S, 0);
  986. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  987. (mr->access & IB_ACCESS_REMOTE_READ ? 1 : 0));
  988. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  989. (mr->access & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  990. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  991. (mr->access & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  992. mpt_entry->byte_8_mw_cnt_en = cpu_to_le32(mpt_entry->byte_8_mw_cnt_en);
  993. roce_set_bit(mpt_entry->byte_12_mw_pa, V2_MPT_BYTE_12_PA_S,
  994. mr->type == MR_TYPE_MR ? 0 : 1);
  995. mpt_entry->byte_12_mw_pa = cpu_to_le32(mpt_entry->byte_12_mw_pa);
  996. mpt_entry->len_l = cpu_to_le32(lower_32_bits(mr->size));
  997. mpt_entry->len_h = cpu_to_le32(upper_32_bits(mr->size));
  998. mpt_entry->lkey = cpu_to_le32(mr->key);
  999. mpt_entry->va_l = cpu_to_le32(lower_32_bits(mr->iova));
  1000. mpt_entry->va_h = cpu_to_le32(upper_32_bits(mr->iova));
  1001. if (mr->type == MR_TYPE_DMA)
  1002. return 0;
  1003. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1004. mpt_entry->pbl_ba_l = cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1005. roce_set_field(mpt_entry->byte_48_mode_ba, V2_MPT_BYTE_48_PBL_BA_H_M,
  1006. V2_MPT_BYTE_48_PBL_BA_H_S,
  1007. upper_32_bits(mr->pbl_ba >> 3));
  1008. mpt_entry->byte_48_mode_ba = cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1009. pages = (u64 *)__get_free_page(GFP_KERNEL);
  1010. if (!pages)
  1011. return -ENOMEM;
  1012. i = 0;
  1013. for_each_sg(mr->umem->sg_head.sgl, sg, mr->umem->nmap, entry) {
  1014. pages[i] = ((u64)sg_dma_address(sg)) >> 6;
  1015. /* Record the first 2 entry directly to MTPT table */
  1016. if (i >= HNS_ROCE_V2_MAX_INNER_MTPT_NUM - 1)
  1017. break;
  1018. i++;
  1019. }
  1020. mpt_entry->pa0_l = cpu_to_le32(lower_32_bits(pages[0]));
  1021. roce_set_field(mpt_entry->byte_56_pa0_h, V2_MPT_BYTE_56_PA0_H_M,
  1022. V2_MPT_BYTE_56_PA0_H_S,
  1023. upper_32_bits(pages[0]));
  1024. mpt_entry->byte_56_pa0_h = cpu_to_le32(mpt_entry->byte_56_pa0_h);
  1025. mpt_entry->pa1_l = cpu_to_le32(lower_32_bits(pages[1]));
  1026. roce_set_field(mpt_entry->byte_64_buf_pa1, V2_MPT_BYTE_64_PA1_H_M,
  1027. V2_MPT_BYTE_64_PA1_H_S, upper_32_bits(pages[1]));
  1028. free_page((unsigned long)pages);
  1029. roce_set_field(mpt_entry->byte_64_buf_pa1,
  1030. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_M,
  1031. V2_MPT_BYTE_64_PBL_BUF_PG_SZ_S, mr->pbl_buf_pg_sz);
  1032. mpt_entry->byte_64_buf_pa1 = cpu_to_le32(mpt_entry->byte_64_buf_pa1);
  1033. return 0;
  1034. }
  1035. static int hns_roce_v2_rereg_write_mtpt(struct hns_roce_dev *hr_dev,
  1036. struct hns_roce_mr *mr, int flags,
  1037. u32 pdn, int mr_access_flags, u64 iova,
  1038. u64 size, void *mb_buf)
  1039. {
  1040. struct hns_roce_v2_mpt_entry *mpt_entry = mb_buf;
  1041. if (flags & IB_MR_REREG_PD) {
  1042. roce_set_field(mpt_entry->byte_4_pd_hop_st, V2_MPT_BYTE_4_PD_M,
  1043. V2_MPT_BYTE_4_PD_S, pdn);
  1044. mr->pd = pdn;
  1045. }
  1046. if (flags & IB_MR_REREG_ACCESS) {
  1047. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1048. V2_MPT_BYTE_8_BIND_EN_S,
  1049. (mr_access_flags & IB_ACCESS_MW_BIND ? 1 : 0));
  1050. roce_set_bit(mpt_entry->byte_8_mw_cnt_en,
  1051. V2_MPT_BYTE_8_ATOMIC_EN_S,
  1052. (mr_access_flags & IB_ACCESS_REMOTE_ATOMIC ? 1 : 0));
  1053. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RR_EN_S,
  1054. (mr_access_flags & IB_ACCESS_REMOTE_READ ? 1 : 0));
  1055. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_RW_EN_S,
  1056. (mr_access_flags & IB_ACCESS_REMOTE_WRITE ? 1 : 0));
  1057. roce_set_bit(mpt_entry->byte_8_mw_cnt_en, V2_MPT_BYTE_8_LW_EN_S,
  1058. (mr_access_flags & IB_ACCESS_LOCAL_WRITE ? 1 : 0));
  1059. }
  1060. if (flags & IB_MR_REREG_TRANS) {
  1061. mpt_entry->va_l = cpu_to_le32(lower_32_bits(iova));
  1062. mpt_entry->va_h = cpu_to_le32(upper_32_bits(iova));
  1063. mpt_entry->len_l = cpu_to_le32(lower_32_bits(size));
  1064. mpt_entry->len_h = cpu_to_le32(upper_32_bits(size));
  1065. mpt_entry->pbl_size = cpu_to_le32(mr->pbl_size);
  1066. mpt_entry->pbl_ba_l =
  1067. cpu_to_le32(lower_32_bits(mr->pbl_ba >> 3));
  1068. roce_set_field(mpt_entry->byte_48_mode_ba,
  1069. V2_MPT_BYTE_48_PBL_BA_H_M,
  1070. V2_MPT_BYTE_48_PBL_BA_H_S,
  1071. upper_32_bits(mr->pbl_ba >> 3));
  1072. mpt_entry->byte_48_mode_ba =
  1073. cpu_to_le32(mpt_entry->byte_48_mode_ba);
  1074. mr->iova = iova;
  1075. mr->size = size;
  1076. }
  1077. return 0;
  1078. }
  1079. static void *get_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1080. {
  1081. return hns_roce_buf_offset(&hr_cq->hr_buf.hr_buf,
  1082. n * HNS_ROCE_V2_CQE_ENTRY_SIZE);
  1083. }
  1084. static void *get_sw_cqe_v2(struct hns_roce_cq *hr_cq, int n)
  1085. {
  1086. struct hns_roce_v2_cqe *cqe = get_cqe_v2(hr_cq, n & hr_cq->ib_cq.cqe);
  1087. /* Get cqe when Owner bit is Conversely with the MSB of cons_idx */
  1088. return (roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_OWNER_S) ^
  1089. !!(n & (hr_cq->ib_cq.cqe + 1))) ? cqe : NULL;
  1090. }
  1091. static struct hns_roce_v2_cqe *next_cqe_sw_v2(struct hns_roce_cq *hr_cq)
  1092. {
  1093. return get_sw_cqe_v2(hr_cq, hr_cq->cons_index);
  1094. }
  1095. static void hns_roce_v2_cq_set_ci(struct hns_roce_cq *hr_cq, u32 cons_index)
  1096. {
  1097. struct hns_roce_v2_cq_db cq_db;
  1098. cq_db.byte_4 = 0;
  1099. cq_db.parameter = 0;
  1100. roce_set_field(cq_db.byte_4, V2_CQ_DB_BYTE_4_TAG_M,
  1101. V2_CQ_DB_BYTE_4_TAG_S, hr_cq->cqn);
  1102. roce_set_field(cq_db.byte_4, V2_CQ_DB_BYTE_4_CMD_M,
  1103. V2_CQ_DB_BYTE_4_CMD_S, HNS_ROCE_V2_CQ_DB_PTR);
  1104. roce_set_field(cq_db.parameter, V2_CQ_DB_PARAMETER_CONS_IDX_M,
  1105. V2_CQ_DB_PARAMETER_CONS_IDX_S,
  1106. cons_index & ((hr_cq->cq_depth << 1) - 1));
  1107. roce_set_field(cq_db.parameter, V2_CQ_DB_PARAMETER_CMD_SN_M,
  1108. V2_CQ_DB_PARAMETER_CMD_SN_S, 1);
  1109. hns_roce_write64_k((__be32 *)&cq_db, hr_cq->cq_db_l);
  1110. }
  1111. static void __hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1112. struct hns_roce_srq *srq)
  1113. {
  1114. struct hns_roce_v2_cqe *cqe, *dest;
  1115. u32 prod_index;
  1116. int nfreed = 0;
  1117. u8 owner_bit;
  1118. for (prod_index = hr_cq->cons_index; get_sw_cqe_v2(hr_cq, prod_index);
  1119. ++prod_index) {
  1120. if (prod_index == hr_cq->cons_index + hr_cq->ib_cq.cqe)
  1121. break;
  1122. }
  1123. /*
  1124. * Now backwards through the CQ, removing CQ entries
  1125. * that match our QP by overwriting them with next entries.
  1126. */
  1127. while ((int) --prod_index - (int) hr_cq->cons_index >= 0) {
  1128. cqe = get_cqe_v2(hr_cq, prod_index & hr_cq->ib_cq.cqe);
  1129. if ((roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1130. V2_CQE_BYTE_16_LCL_QPN_S) &
  1131. HNS_ROCE_V2_CQE_QPN_MASK) == qpn) {
  1132. /* In v1 engine, not support SRQ */
  1133. ++nfreed;
  1134. } else if (nfreed) {
  1135. dest = get_cqe_v2(hr_cq, (prod_index + nfreed) &
  1136. hr_cq->ib_cq.cqe);
  1137. owner_bit = roce_get_bit(dest->byte_4,
  1138. V2_CQE_BYTE_4_OWNER_S);
  1139. memcpy(dest, cqe, sizeof(*cqe));
  1140. roce_set_bit(dest->byte_4, V2_CQE_BYTE_4_OWNER_S,
  1141. owner_bit);
  1142. }
  1143. }
  1144. if (nfreed) {
  1145. hr_cq->cons_index += nfreed;
  1146. /*
  1147. * Make sure update of buffer contents is done before
  1148. * updating consumer index.
  1149. */
  1150. wmb();
  1151. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1152. }
  1153. }
  1154. static void hns_roce_v2_cq_clean(struct hns_roce_cq *hr_cq, u32 qpn,
  1155. struct hns_roce_srq *srq)
  1156. {
  1157. spin_lock_irq(&hr_cq->lock);
  1158. __hns_roce_v2_cq_clean(hr_cq, qpn, srq);
  1159. spin_unlock_irq(&hr_cq->lock);
  1160. }
  1161. static void hns_roce_v2_write_cqc(struct hns_roce_dev *hr_dev,
  1162. struct hns_roce_cq *hr_cq, void *mb_buf,
  1163. u64 *mtts, dma_addr_t dma_handle, int nent,
  1164. u32 vector)
  1165. {
  1166. struct hns_roce_v2_cq_context *cq_context;
  1167. cq_context = mb_buf;
  1168. memset(cq_context, 0, sizeof(*cq_context));
  1169. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CQ_ST_M,
  1170. V2_CQC_BYTE_4_CQ_ST_S, V2_CQ_STATE_VALID);
  1171. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_SHIFT_M,
  1172. V2_CQC_BYTE_4_SHIFT_S, ilog2((unsigned int)nent));
  1173. roce_set_field(cq_context->byte_4_pg_ceqn, V2_CQC_BYTE_4_CEQN_M,
  1174. V2_CQC_BYTE_4_CEQN_S, vector);
  1175. cq_context->byte_4_pg_ceqn = cpu_to_le32(cq_context->byte_4_pg_ceqn);
  1176. roce_set_field(cq_context->byte_8_cqn, V2_CQC_BYTE_8_CQN_M,
  1177. V2_CQC_BYTE_8_CQN_S, hr_cq->cqn);
  1178. cq_context->cqe_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  1179. cq_context->cqe_cur_blk_addr =
  1180. cpu_to_le32(cq_context->cqe_cur_blk_addr);
  1181. roce_set_field(cq_context->byte_16_hop_addr,
  1182. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_M,
  1183. V2_CQC_BYTE_16_CQE_CUR_BLK_ADDR_S,
  1184. cpu_to_le32((mtts[0]) >> (32 + PAGE_ADDR_SHIFT)));
  1185. roce_set_field(cq_context->byte_16_hop_addr,
  1186. V2_CQC_BYTE_16_CQE_HOP_NUM_M,
  1187. V2_CQC_BYTE_16_CQE_HOP_NUM_S, hr_dev->caps.cqe_hop_num ==
  1188. HNS_ROCE_HOP_NUM_0 ? 0 : hr_dev->caps.cqe_hop_num);
  1189. cq_context->cqe_nxt_blk_addr = (u32)(mtts[1] >> PAGE_ADDR_SHIFT);
  1190. roce_set_field(cq_context->byte_24_pgsz_addr,
  1191. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_M,
  1192. V2_CQC_BYTE_24_CQE_NXT_BLK_ADDR_S,
  1193. cpu_to_le32((mtts[1]) >> (32 + PAGE_ADDR_SHIFT)));
  1194. roce_set_field(cq_context->byte_24_pgsz_addr,
  1195. V2_CQC_BYTE_24_CQE_BA_PG_SZ_M,
  1196. V2_CQC_BYTE_24_CQE_BA_PG_SZ_S,
  1197. hr_dev->caps.cqe_ba_pg_sz);
  1198. roce_set_field(cq_context->byte_24_pgsz_addr,
  1199. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_M,
  1200. V2_CQC_BYTE_24_CQE_BUF_PG_SZ_S,
  1201. hr_dev->caps.cqe_buf_pg_sz);
  1202. cq_context->cqe_ba = (u32)(dma_handle >> 3);
  1203. roce_set_field(cq_context->byte_40_cqe_ba, V2_CQC_BYTE_40_CQE_BA_M,
  1204. V2_CQC_BYTE_40_CQE_BA_S, (dma_handle >> (32 + 3)));
  1205. }
  1206. static int hns_roce_v2_req_notify_cq(struct ib_cq *ibcq,
  1207. enum ib_cq_notify_flags flags)
  1208. {
  1209. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1210. u32 notification_flag;
  1211. u32 doorbell[2];
  1212. doorbell[0] = 0;
  1213. doorbell[1] = 0;
  1214. notification_flag = (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
  1215. V2_CQ_DB_REQ_NOT : V2_CQ_DB_REQ_NOT_SOL;
  1216. /*
  1217. * flags = 0; Notification Flag = 1, next
  1218. * flags = 1; Notification Flag = 0, solocited
  1219. */
  1220. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_TAG_M, V2_DB_BYTE_4_TAG_S,
  1221. hr_cq->cqn);
  1222. roce_set_field(doorbell[0], V2_CQ_DB_BYTE_4_CMD_M, V2_DB_BYTE_4_CMD_S,
  1223. HNS_ROCE_V2_CQ_DB_NTR);
  1224. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CONS_IDX_M,
  1225. V2_CQ_DB_PARAMETER_CONS_IDX_S,
  1226. hr_cq->cons_index & ((hr_cq->cq_depth << 1) - 1));
  1227. roce_set_field(doorbell[1], V2_CQ_DB_PARAMETER_CMD_SN_M,
  1228. V2_CQ_DB_PARAMETER_CMD_SN_S, hr_cq->arm_sn & 0x3);
  1229. roce_set_bit(doorbell[1], V2_CQ_DB_PARAMETER_NOTIFY_S,
  1230. notification_flag);
  1231. hns_roce_write64_k(doorbell, hr_cq->cq_db_l);
  1232. return 0;
  1233. }
  1234. static int hns_roce_v2_poll_one(struct hns_roce_cq *hr_cq,
  1235. struct hns_roce_qp **cur_qp, struct ib_wc *wc)
  1236. {
  1237. struct hns_roce_dev *hr_dev;
  1238. struct hns_roce_v2_cqe *cqe;
  1239. struct hns_roce_qp *hr_qp;
  1240. struct hns_roce_wq *wq;
  1241. int is_send;
  1242. u16 wqe_ctr;
  1243. u32 opcode;
  1244. u32 status;
  1245. int qpn;
  1246. /* Find cqe according to consumer index */
  1247. cqe = next_cqe_sw_v2(hr_cq);
  1248. if (!cqe)
  1249. return -EAGAIN;
  1250. ++hr_cq->cons_index;
  1251. /* Memory barrier */
  1252. rmb();
  1253. /* 0->SQ, 1->RQ */
  1254. is_send = !roce_get_bit(cqe->byte_4, V2_CQE_BYTE_4_S_R_S);
  1255. qpn = roce_get_field(cqe->byte_16, V2_CQE_BYTE_16_LCL_QPN_M,
  1256. V2_CQE_BYTE_16_LCL_QPN_S);
  1257. if (!*cur_qp || (qpn & HNS_ROCE_V2_CQE_QPN_MASK) != (*cur_qp)->qpn) {
  1258. hr_dev = to_hr_dev(hr_cq->ib_cq.device);
  1259. hr_qp = __hns_roce_qp_lookup(hr_dev, qpn);
  1260. if (unlikely(!hr_qp)) {
  1261. dev_err(hr_dev->dev, "CQ %06lx with entry for unknown QPN %06x\n",
  1262. hr_cq->cqn, (qpn & HNS_ROCE_V2_CQE_QPN_MASK));
  1263. return -EINVAL;
  1264. }
  1265. *cur_qp = hr_qp;
  1266. }
  1267. wc->qp = &(*cur_qp)->ibqp;
  1268. wc->vendor_err = 0;
  1269. status = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_STATUS_M,
  1270. V2_CQE_BYTE_4_STATUS_S);
  1271. switch (status & HNS_ROCE_V2_CQE_STATUS_MASK) {
  1272. case HNS_ROCE_CQE_V2_SUCCESS:
  1273. wc->status = IB_WC_SUCCESS;
  1274. break;
  1275. case HNS_ROCE_CQE_V2_LOCAL_LENGTH_ERR:
  1276. wc->status = IB_WC_LOC_LEN_ERR;
  1277. break;
  1278. case HNS_ROCE_CQE_V2_LOCAL_QP_OP_ERR:
  1279. wc->status = IB_WC_LOC_QP_OP_ERR;
  1280. break;
  1281. case HNS_ROCE_CQE_V2_LOCAL_PROT_ERR:
  1282. wc->status = IB_WC_LOC_PROT_ERR;
  1283. break;
  1284. case HNS_ROCE_CQE_V2_WR_FLUSH_ERR:
  1285. wc->status = IB_WC_WR_FLUSH_ERR;
  1286. break;
  1287. case HNS_ROCE_CQE_V2_MW_BIND_ERR:
  1288. wc->status = IB_WC_MW_BIND_ERR;
  1289. break;
  1290. case HNS_ROCE_CQE_V2_BAD_RESP_ERR:
  1291. wc->status = IB_WC_BAD_RESP_ERR;
  1292. break;
  1293. case HNS_ROCE_CQE_V2_LOCAL_ACCESS_ERR:
  1294. wc->status = IB_WC_LOC_ACCESS_ERR;
  1295. break;
  1296. case HNS_ROCE_CQE_V2_REMOTE_INVAL_REQ_ERR:
  1297. wc->status = IB_WC_REM_INV_REQ_ERR;
  1298. break;
  1299. case HNS_ROCE_CQE_V2_REMOTE_ACCESS_ERR:
  1300. wc->status = IB_WC_REM_ACCESS_ERR;
  1301. break;
  1302. case HNS_ROCE_CQE_V2_REMOTE_OP_ERR:
  1303. wc->status = IB_WC_REM_OP_ERR;
  1304. break;
  1305. case HNS_ROCE_CQE_V2_TRANSPORT_RETRY_EXC_ERR:
  1306. wc->status = IB_WC_RETRY_EXC_ERR;
  1307. break;
  1308. case HNS_ROCE_CQE_V2_RNR_RETRY_EXC_ERR:
  1309. wc->status = IB_WC_RNR_RETRY_EXC_ERR;
  1310. break;
  1311. case HNS_ROCE_CQE_V2_REMOTE_ABORT_ERR:
  1312. wc->status = IB_WC_REM_ABORT_ERR;
  1313. break;
  1314. default:
  1315. wc->status = IB_WC_GENERAL_ERR;
  1316. break;
  1317. }
  1318. /* CQE status error, directly return */
  1319. if (wc->status != IB_WC_SUCCESS)
  1320. return 0;
  1321. if (is_send) {
  1322. wc->wc_flags = 0;
  1323. /* SQ corresponding to CQE */
  1324. switch (roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1325. V2_CQE_BYTE_4_OPCODE_S) & 0x1f) {
  1326. case HNS_ROCE_SQ_OPCODE_SEND:
  1327. wc->opcode = IB_WC_SEND;
  1328. break;
  1329. case HNS_ROCE_SQ_OPCODE_SEND_WITH_INV:
  1330. wc->opcode = IB_WC_SEND;
  1331. break;
  1332. case HNS_ROCE_SQ_OPCODE_SEND_WITH_IMM:
  1333. wc->opcode = IB_WC_SEND;
  1334. wc->wc_flags |= IB_WC_WITH_IMM;
  1335. break;
  1336. case HNS_ROCE_SQ_OPCODE_RDMA_READ:
  1337. wc->opcode = IB_WC_RDMA_READ;
  1338. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1339. break;
  1340. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE:
  1341. wc->opcode = IB_WC_RDMA_WRITE;
  1342. break;
  1343. case HNS_ROCE_SQ_OPCODE_RDMA_WRITE_WITH_IMM:
  1344. wc->opcode = IB_WC_RDMA_WRITE;
  1345. wc->wc_flags |= IB_WC_WITH_IMM;
  1346. break;
  1347. case HNS_ROCE_SQ_OPCODE_LOCAL_INV:
  1348. wc->opcode = IB_WC_LOCAL_INV;
  1349. wc->wc_flags |= IB_WC_WITH_INVALIDATE;
  1350. break;
  1351. case HNS_ROCE_SQ_OPCODE_ATOMIC_COMP_AND_SWAP:
  1352. wc->opcode = IB_WC_COMP_SWAP;
  1353. wc->byte_len = 8;
  1354. break;
  1355. case HNS_ROCE_SQ_OPCODE_ATOMIC_FETCH_AND_ADD:
  1356. wc->opcode = IB_WC_FETCH_ADD;
  1357. wc->byte_len = 8;
  1358. break;
  1359. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_COMP_AND_SWAP:
  1360. wc->opcode = IB_WC_MASKED_COMP_SWAP;
  1361. wc->byte_len = 8;
  1362. break;
  1363. case HNS_ROCE_SQ_OPCODE_ATOMIC_MASK_FETCH_AND_ADD:
  1364. wc->opcode = IB_WC_MASKED_FETCH_ADD;
  1365. wc->byte_len = 8;
  1366. break;
  1367. case HNS_ROCE_SQ_OPCODE_FAST_REG_WR:
  1368. wc->opcode = IB_WC_REG_MR;
  1369. break;
  1370. case HNS_ROCE_SQ_OPCODE_BIND_MW:
  1371. wc->opcode = IB_WC_REG_MR;
  1372. break;
  1373. default:
  1374. wc->status = IB_WC_GENERAL_ERR;
  1375. break;
  1376. }
  1377. wq = &(*cur_qp)->sq;
  1378. if ((*cur_qp)->sq_signal_bits) {
  1379. /*
  1380. * If sg_signal_bit is 1,
  1381. * firstly tail pointer updated to wqe
  1382. * which current cqe correspond to
  1383. */
  1384. wqe_ctr = (u16)roce_get_field(cqe->byte_4,
  1385. V2_CQE_BYTE_4_WQE_INDX_M,
  1386. V2_CQE_BYTE_4_WQE_INDX_S);
  1387. wq->tail += (wqe_ctr - (u16)wq->tail) &
  1388. (wq->wqe_cnt - 1);
  1389. }
  1390. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1391. ++wq->tail;
  1392. } else {
  1393. /* RQ correspond to CQE */
  1394. wc->byte_len = le32_to_cpu(cqe->byte_cnt);
  1395. opcode = roce_get_field(cqe->byte_4, V2_CQE_BYTE_4_OPCODE_M,
  1396. V2_CQE_BYTE_4_OPCODE_S);
  1397. switch (opcode & 0x1f) {
  1398. case HNS_ROCE_V2_OPCODE_RDMA_WRITE_IMM:
  1399. wc->opcode = IB_WC_RECV_RDMA_WITH_IMM;
  1400. wc->wc_flags = IB_WC_WITH_IMM;
  1401. wc->ex.imm_data = le32_to_cpu(cqe->rkey_immtdata);
  1402. break;
  1403. case HNS_ROCE_V2_OPCODE_SEND:
  1404. wc->opcode = IB_WC_RECV;
  1405. wc->wc_flags = 0;
  1406. break;
  1407. case HNS_ROCE_V2_OPCODE_SEND_WITH_IMM:
  1408. wc->opcode = IB_WC_RECV;
  1409. wc->wc_flags = IB_WC_WITH_IMM;
  1410. wc->ex.imm_data = le32_to_cpu(cqe->rkey_immtdata);
  1411. break;
  1412. case HNS_ROCE_V2_OPCODE_SEND_WITH_INV:
  1413. wc->opcode = IB_WC_RECV;
  1414. wc->wc_flags = IB_WC_WITH_INVALIDATE;
  1415. wc->ex.invalidate_rkey = cqe->rkey_immtdata;
  1416. break;
  1417. default:
  1418. wc->status = IB_WC_GENERAL_ERR;
  1419. break;
  1420. }
  1421. /* Update tail pointer, record wr_id */
  1422. wq = &(*cur_qp)->rq;
  1423. wc->wr_id = wq->wrid[wq->tail & (wq->wqe_cnt - 1)];
  1424. ++wq->tail;
  1425. wc->sl = (u8)roce_get_field(cqe->byte_32, V2_CQE_BYTE_32_SL_M,
  1426. V2_CQE_BYTE_32_SL_S);
  1427. wc->src_qp = (u8)roce_get_field(cqe->byte_32,
  1428. V2_CQE_BYTE_32_RMT_QPN_M,
  1429. V2_CQE_BYTE_32_RMT_QPN_S);
  1430. wc->wc_flags |= (roce_get_bit(cqe->byte_32,
  1431. V2_CQE_BYTE_32_GRH_S) ?
  1432. IB_WC_GRH : 0);
  1433. }
  1434. return 0;
  1435. }
  1436. static int hns_roce_v2_poll_cq(struct ib_cq *ibcq, int num_entries,
  1437. struct ib_wc *wc)
  1438. {
  1439. struct hns_roce_cq *hr_cq = to_hr_cq(ibcq);
  1440. struct hns_roce_qp *cur_qp = NULL;
  1441. unsigned long flags;
  1442. int npolled;
  1443. spin_lock_irqsave(&hr_cq->lock, flags);
  1444. for (npolled = 0; npolled < num_entries; ++npolled) {
  1445. if (hns_roce_v2_poll_one(hr_cq, &cur_qp, wc + npolled))
  1446. break;
  1447. }
  1448. if (npolled) {
  1449. /* Memory barrier */
  1450. wmb();
  1451. hns_roce_v2_cq_set_ci(hr_cq, hr_cq->cons_index);
  1452. }
  1453. spin_unlock_irqrestore(&hr_cq->lock, flags);
  1454. return npolled;
  1455. }
  1456. static int hns_roce_v2_set_hem(struct hns_roce_dev *hr_dev,
  1457. struct hns_roce_hem_table *table, int obj,
  1458. int step_idx)
  1459. {
  1460. struct device *dev = hr_dev->dev;
  1461. struct hns_roce_cmd_mailbox *mailbox;
  1462. struct hns_roce_hem_iter iter;
  1463. struct hns_roce_hem_mhop mhop;
  1464. struct hns_roce_hem *hem;
  1465. unsigned long mhop_obj = obj;
  1466. int i, j, k;
  1467. int ret = 0;
  1468. u64 hem_idx = 0;
  1469. u64 l1_idx = 0;
  1470. u64 bt_ba = 0;
  1471. u32 chunk_ba_num;
  1472. u32 hop_num;
  1473. u16 op = 0xff;
  1474. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  1475. return 0;
  1476. hns_roce_calc_hem_mhop(hr_dev, table, &mhop_obj, &mhop);
  1477. i = mhop.l0_idx;
  1478. j = mhop.l1_idx;
  1479. k = mhop.l2_idx;
  1480. hop_num = mhop.hop_num;
  1481. chunk_ba_num = mhop.bt_chunk_size / 8;
  1482. if (hop_num == 2) {
  1483. hem_idx = i * chunk_ba_num * chunk_ba_num + j * chunk_ba_num +
  1484. k;
  1485. l1_idx = i * chunk_ba_num + j;
  1486. } else if (hop_num == 1) {
  1487. hem_idx = i * chunk_ba_num + j;
  1488. } else if (hop_num == HNS_ROCE_HOP_NUM_0) {
  1489. hem_idx = i;
  1490. }
  1491. switch (table->type) {
  1492. case HEM_TYPE_QPC:
  1493. op = HNS_ROCE_CMD_WRITE_QPC_BT0;
  1494. break;
  1495. case HEM_TYPE_MTPT:
  1496. op = HNS_ROCE_CMD_WRITE_MPT_BT0;
  1497. break;
  1498. case HEM_TYPE_CQC:
  1499. op = HNS_ROCE_CMD_WRITE_CQC_BT0;
  1500. break;
  1501. case HEM_TYPE_SRQC:
  1502. op = HNS_ROCE_CMD_WRITE_SRQC_BT0;
  1503. break;
  1504. default:
  1505. dev_warn(dev, "Table %d not to be written by mailbox!\n",
  1506. table->type);
  1507. return 0;
  1508. }
  1509. op += step_idx;
  1510. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  1511. if (IS_ERR(mailbox))
  1512. return PTR_ERR(mailbox);
  1513. if (check_whether_last_step(hop_num, step_idx)) {
  1514. hem = table->hem[hem_idx];
  1515. for (hns_roce_hem_first(hem, &iter);
  1516. !hns_roce_hem_last(&iter); hns_roce_hem_next(&iter)) {
  1517. bt_ba = hns_roce_hem_addr(&iter);
  1518. /* configure the ba, tag, and op */
  1519. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma,
  1520. obj, 0, op,
  1521. HNS_ROCE_CMD_TIMEOUT_MSECS);
  1522. }
  1523. } else {
  1524. if (step_idx == 0)
  1525. bt_ba = table->bt_l0_dma_addr[i];
  1526. else if (step_idx == 1 && hop_num == 2)
  1527. bt_ba = table->bt_l1_dma_addr[l1_idx];
  1528. /* configure the ba, tag, and op */
  1529. ret = hns_roce_cmd_mbox(hr_dev, bt_ba, mailbox->dma, obj,
  1530. 0, op, HNS_ROCE_CMD_TIMEOUT_MSECS);
  1531. }
  1532. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  1533. return ret;
  1534. }
  1535. static int hns_roce_v2_clear_hem(struct hns_roce_dev *hr_dev,
  1536. struct hns_roce_hem_table *table, int obj,
  1537. int step_idx)
  1538. {
  1539. struct device *dev = hr_dev->dev;
  1540. struct hns_roce_cmd_mailbox *mailbox;
  1541. int ret = 0;
  1542. u16 op = 0xff;
  1543. if (!hns_roce_check_whether_mhop(hr_dev, table->type))
  1544. return 0;
  1545. switch (table->type) {
  1546. case HEM_TYPE_QPC:
  1547. op = HNS_ROCE_CMD_DESTROY_QPC_BT0;
  1548. break;
  1549. case HEM_TYPE_MTPT:
  1550. op = HNS_ROCE_CMD_DESTROY_MPT_BT0;
  1551. break;
  1552. case HEM_TYPE_CQC:
  1553. op = HNS_ROCE_CMD_DESTROY_CQC_BT0;
  1554. break;
  1555. case HEM_TYPE_SRQC:
  1556. op = HNS_ROCE_CMD_DESTROY_SRQC_BT0;
  1557. break;
  1558. default:
  1559. dev_warn(dev, "Table %d not to be destroyed by mailbox!\n",
  1560. table->type);
  1561. return 0;
  1562. }
  1563. op += step_idx;
  1564. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  1565. if (IS_ERR(mailbox))
  1566. return PTR_ERR(mailbox);
  1567. /* configure the tag and op */
  1568. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, obj, 0, op,
  1569. HNS_ROCE_CMD_TIMEOUT_MSECS);
  1570. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  1571. return ret;
  1572. }
  1573. static int hns_roce_v2_qp_modify(struct hns_roce_dev *hr_dev,
  1574. struct hns_roce_mtt *mtt,
  1575. enum ib_qp_state cur_state,
  1576. enum ib_qp_state new_state,
  1577. struct hns_roce_v2_qp_context *context,
  1578. struct hns_roce_qp *hr_qp)
  1579. {
  1580. struct hns_roce_cmd_mailbox *mailbox;
  1581. int ret;
  1582. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  1583. if (IS_ERR(mailbox))
  1584. return PTR_ERR(mailbox);
  1585. memcpy(mailbox->buf, context, sizeof(*context) * 2);
  1586. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_qp->qpn, 0,
  1587. HNS_ROCE_CMD_MODIFY_QPC,
  1588. HNS_ROCE_CMD_TIMEOUT_MSECS);
  1589. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  1590. return ret;
  1591. }
  1592. static void modify_qp_reset_to_init(struct ib_qp *ibqp,
  1593. const struct ib_qp_attr *attr,
  1594. struct hns_roce_v2_qp_context *context,
  1595. struct hns_roce_v2_qp_context *qpc_mask)
  1596. {
  1597. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  1598. /*
  1599. * In v2 engine, software pass context and context mask to hardware
  1600. * when modifying qp. If software need modify some fields in context,
  1601. * we should set all bits of the relevant fields in context mask to
  1602. * 0 at the same time, else set them to 0x1.
  1603. */
  1604. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  1605. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  1606. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  1607. V2_QPC_BYTE_4_TST_S, 0);
  1608. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  1609. V2_QPC_BYTE_4_SGE_SHIFT_S, hr_qp->sq.max_gs > 2 ?
  1610. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  1611. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  1612. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  1613. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  1614. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  1615. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  1616. V2_QPC_BYTE_4_SQPN_S, 0);
  1617. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  1618. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  1619. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  1620. V2_QPC_BYTE_16_PD_S, 0);
  1621. roce_set_field(context->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  1622. V2_QPC_BYTE_20_RQWS_S, ilog2(hr_qp->rq.max_gs));
  1623. roce_set_field(qpc_mask->byte_20_smac_sgid_idx, V2_QPC_BYTE_20_RQWS_M,
  1624. V2_QPC_BYTE_20_RQWS_S, 0);
  1625. roce_set_field(context->byte_20_smac_sgid_idx,
  1626. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  1627. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1628. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  1629. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  1630. roce_set_field(context->byte_20_smac_sgid_idx,
  1631. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  1632. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  1633. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  1634. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  1635. /* No VLAN need to set 0xFFF */
  1636. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  1637. V2_QPC_BYTE_24_VLAN_IDX_S, 0xfff);
  1638. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_VLAN_IDX_M,
  1639. V2_QPC_BYTE_24_VLAN_IDX_S, 0);
  1640. /*
  1641. * Set some fields in context to zero, Because the default values
  1642. * of all fields in context are zero, we need not set them to 0 again.
  1643. * but we should set the relevant fields of context mask to 0.
  1644. */
  1645. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_TX_ERR_S, 0);
  1646. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_SQ_RX_ERR_S, 0);
  1647. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_TX_ERR_S, 0);
  1648. roce_set_bit(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_RQ_RX_ERR_S, 0);
  1649. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_MAPID_M,
  1650. V2_QPC_BYTE_60_MAPID_S, 0);
  1651. roce_set_bit(qpc_mask->byte_60_qpst_mapid,
  1652. V2_QPC_BYTE_60_INNER_MAP_IND_S, 0);
  1653. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_MAP_IND_S,
  1654. 0);
  1655. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_RQ_MAP_IND_S,
  1656. 0);
  1657. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_EXT_MAP_IND_S,
  1658. 0);
  1659. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_RLS_IND_S,
  1660. 0);
  1661. roce_set_bit(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_SQ_EXT_IND_S,
  1662. 0);
  1663. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CNP_TX_FLAG_S, 0);
  1664. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_CE_FLAG_S, 0);
  1665. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  1666. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  1667. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S, 0);
  1668. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  1669. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_WRITE));
  1670. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S, 0);
  1671. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  1672. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_ATOMIC));
  1673. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S, 0);
  1674. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RQIE_S, 0);
  1675. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  1676. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  1677. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  1678. V2_QPC_BYTE_80_RX_CQN_S, 0);
  1679. if (ibqp->srq) {
  1680. roce_set_field(context->byte_76_srqn_op_en,
  1681. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  1682. to_hr_srq(ibqp->srq)->srqn);
  1683. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  1684. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  1685. roce_set_bit(context->byte_76_srqn_op_en,
  1686. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  1687. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  1688. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  1689. }
  1690. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  1691. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  1692. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  1693. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  1694. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  1695. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  1696. roce_set_field(qpc_mask->byte_92_srq_info, V2_QPC_BYTE_92_SRQ_INFO_M,
  1697. V2_QPC_BYTE_92_SRQ_INFO_S, 0);
  1698. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  1699. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  1700. roce_set_field(qpc_mask->byte_104_rq_sge,
  1701. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_M,
  1702. V2_QPC_BYTE_104_RQ_CUR_WQE_SGE_NUM_S, 0);
  1703. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  1704. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  1705. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  1706. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  1707. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  1708. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  1709. V2_QPC_BYTE_108_RX_REQ_RNR_S, 0);
  1710. qpc_mask->rq_rnr_timer = 0;
  1711. qpc_mask->rx_msg_len = 0;
  1712. qpc_mask->rx_rkey_pkt_info = 0;
  1713. qpc_mask->rx_va = 0;
  1714. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  1715. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  1716. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  1717. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  1718. roce_set_bit(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RSVD_RAQ_MAP_S, 0);
  1719. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_HEAD_M,
  1720. V2_QPC_BYTE_140_RAQ_TRRL_HEAD_S, 0);
  1721. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RAQ_TRRL_TAIL_M,
  1722. V2_QPC_BYTE_140_RAQ_TRRL_TAIL_S, 0);
  1723. roce_set_field(qpc_mask->byte_144_raq,
  1724. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_M,
  1725. V2_QPC_BYTE_144_RAQ_RTY_INI_PSN_S, 0);
  1726. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_RTY_INI_IND_S,
  1727. 0);
  1728. roce_set_field(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RAQ_CREDIT_M,
  1729. V2_QPC_BYTE_144_RAQ_CREDIT_S, 0);
  1730. roce_set_bit(qpc_mask->byte_144_raq, V2_QPC_BYTE_144_RESP_RTY_FLG_S, 0);
  1731. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RQ_MSN_M,
  1732. V2_QPC_BYTE_148_RQ_MSN_S, 0);
  1733. roce_set_field(qpc_mask->byte_148_raq, V2_QPC_BYTE_148_RAQ_SYNDROME_M,
  1734. V2_QPC_BYTE_148_RAQ_SYNDROME_S, 0);
  1735. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  1736. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  1737. roce_set_field(qpc_mask->byte_152_raq,
  1738. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_M,
  1739. V2_QPC_BYTE_152_RAQ_TRRL_RTY_HEAD_S, 0);
  1740. roce_set_field(qpc_mask->byte_156_raq, V2_QPC_BYTE_156_RAQ_USE_PKTN_M,
  1741. V2_QPC_BYTE_156_RAQ_USE_PKTN_S, 0);
  1742. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  1743. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_M,
  1744. V2_QPC_BYTE_160_SQ_PRODUCER_IDX_S, 0);
  1745. roce_set_field(qpc_mask->byte_160_sq_ci_pi,
  1746. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_M,
  1747. V2_QPC_BYTE_160_SQ_CONSUMER_IDX_S, 0);
  1748. roce_set_field(context->byte_168_irrl_idx,
  1749. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  1750. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  1751. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1752. roce_set_field(qpc_mask->byte_168_irrl_idx,
  1753. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  1754. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  1755. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  1756. V2_QPC_BYTE_168_MSG_RTY_LP_FLG_S, 0);
  1757. roce_set_bit(qpc_mask->byte_168_irrl_idx,
  1758. V2_QPC_BYTE_168_SQ_INVLD_FLG_S, 0);
  1759. roce_set_field(qpc_mask->byte_168_irrl_idx,
  1760. V2_QPC_BYTE_168_IRRL_IDX_LSB_M,
  1761. V2_QPC_BYTE_168_IRRL_IDX_LSB_S, 0);
  1762. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  1763. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 4);
  1764. roce_set_field(qpc_mask->byte_172_sq_psn,
  1765. V2_QPC_BYTE_172_ACK_REQ_FREQ_M,
  1766. V2_QPC_BYTE_172_ACK_REQ_FREQ_S, 0);
  1767. roce_set_bit(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_MSG_RNR_FLG_S,
  1768. 0);
  1769. roce_set_field(qpc_mask->byte_176_msg_pktn,
  1770. V2_QPC_BYTE_176_MSG_USE_PKTN_M,
  1771. V2_QPC_BYTE_176_MSG_USE_PKTN_S, 0);
  1772. roce_set_field(qpc_mask->byte_176_msg_pktn,
  1773. V2_QPC_BYTE_176_IRRL_HEAD_PRE_M,
  1774. V2_QPC_BYTE_176_IRRL_HEAD_PRE_S, 0);
  1775. roce_set_field(qpc_mask->byte_184_irrl_idx,
  1776. V2_QPC_BYTE_184_IRRL_IDX_MSB_M,
  1777. V2_QPC_BYTE_184_IRRL_IDX_MSB_S, 0);
  1778. qpc_mask->cur_sge_offset = 0;
  1779. roce_set_field(qpc_mask->byte_192_ext_sge,
  1780. V2_QPC_BYTE_192_CUR_SGE_IDX_M,
  1781. V2_QPC_BYTE_192_CUR_SGE_IDX_S, 0);
  1782. roce_set_field(qpc_mask->byte_192_ext_sge,
  1783. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_M,
  1784. V2_QPC_BYTE_192_EXT_SGE_NUM_LEFT_S, 0);
  1785. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  1786. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  1787. roce_set_field(qpc_mask->byte_200_sq_max, V2_QPC_BYTE_200_SQ_MAX_IDX_M,
  1788. V2_QPC_BYTE_200_SQ_MAX_IDX_S, 0);
  1789. roce_set_field(qpc_mask->byte_200_sq_max,
  1790. V2_QPC_BYTE_200_LCL_OPERATED_CNT_M,
  1791. V2_QPC_BYTE_200_LCL_OPERATED_CNT_S, 0);
  1792. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RNR_FLG_S, 0);
  1793. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_PKT_RTY_FLG_S, 0);
  1794. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  1795. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  1796. qpc_mask->sq_timer = 0;
  1797. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  1798. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  1799. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  1800. roce_set_field(qpc_mask->byte_232_irrl_sge,
  1801. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  1802. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  1803. qpc_mask->irrl_cur_sge_offset = 0;
  1804. roce_set_field(qpc_mask->byte_240_irrl_tail,
  1805. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  1806. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  1807. roce_set_field(qpc_mask->byte_240_irrl_tail,
  1808. V2_QPC_BYTE_240_IRRL_TAIL_RD_M,
  1809. V2_QPC_BYTE_240_IRRL_TAIL_RD_S, 0);
  1810. roce_set_field(qpc_mask->byte_240_irrl_tail,
  1811. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  1812. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  1813. roce_set_field(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_M,
  1814. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  1815. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_ACK_PSN_ERR_S,
  1816. 0);
  1817. roce_set_field(qpc_mask->byte_248_ack_psn,
  1818. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  1819. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  1820. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_IRRL_PSN_VLD_S,
  1821. 0);
  1822. roce_set_bit(qpc_mask->byte_248_ack_psn,
  1823. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  1824. roce_set_bit(qpc_mask->byte_248_ack_psn, V2_QPC_BYTE_248_CQ_ERR_IND_S,
  1825. 0);
  1826. hr_qp->access_flags = attr->qp_access_flags;
  1827. hr_qp->pkey_index = attr->pkey_index;
  1828. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  1829. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->send_cq)->cqn);
  1830. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  1831. V2_QPC_BYTE_252_TX_CQN_S, 0);
  1832. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_ERR_TYPE_M,
  1833. V2_QPC_BYTE_252_ERR_TYPE_S, 0);
  1834. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  1835. V2_QPC_BYTE_256_RQ_CQE_IDX_M,
  1836. V2_QPC_BYTE_256_RQ_CQE_IDX_S, 0);
  1837. roce_set_field(qpc_mask->byte_256_sqflush_rqcqe,
  1838. V2_QPC_BYTE_256_SQ_FLUSH_IDX_M,
  1839. V2_QPC_BYTE_256_SQ_FLUSH_IDX_S, 0);
  1840. }
  1841. static void modify_qp_init_to_init(struct ib_qp *ibqp,
  1842. const struct ib_qp_attr *attr, int attr_mask,
  1843. struct hns_roce_v2_qp_context *context,
  1844. struct hns_roce_v2_qp_context *qpc_mask)
  1845. {
  1846. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  1847. /*
  1848. * In v2 engine, software pass context and context mask to hardware
  1849. * when modifying qp. If software need modify some fields in context,
  1850. * we should set all bits of the relevant fields in context mask to
  1851. * 0 at the same time, else set them to 0x1.
  1852. */
  1853. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  1854. V2_QPC_BYTE_4_TST_S, to_hr_qp_type(hr_qp->ibqp.qp_type));
  1855. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_TST_M,
  1856. V2_QPC_BYTE_4_TST_S, 0);
  1857. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  1858. V2_QPC_BYTE_4_SGE_SHIFT_S, hr_qp->sq.max_gs > 2 ?
  1859. ilog2((unsigned int)hr_qp->sge.sge_cnt) : 0);
  1860. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SGE_SHIFT_M,
  1861. V2_QPC_BYTE_4_SGE_SHIFT_S, 0);
  1862. if (attr_mask & IB_QP_ACCESS_FLAGS) {
  1863. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  1864. !!(attr->qp_access_flags & IB_ACCESS_REMOTE_READ));
  1865. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  1866. 0);
  1867. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  1868. !!(attr->qp_access_flags &
  1869. IB_ACCESS_REMOTE_WRITE));
  1870. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  1871. 0);
  1872. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  1873. !!(attr->qp_access_flags &
  1874. IB_ACCESS_REMOTE_ATOMIC));
  1875. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  1876. 0);
  1877. } else {
  1878. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  1879. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_READ));
  1880. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RRE_S,
  1881. 0);
  1882. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  1883. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_WRITE));
  1884. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_RWE_S,
  1885. 0);
  1886. roce_set_bit(context->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  1887. !!(hr_qp->access_flags & IB_ACCESS_REMOTE_ATOMIC));
  1888. roce_set_bit(qpc_mask->byte_76_srqn_op_en, V2_QPC_BYTE_76_ATE_S,
  1889. 0);
  1890. }
  1891. roce_set_field(context->byte_20_smac_sgid_idx,
  1892. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S,
  1893. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1894. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  1895. V2_QPC_BYTE_20_SQ_SHIFT_M, V2_QPC_BYTE_20_SQ_SHIFT_S, 0);
  1896. roce_set_field(context->byte_20_smac_sgid_idx,
  1897. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S,
  1898. ilog2((unsigned int)hr_qp->rq.wqe_cnt));
  1899. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  1900. V2_QPC_BYTE_20_RQ_SHIFT_M, V2_QPC_BYTE_20_RQ_SHIFT_S, 0);
  1901. roce_set_field(context->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  1902. V2_QPC_BYTE_16_PD_S, to_hr_pd(ibqp->pd)->pdn);
  1903. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz, V2_QPC_BYTE_16_PD_M,
  1904. V2_QPC_BYTE_16_PD_S, 0);
  1905. roce_set_field(context->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  1906. V2_QPC_BYTE_80_RX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  1907. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn, V2_QPC_BYTE_80_RX_CQN_M,
  1908. V2_QPC_BYTE_80_RX_CQN_S, 0);
  1909. roce_set_field(context->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  1910. V2_QPC_BYTE_252_TX_CQN_S, to_hr_cq(ibqp->recv_cq)->cqn);
  1911. roce_set_field(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_TX_CQN_M,
  1912. V2_QPC_BYTE_252_TX_CQN_S, 0);
  1913. if (ibqp->srq) {
  1914. roce_set_bit(context->byte_76_srqn_op_en,
  1915. V2_QPC_BYTE_76_SRQ_EN_S, 1);
  1916. roce_set_bit(qpc_mask->byte_76_srqn_op_en,
  1917. V2_QPC_BYTE_76_SRQ_EN_S, 0);
  1918. roce_set_field(context->byte_76_srqn_op_en,
  1919. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S,
  1920. to_hr_srq(ibqp->srq)->srqn);
  1921. roce_set_field(qpc_mask->byte_76_srqn_op_en,
  1922. V2_QPC_BYTE_76_SRQN_M, V2_QPC_BYTE_76_SRQN_S, 0);
  1923. }
  1924. if (attr_mask & IB_QP_PKEY_INDEX)
  1925. context->qkey_xrcd = attr->pkey_index;
  1926. else
  1927. context->qkey_xrcd = hr_qp->pkey_index;
  1928. roce_set_field(context->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  1929. V2_QPC_BYTE_4_SQPN_S, hr_qp->qpn);
  1930. roce_set_field(qpc_mask->byte_4_sqpn_tst, V2_QPC_BYTE_4_SQPN_M,
  1931. V2_QPC_BYTE_4_SQPN_S, 0);
  1932. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  1933. V2_QPC_BYTE_56_DQPN_S, hr_qp->qpn);
  1934. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  1935. V2_QPC_BYTE_56_DQPN_S, 0);
  1936. roce_set_field(context->byte_168_irrl_idx,
  1937. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  1938. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S,
  1939. ilog2((unsigned int)hr_qp->sq.wqe_cnt));
  1940. roce_set_field(qpc_mask->byte_168_irrl_idx,
  1941. V2_QPC_BYTE_168_SQ_SHIFT_BAK_M,
  1942. V2_QPC_BYTE_168_SQ_SHIFT_BAK_S, 0);
  1943. }
  1944. static int modify_qp_init_to_rtr(struct ib_qp *ibqp,
  1945. const struct ib_qp_attr *attr, int attr_mask,
  1946. struct hns_roce_v2_qp_context *context,
  1947. struct hns_roce_v2_qp_context *qpc_mask)
  1948. {
  1949. const struct ib_global_route *grh = rdma_ah_read_grh(&attr->ah_attr);
  1950. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  1951. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  1952. struct device *dev = hr_dev->dev;
  1953. dma_addr_t dma_handle_3;
  1954. dma_addr_t dma_handle_2;
  1955. dma_addr_t dma_handle;
  1956. u32 page_size;
  1957. u8 port_num;
  1958. u64 *mtts_3;
  1959. u64 *mtts_2;
  1960. u64 *mtts;
  1961. u8 *dmac;
  1962. u8 *smac;
  1963. int port;
  1964. /* Search qp buf's mtts */
  1965. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  1966. hr_qp->mtt.first_seg, &dma_handle);
  1967. if (!mtts) {
  1968. dev_err(dev, "qp buf pa find failed\n");
  1969. return -EINVAL;
  1970. }
  1971. /* Search IRRL's mtts */
  1972. mtts_2 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.irrl_table,
  1973. hr_qp->qpn, &dma_handle_2);
  1974. if (!mtts_2) {
  1975. dev_err(dev, "qp irrl_table find failed\n");
  1976. return -EINVAL;
  1977. }
  1978. /* Search TRRL's mtts */
  1979. mtts_3 = hns_roce_table_find(hr_dev, &hr_dev->qp_table.trrl_table,
  1980. hr_qp->qpn, &dma_handle_3);
  1981. if (!mtts_3) {
  1982. dev_err(dev, "qp trrl_table find failed\n");
  1983. return -EINVAL;
  1984. }
  1985. if ((attr_mask & IB_QP_ALT_PATH) || (attr_mask & IB_QP_ACCESS_FLAGS) ||
  1986. (attr_mask & IB_QP_PKEY_INDEX) || (attr_mask & IB_QP_QKEY)) {
  1987. dev_err(dev, "INIT2RTR attr_mask (0x%x) error\n", attr_mask);
  1988. return -EINVAL;
  1989. }
  1990. dmac = (u8 *)attr->ah_attr.roce.dmac;
  1991. context->wqe_sge_ba = (u32)(dma_handle >> 3);
  1992. qpc_mask->wqe_sge_ba = 0;
  1993. /*
  1994. * In v2 engine, software pass context and context mask to hardware
  1995. * when modifying qp. If software need modify some fields in context,
  1996. * we should set all bits of the relevant fields in context mask to
  1997. * 0 at the same time, else set them to 0x1.
  1998. */
  1999. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2000. V2_QPC_BYTE_12_WQE_SGE_BA_S, dma_handle >> (32 + 3));
  2001. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_WQE_SGE_BA_M,
  2002. V2_QPC_BYTE_12_WQE_SGE_BA_S, 0);
  2003. roce_set_field(context->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2004. V2_QPC_BYTE_12_SQ_HOP_NUM_S,
  2005. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2006. 0 : hr_dev->caps.mtt_hop_num);
  2007. roce_set_field(qpc_mask->byte_12_sq_hop, V2_QPC_BYTE_12_SQ_HOP_NUM_M,
  2008. V2_QPC_BYTE_12_SQ_HOP_NUM_S, 0);
  2009. roce_set_field(context->byte_20_smac_sgid_idx,
  2010. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2011. V2_QPC_BYTE_20_SGE_HOP_NUM_S,
  2012. hr_qp->sq.max_gs > 2 ? hr_dev->caps.mtt_hop_num : 0);
  2013. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2014. V2_QPC_BYTE_20_SGE_HOP_NUM_M,
  2015. V2_QPC_BYTE_20_SGE_HOP_NUM_S, 0);
  2016. roce_set_field(context->byte_20_smac_sgid_idx,
  2017. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2018. V2_QPC_BYTE_20_RQ_HOP_NUM_S,
  2019. hr_dev->caps.mtt_hop_num == HNS_ROCE_HOP_NUM_0 ?
  2020. 0 : hr_dev->caps.mtt_hop_num);
  2021. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2022. V2_QPC_BYTE_20_RQ_HOP_NUM_M,
  2023. V2_QPC_BYTE_20_RQ_HOP_NUM_S, 0);
  2024. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2025. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2026. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S,
  2027. hr_dev->caps.mtt_ba_pg_sz);
  2028. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2029. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_M,
  2030. V2_QPC_BYTE_16_WQE_SGE_BA_PG_SZ_S, 0);
  2031. roce_set_field(context->byte_16_buf_ba_pg_sz,
  2032. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2033. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S,
  2034. hr_dev->caps.mtt_buf_pg_sz);
  2035. roce_set_field(qpc_mask->byte_16_buf_ba_pg_sz,
  2036. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_M,
  2037. V2_QPC_BYTE_16_WQE_SGE_BUF_PG_SZ_S, 0);
  2038. roce_set_field(context->byte_80_rnr_rx_cqn,
  2039. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2040. V2_QPC_BYTE_80_MIN_RNR_TIME_S, attr->min_rnr_timer);
  2041. roce_set_field(qpc_mask->byte_80_rnr_rx_cqn,
  2042. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2043. V2_QPC_BYTE_80_MIN_RNR_TIME_S, 0);
  2044. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2045. context->rq_cur_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size]
  2046. >> PAGE_ADDR_SHIFT);
  2047. qpc_mask->rq_cur_blk_addr = 0;
  2048. roce_set_field(context->byte_92_srq_info,
  2049. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2050. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S,
  2051. mtts[hr_qp->rq.offset / page_size]
  2052. >> (32 + PAGE_ADDR_SHIFT));
  2053. roce_set_field(qpc_mask->byte_92_srq_info,
  2054. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_M,
  2055. V2_QPC_BYTE_92_RQ_CUR_BLK_ADDR_S, 0);
  2056. context->rq_nxt_blk_addr = (u32)(mtts[hr_qp->rq.offset / page_size + 1]
  2057. >> PAGE_ADDR_SHIFT);
  2058. qpc_mask->rq_nxt_blk_addr = 0;
  2059. roce_set_field(context->byte_104_rq_sge,
  2060. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2061. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S,
  2062. mtts[hr_qp->rq.offset / page_size + 1]
  2063. >> (32 + PAGE_ADDR_SHIFT));
  2064. roce_set_field(qpc_mask->byte_104_rq_sge,
  2065. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_M,
  2066. V2_QPC_BYTE_104_RQ_NXT_BLK_ADDR_S, 0);
  2067. roce_set_field(context->byte_108_rx_reqepsn,
  2068. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2069. V2_QPC_BYTE_108_RX_REQ_EPSN_S, attr->rq_psn);
  2070. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2071. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2072. V2_QPC_BYTE_108_RX_REQ_EPSN_S, 0);
  2073. roce_set_field(context->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2074. V2_QPC_BYTE_132_TRRL_BA_S, dma_handle_3 >> 4);
  2075. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_BA_M,
  2076. V2_QPC_BYTE_132_TRRL_BA_S, 0);
  2077. context->trrl_ba = (u32)(dma_handle_3 >> (16 + 4));
  2078. qpc_mask->trrl_ba = 0;
  2079. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2080. V2_QPC_BYTE_140_TRRL_BA_S,
  2081. (u32)(dma_handle_3 >> (32 + 16 + 4)));
  2082. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_TRRL_BA_M,
  2083. V2_QPC_BYTE_140_TRRL_BA_S, 0);
  2084. context->irrl_ba = (u32)(dma_handle_2 >> 6);
  2085. qpc_mask->irrl_ba = 0;
  2086. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2087. V2_QPC_BYTE_208_IRRL_BA_S,
  2088. dma_handle_2 >> (32 + 6));
  2089. roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_IRRL_BA_M,
  2090. V2_QPC_BYTE_208_IRRL_BA_S, 0);
  2091. roce_set_bit(context->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 1);
  2092. roce_set_bit(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_RMT_E2E_S, 0);
  2093. roce_set_bit(context->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2094. hr_qp->sq_signal_bits);
  2095. roce_set_bit(qpc_mask->byte_252_err_txcqn, V2_QPC_BYTE_252_SIG_TYPE_S,
  2096. 0);
  2097. port = (attr_mask & IB_QP_PORT) ? (attr->port_num - 1) : hr_qp->port;
  2098. smac = (u8 *)hr_dev->dev_addr[port];
  2099. /* when dmac equals smac or loop_idc is 1, it should loopback */
  2100. if (ether_addr_equal_unaligned(dmac, smac) ||
  2101. hr_dev->loop_idc == 0x1) {
  2102. roce_set_bit(context->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 1);
  2103. roce_set_bit(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_LBI_S, 0);
  2104. }
  2105. roce_set_field(context->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2106. V2_QPC_BYTE_140_RR_MAX_S,
  2107. ilog2((unsigned int)attr->max_dest_rd_atomic));
  2108. roce_set_field(qpc_mask->byte_140_raq, V2_QPC_BYTE_140_RR_MAX_M,
  2109. V2_QPC_BYTE_140_RR_MAX_S, 0);
  2110. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2111. V2_QPC_BYTE_56_DQPN_S, attr->dest_qp_num);
  2112. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_DQPN_M,
  2113. V2_QPC_BYTE_56_DQPN_S, 0);
  2114. /* Configure GID index */
  2115. port_num = rdma_ah_get_port_num(&attr->ah_attr);
  2116. roce_set_field(context->byte_20_smac_sgid_idx,
  2117. V2_QPC_BYTE_20_SGID_IDX_M,
  2118. V2_QPC_BYTE_20_SGID_IDX_S,
  2119. hns_get_gid_index(hr_dev, port_num - 1,
  2120. grh->sgid_index));
  2121. roce_set_field(qpc_mask->byte_20_smac_sgid_idx,
  2122. V2_QPC_BYTE_20_SGID_IDX_M,
  2123. V2_QPC_BYTE_20_SGID_IDX_S, 0);
  2124. memcpy(&(context->dmac), dmac, 4);
  2125. roce_set_field(context->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2126. V2_QPC_BYTE_52_DMAC_S, *((u16 *)(&dmac[4])));
  2127. qpc_mask->dmac = 0;
  2128. roce_set_field(qpc_mask->byte_52_udpspn_dmac, V2_QPC_BYTE_52_DMAC_M,
  2129. V2_QPC_BYTE_52_DMAC_S, 0);
  2130. roce_set_field(context->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2131. V2_QPC_BYTE_56_LP_PKTN_INI_S, 4);
  2132. roce_set_field(qpc_mask->byte_56_dqpn_err, V2_QPC_BYTE_56_LP_PKTN_INI_M,
  2133. V2_QPC_BYTE_56_LP_PKTN_INI_S, 0);
  2134. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2135. V2_QPC_BYTE_24_HOP_LIMIT_S, grh->hop_limit);
  2136. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_HOP_LIMIT_M,
  2137. V2_QPC_BYTE_24_HOP_LIMIT_S, 0);
  2138. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2139. V2_QPC_BYTE_28_FL_S, grh->flow_label);
  2140. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_FL_M,
  2141. V2_QPC_BYTE_28_FL_S, 0);
  2142. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2143. V2_QPC_BYTE_24_TC_S, grh->traffic_class);
  2144. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_TC_M,
  2145. V2_QPC_BYTE_24_TC_S, 0);
  2146. roce_set_field(context->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2147. V2_QPC_BYTE_24_MTU_S, attr->path_mtu);
  2148. roce_set_field(qpc_mask->byte_24_mtu_tc, V2_QPC_BYTE_24_MTU_M,
  2149. V2_QPC_BYTE_24_MTU_S, 0);
  2150. memcpy(context->dgid, grh->dgid.raw, sizeof(grh->dgid.raw));
  2151. memset(qpc_mask->dgid, 0, sizeof(grh->dgid.raw));
  2152. roce_set_field(context->byte_84_rq_ci_pi,
  2153. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2154. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, hr_qp->rq.head);
  2155. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2156. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_M,
  2157. V2_QPC_BYTE_84_RQ_PRODUCER_IDX_S, 0);
  2158. roce_set_field(qpc_mask->byte_84_rq_ci_pi,
  2159. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_M,
  2160. V2_QPC_BYTE_84_RQ_CONSUMER_IDX_S, 0);
  2161. roce_set_bit(qpc_mask->byte_108_rx_reqepsn,
  2162. V2_QPC_BYTE_108_RX_REQ_PSN_ERR_S, 0);
  2163. roce_set_field(qpc_mask->byte_96_rx_reqmsn, V2_QPC_BYTE_96_RX_REQ_MSN_M,
  2164. V2_QPC_BYTE_96_RX_REQ_MSN_S, 0);
  2165. roce_set_field(qpc_mask->byte_108_rx_reqepsn,
  2166. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_M,
  2167. V2_QPC_BYTE_108_RX_REQ_LAST_OPTYPE_S, 0);
  2168. context->rq_rnr_timer = 0;
  2169. qpc_mask->rq_rnr_timer = 0;
  2170. roce_set_field(context->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2171. V2_QPC_BYTE_152_RAQ_PSN_S, attr->rq_psn - 1);
  2172. roce_set_field(qpc_mask->byte_152_raq, V2_QPC_BYTE_152_RAQ_PSN_M,
  2173. V2_QPC_BYTE_152_RAQ_PSN_S, 0);
  2174. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_HEAD_MAX_M,
  2175. V2_QPC_BYTE_132_TRRL_HEAD_MAX_S, 0);
  2176. roce_set_field(qpc_mask->byte_132_trrl, V2_QPC_BYTE_132_TRRL_TAIL_MAX_M,
  2177. V2_QPC_BYTE_132_TRRL_TAIL_MAX_S, 0);
  2178. roce_set_field(context->byte_168_irrl_idx,
  2179. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2180. V2_QPC_BYTE_168_LP_SGEN_INI_S, 3);
  2181. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2182. V2_QPC_BYTE_168_LP_SGEN_INI_M,
  2183. V2_QPC_BYTE_168_LP_SGEN_INI_S, 0);
  2184. roce_set_field(context->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
  2185. V2_QPC_BYTE_208_SR_MAX_S,
  2186. ilog2((unsigned int)attr->max_rd_atomic));
  2187. roce_set_field(qpc_mask->byte_208_irrl, V2_QPC_BYTE_208_SR_MAX_M,
  2188. V2_QPC_BYTE_208_SR_MAX_S, 0);
  2189. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2190. V2_QPC_BYTE_28_SL_S, rdma_ah_get_sl(&attr->ah_attr));
  2191. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2192. V2_QPC_BYTE_28_SL_S, 0);
  2193. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2194. return 0;
  2195. }
  2196. static int modify_qp_rtr_to_rts(struct ib_qp *ibqp,
  2197. const struct ib_qp_attr *attr, int attr_mask,
  2198. struct hns_roce_v2_qp_context *context,
  2199. struct hns_roce_v2_qp_context *qpc_mask)
  2200. {
  2201. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2202. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2203. struct device *dev = hr_dev->dev;
  2204. dma_addr_t dma_handle;
  2205. u32 page_size;
  2206. u64 *mtts;
  2207. /* Search qp buf's mtts */
  2208. mtts = hns_roce_table_find(hr_dev, &hr_dev->mr_table.mtt_table,
  2209. hr_qp->mtt.first_seg, &dma_handle);
  2210. if (!mtts) {
  2211. dev_err(dev, "qp buf pa find failed\n");
  2212. return -EINVAL;
  2213. }
  2214. /* If exist optional param, return error */
  2215. if ((attr_mask & IB_QP_ALT_PATH) || (attr_mask & IB_QP_ACCESS_FLAGS) ||
  2216. (attr_mask & IB_QP_QKEY) || (attr_mask & IB_QP_PATH_MIG_STATE) ||
  2217. (attr_mask & IB_QP_CUR_STATE) ||
  2218. (attr_mask & IB_QP_MIN_RNR_TIMER)) {
  2219. dev_err(dev, "RTR2RTS attr_mask (0x%x)error\n", attr_mask);
  2220. return -EINVAL;
  2221. }
  2222. /*
  2223. * In v2 engine, software pass context and context mask to hardware
  2224. * when modifying qp. If software need modify some fields in context,
  2225. * we should set all bits of the relevant fields in context mask to
  2226. * 0 at the same time, else set them to 0x1.
  2227. */
  2228. roce_set_field(context->byte_60_qpst_mapid,
  2229. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2230. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, attr->retry_cnt);
  2231. roce_set_field(qpc_mask->byte_60_qpst_mapid,
  2232. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_M,
  2233. V2_QPC_BYTE_60_RTY_NUM_INI_BAK_S, 0);
  2234. context->sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2235. roce_set_field(context->byte_168_irrl_idx,
  2236. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2237. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S,
  2238. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2239. qpc_mask->sq_cur_blk_addr = 0;
  2240. roce_set_field(qpc_mask->byte_168_irrl_idx,
  2241. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_M,
  2242. V2_QPC_BYTE_168_SQ_CUR_BLK_ADDR_S, 0);
  2243. page_size = 1 << (hr_dev->caps.mtt_buf_pg_sz + PAGE_SHIFT);
  2244. context->sq_cur_sge_blk_addr = hr_qp->sq.max_gs > 2 ?
  2245. ((u32)(mtts[hr_qp->sge.offset / page_size]
  2246. >> PAGE_ADDR_SHIFT)) : 0;
  2247. roce_set_field(context->byte_184_irrl_idx,
  2248. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2249. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S,
  2250. hr_qp->sq.max_gs > 2 ?
  2251. (mtts[hr_qp->sge.offset / page_size] >>
  2252. (32 + PAGE_ADDR_SHIFT)) : 0);
  2253. qpc_mask->sq_cur_sge_blk_addr = 0;
  2254. roce_set_field(qpc_mask->byte_184_irrl_idx,
  2255. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_M,
  2256. V2_QPC_BYTE_184_SQ_CUR_SGE_BLK_ADDR_S, 0);
  2257. context->rx_sq_cur_blk_addr = (u32)(mtts[0] >> PAGE_ADDR_SHIFT);
  2258. roce_set_field(context->byte_232_irrl_sge,
  2259. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2260. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S,
  2261. mtts[0] >> (32 + PAGE_ADDR_SHIFT));
  2262. qpc_mask->rx_sq_cur_blk_addr = 0;
  2263. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2264. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_M,
  2265. V2_QPC_BYTE_232_RX_SQ_CUR_BLK_ADDR_S, 0);
  2266. /*
  2267. * Set some fields in context to zero, Because the default values
  2268. * of all fields in context are zero, we need not set them to 0 again.
  2269. * but we should set the relevant fields of context mask to 0.
  2270. */
  2271. roce_set_field(qpc_mask->byte_232_irrl_sge,
  2272. V2_QPC_BYTE_232_IRRL_SGE_IDX_M,
  2273. V2_QPC_BYTE_232_IRRL_SGE_IDX_S, 0);
  2274. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2275. V2_QPC_BYTE_240_RX_ACK_MSN_M,
  2276. V2_QPC_BYTE_240_RX_ACK_MSN_S, 0);
  2277. roce_set_field(context->byte_244_rnr_rxack,
  2278. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2279. V2_QPC_BYTE_244_RX_ACK_EPSN_S, attr->sq_psn);
  2280. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2281. V2_QPC_BYTE_244_RX_ACK_EPSN_M,
  2282. V2_QPC_BYTE_244_RX_ACK_EPSN_S, 0);
  2283. roce_set_field(qpc_mask->byte_248_ack_psn,
  2284. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_M,
  2285. V2_QPC_BYTE_248_ACK_LAST_OPTYPE_S, 0);
  2286. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2287. V2_QPC_BYTE_248_IRRL_PSN_VLD_S, 0);
  2288. roce_set_field(qpc_mask->byte_248_ack_psn,
  2289. V2_QPC_BYTE_248_IRRL_PSN_M,
  2290. V2_QPC_BYTE_248_IRRL_PSN_S, 0);
  2291. roce_set_field(qpc_mask->byte_240_irrl_tail,
  2292. V2_QPC_BYTE_240_IRRL_TAIL_REAL_M,
  2293. V2_QPC_BYTE_240_IRRL_TAIL_REAL_S, 0);
  2294. roce_set_field(context->byte_220_retry_psn_msn,
  2295. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2296. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, attr->sq_psn);
  2297. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2298. V2_QPC_BYTE_220_RETRY_MSG_PSN_M,
  2299. V2_QPC_BYTE_220_RETRY_MSG_PSN_S, 0);
  2300. roce_set_field(context->byte_224_retry_msg,
  2301. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2302. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, attr->sq_psn >> 16);
  2303. roce_set_field(qpc_mask->byte_224_retry_msg,
  2304. V2_QPC_BYTE_224_RETRY_MSG_PSN_M,
  2305. V2_QPC_BYTE_224_RETRY_MSG_PSN_S, 0);
  2306. roce_set_field(context->byte_224_retry_msg,
  2307. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2308. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, attr->sq_psn);
  2309. roce_set_field(qpc_mask->byte_224_retry_msg,
  2310. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_M,
  2311. V2_QPC_BYTE_224_RETRY_MSG_FPKT_PSN_S, 0);
  2312. roce_set_field(qpc_mask->byte_220_retry_psn_msn,
  2313. V2_QPC_BYTE_220_RETRY_MSG_MSN_M,
  2314. V2_QPC_BYTE_220_RETRY_MSG_MSN_S, 0);
  2315. roce_set_bit(qpc_mask->byte_248_ack_psn,
  2316. V2_QPC_BYTE_248_RNR_RETRY_FLAG_S, 0);
  2317. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_CHECK_FLG_M,
  2318. V2_QPC_BYTE_212_CHECK_FLG_S, 0);
  2319. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2320. V2_QPC_BYTE_212_RETRY_CNT_S, attr->retry_cnt);
  2321. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_CNT_M,
  2322. V2_QPC_BYTE_212_RETRY_CNT_S, 0);
  2323. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2324. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, attr->retry_cnt);
  2325. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_RETRY_NUM_INIT_M,
  2326. V2_QPC_BYTE_212_RETRY_NUM_INIT_S, 0);
  2327. roce_set_field(context->byte_244_rnr_rxack,
  2328. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2329. V2_QPC_BYTE_244_RNR_NUM_INIT_S, attr->rnr_retry);
  2330. roce_set_field(qpc_mask->byte_244_rnr_rxack,
  2331. V2_QPC_BYTE_244_RNR_NUM_INIT_M,
  2332. V2_QPC_BYTE_244_RNR_NUM_INIT_S, 0);
  2333. roce_set_field(context->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2334. V2_QPC_BYTE_244_RNR_CNT_S, attr->rnr_retry);
  2335. roce_set_field(qpc_mask->byte_244_rnr_rxack, V2_QPC_BYTE_244_RNR_CNT_M,
  2336. V2_QPC_BYTE_244_RNR_CNT_S, 0);
  2337. roce_set_field(context->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2338. V2_QPC_BYTE_212_LSN_S, 0x100);
  2339. roce_set_field(qpc_mask->byte_212_lsn, V2_QPC_BYTE_212_LSN_M,
  2340. V2_QPC_BYTE_212_LSN_S, 0);
  2341. if (attr_mask & IB_QP_TIMEOUT) {
  2342. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2343. V2_QPC_BYTE_28_AT_S, attr->timeout);
  2344. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_AT_M,
  2345. V2_QPC_BYTE_28_AT_S, 0);
  2346. }
  2347. roce_set_field(context->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2348. V2_QPC_BYTE_28_SL_S,
  2349. rdma_ah_get_sl(&attr->ah_attr));
  2350. roce_set_field(qpc_mask->byte_28_at_fl, V2_QPC_BYTE_28_SL_M,
  2351. V2_QPC_BYTE_28_SL_S, 0);
  2352. hr_qp->sl = rdma_ah_get_sl(&attr->ah_attr);
  2353. roce_set_field(context->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2354. V2_QPC_BYTE_172_SQ_CUR_PSN_S, attr->sq_psn);
  2355. roce_set_field(qpc_mask->byte_172_sq_psn, V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2356. V2_QPC_BYTE_172_SQ_CUR_PSN_S, 0);
  2357. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_IRRL_HEAD_M,
  2358. V2_QPC_BYTE_196_IRRL_HEAD_S, 0);
  2359. roce_set_field(context->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2360. V2_QPC_BYTE_196_SQ_MAX_PSN_S, attr->sq_psn);
  2361. roce_set_field(qpc_mask->byte_196_sq_psn, V2_QPC_BYTE_196_SQ_MAX_PSN_M,
  2362. V2_QPC_BYTE_196_SQ_MAX_PSN_S, 0);
  2363. return 0;
  2364. }
  2365. static int hns_roce_v2_modify_qp(struct ib_qp *ibqp,
  2366. const struct ib_qp_attr *attr,
  2367. int attr_mask, enum ib_qp_state cur_state,
  2368. enum ib_qp_state new_state)
  2369. {
  2370. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2371. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2372. struct hns_roce_v2_qp_context *context;
  2373. struct hns_roce_v2_qp_context *qpc_mask;
  2374. struct device *dev = hr_dev->dev;
  2375. int ret = -EINVAL;
  2376. context = kzalloc(2 * sizeof(*context), GFP_KERNEL);
  2377. if (!context)
  2378. return -ENOMEM;
  2379. qpc_mask = context + 1;
  2380. /*
  2381. * In v2 engine, software pass context and context mask to hardware
  2382. * when modifying qp. If software need modify some fields in context,
  2383. * we should set all bits of the relevant fields in context mask to
  2384. * 0 at the same time, else set them to 0x1.
  2385. */
  2386. memset(qpc_mask, 0xff, sizeof(*qpc_mask));
  2387. if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
  2388. modify_qp_reset_to_init(ibqp, attr, context, qpc_mask);
  2389. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_INIT) {
  2390. modify_qp_init_to_init(ibqp, attr, attr_mask, context,
  2391. qpc_mask);
  2392. } else if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
  2393. ret = modify_qp_init_to_rtr(ibqp, attr, attr_mask, context,
  2394. qpc_mask);
  2395. if (ret)
  2396. goto out;
  2397. } else if (cur_state == IB_QPS_RTR && new_state == IB_QPS_RTS) {
  2398. ret = modify_qp_rtr_to_rts(ibqp, attr, attr_mask, context,
  2399. qpc_mask);
  2400. if (ret)
  2401. goto out;
  2402. } else if ((cur_state == IB_QPS_RTS && new_state == IB_QPS_RTS) ||
  2403. (cur_state == IB_QPS_SQE && new_state == IB_QPS_RTS) ||
  2404. (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD) ||
  2405. (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD) ||
  2406. (cur_state == IB_QPS_SQD && new_state == IB_QPS_RTS) ||
  2407. (cur_state == IB_QPS_INIT && new_state == IB_QPS_RESET) ||
  2408. (cur_state == IB_QPS_RTR && new_state == IB_QPS_RESET) ||
  2409. (cur_state == IB_QPS_RTS && new_state == IB_QPS_RESET) ||
  2410. (cur_state == IB_QPS_ERR && new_state == IB_QPS_RESET) ||
  2411. (cur_state == IB_QPS_INIT && new_state == IB_QPS_ERR) ||
  2412. (cur_state == IB_QPS_RTR && new_state == IB_QPS_ERR) ||
  2413. (cur_state == IB_QPS_RTS && new_state == IB_QPS_ERR) ||
  2414. (cur_state == IB_QPS_SQD && new_state == IB_QPS_ERR) ||
  2415. (cur_state == IB_QPS_SQE && new_state == IB_QPS_ERR)) {
  2416. /* Nothing */
  2417. ;
  2418. } else {
  2419. dev_err(dev, "Illegal state for QP!\n");
  2420. goto out;
  2421. }
  2422. /* Every status migrate must change state */
  2423. roce_set_field(context->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  2424. V2_QPC_BYTE_60_QP_ST_S, new_state);
  2425. roce_set_field(qpc_mask->byte_60_qpst_mapid, V2_QPC_BYTE_60_QP_ST_M,
  2426. V2_QPC_BYTE_60_QP_ST_S, 0);
  2427. /* SW pass context to HW */
  2428. ret = hns_roce_v2_qp_modify(hr_dev, &hr_qp->mtt, cur_state, new_state,
  2429. context, hr_qp);
  2430. if (ret) {
  2431. dev_err(dev, "hns_roce_qp_modify failed(%d)\n", ret);
  2432. goto out;
  2433. }
  2434. hr_qp->state = new_state;
  2435. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  2436. hr_qp->resp_depth = attr->max_dest_rd_atomic;
  2437. if (attr_mask & IB_QP_PORT) {
  2438. hr_qp->port = attr->port_num - 1;
  2439. hr_qp->phy_port = hr_dev->iboe.phy_port[hr_qp->port];
  2440. }
  2441. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  2442. hns_roce_v2_cq_clean(to_hr_cq(ibqp->recv_cq), hr_qp->qpn,
  2443. ibqp->srq ? to_hr_srq(ibqp->srq) : NULL);
  2444. if (ibqp->send_cq != ibqp->recv_cq)
  2445. hns_roce_v2_cq_clean(to_hr_cq(ibqp->send_cq),
  2446. hr_qp->qpn, NULL);
  2447. hr_qp->rq.head = 0;
  2448. hr_qp->rq.tail = 0;
  2449. hr_qp->sq.head = 0;
  2450. hr_qp->sq.tail = 0;
  2451. hr_qp->sq_next_wqe = 0;
  2452. hr_qp->next_sge = 0;
  2453. }
  2454. out:
  2455. kfree(context);
  2456. return ret;
  2457. }
  2458. static inline enum ib_qp_state to_ib_qp_st(enum hns_roce_v2_qp_state state)
  2459. {
  2460. switch (state) {
  2461. case HNS_ROCE_QP_ST_RST: return IB_QPS_RESET;
  2462. case HNS_ROCE_QP_ST_INIT: return IB_QPS_INIT;
  2463. case HNS_ROCE_QP_ST_RTR: return IB_QPS_RTR;
  2464. case HNS_ROCE_QP_ST_RTS: return IB_QPS_RTS;
  2465. case HNS_ROCE_QP_ST_SQ_DRAINING:
  2466. case HNS_ROCE_QP_ST_SQD: return IB_QPS_SQD;
  2467. case HNS_ROCE_QP_ST_SQER: return IB_QPS_SQE;
  2468. case HNS_ROCE_QP_ST_ERR: return IB_QPS_ERR;
  2469. default: return -1;
  2470. }
  2471. }
  2472. static int hns_roce_v2_query_qpc(struct hns_roce_dev *hr_dev,
  2473. struct hns_roce_qp *hr_qp,
  2474. struct hns_roce_v2_qp_context *hr_context)
  2475. {
  2476. struct hns_roce_cmd_mailbox *mailbox;
  2477. int ret;
  2478. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2479. if (IS_ERR(mailbox))
  2480. return PTR_ERR(mailbox);
  2481. ret = hns_roce_cmd_mbox(hr_dev, 0, mailbox->dma, hr_qp->qpn, 0,
  2482. HNS_ROCE_CMD_QUERY_QPC,
  2483. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2484. if (ret) {
  2485. dev_err(hr_dev->dev, "QUERY QP cmd process error\n");
  2486. goto out;
  2487. }
  2488. memcpy(hr_context, mailbox->buf, sizeof(*hr_context));
  2489. out:
  2490. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2491. return ret;
  2492. }
  2493. static int hns_roce_v2_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr,
  2494. int qp_attr_mask,
  2495. struct ib_qp_init_attr *qp_init_attr)
  2496. {
  2497. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2498. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2499. struct hns_roce_v2_qp_context *context;
  2500. struct device *dev = hr_dev->dev;
  2501. int tmp_qp_state;
  2502. int state;
  2503. int ret;
  2504. context = kzalloc(sizeof(*context), GFP_KERNEL);
  2505. if (!context)
  2506. return -ENOMEM;
  2507. memset(qp_attr, 0, sizeof(*qp_attr));
  2508. memset(qp_init_attr, 0, sizeof(*qp_init_attr));
  2509. mutex_lock(&hr_qp->mutex);
  2510. if (hr_qp->state == IB_QPS_RESET) {
  2511. qp_attr->qp_state = IB_QPS_RESET;
  2512. ret = 0;
  2513. goto done;
  2514. }
  2515. ret = hns_roce_v2_query_qpc(hr_dev, hr_qp, context);
  2516. if (ret) {
  2517. dev_err(dev, "query qpc error\n");
  2518. ret = -EINVAL;
  2519. goto out;
  2520. }
  2521. state = roce_get_field(context->byte_60_qpst_mapid,
  2522. V2_QPC_BYTE_60_QP_ST_M, V2_QPC_BYTE_60_QP_ST_S);
  2523. tmp_qp_state = to_ib_qp_st((enum hns_roce_v2_qp_state)state);
  2524. if (tmp_qp_state == -1) {
  2525. dev_err(dev, "Illegal ib_qp_state\n");
  2526. ret = -EINVAL;
  2527. goto out;
  2528. }
  2529. hr_qp->state = (u8)tmp_qp_state;
  2530. qp_attr->qp_state = (enum ib_qp_state)hr_qp->state;
  2531. qp_attr->path_mtu = (enum ib_mtu)roce_get_field(context->byte_24_mtu_tc,
  2532. V2_QPC_BYTE_24_MTU_M,
  2533. V2_QPC_BYTE_24_MTU_S);
  2534. qp_attr->path_mig_state = IB_MIG_ARMED;
  2535. qp_attr->ah_attr.type = RDMA_AH_ATTR_TYPE_ROCE;
  2536. if (hr_qp->ibqp.qp_type == IB_QPT_UD)
  2537. qp_attr->qkey = V2_QKEY_VAL;
  2538. qp_attr->rq_psn = roce_get_field(context->byte_108_rx_reqepsn,
  2539. V2_QPC_BYTE_108_RX_REQ_EPSN_M,
  2540. V2_QPC_BYTE_108_RX_REQ_EPSN_S);
  2541. qp_attr->sq_psn = (u32)roce_get_field(context->byte_172_sq_psn,
  2542. V2_QPC_BYTE_172_SQ_CUR_PSN_M,
  2543. V2_QPC_BYTE_172_SQ_CUR_PSN_S);
  2544. qp_attr->dest_qp_num = (u8)roce_get_field(context->byte_56_dqpn_err,
  2545. V2_QPC_BYTE_56_DQPN_M,
  2546. V2_QPC_BYTE_56_DQPN_S);
  2547. qp_attr->qp_access_flags = ((roce_get_bit(context->byte_76_srqn_op_en,
  2548. V2_QPC_BYTE_76_RRE_S)) << 2) |
  2549. ((roce_get_bit(context->byte_76_srqn_op_en,
  2550. V2_QPC_BYTE_76_RWE_S)) << 1) |
  2551. ((roce_get_bit(context->byte_76_srqn_op_en,
  2552. V2_QPC_BYTE_76_ATE_S)) << 3);
  2553. if (hr_qp->ibqp.qp_type == IB_QPT_RC ||
  2554. hr_qp->ibqp.qp_type == IB_QPT_UC) {
  2555. struct ib_global_route *grh =
  2556. rdma_ah_retrieve_grh(&qp_attr->ah_attr);
  2557. rdma_ah_set_sl(&qp_attr->ah_attr,
  2558. roce_get_field(context->byte_28_at_fl,
  2559. V2_QPC_BYTE_28_SL_M,
  2560. V2_QPC_BYTE_28_SL_S));
  2561. grh->flow_label = roce_get_field(context->byte_28_at_fl,
  2562. V2_QPC_BYTE_28_FL_M,
  2563. V2_QPC_BYTE_28_FL_S);
  2564. grh->sgid_index = roce_get_field(context->byte_20_smac_sgid_idx,
  2565. V2_QPC_BYTE_20_SGID_IDX_M,
  2566. V2_QPC_BYTE_20_SGID_IDX_S);
  2567. grh->hop_limit = roce_get_field(context->byte_24_mtu_tc,
  2568. V2_QPC_BYTE_24_HOP_LIMIT_M,
  2569. V2_QPC_BYTE_24_HOP_LIMIT_S);
  2570. grh->traffic_class = roce_get_field(context->byte_24_mtu_tc,
  2571. V2_QPC_BYTE_24_TC_M,
  2572. V2_QPC_BYTE_24_TC_S);
  2573. memcpy(grh->dgid.raw, context->dgid, sizeof(grh->dgid.raw));
  2574. }
  2575. qp_attr->port_num = hr_qp->port + 1;
  2576. qp_attr->sq_draining = 0;
  2577. qp_attr->max_rd_atomic = 1 << roce_get_field(context->byte_208_irrl,
  2578. V2_QPC_BYTE_208_SR_MAX_M,
  2579. V2_QPC_BYTE_208_SR_MAX_S);
  2580. qp_attr->max_dest_rd_atomic = 1 << roce_get_field(context->byte_140_raq,
  2581. V2_QPC_BYTE_140_RR_MAX_M,
  2582. V2_QPC_BYTE_140_RR_MAX_S);
  2583. qp_attr->min_rnr_timer = (u8)roce_get_field(context->byte_80_rnr_rx_cqn,
  2584. V2_QPC_BYTE_80_MIN_RNR_TIME_M,
  2585. V2_QPC_BYTE_80_MIN_RNR_TIME_S);
  2586. qp_attr->timeout = (u8)roce_get_field(context->byte_28_at_fl,
  2587. V2_QPC_BYTE_28_AT_M,
  2588. V2_QPC_BYTE_28_AT_S);
  2589. qp_attr->retry_cnt = roce_get_field(context->byte_212_lsn,
  2590. V2_QPC_BYTE_212_RETRY_CNT_M,
  2591. V2_QPC_BYTE_212_RETRY_CNT_S);
  2592. qp_attr->rnr_retry = context->rq_rnr_timer;
  2593. done:
  2594. qp_attr->cur_qp_state = qp_attr->qp_state;
  2595. qp_attr->cap.max_recv_wr = hr_qp->rq.wqe_cnt;
  2596. qp_attr->cap.max_recv_sge = hr_qp->rq.max_gs;
  2597. if (!ibqp->uobject) {
  2598. qp_attr->cap.max_send_wr = hr_qp->sq.wqe_cnt;
  2599. qp_attr->cap.max_send_sge = hr_qp->sq.max_gs;
  2600. } else {
  2601. qp_attr->cap.max_send_wr = 0;
  2602. qp_attr->cap.max_send_sge = 0;
  2603. }
  2604. qp_init_attr->cap = qp_attr->cap;
  2605. out:
  2606. mutex_unlock(&hr_qp->mutex);
  2607. kfree(context);
  2608. return ret;
  2609. }
  2610. static int hns_roce_v2_destroy_qp_common(struct hns_roce_dev *hr_dev,
  2611. struct hns_roce_qp *hr_qp,
  2612. int is_user)
  2613. {
  2614. struct hns_roce_cq *send_cq, *recv_cq;
  2615. struct device *dev = hr_dev->dev;
  2616. int ret;
  2617. if (hr_qp->ibqp.qp_type == IB_QPT_RC && hr_qp->state != IB_QPS_RESET) {
  2618. /* Modify qp to reset before destroying qp */
  2619. ret = hns_roce_v2_modify_qp(&hr_qp->ibqp, NULL, 0,
  2620. hr_qp->state, IB_QPS_RESET);
  2621. if (ret) {
  2622. dev_err(dev, "modify QP %06lx to ERR failed.\n",
  2623. hr_qp->qpn);
  2624. return ret;
  2625. }
  2626. }
  2627. send_cq = to_hr_cq(hr_qp->ibqp.send_cq);
  2628. recv_cq = to_hr_cq(hr_qp->ibqp.recv_cq);
  2629. hns_roce_lock_cqs(send_cq, recv_cq);
  2630. if (!is_user) {
  2631. __hns_roce_v2_cq_clean(recv_cq, hr_qp->qpn, hr_qp->ibqp.srq ?
  2632. to_hr_srq(hr_qp->ibqp.srq) : NULL);
  2633. if (send_cq != recv_cq)
  2634. __hns_roce_v2_cq_clean(send_cq, hr_qp->qpn, NULL);
  2635. }
  2636. hns_roce_qp_remove(hr_dev, hr_qp);
  2637. hns_roce_unlock_cqs(send_cq, recv_cq);
  2638. hns_roce_qp_free(hr_dev, hr_qp);
  2639. /* Not special_QP, free their QPN */
  2640. if ((hr_qp->ibqp.qp_type == IB_QPT_RC) ||
  2641. (hr_qp->ibqp.qp_type == IB_QPT_UC) ||
  2642. (hr_qp->ibqp.qp_type == IB_QPT_UD))
  2643. hns_roce_release_range_qp(hr_dev, hr_qp->qpn, 1);
  2644. hns_roce_mtt_cleanup(hr_dev, &hr_qp->mtt);
  2645. if (is_user) {
  2646. ib_umem_release(hr_qp->umem);
  2647. } else {
  2648. kfree(hr_qp->sq.wrid);
  2649. kfree(hr_qp->rq.wrid);
  2650. hns_roce_buf_free(hr_dev, hr_qp->buff_size, &hr_qp->hr_buf);
  2651. }
  2652. return 0;
  2653. }
  2654. static int hns_roce_v2_destroy_qp(struct ib_qp *ibqp)
  2655. {
  2656. struct hns_roce_dev *hr_dev = to_hr_dev(ibqp->device);
  2657. struct hns_roce_qp *hr_qp = to_hr_qp(ibqp);
  2658. int ret;
  2659. ret = hns_roce_v2_destroy_qp_common(hr_dev, hr_qp, !!ibqp->pd->uobject);
  2660. if (ret) {
  2661. dev_err(hr_dev->dev, "Destroy qp failed(%d)\n", ret);
  2662. return ret;
  2663. }
  2664. if (hr_qp->ibqp.qp_type == IB_QPT_GSI)
  2665. kfree(hr_to_hr_sqp(hr_qp));
  2666. else
  2667. kfree(hr_qp);
  2668. return 0;
  2669. }
  2670. static int hns_roce_v2_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period)
  2671. {
  2672. struct hns_roce_dev *hr_dev = to_hr_dev(cq->device);
  2673. struct hns_roce_v2_cq_context *cq_context;
  2674. struct hns_roce_cq *hr_cq = to_hr_cq(cq);
  2675. struct hns_roce_v2_cq_context *cqc_mask;
  2676. struct hns_roce_cmd_mailbox *mailbox;
  2677. int ret;
  2678. mailbox = hns_roce_alloc_cmd_mailbox(hr_dev);
  2679. if (IS_ERR(mailbox))
  2680. return PTR_ERR(mailbox);
  2681. cq_context = mailbox->buf;
  2682. cqc_mask = (struct hns_roce_v2_cq_context *)mailbox->buf + 1;
  2683. memset(cqc_mask, 0xff, sizeof(*cqc_mask));
  2684. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  2685. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  2686. cq_count);
  2687. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  2688. V2_CQC_BYTE_56_CQ_MAX_CNT_M, V2_CQC_BYTE_56_CQ_MAX_CNT_S,
  2689. 0);
  2690. roce_set_field(cq_context->byte_56_cqe_period_maxcnt,
  2691. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  2692. cq_period);
  2693. roce_set_field(cqc_mask->byte_56_cqe_period_maxcnt,
  2694. V2_CQC_BYTE_56_CQ_PERIOD_M, V2_CQC_BYTE_56_CQ_PERIOD_S,
  2695. 0);
  2696. ret = hns_roce_cmd_mbox(hr_dev, mailbox->dma, 0, hr_cq->cqn, 1,
  2697. HNS_ROCE_CMD_MODIFY_CQC,
  2698. HNS_ROCE_CMD_TIMEOUT_MSECS);
  2699. hns_roce_free_cmd_mailbox(hr_dev, mailbox);
  2700. if (ret)
  2701. dev_err(hr_dev->dev, "MODIFY CQ Failed to cmd mailbox.\n");
  2702. return ret;
  2703. }
  2704. static const struct hns_roce_hw hns_roce_hw_v2 = {
  2705. .cmq_init = hns_roce_v2_cmq_init,
  2706. .cmq_exit = hns_roce_v2_cmq_exit,
  2707. .hw_profile = hns_roce_v2_profile,
  2708. .post_mbox = hns_roce_v2_post_mbox,
  2709. .chk_mbox = hns_roce_v2_chk_mbox,
  2710. .set_gid = hns_roce_v2_set_gid,
  2711. .set_mac = hns_roce_v2_set_mac,
  2712. .write_mtpt = hns_roce_v2_write_mtpt,
  2713. .rereg_write_mtpt = hns_roce_v2_rereg_write_mtpt,
  2714. .write_cqc = hns_roce_v2_write_cqc,
  2715. .set_hem = hns_roce_v2_set_hem,
  2716. .clear_hem = hns_roce_v2_clear_hem,
  2717. .modify_qp = hns_roce_v2_modify_qp,
  2718. .query_qp = hns_roce_v2_query_qp,
  2719. .destroy_qp = hns_roce_v2_destroy_qp,
  2720. .modify_cq = hns_roce_v2_modify_cq,
  2721. .post_send = hns_roce_v2_post_send,
  2722. .post_recv = hns_roce_v2_post_recv,
  2723. .req_notify_cq = hns_roce_v2_req_notify_cq,
  2724. .poll_cq = hns_roce_v2_poll_cq,
  2725. };
  2726. static const struct pci_device_id hns_roce_hw_v2_pci_tbl[] = {
  2727. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
  2728. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
  2729. {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
  2730. /* required last entry */
  2731. {0, }
  2732. };
  2733. static int hns_roce_hw_v2_get_cfg(struct hns_roce_dev *hr_dev,
  2734. struct hnae3_handle *handle)
  2735. {
  2736. const struct pci_device_id *id;
  2737. id = pci_match_id(hns_roce_hw_v2_pci_tbl, hr_dev->pci_dev);
  2738. if (!id) {
  2739. dev_err(hr_dev->dev, "device is not compatible!\n");
  2740. return -ENXIO;
  2741. }
  2742. hr_dev->hw = &hns_roce_hw_v2;
  2743. hr_dev->sdb_offset = ROCEE_DB_SQ_L_0_REG;
  2744. hr_dev->odb_offset = hr_dev->sdb_offset;
  2745. /* Get info from NIC driver. */
  2746. hr_dev->reg_base = handle->rinfo.roce_io_base;
  2747. hr_dev->caps.num_ports = 1;
  2748. hr_dev->iboe.netdevs[0] = handle->rinfo.netdev;
  2749. hr_dev->iboe.phy_port[0] = 0;
  2750. /* cmd issue mode: 0 is poll, 1 is event */
  2751. hr_dev->cmd_mod = 0;
  2752. hr_dev->loop_idc = 0;
  2753. return 0;
  2754. }
  2755. static int hns_roce_hw_v2_init_instance(struct hnae3_handle *handle)
  2756. {
  2757. struct hns_roce_dev *hr_dev;
  2758. int ret;
  2759. hr_dev = (struct hns_roce_dev *)ib_alloc_device(sizeof(*hr_dev));
  2760. if (!hr_dev)
  2761. return -ENOMEM;
  2762. hr_dev->priv = kzalloc(sizeof(struct hns_roce_v2_priv), GFP_KERNEL);
  2763. if (!hr_dev->priv) {
  2764. ret = -ENOMEM;
  2765. goto error_failed_kzalloc;
  2766. }
  2767. hr_dev->pci_dev = handle->pdev;
  2768. hr_dev->dev = &handle->pdev->dev;
  2769. handle->priv = hr_dev;
  2770. ret = hns_roce_hw_v2_get_cfg(hr_dev, handle);
  2771. if (ret) {
  2772. dev_err(hr_dev->dev, "Get Configuration failed!\n");
  2773. goto error_failed_get_cfg;
  2774. }
  2775. ret = hns_roce_init(hr_dev);
  2776. if (ret) {
  2777. dev_err(hr_dev->dev, "RoCE Engine init failed!\n");
  2778. goto error_failed_get_cfg;
  2779. }
  2780. return 0;
  2781. error_failed_get_cfg:
  2782. kfree(hr_dev->priv);
  2783. error_failed_kzalloc:
  2784. ib_dealloc_device(&hr_dev->ib_dev);
  2785. return ret;
  2786. }
  2787. static void hns_roce_hw_v2_uninit_instance(struct hnae3_handle *handle,
  2788. bool reset)
  2789. {
  2790. struct hns_roce_dev *hr_dev = (struct hns_roce_dev *)handle->priv;
  2791. hns_roce_exit(hr_dev);
  2792. kfree(hr_dev->priv);
  2793. ib_dealloc_device(&hr_dev->ib_dev);
  2794. }
  2795. static const struct hnae3_client_ops hns_roce_hw_v2_ops = {
  2796. .init_instance = hns_roce_hw_v2_init_instance,
  2797. .uninit_instance = hns_roce_hw_v2_uninit_instance,
  2798. };
  2799. static struct hnae3_client hns_roce_hw_v2_client = {
  2800. .name = "hns_roce_hw_v2",
  2801. .type = HNAE3_CLIENT_ROCE,
  2802. .ops = &hns_roce_hw_v2_ops,
  2803. };
  2804. static int __init hns_roce_hw_v2_init(void)
  2805. {
  2806. return hnae3_register_client(&hns_roce_hw_v2_client);
  2807. }
  2808. static void __exit hns_roce_hw_v2_exit(void)
  2809. {
  2810. hnae3_unregister_client(&hns_roce_hw_v2_client);
  2811. }
  2812. module_init(hns_roce_hw_v2_init);
  2813. module_exit(hns_roce_hw_v2_exit);
  2814. MODULE_LICENSE("Dual BSD/GPL");
  2815. MODULE_AUTHOR("Wei Hu <xavier.huwei@huawei.com>");
  2816. MODULE_AUTHOR("Lijun Ou <oulijun@huawei.com>");
  2817. MODULE_AUTHOR("Shaobo Xu <xushaobo2@huawei.com>");
  2818. MODULE_DESCRIPTION("Hisilicon Hip08 Family RoCE Driver");