imx-tve.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * i.MX drm driver - Television Encoder (TVEv2)
  3. *
  4. * Copyright (C) 2013 Philipp Zabel, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/clk-provider.h>
  17. #include <linux/component.h>
  18. #include <linux/module.h>
  19. #include <linux/i2c.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/videodev2.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_atomic_helper.h>
  26. #include <drm/drm_fb_helper.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <video/imx-ipu-v3.h>
  29. #include "imx-drm.h"
  30. #define TVE_COM_CONF_REG 0x00
  31. #define TVE_TVDAC0_CONT_REG 0x28
  32. #define TVE_TVDAC1_CONT_REG 0x2c
  33. #define TVE_TVDAC2_CONT_REG 0x30
  34. #define TVE_CD_CONT_REG 0x34
  35. #define TVE_INT_CONT_REG 0x64
  36. #define TVE_STAT_REG 0x68
  37. #define TVE_TST_MODE_REG 0x6c
  38. #define TVE_MV_CONT_REG 0xdc
  39. /* TVE_COM_CONF_REG */
  40. #define TVE_SYNC_CH_2_EN BIT(22)
  41. #define TVE_SYNC_CH_1_EN BIT(21)
  42. #define TVE_SYNC_CH_0_EN BIT(20)
  43. #define TVE_TV_OUT_MODE_MASK (0x7 << 12)
  44. #define TVE_TV_OUT_DISABLE (0x0 << 12)
  45. #define TVE_TV_OUT_CVBS_0 (0x1 << 12)
  46. #define TVE_TV_OUT_CVBS_2 (0x2 << 12)
  47. #define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
  48. #define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
  49. #define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
  50. #define TVE_TV_OUT_YPBPR (0x6 << 12)
  51. #define TVE_TV_OUT_RGB (0x7 << 12)
  52. #define TVE_TV_STAND_MASK (0xf << 8)
  53. #define TVE_TV_STAND_HD_1080P30 (0xc << 8)
  54. #define TVE_P2I_CONV_EN BIT(7)
  55. #define TVE_INP_VIDEO_FORM BIT(6)
  56. #define TVE_INP_YCBCR_422 (0x0 << 6)
  57. #define TVE_INP_YCBCR_444 (0x1 << 6)
  58. #define TVE_DATA_SOURCE_MASK (0x3 << 4)
  59. #define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
  60. #define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
  61. #define TVE_DATA_SOURCE_EXT (0x2 << 4)
  62. #define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
  63. #define TVE_IPU_CLK_EN_OFS 3
  64. #define TVE_IPU_CLK_EN BIT(3)
  65. #define TVE_DAC_SAMP_RATE_OFS 1
  66. #define TVE_DAC_SAMP_RATE_WIDTH 2
  67. #define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
  68. #define TVE_DAC_FULL_RATE (0x0 << 1)
  69. #define TVE_DAC_DIV2_RATE (0x1 << 1)
  70. #define TVE_DAC_DIV4_RATE (0x2 << 1)
  71. #define TVE_EN BIT(0)
  72. /* TVE_TVDACx_CONT_REG */
  73. #define TVE_TVDAC_GAIN_MASK (0x3f << 0)
  74. /* TVE_CD_CONT_REG */
  75. #define TVE_CD_CH_2_SM_EN BIT(22)
  76. #define TVE_CD_CH_1_SM_EN BIT(21)
  77. #define TVE_CD_CH_0_SM_EN BIT(20)
  78. #define TVE_CD_CH_2_LM_EN BIT(18)
  79. #define TVE_CD_CH_1_LM_EN BIT(17)
  80. #define TVE_CD_CH_0_LM_EN BIT(16)
  81. #define TVE_CD_CH_2_REF_LVL BIT(10)
  82. #define TVE_CD_CH_1_REF_LVL BIT(9)
  83. #define TVE_CD_CH_0_REF_LVL BIT(8)
  84. #define TVE_CD_EN BIT(0)
  85. /* TVE_INT_CONT_REG */
  86. #define TVE_FRAME_END_IEN BIT(13)
  87. #define TVE_CD_MON_END_IEN BIT(2)
  88. #define TVE_CD_SM_IEN BIT(1)
  89. #define TVE_CD_LM_IEN BIT(0)
  90. /* TVE_TST_MODE_REG */
  91. #define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
  92. enum {
  93. TVE_MODE_TVOUT,
  94. TVE_MODE_VGA,
  95. };
  96. struct imx_tve {
  97. struct drm_connector connector;
  98. struct drm_encoder encoder;
  99. struct device *dev;
  100. spinlock_t lock; /* register lock */
  101. bool enabled;
  102. int mode;
  103. int di_hsync_pin;
  104. int di_vsync_pin;
  105. struct regmap *regmap;
  106. struct regulator *dac_reg;
  107. struct i2c_adapter *ddc;
  108. struct clk *clk;
  109. struct clk *di_sel_clk;
  110. struct clk_hw clk_hw_di;
  111. struct clk *di_clk;
  112. };
  113. static inline struct imx_tve *con_to_tve(struct drm_connector *c)
  114. {
  115. return container_of(c, struct imx_tve, connector);
  116. }
  117. static inline struct imx_tve *enc_to_tve(struct drm_encoder *e)
  118. {
  119. return container_of(e, struct imx_tve, encoder);
  120. }
  121. static void tve_lock(void *__tve)
  122. __acquires(&tve->lock)
  123. {
  124. struct imx_tve *tve = __tve;
  125. spin_lock(&tve->lock);
  126. }
  127. static void tve_unlock(void *__tve)
  128. __releases(&tve->lock)
  129. {
  130. struct imx_tve *tve = __tve;
  131. spin_unlock(&tve->lock);
  132. }
  133. static void tve_enable(struct imx_tve *tve)
  134. {
  135. int ret;
  136. if (!tve->enabled) {
  137. tve->enabled = true;
  138. clk_prepare_enable(tve->clk);
  139. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  140. TVE_EN, TVE_EN);
  141. }
  142. /* clear interrupt status register */
  143. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  144. /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
  145. if (tve->mode == TVE_MODE_VGA)
  146. regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
  147. else
  148. regmap_write(tve->regmap, TVE_INT_CONT_REG,
  149. TVE_CD_SM_IEN |
  150. TVE_CD_LM_IEN |
  151. TVE_CD_MON_END_IEN);
  152. }
  153. static void tve_disable(struct imx_tve *tve)
  154. {
  155. int ret;
  156. if (tve->enabled) {
  157. tve->enabled = false;
  158. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  159. TVE_EN, 0);
  160. clk_disable_unprepare(tve->clk);
  161. }
  162. }
  163. static int tve_setup_tvout(struct imx_tve *tve)
  164. {
  165. return -ENOTSUPP;
  166. }
  167. static int tve_setup_vga(struct imx_tve *tve)
  168. {
  169. unsigned int mask;
  170. unsigned int val;
  171. int ret;
  172. /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
  173. ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
  174. TVE_TVDAC_GAIN_MASK, 0x0a);
  175. if (ret)
  176. return ret;
  177. ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
  178. TVE_TVDAC_GAIN_MASK, 0x0a);
  179. if (ret)
  180. return ret;
  181. ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
  182. TVE_TVDAC_GAIN_MASK, 0x0a);
  183. if (ret)
  184. return ret;
  185. /* set configuration register */
  186. mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
  187. val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
  188. mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
  189. val |= TVE_TV_STAND_HD_1080P30 | 0;
  190. mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
  191. val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
  192. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
  193. if (ret)
  194. return ret;
  195. /* set test mode (as documented) */
  196. return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
  197. TVE_TVDAC_TEST_MODE_MASK, 1);
  198. }
  199. static int imx_tve_connector_get_modes(struct drm_connector *connector)
  200. {
  201. struct imx_tve *tve = con_to_tve(connector);
  202. struct edid *edid;
  203. int ret = 0;
  204. if (!tve->ddc)
  205. return 0;
  206. edid = drm_get_edid(connector, tve->ddc);
  207. if (edid) {
  208. drm_mode_connector_update_edid_property(connector, edid);
  209. ret = drm_add_edid_modes(connector, edid);
  210. kfree(edid);
  211. }
  212. return ret;
  213. }
  214. static int imx_tve_connector_mode_valid(struct drm_connector *connector,
  215. struct drm_display_mode *mode)
  216. {
  217. struct imx_tve *tve = con_to_tve(connector);
  218. unsigned long rate;
  219. /* pixel clock with 2x oversampling */
  220. rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
  221. if (rate == mode->clock)
  222. return MODE_OK;
  223. /* pixel clock without oversampling */
  224. rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
  225. if (rate == mode->clock)
  226. return MODE_OK;
  227. dev_warn(tve->dev, "ignoring mode %dx%d\n",
  228. mode->hdisplay, mode->vdisplay);
  229. return MODE_BAD;
  230. }
  231. static struct drm_encoder *imx_tve_connector_best_encoder(
  232. struct drm_connector *connector)
  233. {
  234. struct imx_tve *tve = con_to_tve(connector);
  235. return &tve->encoder;
  236. }
  237. static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
  238. struct drm_display_mode *orig_mode,
  239. struct drm_display_mode *mode)
  240. {
  241. struct imx_tve *tve = enc_to_tve(encoder);
  242. unsigned long rounded_rate;
  243. unsigned long rate;
  244. int div = 1;
  245. int ret;
  246. /*
  247. * FIXME
  248. * we should try 4k * mode->clock first,
  249. * and enable 4x oversampling for lower resolutions
  250. */
  251. rate = 2000UL * mode->clock;
  252. clk_set_rate(tve->clk, rate);
  253. rounded_rate = clk_get_rate(tve->clk);
  254. if (rounded_rate >= rate)
  255. div = 2;
  256. clk_set_rate(tve->di_clk, rounded_rate / div);
  257. ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
  258. if (ret < 0) {
  259. dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
  260. ret);
  261. }
  262. regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  263. TVE_IPU_CLK_EN, TVE_IPU_CLK_EN);
  264. if (tve->mode == TVE_MODE_VGA)
  265. ret = tve_setup_vga(tve);
  266. else
  267. ret = tve_setup_tvout(tve);
  268. if (ret)
  269. dev_err(tve->dev, "failed to set configuration: %d\n", ret);
  270. }
  271. static void imx_tve_encoder_enable(struct drm_encoder *encoder)
  272. {
  273. struct imx_tve *tve = enc_to_tve(encoder);
  274. tve_enable(tve);
  275. }
  276. static void imx_tve_encoder_disable(struct drm_encoder *encoder)
  277. {
  278. struct imx_tve *tve = enc_to_tve(encoder);
  279. tve_disable(tve);
  280. }
  281. static int imx_tve_atomic_check(struct drm_encoder *encoder,
  282. struct drm_crtc_state *crtc_state,
  283. struct drm_connector_state *conn_state)
  284. {
  285. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
  286. struct imx_tve *tve = enc_to_tve(encoder);
  287. imx_crtc_state->bus_format = MEDIA_BUS_FMT_GBR888_1X24;
  288. imx_crtc_state->di_hsync_pin = tve->di_hsync_pin;
  289. imx_crtc_state->di_vsync_pin = tve->di_vsync_pin;
  290. return 0;
  291. }
  292. static const struct drm_connector_funcs imx_tve_connector_funcs = {
  293. .dpms = drm_atomic_helper_connector_dpms,
  294. .fill_modes = drm_helper_probe_single_connector_modes,
  295. .destroy = imx_drm_connector_destroy,
  296. .reset = drm_atomic_helper_connector_reset,
  297. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  298. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  299. };
  300. static const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
  301. .get_modes = imx_tve_connector_get_modes,
  302. .best_encoder = imx_tve_connector_best_encoder,
  303. .mode_valid = imx_tve_connector_mode_valid,
  304. };
  305. static const struct drm_encoder_funcs imx_tve_encoder_funcs = {
  306. .destroy = imx_drm_encoder_destroy,
  307. };
  308. static const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
  309. .mode_set = imx_tve_encoder_mode_set,
  310. .enable = imx_tve_encoder_enable,
  311. .disable = imx_tve_encoder_disable,
  312. .atomic_check = imx_tve_atomic_check,
  313. };
  314. static irqreturn_t imx_tve_irq_handler(int irq, void *data)
  315. {
  316. struct imx_tve *tve = data;
  317. unsigned int val;
  318. regmap_read(tve->regmap, TVE_STAT_REG, &val);
  319. /* clear interrupt status register */
  320. regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
  321. return IRQ_HANDLED;
  322. }
  323. static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
  324. unsigned long parent_rate)
  325. {
  326. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  327. unsigned int val;
  328. int ret;
  329. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  330. if (ret < 0)
  331. return 0;
  332. switch (val & TVE_DAC_SAMP_RATE_MASK) {
  333. case TVE_DAC_DIV4_RATE:
  334. return parent_rate / 4;
  335. case TVE_DAC_DIV2_RATE:
  336. return parent_rate / 2;
  337. case TVE_DAC_FULL_RATE:
  338. default:
  339. return parent_rate;
  340. }
  341. return 0;
  342. }
  343. static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
  344. unsigned long *prate)
  345. {
  346. unsigned long div;
  347. div = *prate / rate;
  348. if (div >= 4)
  349. return *prate / 4;
  350. else if (div >= 2)
  351. return *prate / 2;
  352. return *prate;
  353. }
  354. static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
  355. unsigned long parent_rate)
  356. {
  357. struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
  358. unsigned long div;
  359. u32 val;
  360. int ret;
  361. div = parent_rate / rate;
  362. if (div >= 4)
  363. val = TVE_DAC_DIV4_RATE;
  364. else if (div >= 2)
  365. val = TVE_DAC_DIV2_RATE;
  366. else
  367. val = TVE_DAC_FULL_RATE;
  368. ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
  369. TVE_DAC_SAMP_RATE_MASK, val);
  370. if (ret < 0) {
  371. dev_err(tve->dev, "failed to set divider: %d\n", ret);
  372. return ret;
  373. }
  374. return 0;
  375. }
  376. static struct clk_ops clk_tve_di_ops = {
  377. .round_rate = clk_tve_di_round_rate,
  378. .set_rate = clk_tve_di_set_rate,
  379. .recalc_rate = clk_tve_di_recalc_rate,
  380. };
  381. static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
  382. {
  383. const char *tve_di_parent[1];
  384. struct clk_init_data init = {
  385. .name = "tve_di",
  386. .ops = &clk_tve_di_ops,
  387. .num_parents = 1,
  388. .flags = 0,
  389. };
  390. tve_di_parent[0] = __clk_get_name(tve->clk);
  391. init.parent_names = (const char **)&tve_di_parent;
  392. tve->clk_hw_di.init = &init;
  393. tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
  394. if (IS_ERR(tve->di_clk)) {
  395. dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
  396. PTR_ERR(tve->di_clk));
  397. return PTR_ERR(tve->di_clk);
  398. }
  399. return 0;
  400. }
  401. static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
  402. {
  403. int encoder_type;
  404. int ret;
  405. encoder_type = tve->mode == TVE_MODE_VGA ?
  406. DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
  407. ret = imx_drm_encoder_parse_of(drm, &tve->encoder, tve->dev->of_node);
  408. if (ret)
  409. return ret;
  410. drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
  411. drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
  412. encoder_type, NULL);
  413. drm_connector_helper_add(&tve->connector,
  414. &imx_tve_connector_helper_funcs);
  415. drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
  416. DRM_MODE_CONNECTOR_VGA);
  417. drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
  418. return 0;
  419. }
  420. static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
  421. {
  422. return (reg % 4 == 0) && (reg <= 0xdc);
  423. }
  424. static struct regmap_config tve_regmap_config = {
  425. .reg_bits = 32,
  426. .val_bits = 32,
  427. .reg_stride = 4,
  428. .readable_reg = imx_tve_readable_reg,
  429. .lock = tve_lock,
  430. .unlock = tve_unlock,
  431. .max_register = 0xdc,
  432. };
  433. static const char * const imx_tve_modes[] = {
  434. [TVE_MODE_TVOUT] = "tvout",
  435. [TVE_MODE_VGA] = "vga",
  436. };
  437. static const int of_get_tve_mode(struct device_node *np)
  438. {
  439. const char *bm;
  440. int ret, i;
  441. ret = of_property_read_string(np, "fsl,tve-mode", &bm);
  442. if (ret < 0)
  443. return ret;
  444. for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
  445. if (!strcasecmp(bm, imx_tve_modes[i]))
  446. return i;
  447. return -EINVAL;
  448. }
  449. static int imx_tve_bind(struct device *dev, struct device *master, void *data)
  450. {
  451. struct platform_device *pdev = to_platform_device(dev);
  452. struct drm_device *drm = data;
  453. struct device_node *np = dev->of_node;
  454. struct device_node *ddc_node;
  455. struct imx_tve *tve;
  456. struct resource *res;
  457. void __iomem *base;
  458. unsigned int val;
  459. int irq;
  460. int ret;
  461. tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
  462. if (!tve)
  463. return -ENOMEM;
  464. tve->dev = dev;
  465. spin_lock_init(&tve->lock);
  466. ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
  467. if (ddc_node) {
  468. tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
  469. of_node_put(ddc_node);
  470. }
  471. tve->mode = of_get_tve_mode(np);
  472. if (tve->mode != TVE_MODE_VGA) {
  473. dev_err(dev, "only VGA mode supported, currently\n");
  474. return -EINVAL;
  475. }
  476. if (tve->mode == TVE_MODE_VGA) {
  477. ret = of_property_read_u32(np, "fsl,hsync-pin",
  478. &tve->di_hsync_pin);
  479. if (ret < 0) {
  480. dev_err(dev, "failed to get hsync pin\n");
  481. return ret;
  482. }
  483. ret = of_property_read_u32(np, "fsl,vsync-pin",
  484. &tve->di_vsync_pin);
  485. if (ret < 0) {
  486. dev_err(dev, "failed to get vsync pin\n");
  487. return ret;
  488. }
  489. }
  490. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  491. base = devm_ioremap_resource(dev, res);
  492. if (IS_ERR(base))
  493. return PTR_ERR(base);
  494. tve_regmap_config.lock_arg = tve;
  495. tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
  496. &tve_regmap_config);
  497. if (IS_ERR(tve->regmap)) {
  498. dev_err(dev, "failed to init regmap: %ld\n",
  499. PTR_ERR(tve->regmap));
  500. return PTR_ERR(tve->regmap);
  501. }
  502. irq = platform_get_irq(pdev, 0);
  503. if (irq < 0) {
  504. dev_err(dev, "failed to get irq\n");
  505. return irq;
  506. }
  507. ret = devm_request_threaded_irq(dev, irq, NULL,
  508. imx_tve_irq_handler, IRQF_ONESHOT,
  509. "imx-tve", tve);
  510. if (ret < 0) {
  511. dev_err(dev, "failed to request irq: %d\n", ret);
  512. return ret;
  513. }
  514. tve->dac_reg = devm_regulator_get(dev, "dac");
  515. if (!IS_ERR(tve->dac_reg)) {
  516. ret = regulator_set_voltage(tve->dac_reg, 2750000, 2750000);
  517. if (ret)
  518. return ret;
  519. ret = regulator_enable(tve->dac_reg);
  520. if (ret)
  521. return ret;
  522. }
  523. tve->clk = devm_clk_get(dev, "tve");
  524. if (IS_ERR(tve->clk)) {
  525. dev_err(dev, "failed to get high speed tve clock: %ld\n",
  526. PTR_ERR(tve->clk));
  527. return PTR_ERR(tve->clk);
  528. }
  529. /* this is the IPU DI clock input selector, can be parented to tve_di */
  530. tve->di_sel_clk = devm_clk_get(dev, "di_sel");
  531. if (IS_ERR(tve->di_sel_clk)) {
  532. dev_err(dev, "failed to get ipu di mux clock: %ld\n",
  533. PTR_ERR(tve->di_sel_clk));
  534. return PTR_ERR(tve->di_sel_clk);
  535. }
  536. ret = tve_clk_init(tve, base);
  537. if (ret < 0)
  538. return ret;
  539. ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
  540. if (ret < 0) {
  541. dev_err(dev, "failed to read configuration register: %d\n",
  542. ret);
  543. return ret;
  544. }
  545. if (val != 0x00100000) {
  546. dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
  547. return -ENODEV;
  548. }
  549. /* disable cable detection for VGA mode */
  550. ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
  551. if (ret)
  552. return ret;
  553. ret = imx_tve_register(drm, tve);
  554. if (ret)
  555. return ret;
  556. dev_set_drvdata(dev, tve);
  557. return 0;
  558. }
  559. static void imx_tve_unbind(struct device *dev, struct device *master,
  560. void *data)
  561. {
  562. struct imx_tve *tve = dev_get_drvdata(dev);
  563. if (!IS_ERR(tve->dac_reg))
  564. regulator_disable(tve->dac_reg);
  565. }
  566. static const struct component_ops imx_tve_ops = {
  567. .bind = imx_tve_bind,
  568. .unbind = imx_tve_unbind,
  569. };
  570. static int imx_tve_probe(struct platform_device *pdev)
  571. {
  572. return component_add(&pdev->dev, &imx_tve_ops);
  573. }
  574. static int imx_tve_remove(struct platform_device *pdev)
  575. {
  576. component_del(&pdev->dev, &imx_tve_ops);
  577. return 0;
  578. }
  579. static const struct of_device_id imx_tve_dt_ids[] = {
  580. { .compatible = "fsl,imx53-tve", },
  581. { /* sentinel */ }
  582. };
  583. MODULE_DEVICE_TABLE(of, imx_tve_dt_ids);
  584. static struct platform_driver imx_tve_driver = {
  585. .probe = imx_tve_probe,
  586. .remove = imx_tve_remove,
  587. .driver = {
  588. .of_match_table = imx_tve_dt_ids,
  589. .name = "imx-tve",
  590. },
  591. };
  592. module_platform_driver(imx_tve_driver);
  593. MODULE_DESCRIPTION("i.MX Television Encoder driver");
  594. MODULE_AUTHOR("Philipp Zabel, Pengutronix");
  595. MODULE_LICENSE("GPL");
  596. MODULE_ALIAS("platform:imx-tve");