gcc-msm8996.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8996.h>
  24. #include "common.h"
  25. #include "clk-regmap.h"
  26. #include "clk-alpha-pll.h"
  27. #include "clk-rcg.h"
  28. #include "clk-branch.h"
  29. #include "reset.h"
  30. #include "gdsc.h"
  31. enum {
  32. P_XO,
  33. P_GPLL0,
  34. P_GPLL2,
  35. P_GPLL3,
  36. P_GPLL1,
  37. P_GPLL2_EARLY,
  38. P_GPLL0_EARLY_DIV,
  39. P_SLEEP_CLK,
  40. P_GPLL4,
  41. P_AUD_REF_CLK,
  42. P_GPLL1_EARLY_DIV
  43. };
  44. static const struct parent_map gcc_sleep_clk_map[] = {
  45. { P_SLEEP_CLK, 5 }
  46. };
  47. static const char * const gcc_sleep_clk[] = {
  48. "sleep_clk"
  49. };
  50. static const struct parent_map gcc_xo_gpll0_map[] = {
  51. { P_XO, 0 },
  52. { P_GPLL0, 1 }
  53. };
  54. static const char * const gcc_xo_gpll0[] = {
  55. "xo",
  56. "gpll0"
  57. };
  58. static const struct parent_map gcc_xo_sleep_clk_map[] = {
  59. { P_XO, 0 },
  60. { P_SLEEP_CLK, 5 }
  61. };
  62. static const char * const gcc_xo_sleep_clk[] = {
  63. "xo",
  64. "sleep_clk"
  65. };
  66. static const struct parent_map gcc_xo_gpll0_gpll0_early_div_map[] = {
  67. { P_XO, 0 },
  68. { P_GPLL0, 1 },
  69. { P_GPLL0_EARLY_DIV, 6 }
  70. };
  71. static const char * const gcc_xo_gpll0_gpll0_early_div[] = {
  72. "xo",
  73. "gpll0",
  74. "gpll0_early_div"
  75. };
  76. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  77. { P_XO, 0 },
  78. { P_GPLL0, 1 },
  79. { P_GPLL4, 5 }
  80. };
  81. static const char * const gcc_xo_gpll0_gpll4[] = {
  82. "xo",
  83. "gpll0",
  84. "gpll4"
  85. };
  86. static const struct parent_map gcc_xo_gpll0_aud_ref_clk_map[] = {
  87. { P_XO, 0 },
  88. { P_GPLL0, 1 },
  89. { P_AUD_REF_CLK, 2 }
  90. };
  91. static const char * const gcc_xo_gpll0_aud_ref_clk[] = {
  92. "xo",
  93. "gpll0",
  94. "aud_ref_clk"
  95. };
  96. static const struct parent_map gcc_xo_gpll0_sleep_clk_gpll0_early_div_map[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_SLEEP_CLK, 5 },
  100. { P_GPLL0_EARLY_DIV, 6 }
  101. };
  102. static const char * const gcc_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  103. "xo",
  104. "gpll0",
  105. "sleep_clk",
  106. "gpll0_early_div"
  107. };
  108. static const struct parent_map gcc_xo_gpll0_gpll4_gpll0_early_div_map[] = {
  109. { P_XO, 0 },
  110. { P_GPLL0, 1 },
  111. { P_GPLL4, 5 },
  112. { P_GPLL0_EARLY_DIV, 6 }
  113. };
  114. static const char * const gcc_xo_gpll0_gpll4_gpll0_early_div[] = {
  115. "xo",
  116. "gpll0",
  117. "gpll4",
  118. "gpll0_early_div"
  119. };
  120. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div_map[] = {
  121. { P_XO, 0 },
  122. { P_GPLL0, 1 },
  123. { P_GPLL2, 2 },
  124. { P_GPLL3, 3 },
  125. { P_GPLL0_EARLY_DIV, 6 }
  126. };
  127. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div[] = {
  128. "xo",
  129. "gpll0",
  130. "gpll2",
  131. "gpll3",
  132. "gpll0_early_div"
  133. };
  134. static const struct parent_map gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map[] = {
  135. { P_XO, 0 },
  136. { P_GPLL0, 1 },
  137. { P_GPLL1_EARLY_DIV, 3 },
  138. { P_GPLL1, 4 },
  139. { P_GPLL4, 5 },
  140. { P_GPLL0_EARLY_DIV, 6 }
  141. };
  142. static const char * const gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div[] = {
  143. "xo",
  144. "gpll0",
  145. "gpll1_early_div",
  146. "gpll1",
  147. "gpll4",
  148. "gpll0_early_div"
  149. };
  150. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map[] = {
  151. { P_XO, 0 },
  152. { P_GPLL0, 1 },
  153. { P_GPLL2, 2 },
  154. { P_GPLL3, 3 },
  155. { P_GPLL1, 4 },
  156. { P_GPLL2_EARLY, 5 },
  157. { P_GPLL0_EARLY_DIV, 6 }
  158. };
  159. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div[] = {
  160. "xo",
  161. "gpll0",
  162. "gpll2",
  163. "gpll3",
  164. "gpll1",
  165. "gpll2_early",
  166. "gpll0_early_div"
  167. };
  168. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div_map[] = {
  169. { P_XO, 0 },
  170. { P_GPLL0, 1 },
  171. { P_GPLL2, 2 },
  172. { P_GPLL3, 3 },
  173. { P_GPLL1, 4 },
  174. { P_GPLL4, 5 },
  175. { P_GPLL0_EARLY_DIV, 6 }
  176. };
  177. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div[] = {
  178. "xo",
  179. "gpll0",
  180. "gpll2",
  181. "gpll3",
  182. "gpll1",
  183. "gpll4",
  184. "gpll0_early_div"
  185. };
  186. static struct clk_fixed_factor xo = {
  187. .mult = 1,
  188. .div = 1,
  189. .hw.init = &(struct clk_init_data){
  190. .name = "xo",
  191. .parent_names = (const char *[]){ "xo_board" },
  192. .num_parents = 1,
  193. .ops = &clk_fixed_factor_ops,
  194. },
  195. };
  196. static struct clk_alpha_pll gpll0_early = {
  197. .offset = 0x00000,
  198. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  199. .clkr = {
  200. .enable_reg = 0x52000,
  201. .enable_mask = BIT(0),
  202. .hw.init = &(struct clk_init_data){
  203. .name = "gpll0_early",
  204. .parent_names = (const char *[]){ "xo" },
  205. .num_parents = 1,
  206. .ops = &clk_alpha_pll_ops,
  207. },
  208. },
  209. };
  210. static struct clk_fixed_factor gpll0_early_div = {
  211. .mult = 1,
  212. .div = 2,
  213. .hw.init = &(struct clk_init_data){
  214. .name = "gpll0_early_div",
  215. .parent_names = (const char *[]){ "gpll0_early" },
  216. .num_parents = 1,
  217. .ops = &clk_fixed_factor_ops,
  218. },
  219. };
  220. static struct clk_alpha_pll_postdiv gpll0 = {
  221. .offset = 0x00000,
  222. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "gpll0",
  225. .parent_names = (const char *[]){ "gpll0_early" },
  226. .num_parents = 1,
  227. .ops = &clk_alpha_pll_postdiv_ops,
  228. },
  229. };
  230. static struct clk_alpha_pll gpll4_early = {
  231. .offset = 0x77000,
  232. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  233. .clkr = {
  234. .enable_reg = 0x52000,
  235. .enable_mask = BIT(4),
  236. .hw.init = &(struct clk_init_data){
  237. .name = "gpll4_early",
  238. .parent_names = (const char *[]){ "xo" },
  239. .num_parents = 1,
  240. .ops = &clk_alpha_pll_ops,
  241. },
  242. },
  243. };
  244. static struct clk_alpha_pll_postdiv gpll4 = {
  245. .offset = 0x77000,
  246. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "gpll4",
  249. .parent_names = (const char *[]){ "gpll4_early" },
  250. .num_parents = 1,
  251. .ops = &clk_alpha_pll_postdiv_ops,
  252. },
  253. };
  254. static const struct freq_tbl ftbl_system_noc_clk_src[] = {
  255. F(19200000, P_XO, 1, 0, 0),
  256. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  257. F(100000000, P_GPLL0, 6, 0, 0),
  258. F(150000000, P_GPLL0, 4, 0, 0),
  259. F(200000000, P_GPLL0, 3, 0, 0),
  260. F(240000000, P_GPLL0, 2.5, 0, 0),
  261. { }
  262. };
  263. static struct clk_rcg2 system_noc_clk_src = {
  264. .cmd_rcgr = 0x0401c,
  265. .hid_width = 5,
  266. .parent_map = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map,
  267. .freq_tbl = ftbl_system_noc_clk_src,
  268. .clkr.hw.init = &(struct clk_init_data){
  269. .name = "system_noc_clk_src",
  270. .parent_names = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div,
  271. .num_parents = 7,
  272. .ops = &clk_rcg2_ops,
  273. },
  274. };
  275. static const struct freq_tbl ftbl_config_noc_clk_src[] = {
  276. F(19200000, P_XO, 1, 0, 0),
  277. F(37500000, P_GPLL0, 16, 0, 0),
  278. F(75000000, P_GPLL0, 8, 0, 0),
  279. { }
  280. };
  281. static struct clk_rcg2 config_noc_clk_src = {
  282. .cmd_rcgr = 0x0500c,
  283. .hid_width = 5,
  284. .parent_map = gcc_xo_gpll0_map,
  285. .freq_tbl = ftbl_config_noc_clk_src,
  286. .clkr.hw.init = &(struct clk_init_data){
  287. .name = "config_noc_clk_src",
  288. .parent_names = gcc_xo_gpll0,
  289. .num_parents = 2,
  290. .ops = &clk_rcg2_ops,
  291. },
  292. };
  293. static const struct freq_tbl ftbl_periph_noc_clk_src[] = {
  294. F(19200000, P_XO, 1, 0, 0),
  295. F(37500000, P_GPLL0, 16, 0, 0),
  296. F(50000000, P_GPLL0, 12, 0, 0),
  297. F(75000000, P_GPLL0, 8, 0, 0),
  298. F(100000000, P_GPLL0, 6, 0, 0),
  299. { }
  300. };
  301. static struct clk_rcg2 periph_noc_clk_src = {
  302. .cmd_rcgr = 0x06014,
  303. .hid_width = 5,
  304. .parent_map = gcc_xo_gpll0_map,
  305. .freq_tbl = ftbl_periph_noc_clk_src,
  306. .clkr.hw.init = &(struct clk_init_data){
  307. .name = "periph_noc_clk_src",
  308. .parent_names = gcc_xo_gpll0,
  309. .num_parents = 2,
  310. .ops = &clk_rcg2_ops,
  311. },
  312. };
  313. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  314. F(19200000, P_XO, 1, 0, 0),
  315. F(120000000, P_GPLL0, 5, 0, 0),
  316. F(150000000, P_GPLL0, 4, 0, 0),
  317. { }
  318. };
  319. static struct clk_rcg2 usb30_master_clk_src = {
  320. .cmd_rcgr = 0x0f014,
  321. .mnd_width = 8,
  322. .hid_width = 5,
  323. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  324. .freq_tbl = ftbl_usb30_master_clk_src,
  325. .clkr.hw.init = &(struct clk_init_data){
  326. .name = "usb30_master_clk_src",
  327. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  328. .num_parents = 3,
  329. .ops = &clk_rcg2_ops,
  330. },
  331. };
  332. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  333. F(19200000, P_XO, 1, 0, 0),
  334. { }
  335. };
  336. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  337. .cmd_rcgr = 0x0f028,
  338. .hid_width = 5,
  339. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  340. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  341. .clkr.hw.init = &(struct clk_init_data){
  342. .name = "usb30_mock_utmi_clk_src",
  343. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  344. .num_parents = 3,
  345. .ops = &clk_rcg2_ops,
  346. },
  347. };
  348. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  349. F(1200000, P_XO, 16, 0, 0),
  350. { }
  351. };
  352. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  353. .cmd_rcgr = 0x5000c,
  354. .hid_width = 5,
  355. .parent_map = gcc_xo_sleep_clk_map,
  356. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  357. .clkr.hw.init = &(struct clk_init_data){
  358. .name = "usb3_phy_aux_clk_src",
  359. .parent_names = gcc_xo_sleep_clk,
  360. .num_parents = 2,
  361. .ops = &clk_rcg2_ops,
  362. },
  363. };
  364. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  365. F(120000000, P_GPLL0, 5, 0, 0),
  366. { }
  367. };
  368. static struct clk_rcg2 usb20_master_clk_src = {
  369. .cmd_rcgr = 0x12010,
  370. .mnd_width = 8,
  371. .hid_width = 5,
  372. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  373. .freq_tbl = ftbl_usb20_master_clk_src,
  374. .clkr.hw.init = &(struct clk_init_data){
  375. .name = "usb20_master_clk_src",
  376. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  377. .num_parents = 3,
  378. .ops = &clk_rcg2_ops,
  379. },
  380. };
  381. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  382. .cmd_rcgr = 0x12024,
  383. .hid_width = 5,
  384. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  385. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  386. .clkr.hw.init = &(struct clk_init_data){
  387. .name = "usb20_mock_utmi_clk_src",
  388. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  389. .num_parents = 3,
  390. .ops = &clk_rcg2_ops,
  391. },
  392. };
  393. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  394. F(144000, P_XO, 16, 3, 25),
  395. F(400000, P_XO, 12, 1, 4),
  396. F(20000000, P_GPLL0, 15, 1, 2),
  397. F(25000000, P_GPLL0, 12, 1, 2),
  398. F(50000000, P_GPLL0, 12, 0, 0),
  399. F(96000000, P_GPLL4, 4, 0, 0),
  400. F(192000000, P_GPLL4, 2, 0, 0),
  401. F(384000000, P_GPLL4, 1, 0, 0),
  402. { }
  403. };
  404. static struct clk_rcg2 sdcc1_apps_clk_src = {
  405. .cmd_rcgr = 0x13010,
  406. .mnd_width = 8,
  407. .hid_width = 5,
  408. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  409. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "sdcc1_apps_clk_src",
  412. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  413. .num_parents = 4,
  414. .ops = &clk_rcg2_floor_ops,
  415. },
  416. };
  417. static struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  418. F(19200000, P_XO, 1, 0, 0),
  419. F(150000000, P_GPLL0, 4, 0, 0),
  420. F(300000000, P_GPLL0, 2, 0, 0),
  421. { }
  422. };
  423. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  424. .cmd_rcgr = 0x13024,
  425. .hid_width = 5,
  426. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  427. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  428. .clkr.hw.init = &(struct clk_init_data){
  429. .name = "sdcc1_ice_core_clk_src",
  430. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  431. .num_parents = 4,
  432. .ops = &clk_rcg2_ops,
  433. },
  434. };
  435. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  436. F(144000, P_XO, 16, 3, 25),
  437. F(400000, P_XO, 12, 1, 4),
  438. F(20000000, P_GPLL0, 15, 1, 2),
  439. F(25000000, P_GPLL0, 12, 1, 2),
  440. F(50000000, P_GPLL0, 12, 0, 0),
  441. F(100000000, P_GPLL0, 6, 0, 0),
  442. F(200000000, P_GPLL0, 3, 0, 0),
  443. { }
  444. };
  445. static struct clk_rcg2 sdcc2_apps_clk_src = {
  446. .cmd_rcgr = 0x14010,
  447. .mnd_width = 8,
  448. .hid_width = 5,
  449. .parent_map = gcc_xo_gpll0_gpll4_map,
  450. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  451. .clkr.hw.init = &(struct clk_init_data){
  452. .name = "sdcc2_apps_clk_src",
  453. .parent_names = gcc_xo_gpll0_gpll4,
  454. .num_parents = 3,
  455. .ops = &clk_rcg2_floor_ops,
  456. },
  457. };
  458. static struct clk_rcg2 sdcc3_apps_clk_src = {
  459. .cmd_rcgr = 0x15010,
  460. .mnd_width = 8,
  461. .hid_width = 5,
  462. .parent_map = gcc_xo_gpll0_gpll4_map,
  463. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  464. .clkr.hw.init = &(struct clk_init_data){
  465. .name = "sdcc3_apps_clk_src",
  466. .parent_names = gcc_xo_gpll0_gpll4,
  467. .num_parents = 3,
  468. .ops = &clk_rcg2_floor_ops,
  469. },
  470. };
  471. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  472. F(144000, P_XO, 16, 3, 25),
  473. F(400000, P_XO, 12, 1, 4),
  474. F(20000000, P_GPLL0, 15, 1, 2),
  475. F(25000000, P_GPLL0, 12, 1, 2),
  476. F(50000000, P_GPLL0, 12, 0, 0),
  477. F(100000000, P_GPLL0, 6, 0, 0),
  478. { }
  479. };
  480. static struct clk_rcg2 sdcc4_apps_clk_src = {
  481. .cmd_rcgr = 0x16010,
  482. .mnd_width = 8,
  483. .hid_width = 5,
  484. .parent_map = gcc_xo_gpll0_map,
  485. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  486. .clkr.hw.init = &(struct clk_init_data){
  487. .name = "sdcc4_apps_clk_src",
  488. .parent_names = gcc_xo_gpll0,
  489. .num_parents = 2,
  490. .ops = &clk_rcg2_floor_ops,
  491. },
  492. };
  493. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  494. F(960000, P_XO, 10, 1, 2),
  495. F(4800000, P_XO, 4, 0, 0),
  496. F(9600000, P_XO, 2, 0, 0),
  497. F(15000000, P_GPLL0, 10, 1, 4),
  498. F(19200000, P_XO, 1, 0, 0),
  499. F(25000000, P_GPLL0, 12, 1, 2),
  500. F(50000000, P_GPLL0, 12, 0, 0),
  501. { }
  502. };
  503. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  504. .cmd_rcgr = 0x1900c,
  505. .mnd_width = 8,
  506. .hid_width = 5,
  507. .parent_map = gcc_xo_gpll0_map,
  508. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  509. .clkr.hw.init = &(struct clk_init_data){
  510. .name = "blsp1_qup1_spi_apps_clk_src",
  511. .parent_names = gcc_xo_gpll0,
  512. .num_parents = 2,
  513. .ops = &clk_rcg2_ops,
  514. },
  515. };
  516. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  517. F(19200000, P_XO, 1, 0, 0),
  518. F(50000000, P_GPLL0, 12, 0, 0),
  519. { }
  520. };
  521. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  522. .cmd_rcgr = 0x19020,
  523. .hid_width = 5,
  524. .parent_map = gcc_xo_gpll0_map,
  525. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "blsp1_qup1_i2c_apps_clk_src",
  528. .parent_names = gcc_xo_gpll0,
  529. .num_parents = 2,
  530. .ops = &clk_rcg2_ops,
  531. },
  532. };
  533. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  534. F(3686400, P_GPLL0, 1, 96, 15625),
  535. F(7372800, P_GPLL0, 1, 192, 15625),
  536. F(14745600, P_GPLL0, 1, 384, 15625),
  537. F(16000000, P_GPLL0, 5, 2, 15),
  538. F(19200000, P_XO, 1, 0, 0),
  539. F(24000000, P_GPLL0, 5, 1, 5),
  540. F(32000000, P_GPLL0, 1, 4, 75),
  541. F(40000000, P_GPLL0, 15, 0, 0),
  542. F(46400000, P_GPLL0, 1, 29, 375),
  543. F(48000000, P_GPLL0, 12.5, 0, 0),
  544. F(51200000, P_GPLL0, 1, 32, 375),
  545. F(56000000, P_GPLL0, 1, 7, 75),
  546. F(58982400, P_GPLL0, 1, 1536, 15625),
  547. F(60000000, P_GPLL0, 10, 0, 0),
  548. F(63157895, P_GPLL0, 9.5, 0, 0),
  549. { }
  550. };
  551. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  552. .cmd_rcgr = 0x1a00c,
  553. .mnd_width = 16,
  554. .hid_width = 5,
  555. .parent_map = gcc_xo_gpll0_map,
  556. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  557. .clkr.hw.init = &(struct clk_init_data){
  558. .name = "blsp1_uart1_apps_clk_src",
  559. .parent_names = gcc_xo_gpll0,
  560. .num_parents = 2,
  561. .ops = &clk_rcg2_ops,
  562. },
  563. };
  564. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  565. .cmd_rcgr = 0x1b00c,
  566. .mnd_width = 8,
  567. .hid_width = 5,
  568. .parent_map = gcc_xo_gpll0_map,
  569. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  570. .clkr.hw.init = &(struct clk_init_data){
  571. .name = "blsp1_qup2_spi_apps_clk_src",
  572. .parent_names = gcc_xo_gpll0,
  573. .num_parents = 2,
  574. .ops = &clk_rcg2_ops,
  575. },
  576. };
  577. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  578. .cmd_rcgr = 0x1b020,
  579. .hid_width = 5,
  580. .parent_map = gcc_xo_gpll0_map,
  581. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  582. .clkr.hw.init = &(struct clk_init_data){
  583. .name = "blsp1_qup2_i2c_apps_clk_src",
  584. .parent_names = gcc_xo_gpll0,
  585. .num_parents = 2,
  586. .ops = &clk_rcg2_ops,
  587. },
  588. };
  589. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  590. .cmd_rcgr = 0x1c00c,
  591. .mnd_width = 16,
  592. .hid_width = 5,
  593. .parent_map = gcc_xo_gpll0_map,
  594. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  595. .clkr.hw.init = &(struct clk_init_data){
  596. .name = "blsp1_uart2_apps_clk_src",
  597. .parent_names = gcc_xo_gpll0,
  598. .num_parents = 2,
  599. .ops = &clk_rcg2_ops,
  600. },
  601. };
  602. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  603. .cmd_rcgr = 0x1d00c,
  604. .mnd_width = 8,
  605. .hid_width = 5,
  606. .parent_map = gcc_xo_gpll0_map,
  607. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  608. .clkr.hw.init = &(struct clk_init_data){
  609. .name = "blsp1_qup3_spi_apps_clk_src",
  610. .parent_names = gcc_xo_gpll0,
  611. .num_parents = 2,
  612. .ops = &clk_rcg2_ops,
  613. },
  614. };
  615. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  616. .cmd_rcgr = 0x1d020,
  617. .hid_width = 5,
  618. .parent_map = gcc_xo_gpll0_map,
  619. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  620. .clkr.hw.init = &(struct clk_init_data){
  621. .name = "blsp1_qup3_i2c_apps_clk_src",
  622. .parent_names = gcc_xo_gpll0,
  623. .num_parents = 2,
  624. .ops = &clk_rcg2_ops,
  625. },
  626. };
  627. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  628. .cmd_rcgr = 0x1e00c,
  629. .mnd_width = 16,
  630. .hid_width = 5,
  631. .parent_map = gcc_xo_gpll0_map,
  632. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  633. .clkr.hw.init = &(struct clk_init_data){
  634. .name = "blsp1_uart3_apps_clk_src",
  635. .parent_names = gcc_xo_gpll0,
  636. .num_parents = 2,
  637. .ops = &clk_rcg2_ops,
  638. },
  639. };
  640. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  641. .cmd_rcgr = 0x1f00c,
  642. .mnd_width = 8,
  643. .hid_width = 5,
  644. .parent_map = gcc_xo_gpll0_map,
  645. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  646. .clkr.hw.init = &(struct clk_init_data){
  647. .name = "blsp1_qup4_spi_apps_clk_src",
  648. .parent_names = gcc_xo_gpll0,
  649. .num_parents = 2,
  650. .ops = &clk_rcg2_ops,
  651. },
  652. };
  653. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  654. .cmd_rcgr = 0x1f020,
  655. .hid_width = 5,
  656. .parent_map = gcc_xo_gpll0_map,
  657. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  658. .clkr.hw.init = &(struct clk_init_data){
  659. .name = "blsp1_qup4_i2c_apps_clk_src",
  660. .parent_names = gcc_xo_gpll0,
  661. .num_parents = 2,
  662. .ops = &clk_rcg2_ops,
  663. },
  664. };
  665. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  666. .cmd_rcgr = 0x2000c,
  667. .mnd_width = 16,
  668. .hid_width = 5,
  669. .parent_map = gcc_xo_gpll0_map,
  670. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  671. .clkr.hw.init = &(struct clk_init_data){
  672. .name = "blsp1_uart4_apps_clk_src",
  673. .parent_names = gcc_xo_gpll0,
  674. .num_parents = 2,
  675. .ops = &clk_rcg2_ops,
  676. },
  677. };
  678. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  679. .cmd_rcgr = 0x2100c,
  680. .mnd_width = 8,
  681. .hid_width = 5,
  682. .parent_map = gcc_xo_gpll0_map,
  683. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  684. .clkr.hw.init = &(struct clk_init_data){
  685. .name = "blsp1_qup5_spi_apps_clk_src",
  686. .parent_names = gcc_xo_gpll0,
  687. .num_parents = 2,
  688. .ops = &clk_rcg2_ops,
  689. },
  690. };
  691. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  692. .cmd_rcgr = 0x21020,
  693. .hid_width = 5,
  694. .parent_map = gcc_xo_gpll0_map,
  695. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  696. .clkr.hw.init = &(struct clk_init_data){
  697. .name = "blsp1_qup5_i2c_apps_clk_src",
  698. .parent_names = gcc_xo_gpll0,
  699. .num_parents = 2,
  700. .ops = &clk_rcg2_ops,
  701. },
  702. };
  703. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  704. .cmd_rcgr = 0x2200c,
  705. .mnd_width = 16,
  706. .hid_width = 5,
  707. .parent_map = gcc_xo_gpll0_map,
  708. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  709. .clkr.hw.init = &(struct clk_init_data){
  710. .name = "blsp1_uart5_apps_clk_src",
  711. .parent_names = gcc_xo_gpll0,
  712. .num_parents = 2,
  713. .ops = &clk_rcg2_ops,
  714. },
  715. };
  716. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  717. .cmd_rcgr = 0x2300c,
  718. .mnd_width = 8,
  719. .hid_width = 5,
  720. .parent_map = gcc_xo_gpll0_map,
  721. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  722. .clkr.hw.init = &(struct clk_init_data){
  723. .name = "blsp1_qup6_spi_apps_clk_src",
  724. .parent_names = gcc_xo_gpll0,
  725. .num_parents = 2,
  726. .ops = &clk_rcg2_ops,
  727. },
  728. };
  729. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  730. .cmd_rcgr = 0x23020,
  731. .hid_width = 5,
  732. .parent_map = gcc_xo_gpll0_map,
  733. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  734. .clkr.hw.init = &(struct clk_init_data){
  735. .name = "blsp1_qup6_i2c_apps_clk_src",
  736. .parent_names = gcc_xo_gpll0,
  737. .num_parents = 2,
  738. .ops = &clk_rcg2_ops,
  739. },
  740. };
  741. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  742. .cmd_rcgr = 0x2400c,
  743. .mnd_width = 16,
  744. .hid_width = 5,
  745. .parent_map = gcc_xo_gpll0_map,
  746. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  747. .clkr.hw.init = &(struct clk_init_data){
  748. .name = "blsp1_uart6_apps_clk_src",
  749. .parent_names = gcc_xo_gpll0,
  750. .num_parents = 2,
  751. .ops = &clk_rcg2_ops,
  752. },
  753. };
  754. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  755. .cmd_rcgr = 0x2600c,
  756. .mnd_width = 8,
  757. .hid_width = 5,
  758. .parent_map = gcc_xo_gpll0_map,
  759. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  760. .clkr.hw.init = &(struct clk_init_data){
  761. .name = "blsp2_qup1_spi_apps_clk_src",
  762. .parent_names = gcc_xo_gpll0,
  763. .num_parents = 2,
  764. .ops = &clk_rcg2_ops,
  765. },
  766. };
  767. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  768. .cmd_rcgr = 0x26020,
  769. .hid_width = 5,
  770. .parent_map = gcc_xo_gpll0_map,
  771. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  772. .clkr.hw.init = &(struct clk_init_data){
  773. .name = "blsp2_qup1_i2c_apps_clk_src",
  774. .parent_names = gcc_xo_gpll0,
  775. .num_parents = 2,
  776. .ops = &clk_rcg2_ops,
  777. },
  778. };
  779. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  780. .cmd_rcgr = 0x2700c,
  781. .mnd_width = 16,
  782. .hid_width = 5,
  783. .parent_map = gcc_xo_gpll0_map,
  784. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  785. .clkr.hw.init = &(struct clk_init_data){
  786. .name = "blsp2_uart1_apps_clk_src",
  787. .parent_names = gcc_xo_gpll0,
  788. .num_parents = 2,
  789. .ops = &clk_rcg2_ops,
  790. },
  791. };
  792. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  793. .cmd_rcgr = 0x2800c,
  794. .mnd_width = 8,
  795. .hid_width = 5,
  796. .parent_map = gcc_xo_gpll0_map,
  797. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  798. .clkr.hw.init = &(struct clk_init_data){
  799. .name = "blsp2_qup2_spi_apps_clk_src",
  800. .parent_names = gcc_xo_gpll0,
  801. .num_parents = 2,
  802. .ops = &clk_rcg2_ops,
  803. },
  804. };
  805. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  806. .cmd_rcgr = 0x28020,
  807. .hid_width = 5,
  808. .parent_map = gcc_xo_gpll0_map,
  809. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  810. .clkr.hw.init = &(struct clk_init_data){
  811. .name = "blsp2_qup2_i2c_apps_clk_src",
  812. .parent_names = gcc_xo_gpll0,
  813. .num_parents = 2,
  814. .ops = &clk_rcg2_ops,
  815. },
  816. };
  817. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  818. .cmd_rcgr = 0x2900c,
  819. .mnd_width = 16,
  820. .hid_width = 5,
  821. .parent_map = gcc_xo_gpll0_map,
  822. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  823. .clkr.hw.init = &(struct clk_init_data){
  824. .name = "blsp2_uart2_apps_clk_src",
  825. .parent_names = gcc_xo_gpll0,
  826. .num_parents = 2,
  827. .ops = &clk_rcg2_ops,
  828. },
  829. };
  830. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  831. .cmd_rcgr = 0x2a00c,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = gcc_xo_gpll0_map,
  835. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  836. .clkr.hw.init = &(struct clk_init_data){
  837. .name = "blsp2_qup3_spi_apps_clk_src",
  838. .parent_names = gcc_xo_gpll0,
  839. .num_parents = 2,
  840. .ops = &clk_rcg2_ops,
  841. },
  842. };
  843. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  844. .cmd_rcgr = 0x2a020,
  845. .hid_width = 5,
  846. .parent_map = gcc_xo_gpll0_map,
  847. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  848. .clkr.hw.init = &(struct clk_init_data){
  849. .name = "blsp2_qup3_i2c_apps_clk_src",
  850. .parent_names = gcc_xo_gpll0,
  851. .num_parents = 2,
  852. .ops = &clk_rcg2_ops,
  853. },
  854. };
  855. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  856. .cmd_rcgr = 0x2b00c,
  857. .mnd_width = 16,
  858. .hid_width = 5,
  859. .parent_map = gcc_xo_gpll0_map,
  860. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "blsp2_uart3_apps_clk_src",
  863. .parent_names = gcc_xo_gpll0,
  864. .num_parents = 2,
  865. .ops = &clk_rcg2_ops,
  866. },
  867. };
  868. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  869. .cmd_rcgr = 0x2c00c,
  870. .mnd_width = 8,
  871. .hid_width = 5,
  872. .parent_map = gcc_xo_gpll0_map,
  873. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  874. .clkr.hw.init = &(struct clk_init_data){
  875. .name = "blsp2_qup4_spi_apps_clk_src",
  876. .parent_names = gcc_xo_gpll0,
  877. .num_parents = 2,
  878. .ops = &clk_rcg2_ops,
  879. },
  880. };
  881. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  882. .cmd_rcgr = 0x2c020,
  883. .hid_width = 5,
  884. .parent_map = gcc_xo_gpll0_map,
  885. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  886. .clkr.hw.init = &(struct clk_init_data){
  887. .name = "blsp2_qup4_i2c_apps_clk_src",
  888. .parent_names = gcc_xo_gpll0,
  889. .num_parents = 2,
  890. .ops = &clk_rcg2_ops,
  891. },
  892. };
  893. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  894. .cmd_rcgr = 0x2d00c,
  895. .mnd_width = 16,
  896. .hid_width = 5,
  897. .parent_map = gcc_xo_gpll0_map,
  898. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  899. .clkr.hw.init = &(struct clk_init_data){
  900. .name = "blsp2_uart4_apps_clk_src",
  901. .parent_names = gcc_xo_gpll0,
  902. .num_parents = 2,
  903. .ops = &clk_rcg2_ops,
  904. },
  905. };
  906. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  907. .cmd_rcgr = 0x2e00c,
  908. .mnd_width = 8,
  909. .hid_width = 5,
  910. .parent_map = gcc_xo_gpll0_map,
  911. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  912. .clkr.hw.init = &(struct clk_init_data){
  913. .name = "blsp2_qup5_spi_apps_clk_src",
  914. .parent_names = gcc_xo_gpll0,
  915. .num_parents = 2,
  916. .ops = &clk_rcg2_ops,
  917. },
  918. };
  919. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  920. .cmd_rcgr = 0x2e020,
  921. .hid_width = 5,
  922. .parent_map = gcc_xo_gpll0_map,
  923. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  924. .clkr.hw.init = &(struct clk_init_data){
  925. .name = "blsp2_qup5_i2c_apps_clk_src",
  926. .parent_names = gcc_xo_gpll0,
  927. .num_parents = 2,
  928. .ops = &clk_rcg2_ops,
  929. },
  930. };
  931. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  932. .cmd_rcgr = 0x2f00c,
  933. .mnd_width = 16,
  934. .hid_width = 5,
  935. .parent_map = gcc_xo_gpll0_map,
  936. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  937. .clkr.hw.init = &(struct clk_init_data){
  938. .name = "blsp2_uart5_apps_clk_src",
  939. .parent_names = gcc_xo_gpll0,
  940. .num_parents = 2,
  941. .ops = &clk_rcg2_ops,
  942. },
  943. };
  944. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  945. .cmd_rcgr = 0x3000c,
  946. .mnd_width = 8,
  947. .hid_width = 5,
  948. .parent_map = gcc_xo_gpll0_map,
  949. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  950. .clkr.hw.init = &(struct clk_init_data){
  951. .name = "blsp2_qup6_spi_apps_clk_src",
  952. .parent_names = gcc_xo_gpll0,
  953. .num_parents = 2,
  954. .ops = &clk_rcg2_ops,
  955. },
  956. };
  957. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  958. .cmd_rcgr = 0x30020,
  959. .hid_width = 5,
  960. .parent_map = gcc_xo_gpll0_map,
  961. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  962. .clkr.hw.init = &(struct clk_init_data){
  963. .name = "blsp2_qup6_i2c_apps_clk_src",
  964. .parent_names = gcc_xo_gpll0,
  965. .num_parents = 2,
  966. .ops = &clk_rcg2_ops,
  967. },
  968. };
  969. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  970. .cmd_rcgr = 0x3100c,
  971. .mnd_width = 16,
  972. .hid_width = 5,
  973. .parent_map = gcc_xo_gpll0_map,
  974. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  975. .clkr.hw.init = &(struct clk_init_data){
  976. .name = "blsp2_uart6_apps_clk_src",
  977. .parent_names = gcc_xo_gpll0,
  978. .num_parents = 2,
  979. .ops = &clk_rcg2_ops,
  980. },
  981. };
  982. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  983. F(60000000, P_GPLL0, 10, 0, 0),
  984. { }
  985. };
  986. static struct clk_rcg2 pdm2_clk_src = {
  987. .cmd_rcgr = 0x33010,
  988. .hid_width = 5,
  989. .parent_map = gcc_xo_gpll0_map,
  990. .freq_tbl = ftbl_pdm2_clk_src,
  991. .clkr.hw.init = &(struct clk_init_data){
  992. .name = "pdm2_clk_src",
  993. .parent_names = gcc_xo_gpll0,
  994. .num_parents = 2,
  995. .ops = &clk_rcg2_ops,
  996. },
  997. };
  998. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  999. F(105495, P_XO, 1, 1, 182),
  1000. { }
  1001. };
  1002. static struct clk_rcg2 tsif_ref_clk_src = {
  1003. .cmd_rcgr = 0x36010,
  1004. .mnd_width = 8,
  1005. .hid_width = 5,
  1006. .parent_map = gcc_xo_gpll0_aud_ref_clk_map,
  1007. .freq_tbl = ftbl_tsif_ref_clk_src,
  1008. .clkr.hw.init = &(struct clk_init_data){
  1009. .name = "tsif_ref_clk_src",
  1010. .parent_names = gcc_xo_gpll0_aud_ref_clk,
  1011. .num_parents = 3,
  1012. .ops = &clk_rcg2_ops,
  1013. },
  1014. };
  1015. static struct clk_rcg2 gcc_sleep_clk_src = {
  1016. .cmd_rcgr = 0x43014,
  1017. .hid_width = 5,
  1018. .parent_map = gcc_sleep_clk_map,
  1019. .clkr.hw.init = &(struct clk_init_data){
  1020. .name = "gcc_sleep_clk_src",
  1021. .parent_names = gcc_sleep_clk,
  1022. .num_parents = 1,
  1023. .ops = &clk_rcg2_ops,
  1024. },
  1025. };
  1026. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  1027. .cmd_rcgr = 0x48040,
  1028. .hid_width = 5,
  1029. .parent_map = gcc_xo_gpll0_map,
  1030. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  1031. .clkr.hw.init = &(struct clk_init_data){
  1032. .name = "hmss_rbcpr_clk_src",
  1033. .parent_names = gcc_xo_gpll0,
  1034. .num_parents = 2,
  1035. .ops = &clk_rcg2_ops,
  1036. },
  1037. };
  1038. static struct clk_rcg2 hmss_gpll0_clk_src = {
  1039. .cmd_rcgr = 0x48058,
  1040. .hid_width = 5,
  1041. .parent_map = gcc_xo_gpll0_map,
  1042. .clkr.hw.init = &(struct clk_init_data){
  1043. .name = "hmss_gpll0_clk_src",
  1044. .parent_names = gcc_xo_gpll0,
  1045. .num_parents = 2,
  1046. .ops = &clk_rcg2_ops,
  1047. },
  1048. };
  1049. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  1050. F(19200000, P_XO, 1, 0, 0),
  1051. F(100000000, P_GPLL0, 6, 0, 0),
  1052. F(200000000, P_GPLL0, 3, 0, 0),
  1053. { }
  1054. };
  1055. static struct clk_rcg2 gp1_clk_src = {
  1056. .cmd_rcgr = 0x64004,
  1057. .mnd_width = 8,
  1058. .hid_width = 5,
  1059. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1060. .freq_tbl = ftbl_gp1_clk_src,
  1061. .clkr.hw.init = &(struct clk_init_data){
  1062. .name = "gp1_clk_src",
  1063. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1064. .num_parents = 4,
  1065. .ops = &clk_rcg2_ops,
  1066. },
  1067. };
  1068. static struct clk_rcg2 gp2_clk_src = {
  1069. .cmd_rcgr = 0x65004,
  1070. .mnd_width = 8,
  1071. .hid_width = 5,
  1072. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1073. .freq_tbl = ftbl_gp1_clk_src,
  1074. .clkr.hw.init = &(struct clk_init_data){
  1075. .name = "gp2_clk_src",
  1076. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1077. .num_parents = 4,
  1078. .ops = &clk_rcg2_ops,
  1079. },
  1080. };
  1081. static struct clk_rcg2 gp3_clk_src = {
  1082. .cmd_rcgr = 0x66004,
  1083. .mnd_width = 8,
  1084. .hid_width = 5,
  1085. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1086. .freq_tbl = ftbl_gp1_clk_src,
  1087. .clkr.hw.init = &(struct clk_init_data){
  1088. .name = "gp3_clk_src",
  1089. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1090. .num_parents = 4,
  1091. .ops = &clk_rcg2_ops,
  1092. },
  1093. };
  1094. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  1095. F(1010526, P_XO, 1, 1, 19),
  1096. { }
  1097. };
  1098. static struct clk_rcg2 pcie_aux_clk_src = {
  1099. .cmd_rcgr = 0x6c000,
  1100. .mnd_width = 16,
  1101. .hid_width = 5,
  1102. .parent_map = gcc_xo_sleep_clk_map,
  1103. .freq_tbl = ftbl_pcie_aux_clk_src,
  1104. .clkr.hw.init = &(struct clk_init_data){
  1105. .name = "pcie_aux_clk_src",
  1106. .parent_names = gcc_xo_sleep_clk,
  1107. .num_parents = 2,
  1108. .ops = &clk_rcg2_ops,
  1109. },
  1110. };
  1111. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  1112. F(100000000, P_GPLL0, 6, 0, 0),
  1113. F(200000000, P_GPLL0, 3, 0, 0),
  1114. F(240000000, P_GPLL0, 2.5, 0, 0),
  1115. { }
  1116. };
  1117. static struct clk_rcg2 ufs_axi_clk_src = {
  1118. .cmd_rcgr = 0x75024,
  1119. .mnd_width = 8,
  1120. .hid_width = 5,
  1121. .parent_map = gcc_xo_gpll0_map,
  1122. .freq_tbl = ftbl_ufs_axi_clk_src,
  1123. .clkr.hw.init = &(struct clk_init_data){
  1124. .name = "ufs_axi_clk_src",
  1125. .parent_names = gcc_xo_gpll0,
  1126. .num_parents = 2,
  1127. .ops = &clk_rcg2_ops,
  1128. },
  1129. };
  1130. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  1131. F(19200000, P_XO, 1, 0, 0),
  1132. F(150000000, P_GPLL0, 4, 0, 0),
  1133. F(300000000, P_GPLL0, 2, 0, 0),
  1134. { }
  1135. };
  1136. static struct clk_rcg2 ufs_ice_core_clk_src = {
  1137. .cmd_rcgr = 0x76014,
  1138. .hid_width = 5,
  1139. .parent_map = gcc_xo_gpll0_map,
  1140. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  1141. .clkr.hw.init = &(struct clk_init_data){
  1142. .name = "ufs_ice_core_clk_src",
  1143. .parent_names = gcc_xo_gpll0,
  1144. .num_parents = 2,
  1145. .ops = &clk_rcg2_ops,
  1146. },
  1147. };
  1148. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  1149. F(75000000, P_GPLL0, 8, 0, 0),
  1150. F(150000000, P_GPLL0, 4, 0, 0),
  1151. F(256000000, P_GPLL4, 1.5, 0, 0),
  1152. F(300000000, P_GPLL0, 2, 0, 0),
  1153. { }
  1154. };
  1155. static struct clk_rcg2 qspi_ser_clk_src = {
  1156. .cmd_rcgr = 0x8b00c,
  1157. .hid_width = 5,
  1158. .parent_map = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map,
  1159. .freq_tbl = ftbl_qspi_ser_clk_src,
  1160. .clkr.hw.init = &(struct clk_init_data){
  1161. .name = "qspi_ser_clk_src",
  1162. .parent_names = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div,
  1163. .num_parents = 6,
  1164. .ops = &clk_rcg2_ops,
  1165. },
  1166. };
  1167. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1168. .halt_reg = 0x0f03c,
  1169. .clkr = {
  1170. .enable_reg = 0x0f03c,
  1171. .enable_mask = BIT(0),
  1172. .hw.init = &(struct clk_init_data){
  1173. .name = "gcc_sys_noc_usb3_axi_clk",
  1174. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1175. .num_parents = 1,
  1176. .flags = CLK_SET_RATE_PARENT,
  1177. .ops = &clk_branch2_ops,
  1178. },
  1179. },
  1180. };
  1181. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1182. .halt_reg = 0x75038,
  1183. .clkr = {
  1184. .enable_reg = 0x75038,
  1185. .enable_mask = BIT(0),
  1186. .hw.init = &(struct clk_init_data){
  1187. .name = "gcc_sys_noc_ufs_axi_clk",
  1188. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  1189. .num_parents = 1,
  1190. .flags = CLK_SET_RATE_PARENT,
  1191. .ops = &clk_branch2_ops,
  1192. },
  1193. },
  1194. };
  1195. static struct clk_branch gcc_periph_noc_usb20_ahb_clk = {
  1196. .halt_reg = 0x6010,
  1197. .clkr = {
  1198. .enable_reg = 0x6010,
  1199. .enable_mask = BIT(0),
  1200. .hw.init = &(struct clk_init_data){
  1201. .name = "gcc_periph_noc_usb20_ahb_clk",
  1202. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1203. .num_parents = 1,
  1204. .flags = CLK_SET_RATE_PARENT,
  1205. .ops = &clk_branch2_ops,
  1206. },
  1207. },
  1208. };
  1209. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1210. .halt_reg = 0x9008,
  1211. .clkr = {
  1212. .enable_reg = 0x9008,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1216. .parent_names = (const char *[]){ "config_noc_clk_src" },
  1217. .num_parents = 1,
  1218. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1219. .ops = &clk_branch2_ops,
  1220. },
  1221. },
  1222. };
  1223. static struct clk_branch gcc_mmss_bimc_gfx_clk = {
  1224. .halt_reg = 0x9010,
  1225. .clkr = {
  1226. .enable_reg = 0x9010,
  1227. .enable_mask = BIT(0),
  1228. .hw.init = &(struct clk_init_data){
  1229. .name = "gcc_mmss_bimc_gfx_clk",
  1230. .flags = CLK_SET_RATE_PARENT,
  1231. .ops = &clk_branch2_ops,
  1232. },
  1233. },
  1234. };
  1235. static struct clk_branch gcc_usb30_master_clk = {
  1236. .halt_reg = 0x0f008,
  1237. .clkr = {
  1238. .enable_reg = 0x0f008,
  1239. .enable_mask = BIT(0),
  1240. .hw.init = &(struct clk_init_data){
  1241. .name = "gcc_usb30_master_clk",
  1242. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1243. .num_parents = 1,
  1244. .flags = CLK_SET_RATE_PARENT,
  1245. .ops = &clk_branch2_ops,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch gcc_usb30_sleep_clk = {
  1250. .halt_reg = 0x0f00c,
  1251. .clkr = {
  1252. .enable_reg = 0x0f00c,
  1253. .enable_mask = BIT(0),
  1254. .hw.init = &(struct clk_init_data){
  1255. .name = "gcc_usb30_sleep_clk",
  1256. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1257. .num_parents = 1,
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. .ops = &clk_branch2_ops,
  1260. },
  1261. },
  1262. };
  1263. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1264. .halt_reg = 0x0f010,
  1265. .clkr = {
  1266. .enable_reg = 0x0f010,
  1267. .enable_mask = BIT(0),
  1268. .hw.init = &(struct clk_init_data){
  1269. .name = "gcc_usb30_mock_utmi_clk",
  1270. .parent_names = (const char *[]){ "usb30_mock_utmi_clk_src" },
  1271. .num_parents = 1,
  1272. .flags = CLK_SET_RATE_PARENT,
  1273. .ops = &clk_branch2_ops,
  1274. },
  1275. },
  1276. };
  1277. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1278. .halt_reg = 0x50000,
  1279. .clkr = {
  1280. .enable_reg = 0x50000,
  1281. .enable_mask = BIT(0),
  1282. .hw.init = &(struct clk_init_data){
  1283. .name = "gcc_usb3_phy_aux_clk",
  1284. .parent_names = (const char *[]){ "usb3_phy_aux_clk_src" },
  1285. .num_parents = 1,
  1286. .flags = CLK_SET_RATE_PARENT,
  1287. .ops = &clk_branch2_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1292. .halt_reg = 0x50004,
  1293. .halt_check = BRANCH_HALT_SKIP,
  1294. .clkr = {
  1295. .enable_reg = 0x50004,
  1296. .enable_mask = BIT(0),
  1297. .hw.init = &(struct clk_init_data){
  1298. .name = "gcc_usb3_phy_pipe_clk",
  1299. .parent_names = (const char *[]){ "usb3_phy_pipe_clk_src" },
  1300. .num_parents = 1,
  1301. .flags = CLK_SET_RATE_PARENT,
  1302. .ops = &clk_branch2_ops,
  1303. },
  1304. },
  1305. };
  1306. static struct clk_branch gcc_usb20_master_clk = {
  1307. .halt_reg = 0x12004,
  1308. .clkr = {
  1309. .enable_reg = 0x12004,
  1310. .enable_mask = BIT(0),
  1311. .hw.init = &(struct clk_init_data){
  1312. .name = "gcc_usb20_master_clk",
  1313. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1314. .num_parents = 1,
  1315. .flags = CLK_SET_RATE_PARENT,
  1316. .ops = &clk_branch2_ops,
  1317. },
  1318. },
  1319. };
  1320. static struct clk_branch gcc_usb20_sleep_clk = {
  1321. .halt_reg = 0x12008,
  1322. .clkr = {
  1323. .enable_reg = 0x12008,
  1324. .enable_mask = BIT(0),
  1325. .hw.init = &(struct clk_init_data){
  1326. .name = "gcc_usb20_sleep_clk",
  1327. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1328. .num_parents = 1,
  1329. .flags = CLK_SET_RATE_PARENT,
  1330. .ops = &clk_branch2_ops,
  1331. },
  1332. },
  1333. };
  1334. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1335. .halt_reg = 0x1200c,
  1336. .clkr = {
  1337. .enable_reg = 0x1200c,
  1338. .enable_mask = BIT(0),
  1339. .hw.init = &(struct clk_init_data){
  1340. .name = "gcc_usb20_mock_utmi_clk",
  1341. .parent_names = (const char *[]){ "usb20_mock_utmi_clk_src" },
  1342. .num_parents = 1,
  1343. .flags = CLK_SET_RATE_PARENT,
  1344. .ops = &clk_branch2_ops,
  1345. },
  1346. },
  1347. };
  1348. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1349. .halt_reg = 0x6a004,
  1350. .clkr = {
  1351. .enable_reg = 0x6a004,
  1352. .enable_mask = BIT(0),
  1353. .hw.init = &(struct clk_init_data){
  1354. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1355. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1356. .num_parents = 1,
  1357. .flags = CLK_SET_RATE_PARENT,
  1358. .ops = &clk_branch2_ops,
  1359. },
  1360. },
  1361. };
  1362. static struct clk_branch gcc_sdcc1_apps_clk = {
  1363. .halt_reg = 0x13004,
  1364. .clkr = {
  1365. .enable_reg = 0x13004,
  1366. .enable_mask = BIT(0),
  1367. .hw.init = &(struct clk_init_data){
  1368. .name = "gcc_sdcc1_apps_clk",
  1369. .parent_names = (const char *[]){ "sdcc1_apps_clk_src" },
  1370. .num_parents = 1,
  1371. .flags = CLK_SET_RATE_PARENT,
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1377. .halt_reg = 0x13008,
  1378. .clkr = {
  1379. .enable_reg = 0x13008,
  1380. .enable_mask = BIT(0),
  1381. .hw.init = &(struct clk_init_data){
  1382. .name = "gcc_sdcc1_ahb_clk",
  1383. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1384. .num_parents = 1,
  1385. .flags = CLK_SET_RATE_PARENT,
  1386. .ops = &clk_branch2_ops,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1391. .halt_reg = 0x13038,
  1392. .clkr = {
  1393. .enable_reg = 0x13038,
  1394. .enable_mask = BIT(0),
  1395. .hw.init = &(struct clk_init_data){
  1396. .name = "gcc_sdcc1_ice_core_clk",
  1397. .parent_names = (const char *[]){ "sdcc1_ice_core_clk_src" },
  1398. .num_parents = 1,
  1399. .flags = CLK_SET_RATE_PARENT,
  1400. .ops = &clk_branch2_ops,
  1401. },
  1402. },
  1403. };
  1404. static struct clk_branch gcc_sdcc2_apps_clk = {
  1405. .halt_reg = 0x14004,
  1406. .clkr = {
  1407. .enable_reg = 0x14004,
  1408. .enable_mask = BIT(0),
  1409. .hw.init = &(struct clk_init_data){
  1410. .name = "gcc_sdcc2_apps_clk",
  1411. .parent_names = (const char *[]){ "sdcc2_apps_clk_src" },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1419. .halt_reg = 0x14008,
  1420. .clkr = {
  1421. .enable_reg = 0x14008,
  1422. .enable_mask = BIT(0),
  1423. .hw.init = &(struct clk_init_data){
  1424. .name = "gcc_sdcc2_ahb_clk",
  1425. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_sdcc3_apps_clk = {
  1433. .halt_reg = 0x15004,
  1434. .clkr = {
  1435. .enable_reg = 0x15004,
  1436. .enable_mask = BIT(0),
  1437. .hw.init = &(struct clk_init_data){
  1438. .name = "gcc_sdcc3_apps_clk",
  1439. .parent_names = (const char *[]){ "sdcc3_apps_clk_src" },
  1440. .num_parents = 1,
  1441. .flags = CLK_SET_RATE_PARENT,
  1442. .ops = &clk_branch2_ops,
  1443. },
  1444. },
  1445. };
  1446. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1447. .halt_reg = 0x15008,
  1448. .clkr = {
  1449. .enable_reg = 0x15008,
  1450. .enable_mask = BIT(0),
  1451. .hw.init = &(struct clk_init_data){
  1452. .name = "gcc_sdcc3_ahb_clk",
  1453. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1454. .num_parents = 1,
  1455. .flags = CLK_SET_RATE_PARENT,
  1456. .ops = &clk_branch2_ops,
  1457. },
  1458. },
  1459. };
  1460. static struct clk_branch gcc_sdcc4_apps_clk = {
  1461. .halt_reg = 0x16004,
  1462. .clkr = {
  1463. .enable_reg = 0x16004,
  1464. .enable_mask = BIT(0),
  1465. .hw.init = &(struct clk_init_data){
  1466. .name = "gcc_sdcc4_apps_clk",
  1467. .parent_names = (const char *[]){ "sdcc4_apps_clk_src" },
  1468. .num_parents = 1,
  1469. .flags = CLK_SET_RATE_PARENT,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1475. .halt_reg = 0x16008,
  1476. .clkr = {
  1477. .enable_reg = 0x16008,
  1478. .enable_mask = BIT(0),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "gcc_sdcc4_ahb_clk",
  1481. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1482. .num_parents = 1,
  1483. .flags = CLK_SET_RATE_PARENT,
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch gcc_blsp1_ahb_clk = {
  1489. .halt_reg = 0x17004,
  1490. .halt_check = BRANCH_HALT_VOTED,
  1491. .clkr = {
  1492. .enable_reg = 0x52004,
  1493. .enable_mask = BIT(17),
  1494. .hw.init = &(struct clk_init_data){
  1495. .name = "gcc_blsp1_ahb_clk",
  1496. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1497. .num_parents = 1,
  1498. .flags = CLK_SET_RATE_PARENT,
  1499. .ops = &clk_branch2_ops,
  1500. },
  1501. },
  1502. };
  1503. static struct clk_branch gcc_blsp1_sleep_clk = {
  1504. .halt_reg = 0x17008,
  1505. .halt_check = BRANCH_HALT_VOTED,
  1506. .clkr = {
  1507. .enable_reg = 0x52004,
  1508. .enable_mask = BIT(16),
  1509. .hw.init = &(struct clk_init_data){
  1510. .name = "gcc_blsp1_sleep_clk",
  1511. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1512. .num_parents = 1,
  1513. .flags = CLK_SET_RATE_PARENT,
  1514. .ops = &clk_branch2_ops,
  1515. },
  1516. },
  1517. };
  1518. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1519. .halt_reg = 0x19004,
  1520. .clkr = {
  1521. .enable_reg = 0x19004,
  1522. .enable_mask = BIT(0),
  1523. .hw.init = &(struct clk_init_data){
  1524. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1525. .parent_names = (const char *[]){ "blsp1_qup1_spi_apps_clk_src" },
  1526. .num_parents = 1,
  1527. .flags = CLK_SET_RATE_PARENT,
  1528. .ops = &clk_branch2_ops,
  1529. },
  1530. },
  1531. };
  1532. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1533. .halt_reg = 0x19008,
  1534. .clkr = {
  1535. .enable_reg = 0x19008,
  1536. .enable_mask = BIT(0),
  1537. .hw.init = &(struct clk_init_data){
  1538. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1539. .parent_names = (const char *[]){ "blsp1_qup1_i2c_apps_clk_src" },
  1540. .num_parents = 1,
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1547. .halt_reg = 0x1a004,
  1548. .clkr = {
  1549. .enable_reg = 0x1a004,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(struct clk_init_data){
  1552. .name = "gcc_blsp1_uart1_apps_clk",
  1553. .parent_names = (const char *[]){ "blsp1_uart1_apps_clk_src" },
  1554. .num_parents = 1,
  1555. .flags = CLK_SET_RATE_PARENT,
  1556. .ops = &clk_branch2_ops,
  1557. },
  1558. },
  1559. };
  1560. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1561. .halt_reg = 0x1b004,
  1562. .clkr = {
  1563. .enable_reg = 0x1b004,
  1564. .enable_mask = BIT(0),
  1565. .hw.init = &(struct clk_init_data){
  1566. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1567. .parent_names = (const char *[]){ "blsp1_qup2_spi_apps_clk_src" },
  1568. .num_parents = 1,
  1569. .flags = CLK_SET_RATE_PARENT,
  1570. .ops = &clk_branch2_ops,
  1571. },
  1572. },
  1573. };
  1574. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1575. .halt_reg = 0x1b008,
  1576. .clkr = {
  1577. .enable_reg = 0x1b008,
  1578. .enable_mask = BIT(0),
  1579. .hw.init = &(struct clk_init_data){
  1580. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1581. .parent_names = (const char *[]){ "blsp1_qup2_i2c_apps_clk_src" },
  1582. .num_parents = 1,
  1583. .flags = CLK_SET_RATE_PARENT,
  1584. .ops = &clk_branch2_ops,
  1585. },
  1586. },
  1587. };
  1588. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1589. .halt_reg = 0x1c004,
  1590. .clkr = {
  1591. .enable_reg = 0x1c004,
  1592. .enable_mask = BIT(0),
  1593. .hw.init = &(struct clk_init_data){
  1594. .name = "gcc_blsp1_uart2_apps_clk",
  1595. .parent_names = (const char *[]){ "blsp1_uart2_apps_clk_src" },
  1596. .num_parents = 1,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1603. .halt_reg = 0x1d004,
  1604. .clkr = {
  1605. .enable_reg = 0x1d004,
  1606. .enable_mask = BIT(0),
  1607. .hw.init = &(struct clk_init_data){
  1608. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1609. .parent_names = (const char *[]){ "blsp1_qup3_spi_apps_clk_src" },
  1610. .num_parents = 1,
  1611. .flags = CLK_SET_RATE_PARENT,
  1612. .ops = &clk_branch2_ops,
  1613. },
  1614. },
  1615. };
  1616. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1617. .halt_reg = 0x1d008,
  1618. .clkr = {
  1619. .enable_reg = 0x1d008,
  1620. .enable_mask = BIT(0),
  1621. .hw.init = &(struct clk_init_data){
  1622. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1623. .parent_names = (const char *[]){ "blsp1_qup3_i2c_apps_clk_src" },
  1624. .num_parents = 1,
  1625. .flags = CLK_SET_RATE_PARENT,
  1626. .ops = &clk_branch2_ops,
  1627. },
  1628. },
  1629. };
  1630. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1631. .halt_reg = 0x1e004,
  1632. .clkr = {
  1633. .enable_reg = 0x1e004,
  1634. .enable_mask = BIT(0),
  1635. .hw.init = &(struct clk_init_data){
  1636. .name = "gcc_blsp1_uart3_apps_clk",
  1637. .parent_names = (const char *[]){ "blsp1_uart3_apps_clk_src" },
  1638. .num_parents = 1,
  1639. .flags = CLK_SET_RATE_PARENT,
  1640. .ops = &clk_branch2_ops,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1645. .halt_reg = 0x1f004,
  1646. .clkr = {
  1647. .enable_reg = 0x1f004,
  1648. .enable_mask = BIT(0),
  1649. .hw.init = &(struct clk_init_data){
  1650. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1651. .parent_names = (const char *[]){ "blsp1_qup4_spi_apps_clk_src" },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1659. .halt_reg = 0x1f008,
  1660. .clkr = {
  1661. .enable_reg = 0x1f008,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1665. .parent_names = (const char *[]){ "blsp1_qup4_i2c_apps_clk_src" },
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1673. .halt_reg = 0x20004,
  1674. .clkr = {
  1675. .enable_reg = 0x20004,
  1676. .enable_mask = BIT(0),
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "gcc_blsp1_uart4_apps_clk",
  1679. .parent_names = (const char *[]){ "blsp1_uart4_apps_clk_src" },
  1680. .num_parents = 1,
  1681. .flags = CLK_SET_RATE_PARENT,
  1682. .ops = &clk_branch2_ops,
  1683. },
  1684. },
  1685. };
  1686. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1687. .halt_reg = 0x21004,
  1688. .clkr = {
  1689. .enable_reg = 0x21004,
  1690. .enable_mask = BIT(0),
  1691. .hw.init = &(struct clk_init_data){
  1692. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1693. .parent_names = (const char *[]){ "blsp1_qup5_spi_apps_clk_src" },
  1694. .num_parents = 1,
  1695. .flags = CLK_SET_RATE_PARENT,
  1696. .ops = &clk_branch2_ops,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1701. .halt_reg = 0x21008,
  1702. .clkr = {
  1703. .enable_reg = 0x21008,
  1704. .enable_mask = BIT(0),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1707. .parent_names = (const char *[]){ "blsp1_qup5_i2c_apps_clk_src" },
  1708. .num_parents = 1,
  1709. .flags = CLK_SET_RATE_PARENT,
  1710. .ops = &clk_branch2_ops,
  1711. },
  1712. },
  1713. };
  1714. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1715. .halt_reg = 0x22004,
  1716. .clkr = {
  1717. .enable_reg = 0x22004,
  1718. .enable_mask = BIT(0),
  1719. .hw.init = &(struct clk_init_data){
  1720. .name = "gcc_blsp1_uart5_apps_clk",
  1721. .parent_names = (const char *[]){ "blsp1_uart5_apps_clk_src" },
  1722. .num_parents = 1,
  1723. .flags = CLK_SET_RATE_PARENT,
  1724. .ops = &clk_branch2_ops,
  1725. },
  1726. },
  1727. };
  1728. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1729. .halt_reg = 0x23004,
  1730. .clkr = {
  1731. .enable_reg = 0x23004,
  1732. .enable_mask = BIT(0),
  1733. .hw.init = &(struct clk_init_data){
  1734. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1735. .parent_names = (const char *[]){ "blsp1_qup6_spi_apps_clk_src" },
  1736. .num_parents = 1,
  1737. .flags = CLK_SET_RATE_PARENT,
  1738. .ops = &clk_branch2_ops,
  1739. },
  1740. },
  1741. };
  1742. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1743. .halt_reg = 0x23008,
  1744. .clkr = {
  1745. .enable_reg = 0x23008,
  1746. .enable_mask = BIT(0),
  1747. .hw.init = &(struct clk_init_data){
  1748. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1749. .parent_names = (const char *[]){ "blsp1_qup6_i2c_apps_clk_src" },
  1750. .num_parents = 1,
  1751. .flags = CLK_SET_RATE_PARENT,
  1752. .ops = &clk_branch2_ops,
  1753. },
  1754. },
  1755. };
  1756. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1757. .halt_reg = 0x24004,
  1758. .clkr = {
  1759. .enable_reg = 0x24004,
  1760. .enable_mask = BIT(0),
  1761. .hw.init = &(struct clk_init_data){
  1762. .name = "gcc_blsp1_uart6_apps_clk",
  1763. .parent_names = (const char *[]){ "blsp1_uart6_apps_clk_src" },
  1764. .num_parents = 1,
  1765. .flags = CLK_SET_RATE_PARENT,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch gcc_blsp2_ahb_clk = {
  1771. .halt_reg = 0x25004,
  1772. .halt_check = BRANCH_HALT_VOTED,
  1773. .clkr = {
  1774. .enable_reg = 0x52004,
  1775. .enable_mask = BIT(15),
  1776. .hw.init = &(struct clk_init_data){
  1777. .name = "gcc_blsp2_ahb_clk",
  1778. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1779. .num_parents = 1,
  1780. .flags = CLK_SET_RATE_PARENT,
  1781. .ops = &clk_branch2_ops,
  1782. },
  1783. },
  1784. };
  1785. static struct clk_branch gcc_blsp2_sleep_clk = {
  1786. .halt_reg = 0x25008,
  1787. .halt_check = BRANCH_HALT_VOTED,
  1788. .clkr = {
  1789. .enable_reg = 0x52004,
  1790. .enable_mask = BIT(14),
  1791. .hw.init = &(struct clk_init_data){
  1792. .name = "gcc_blsp2_sleep_clk",
  1793. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1794. .num_parents = 1,
  1795. .flags = CLK_SET_RATE_PARENT,
  1796. .ops = &clk_branch2_ops,
  1797. },
  1798. },
  1799. };
  1800. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1801. .halt_reg = 0x26004,
  1802. .clkr = {
  1803. .enable_reg = 0x26004,
  1804. .enable_mask = BIT(0),
  1805. .hw.init = &(struct clk_init_data){
  1806. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1807. .parent_names = (const char *[]){ "blsp2_qup1_spi_apps_clk_src" },
  1808. .num_parents = 1,
  1809. .flags = CLK_SET_RATE_PARENT,
  1810. .ops = &clk_branch2_ops,
  1811. },
  1812. },
  1813. };
  1814. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1815. .halt_reg = 0x26008,
  1816. .clkr = {
  1817. .enable_reg = 0x26008,
  1818. .enable_mask = BIT(0),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1821. .parent_names = (const char *[]){ "blsp2_qup1_i2c_apps_clk_src" },
  1822. .num_parents = 1,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1829. .halt_reg = 0x27004,
  1830. .clkr = {
  1831. .enable_reg = 0x27004,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data){
  1834. .name = "gcc_blsp2_uart1_apps_clk",
  1835. .parent_names = (const char *[]){ "blsp2_uart1_apps_clk_src" },
  1836. .num_parents = 1,
  1837. .flags = CLK_SET_RATE_PARENT,
  1838. .ops = &clk_branch2_ops,
  1839. },
  1840. },
  1841. };
  1842. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1843. .halt_reg = 0x28004,
  1844. .clkr = {
  1845. .enable_reg = 0x28004,
  1846. .enable_mask = BIT(0),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1849. .parent_names = (const char *[]){ "blsp2_qup2_spi_apps_clk_src" },
  1850. .num_parents = 1,
  1851. .flags = CLK_SET_RATE_PARENT,
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1857. .halt_reg = 0x28008,
  1858. .clkr = {
  1859. .enable_reg = 0x28008,
  1860. .enable_mask = BIT(0),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1863. .parent_names = (const char *[]){ "blsp2_qup2_i2c_apps_clk_src" },
  1864. .num_parents = 1,
  1865. .flags = CLK_SET_RATE_PARENT,
  1866. .ops = &clk_branch2_ops,
  1867. },
  1868. },
  1869. };
  1870. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1871. .halt_reg = 0x29004,
  1872. .clkr = {
  1873. .enable_reg = 0x29004,
  1874. .enable_mask = BIT(0),
  1875. .hw.init = &(struct clk_init_data){
  1876. .name = "gcc_blsp2_uart2_apps_clk",
  1877. .parent_names = (const char *[]){ "blsp2_uart2_apps_clk_src" },
  1878. .num_parents = 1,
  1879. .flags = CLK_SET_RATE_PARENT,
  1880. .ops = &clk_branch2_ops,
  1881. },
  1882. },
  1883. };
  1884. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1885. .halt_reg = 0x2a004,
  1886. .clkr = {
  1887. .enable_reg = 0x2a004,
  1888. .enable_mask = BIT(0),
  1889. .hw.init = &(struct clk_init_data){
  1890. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1891. .parent_names = (const char *[]){ "blsp2_qup3_spi_apps_clk_src" },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1899. .halt_reg = 0x2a008,
  1900. .clkr = {
  1901. .enable_reg = 0x2a008,
  1902. .enable_mask = BIT(0),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1905. .parent_names = (const char *[]){ "blsp2_qup3_i2c_apps_clk_src" },
  1906. .num_parents = 1,
  1907. .flags = CLK_SET_RATE_PARENT,
  1908. .ops = &clk_branch2_ops,
  1909. },
  1910. },
  1911. };
  1912. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1913. .halt_reg = 0x2b004,
  1914. .clkr = {
  1915. .enable_reg = 0x2b004,
  1916. .enable_mask = BIT(0),
  1917. .hw.init = &(struct clk_init_data){
  1918. .name = "gcc_blsp2_uart3_apps_clk",
  1919. .parent_names = (const char *[]){ "blsp2_uart3_apps_clk_src" },
  1920. .num_parents = 1,
  1921. .flags = CLK_SET_RATE_PARENT,
  1922. .ops = &clk_branch2_ops,
  1923. },
  1924. },
  1925. };
  1926. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1927. .halt_reg = 0x2c004,
  1928. .clkr = {
  1929. .enable_reg = 0x2c004,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1933. .parent_names = (const char *[]){ "blsp2_qup4_spi_apps_clk_src" },
  1934. .num_parents = 1,
  1935. .flags = CLK_SET_RATE_PARENT,
  1936. .ops = &clk_branch2_ops,
  1937. },
  1938. },
  1939. };
  1940. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1941. .halt_reg = 0x2c008,
  1942. .clkr = {
  1943. .enable_reg = 0x2c008,
  1944. .enable_mask = BIT(0),
  1945. .hw.init = &(struct clk_init_data){
  1946. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1947. .parent_names = (const char *[]){ "blsp2_qup4_i2c_apps_clk_src" },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1955. .halt_reg = 0x2d004,
  1956. .clkr = {
  1957. .enable_reg = 0x2d004,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data){
  1960. .name = "gcc_blsp2_uart4_apps_clk",
  1961. .parent_names = (const char *[]){ "blsp2_uart4_apps_clk_src" },
  1962. .num_parents = 1,
  1963. .flags = CLK_SET_RATE_PARENT,
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1969. .halt_reg = 0x2e004,
  1970. .clkr = {
  1971. .enable_reg = 0x2e004,
  1972. .enable_mask = BIT(0),
  1973. .hw.init = &(struct clk_init_data){
  1974. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1975. .parent_names = (const char *[]){ "blsp2_qup5_spi_apps_clk_src" },
  1976. .num_parents = 1,
  1977. .flags = CLK_SET_RATE_PARENT,
  1978. .ops = &clk_branch2_ops,
  1979. },
  1980. },
  1981. };
  1982. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1983. .halt_reg = 0x2e008,
  1984. .clkr = {
  1985. .enable_reg = 0x2e008,
  1986. .enable_mask = BIT(0),
  1987. .hw.init = &(struct clk_init_data){
  1988. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1989. .parent_names = (const char *[]){ "blsp2_qup5_i2c_apps_clk_src" },
  1990. .num_parents = 1,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1997. .halt_reg = 0x2f004,
  1998. .clkr = {
  1999. .enable_reg = 0x2f004,
  2000. .enable_mask = BIT(0),
  2001. .hw.init = &(struct clk_init_data){
  2002. .name = "gcc_blsp2_uart5_apps_clk",
  2003. .parent_names = (const char *[]){ "blsp2_uart5_apps_clk_src" },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  2011. .halt_reg = 0x30004,
  2012. .clkr = {
  2013. .enable_reg = 0x30004,
  2014. .enable_mask = BIT(0),
  2015. .hw.init = &(struct clk_init_data){
  2016. .name = "gcc_blsp2_qup6_spi_apps_clk",
  2017. .parent_names = (const char *[]){ "blsp2_qup6_spi_apps_clk_src" },
  2018. .num_parents = 1,
  2019. .flags = CLK_SET_RATE_PARENT,
  2020. .ops = &clk_branch2_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  2025. .halt_reg = 0x30008,
  2026. .clkr = {
  2027. .enable_reg = 0x30008,
  2028. .enable_mask = BIT(0),
  2029. .hw.init = &(struct clk_init_data){
  2030. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  2031. .parent_names = (const char *[]){ "blsp2_qup6_i2c_apps_clk_src" },
  2032. .num_parents = 1,
  2033. .flags = CLK_SET_RATE_PARENT,
  2034. .ops = &clk_branch2_ops,
  2035. },
  2036. },
  2037. };
  2038. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  2039. .halt_reg = 0x31004,
  2040. .clkr = {
  2041. .enable_reg = 0x31004,
  2042. .enable_mask = BIT(0),
  2043. .hw.init = &(struct clk_init_data){
  2044. .name = "gcc_blsp2_uart6_apps_clk",
  2045. .parent_names = (const char *[]){ "blsp2_uart6_apps_clk_src" },
  2046. .num_parents = 1,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. .ops = &clk_branch2_ops,
  2049. },
  2050. },
  2051. };
  2052. static struct clk_branch gcc_pdm_ahb_clk = {
  2053. .halt_reg = 0x33004,
  2054. .clkr = {
  2055. .enable_reg = 0x33004,
  2056. .enable_mask = BIT(0),
  2057. .hw.init = &(struct clk_init_data){
  2058. .name = "gcc_pdm_ahb_clk",
  2059. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gcc_pdm2_clk = {
  2067. .halt_reg = 0x3300c,
  2068. .clkr = {
  2069. .enable_reg = 0x3300c,
  2070. .enable_mask = BIT(0),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "gcc_pdm2_clk",
  2073. .parent_names = (const char *[]){ "pdm2_clk_src" },
  2074. .num_parents = 1,
  2075. .flags = CLK_SET_RATE_PARENT,
  2076. .ops = &clk_branch2_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch gcc_prng_ahb_clk = {
  2081. .halt_reg = 0x34004,
  2082. .halt_check = BRANCH_HALT_VOTED,
  2083. .clkr = {
  2084. .enable_reg = 0x52004,
  2085. .enable_mask = BIT(13),
  2086. .hw.init = &(struct clk_init_data){
  2087. .name = "gcc_prng_ahb_clk",
  2088. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2089. .num_parents = 1,
  2090. .flags = CLK_SET_RATE_PARENT,
  2091. .ops = &clk_branch2_ops,
  2092. },
  2093. },
  2094. };
  2095. static struct clk_branch gcc_tsif_ahb_clk = {
  2096. .halt_reg = 0x36004,
  2097. .clkr = {
  2098. .enable_reg = 0x36004,
  2099. .enable_mask = BIT(0),
  2100. .hw.init = &(struct clk_init_data){
  2101. .name = "gcc_tsif_ahb_clk",
  2102. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2103. .num_parents = 1,
  2104. .flags = CLK_SET_RATE_PARENT,
  2105. .ops = &clk_branch2_ops,
  2106. },
  2107. },
  2108. };
  2109. static struct clk_branch gcc_tsif_ref_clk = {
  2110. .halt_reg = 0x36008,
  2111. .clkr = {
  2112. .enable_reg = 0x36008,
  2113. .enable_mask = BIT(0),
  2114. .hw.init = &(struct clk_init_data){
  2115. .name = "gcc_tsif_ref_clk",
  2116. .parent_names = (const char *[]){ "tsif_ref_clk_src" },
  2117. .num_parents = 1,
  2118. .flags = CLK_SET_RATE_PARENT,
  2119. .ops = &clk_branch2_ops,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2124. .halt_reg = 0x3600c,
  2125. .clkr = {
  2126. .enable_reg = 0x3600c,
  2127. .enable_mask = BIT(0),
  2128. .hw.init = &(struct clk_init_data){
  2129. .name = "gcc_tsif_inactivity_timers_clk",
  2130. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  2131. .num_parents = 1,
  2132. .flags = CLK_SET_RATE_PARENT,
  2133. .ops = &clk_branch2_ops,
  2134. },
  2135. },
  2136. };
  2137. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2138. .halt_reg = 0x38004,
  2139. .halt_check = BRANCH_HALT_VOTED,
  2140. .clkr = {
  2141. .enable_reg = 0x52004,
  2142. .enable_mask = BIT(10),
  2143. .hw.init = &(struct clk_init_data){
  2144. .name = "gcc_boot_rom_ahb_clk",
  2145. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2146. .num_parents = 1,
  2147. .flags = CLK_SET_RATE_PARENT,
  2148. .ops = &clk_branch2_ops,
  2149. },
  2150. },
  2151. };
  2152. static struct clk_branch gcc_bimc_gfx_clk = {
  2153. .halt_reg = 0x46018,
  2154. .clkr = {
  2155. .enable_reg = 0x46018,
  2156. .enable_mask = BIT(0),
  2157. .hw.init = &(struct clk_init_data){
  2158. .name = "gcc_bimc_gfx_clk",
  2159. .flags = CLK_SET_RATE_PARENT,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_hmss_rbcpr_clk = {
  2165. .halt_reg = 0x4800c,
  2166. .clkr = {
  2167. .enable_reg = 0x4800c,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_hmss_rbcpr_clk",
  2171. .parent_names = (const char *[]){ "hmss_rbcpr_clk_src" },
  2172. .num_parents = 1,
  2173. .flags = CLK_SET_RATE_PARENT,
  2174. .ops = &clk_branch2_ops,
  2175. },
  2176. },
  2177. };
  2178. static struct clk_branch gcc_gp1_clk = {
  2179. .halt_reg = 0x64000,
  2180. .clkr = {
  2181. .enable_reg = 0x64000,
  2182. .enable_mask = BIT(0),
  2183. .hw.init = &(struct clk_init_data){
  2184. .name = "gcc_gp1_clk",
  2185. .parent_names = (const char *[]){ "gp1_clk_src" },
  2186. .num_parents = 1,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_gp2_clk = {
  2193. .halt_reg = 0x65000,
  2194. .clkr = {
  2195. .enable_reg = 0x65000,
  2196. .enable_mask = BIT(0),
  2197. .hw.init = &(struct clk_init_data){
  2198. .name = "gcc_gp2_clk",
  2199. .parent_names = (const char *[]){ "gp2_clk_src" },
  2200. .num_parents = 1,
  2201. .flags = CLK_SET_RATE_PARENT,
  2202. .ops = &clk_branch2_ops,
  2203. },
  2204. },
  2205. };
  2206. static struct clk_branch gcc_gp3_clk = {
  2207. .halt_reg = 0x66000,
  2208. .clkr = {
  2209. .enable_reg = 0x66000,
  2210. .enable_mask = BIT(0),
  2211. .hw.init = &(struct clk_init_data){
  2212. .name = "gcc_gp3_clk",
  2213. .parent_names = (const char *[]){ "gp3_clk_src" },
  2214. .num_parents = 1,
  2215. .flags = CLK_SET_RATE_PARENT,
  2216. .ops = &clk_branch2_ops,
  2217. },
  2218. },
  2219. };
  2220. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2221. .halt_reg = 0x6b008,
  2222. .clkr = {
  2223. .enable_reg = 0x6b008,
  2224. .enable_mask = BIT(0),
  2225. .hw.init = &(struct clk_init_data){
  2226. .name = "gcc_pcie_0_slv_axi_clk",
  2227. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2228. .num_parents = 1,
  2229. .flags = CLK_SET_RATE_PARENT,
  2230. .ops = &clk_branch2_ops,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2235. .halt_reg = 0x6b00c,
  2236. .clkr = {
  2237. .enable_reg = 0x6b00c,
  2238. .enable_mask = BIT(0),
  2239. .hw.init = &(struct clk_init_data){
  2240. .name = "gcc_pcie_0_mstr_axi_clk",
  2241. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2242. .num_parents = 1,
  2243. .flags = CLK_SET_RATE_PARENT,
  2244. .ops = &clk_branch2_ops,
  2245. },
  2246. },
  2247. };
  2248. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2249. .halt_reg = 0x6b010,
  2250. .clkr = {
  2251. .enable_reg = 0x6b010,
  2252. .enable_mask = BIT(0),
  2253. .hw.init = &(struct clk_init_data){
  2254. .name = "gcc_pcie_0_cfg_ahb_clk",
  2255. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2256. .num_parents = 1,
  2257. .flags = CLK_SET_RATE_PARENT,
  2258. .ops = &clk_branch2_ops,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch gcc_pcie_0_aux_clk = {
  2263. .halt_reg = 0x6b014,
  2264. .clkr = {
  2265. .enable_reg = 0x6b014,
  2266. .enable_mask = BIT(0),
  2267. .hw.init = &(struct clk_init_data){
  2268. .name = "gcc_pcie_0_aux_clk",
  2269. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2270. .num_parents = 1,
  2271. .flags = CLK_SET_RATE_PARENT,
  2272. .ops = &clk_branch2_ops,
  2273. },
  2274. },
  2275. };
  2276. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2277. .halt_reg = 0x6b018,
  2278. .halt_check = BRANCH_HALT_SKIP,
  2279. .clkr = {
  2280. .enable_reg = 0x6b018,
  2281. .enable_mask = BIT(0),
  2282. .hw.init = &(struct clk_init_data){
  2283. .name = "gcc_pcie_0_pipe_clk",
  2284. .parent_names = (const char *[]){ "pcie_0_pipe_clk_src" },
  2285. .num_parents = 1,
  2286. .flags = CLK_SET_RATE_PARENT,
  2287. .ops = &clk_branch2_ops,
  2288. },
  2289. },
  2290. };
  2291. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2292. .halt_reg = 0x6d008,
  2293. .clkr = {
  2294. .enable_reg = 0x6d008,
  2295. .enable_mask = BIT(0),
  2296. .hw.init = &(struct clk_init_data){
  2297. .name = "gcc_pcie_1_slv_axi_clk",
  2298. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2299. .num_parents = 1,
  2300. .flags = CLK_SET_RATE_PARENT,
  2301. .ops = &clk_branch2_ops,
  2302. },
  2303. },
  2304. };
  2305. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2306. .halt_reg = 0x6d00c,
  2307. .clkr = {
  2308. .enable_reg = 0x6d00c,
  2309. .enable_mask = BIT(0),
  2310. .hw.init = &(struct clk_init_data){
  2311. .name = "gcc_pcie_1_mstr_axi_clk",
  2312. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2313. .num_parents = 1,
  2314. .flags = CLK_SET_RATE_PARENT,
  2315. .ops = &clk_branch2_ops,
  2316. },
  2317. },
  2318. };
  2319. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2320. .halt_reg = 0x6d010,
  2321. .clkr = {
  2322. .enable_reg = 0x6d010,
  2323. .enable_mask = BIT(0),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "gcc_pcie_1_cfg_ahb_clk",
  2326. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2327. .num_parents = 1,
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. .ops = &clk_branch2_ops,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_branch gcc_pcie_1_aux_clk = {
  2334. .halt_reg = 0x6d014,
  2335. .clkr = {
  2336. .enable_reg = 0x6d014,
  2337. .enable_mask = BIT(0),
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "gcc_pcie_1_aux_clk",
  2340. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2341. .num_parents = 1,
  2342. .flags = CLK_SET_RATE_PARENT,
  2343. .ops = &clk_branch2_ops,
  2344. },
  2345. },
  2346. };
  2347. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2348. .halt_reg = 0x6d018,
  2349. .halt_check = BRANCH_HALT_SKIP,
  2350. .clkr = {
  2351. .enable_reg = 0x6d018,
  2352. .enable_mask = BIT(0),
  2353. .hw.init = &(struct clk_init_data){
  2354. .name = "gcc_pcie_1_pipe_clk",
  2355. .parent_names = (const char *[]){ "pcie_1_pipe_clk_src" },
  2356. .num_parents = 1,
  2357. .flags = CLK_SET_RATE_PARENT,
  2358. .ops = &clk_branch2_ops,
  2359. },
  2360. },
  2361. };
  2362. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  2363. .halt_reg = 0x6e008,
  2364. .clkr = {
  2365. .enable_reg = 0x6e008,
  2366. .enable_mask = BIT(0),
  2367. .hw.init = &(struct clk_init_data){
  2368. .name = "gcc_pcie_2_slv_axi_clk",
  2369. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2370. .num_parents = 1,
  2371. .flags = CLK_SET_RATE_PARENT,
  2372. .ops = &clk_branch2_ops,
  2373. },
  2374. },
  2375. };
  2376. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  2377. .halt_reg = 0x6e00c,
  2378. .clkr = {
  2379. .enable_reg = 0x6e00c,
  2380. .enable_mask = BIT(0),
  2381. .hw.init = &(struct clk_init_data){
  2382. .name = "gcc_pcie_2_mstr_axi_clk",
  2383. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2384. .num_parents = 1,
  2385. .flags = CLK_SET_RATE_PARENT,
  2386. .ops = &clk_branch2_ops,
  2387. },
  2388. },
  2389. };
  2390. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  2391. .halt_reg = 0x6e010,
  2392. .clkr = {
  2393. .enable_reg = 0x6e010,
  2394. .enable_mask = BIT(0),
  2395. .hw.init = &(struct clk_init_data){
  2396. .name = "gcc_pcie_2_cfg_ahb_clk",
  2397. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2398. .num_parents = 1,
  2399. .flags = CLK_SET_RATE_PARENT,
  2400. .ops = &clk_branch2_ops,
  2401. },
  2402. },
  2403. };
  2404. static struct clk_branch gcc_pcie_2_aux_clk = {
  2405. .halt_reg = 0x6e014,
  2406. .clkr = {
  2407. .enable_reg = 0x6e014,
  2408. .enable_mask = BIT(0),
  2409. .hw.init = &(struct clk_init_data){
  2410. .name = "gcc_pcie_2_aux_clk",
  2411. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2412. .num_parents = 1,
  2413. .flags = CLK_SET_RATE_PARENT,
  2414. .ops = &clk_branch2_ops,
  2415. },
  2416. },
  2417. };
  2418. static struct clk_branch gcc_pcie_2_pipe_clk = {
  2419. .halt_reg = 0x6e018,
  2420. .halt_check = BRANCH_HALT_SKIP,
  2421. .clkr = {
  2422. .enable_reg = 0x6e018,
  2423. .enable_mask = BIT(0),
  2424. .hw.init = &(struct clk_init_data){
  2425. .name = "gcc_pcie_2_pipe_clk",
  2426. .parent_names = (const char *[]){ "pcie_2_pipe_clk_src" },
  2427. .num_parents = 1,
  2428. .flags = CLK_SET_RATE_PARENT,
  2429. .ops = &clk_branch2_ops,
  2430. },
  2431. },
  2432. };
  2433. static struct clk_branch gcc_pcie_phy_cfg_ahb_clk = {
  2434. .halt_reg = 0x6f004,
  2435. .clkr = {
  2436. .enable_reg = 0x6f004,
  2437. .enable_mask = BIT(0),
  2438. .hw.init = &(struct clk_init_data){
  2439. .name = "gcc_pcie_phy_cfg_ahb_clk",
  2440. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2441. .num_parents = 1,
  2442. .flags = CLK_SET_RATE_PARENT,
  2443. .ops = &clk_branch2_ops,
  2444. },
  2445. },
  2446. };
  2447. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2448. .halt_reg = 0x6f008,
  2449. .clkr = {
  2450. .enable_reg = 0x6f008,
  2451. .enable_mask = BIT(0),
  2452. .hw.init = &(struct clk_init_data){
  2453. .name = "gcc_pcie_phy_aux_clk",
  2454. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2455. .num_parents = 1,
  2456. .flags = CLK_SET_RATE_PARENT,
  2457. .ops = &clk_branch2_ops,
  2458. },
  2459. },
  2460. };
  2461. static struct clk_branch gcc_ufs_axi_clk = {
  2462. .halt_reg = 0x75008,
  2463. .clkr = {
  2464. .enable_reg = 0x75008,
  2465. .enable_mask = BIT(0),
  2466. .hw.init = &(struct clk_init_data){
  2467. .name = "gcc_ufs_axi_clk",
  2468. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2469. .num_parents = 1,
  2470. .flags = CLK_SET_RATE_PARENT,
  2471. .ops = &clk_branch2_ops,
  2472. },
  2473. },
  2474. };
  2475. static struct clk_branch gcc_ufs_ahb_clk = {
  2476. .halt_reg = 0x7500c,
  2477. .clkr = {
  2478. .enable_reg = 0x7500c,
  2479. .enable_mask = BIT(0),
  2480. .hw.init = &(struct clk_init_data){
  2481. .name = "gcc_ufs_ahb_clk",
  2482. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2483. .num_parents = 1,
  2484. .flags = CLK_SET_RATE_PARENT,
  2485. .ops = &clk_branch2_ops,
  2486. },
  2487. },
  2488. };
  2489. static struct clk_fixed_factor ufs_tx_cfg_clk_src = {
  2490. .mult = 1,
  2491. .div = 16,
  2492. .hw.init = &(struct clk_init_data){
  2493. .name = "ufs_tx_cfg_clk_src",
  2494. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2495. .num_parents = 1,
  2496. .flags = CLK_SET_RATE_PARENT,
  2497. .ops = &clk_fixed_factor_ops,
  2498. },
  2499. };
  2500. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2501. .halt_reg = 0x75010,
  2502. .clkr = {
  2503. .enable_reg = 0x75010,
  2504. .enable_mask = BIT(0),
  2505. .hw.init = &(struct clk_init_data){
  2506. .name = "gcc_ufs_tx_cfg_clk",
  2507. .parent_names = (const char *[]){ "ufs_tx_cfg_clk_src" },
  2508. .num_parents = 1,
  2509. .flags = CLK_SET_RATE_PARENT,
  2510. .ops = &clk_branch2_ops,
  2511. },
  2512. },
  2513. };
  2514. static struct clk_fixed_factor ufs_rx_cfg_clk_src = {
  2515. .mult = 1,
  2516. .div = 16,
  2517. .hw.init = &(struct clk_init_data){
  2518. .name = "ufs_rx_cfg_clk_src",
  2519. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2520. .num_parents = 1,
  2521. .flags = CLK_SET_RATE_PARENT,
  2522. .ops = &clk_fixed_factor_ops,
  2523. },
  2524. };
  2525. static struct clk_branch gcc_hlos1_vote_lpass_core_smmu_clk = {
  2526. .halt_reg = 0x7d010,
  2527. .halt_check = BRANCH_HALT_VOTED,
  2528. .clkr = {
  2529. .enable_reg = 0x7d010,
  2530. .enable_mask = BIT(0),
  2531. .hw.init = &(struct clk_init_data){
  2532. .name = "hlos1_vote_lpass_core_smmu_clk",
  2533. .ops = &clk_branch2_ops,
  2534. },
  2535. },
  2536. };
  2537. static struct clk_branch gcc_hlos1_vote_lpass_adsp_smmu_clk = {
  2538. .halt_reg = 0x7d014,
  2539. .halt_check = BRANCH_HALT_VOTED,
  2540. .clkr = {
  2541. .enable_reg = 0x7d014,
  2542. .enable_mask = BIT(0),
  2543. .hw.init = &(struct clk_init_data){
  2544. .name = "hlos1_vote_lpass_adsp_smmu_clk",
  2545. .ops = &clk_branch2_ops,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2550. .halt_reg = 0x75014,
  2551. .clkr = {
  2552. .enable_reg = 0x75014,
  2553. .enable_mask = BIT(0),
  2554. .hw.init = &(struct clk_init_data){
  2555. .name = "gcc_ufs_rx_cfg_clk",
  2556. .parent_names = (const char *[]){ "ufs_rx_cfg_clk_src" },
  2557. .num_parents = 1,
  2558. .flags = CLK_SET_RATE_PARENT,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2564. .halt_reg = 0x75018,
  2565. .clkr = {
  2566. .enable_reg = 0x75018,
  2567. .enable_mask = BIT(0),
  2568. .hw.init = &(struct clk_init_data){
  2569. .name = "gcc_ufs_tx_symbol_0_clk",
  2570. .parent_names = (const char *[]){ "ufs_tx_symbol_0_clk_src" },
  2571. .num_parents = 1,
  2572. .flags = CLK_SET_RATE_PARENT,
  2573. .ops = &clk_branch2_ops,
  2574. },
  2575. },
  2576. };
  2577. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2578. .halt_reg = 0x7501c,
  2579. .halt_check = BRANCH_HALT_SKIP,
  2580. .clkr = {
  2581. .enable_reg = 0x7501c,
  2582. .enable_mask = BIT(0),
  2583. .hw.init = &(struct clk_init_data){
  2584. .name = "gcc_ufs_rx_symbol_0_clk",
  2585. .parent_names = (const char *[]){ "ufs_rx_symbol_0_clk_src" },
  2586. .num_parents = 1,
  2587. .flags = CLK_SET_RATE_PARENT,
  2588. .ops = &clk_branch2_ops,
  2589. },
  2590. },
  2591. };
  2592. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2593. .halt_reg = 0x75020,
  2594. .halt_check = BRANCH_HALT_SKIP,
  2595. .clkr = {
  2596. .enable_reg = 0x75020,
  2597. .enable_mask = BIT(0),
  2598. .hw.init = &(struct clk_init_data){
  2599. .name = "gcc_ufs_rx_symbol_1_clk",
  2600. .parent_names = (const char *[]){ "ufs_rx_symbol_1_clk_src" },
  2601. .num_parents = 1,
  2602. .flags = CLK_SET_RATE_PARENT,
  2603. .ops = &clk_branch2_ops,
  2604. },
  2605. },
  2606. };
  2607. static struct clk_fixed_factor ufs_ice_core_postdiv_clk_src = {
  2608. .mult = 1,
  2609. .div = 2,
  2610. .hw.init = &(struct clk_init_data){
  2611. .name = "ufs_ice_core_postdiv_clk_src",
  2612. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2613. .num_parents = 1,
  2614. .flags = CLK_SET_RATE_PARENT,
  2615. .ops = &clk_fixed_factor_ops,
  2616. },
  2617. };
  2618. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2619. .halt_reg = 0x7600c,
  2620. .clkr = {
  2621. .enable_reg = 0x7600c,
  2622. .enable_mask = BIT(0),
  2623. .hw.init = &(struct clk_init_data){
  2624. .name = "gcc_ufs_unipro_core_clk",
  2625. .parent_names = (const char *[]){ "ufs_ice_core_postdiv_clk_src" },
  2626. .num_parents = 1,
  2627. .flags = CLK_SET_RATE_PARENT,
  2628. .ops = &clk_branch2_ops,
  2629. },
  2630. },
  2631. };
  2632. static struct clk_branch gcc_ufs_ice_core_clk = {
  2633. .halt_reg = 0x76010,
  2634. .clkr = {
  2635. .enable_reg = 0x76010,
  2636. .enable_mask = BIT(0),
  2637. .hw.init = &(struct clk_init_data){
  2638. .name = "gcc_ufs_ice_core_clk",
  2639. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2640. .num_parents = 1,
  2641. .flags = CLK_SET_RATE_PARENT,
  2642. .ops = &clk_branch2_ops,
  2643. },
  2644. },
  2645. };
  2646. static struct clk_branch gcc_ufs_sys_clk_core_clk = {
  2647. .halt_check = BRANCH_HALT_DELAY,
  2648. .clkr = {
  2649. .enable_reg = 0x76030,
  2650. .enable_mask = BIT(0),
  2651. .hw.init = &(struct clk_init_data){
  2652. .name = "gcc_ufs_sys_clk_core_clk",
  2653. .ops = &clk_branch2_ops,
  2654. },
  2655. },
  2656. };
  2657. static struct clk_branch gcc_ufs_tx_symbol_clk_core_clk = {
  2658. .halt_check = BRANCH_HALT_DELAY,
  2659. .clkr = {
  2660. .enable_reg = 0x76034,
  2661. .enable_mask = BIT(0),
  2662. .hw.init = &(struct clk_init_data){
  2663. .name = "gcc_ufs_tx_symbol_clk_core_clk",
  2664. .ops = &clk_branch2_ops,
  2665. },
  2666. },
  2667. };
  2668. static struct clk_branch gcc_aggre0_snoc_axi_clk = {
  2669. .halt_reg = 0x81008,
  2670. .clkr = {
  2671. .enable_reg = 0x81008,
  2672. .enable_mask = BIT(0),
  2673. .hw.init = &(struct clk_init_data){
  2674. .name = "gcc_aggre0_snoc_axi_clk",
  2675. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2676. .num_parents = 1,
  2677. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2678. .ops = &clk_branch2_ops,
  2679. },
  2680. },
  2681. };
  2682. static struct clk_branch gcc_aggre0_cnoc_ahb_clk = {
  2683. .halt_reg = 0x8100c,
  2684. .clkr = {
  2685. .enable_reg = 0x8100c,
  2686. .enable_mask = BIT(0),
  2687. .hw.init = &(struct clk_init_data){
  2688. .name = "gcc_aggre0_cnoc_ahb_clk",
  2689. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2690. .num_parents = 1,
  2691. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2692. .ops = &clk_branch2_ops,
  2693. },
  2694. },
  2695. };
  2696. static struct clk_branch gcc_smmu_aggre0_axi_clk = {
  2697. .halt_reg = 0x81014,
  2698. .clkr = {
  2699. .enable_reg = 0x81014,
  2700. .enable_mask = BIT(0),
  2701. .hw.init = &(struct clk_init_data){
  2702. .name = "gcc_smmu_aggre0_axi_clk",
  2703. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2704. .num_parents = 1,
  2705. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2706. .ops = &clk_branch2_ops,
  2707. },
  2708. },
  2709. };
  2710. static struct clk_branch gcc_smmu_aggre0_ahb_clk = {
  2711. .halt_reg = 0x81018,
  2712. .clkr = {
  2713. .enable_reg = 0x81018,
  2714. .enable_mask = BIT(0),
  2715. .hw.init = &(struct clk_init_data){
  2716. .name = "gcc_smmu_aggre0_ahb_clk",
  2717. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2718. .num_parents = 1,
  2719. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2720. .ops = &clk_branch2_ops,
  2721. },
  2722. },
  2723. };
  2724. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  2725. .halt_reg = 0x83014,
  2726. .clkr = {
  2727. .enable_reg = 0x83014,
  2728. .enable_mask = BIT(0),
  2729. .hw.init = &(struct clk_init_data){
  2730. .name = "gcc_aggre2_ufs_axi_clk",
  2731. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2732. .num_parents = 1,
  2733. .flags = CLK_SET_RATE_PARENT,
  2734. .ops = &clk_branch2_ops,
  2735. },
  2736. },
  2737. };
  2738. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  2739. .halt_reg = 0x83018,
  2740. .clkr = {
  2741. .enable_reg = 0x83018,
  2742. .enable_mask = BIT(0),
  2743. .hw.init = &(struct clk_init_data){
  2744. .name = "gcc_aggre2_usb3_axi_clk",
  2745. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  2746. .num_parents = 1,
  2747. .flags = CLK_SET_RATE_PARENT,
  2748. .ops = &clk_branch2_ops,
  2749. },
  2750. },
  2751. };
  2752. static struct clk_branch gcc_qspi_ahb_clk = {
  2753. .halt_reg = 0x8b004,
  2754. .clkr = {
  2755. .enable_reg = 0x8b004,
  2756. .enable_mask = BIT(0),
  2757. .hw.init = &(struct clk_init_data){
  2758. .name = "gcc_qspi_ahb_clk",
  2759. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2760. .num_parents = 1,
  2761. .flags = CLK_SET_RATE_PARENT,
  2762. .ops = &clk_branch2_ops,
  2763. },
  2764. },
  2765. };
  2766. static struct clk_branch gcc_qspi_ser_clk = {
  2767. .halt_reg = 0x8b008,
  2768. .clkr = {
  2769. .enable_reg = 0x8b008,
  2770. .enable_mask = BIT(0),
  2771. .hw.init = &(struct clk_init_data){
  2772. .name = "gcc_qspi_ser_clk",
  2773. .parent_names = (const char *[]){ "qspi_ser_clk_src" },
  2774. .num_parents = 1,
  2775. .flags = CLK_SET_RATE_PARENT,
  2776. .ops = &clk_branch2_ops,
  2777. },
  2778. },
  2779. };
  2780. static struct clk_branch gcc_usb3_clkref_clk = {
  2781. .halt_reg = 0x8800C,
  2782. .clkr = {
  2783. .enable_reg = 0x8800C,
  2784. .enable_mask = BIT(0),
  2785. .hw.init = &(struct clk_init_data){
  2786. .name = "gcc_usb3_clkref_clk",
  2787. .parent_names = (const char *[]){ "xo" },
  2788. .num_parents = 1,
  2789. .ops = &clk_branch2_ops,
  2790. },
  2791. },
  2792. };
  2793. static struct clk_branch gcc_hdmi_clkref_clk = {
  2794. .halt_reg = 0x88000,
  2795. .clkr = {
  2796. .enable_reg = 0x88000,
  2797. .enable_mask = BIT(0),
  2798. .hw.init = &(struct clk_init_data){
  2799. .name = "gcc_hdmi_clkref_clk",
  2800. .parent_names = (const char *[]){ "xo" },
  2801. .num_parents = 1,
  2802. .ops = &clk_branch2_ops,
  2803. },
  2804. },
  2805. };
  2806. static struct clk_branch gcc_ufs_clkref_clk = {
  2807. .halt_reg = 0x88008,
  2808. .clkr = {
  2809. .enable_reg = 0x88008,
  2810. .enable_mask = BIT(0),
  2811. .hw.init = &(struct clk_init_data){
  2812. .name = "gcc_ufs_clkref_clk",
  2813. .parent_names = (const char *[]){ "xo" },
  2814. .num_parents = 1,
  2815. .ops = &clk_branch2_ops,
  2816. },
  2817. },
  2818. };
  2819. static struct clk_branch gcc_pcie_clkref_clk = {
  2820. .halt_reg = 0x88010,
  2821. .clkr = {
  2822. .enable_reg = 0x88010,
  2823. .enable_mask = BIT(0),
  2824. .hw.init = &(struct clk_init_data){
  2825. .name = "gcc_pcie_clkref_clk",
  2826. .parent_names = (const char *[]){ "xo" },
  2827. .num_parents = 1,
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static struct clk_branch gcc_rx2_usb2_clkref_clk = {
  2833. .halt_reg = 0x88014,
  2834. .clkr = {
  2835. .enable_reg = 0x88014,
  2836. .enable_mask = BIT(0),
  2837. .hw.init = &(struct clk_init_data){
  2838. .name = "gcc_rx2_usb2_clkref_clk",
  2839. .parent_names = (const char *[]){ "xo" },
  2840. .num_parents = 1,
  2841. .ops = &clk_branch2_ops,
  2842. },
  2843. },
  2844. };
  2845. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  2846. .halt_reg = 0x88018,
  2847. .clkr = {
  2848. .enable_reg = 0x88018,
  2849. .enable_mask = BIT(0),
  2850. .hw.init = &(struct clk_init_data){
  2851. .name = "gcc_rx1_usb2_clkref_clk",
  2852. .parent_names = (const char *[]){ "xo" },
  2853. .num_parents = 1,
  2854. .ops = &clk_branch2_ops,
  2855. },
  2856. },
  2857. };
  2858. static struct clk_hw *gcc_msm8996_hws[] = {
  2859. &xo.hw,
  2860. &gpll0_early_div.hw,
  2861. &ufs_tx_cfg_clk_src.hw,
  2862. &ufs_rx_cfg_clk_src.hw,
  2863. &ufs_ice_core_postdiv_clk_src.hw,
  2864. };
  2865. static struct gdsc aggre0_noc_gdsc = {
  2866. .gdscr = 0x81004,
  2867. .gds_hw_ctrl = 0x81028,
  2868. .pd = {
  2869. .name = "aggre0_noc",
  2870. },
  2871. .pwrsts = PWRSTS_OFF_ON,
  2872. .flags = VOTABLE | ALWAYS_ON,
  2873. };
  2874. static struct gdsc hlos1_vote_aggre0_noc_gdsc = {
  2875. .gdscr = 0x7d024,
  2876. .pd = {
  2877. .name = "hlos1_vote_aggre0_noc",
  2878. },
  2879. .pwrsts = PWRSTS_OFF_ON,
  2880. .flags = VOTABLE,
  2881. };
  2882. static struct gdsc hlos1_vote_lpass_adsp_gdsc = {
  2883. .gdscr = 0x7d034,
  2884. .pd = {
  2885. .name = "hlos1_vote_lpass_adsp",
  2886. },
  2887. .pwrsts = PWRSTS_OFF_ON,
  2888. .flags = VOTABLE,
  2889. };
  2890. static struct gdsc hlos1_vote_lpass_core_gdsc = {
  2891. .gdscr = 0x7d038,
  2892. .pd = {
  2893. .name = "hlos1_vote_lpass_core",
  2894. },
  2895. .pwrsts = PWRSTS_OFF_ON,
  2896. .flags = VOTABLE,
  2897. };
  2898. static struct gdsc usb30_gdsc = {
  2899. .gdscr = 0xf004,
  2900. .pd = {
  2901. .name = "usb30",
  2902. },
  2903. .pwrsts = PWRSTS_OFF_ON,
  2904. };
  2905. static struct gdsc pcie0_gdsc = {
  2906. .gdscr = 0x6b004,
  2907. .pd = {
  2908. .name = "pcie0",
  2909. },
  2910. .pwrsts = PWRSTS_OFF_ON,
  2911. };
  2912. static struct gdsc pcie1_gdsc = {
  2913. .gdscr = 0x6d004,
  2914. .pd = {
  2915. .name = "pcie1",
  2916. },
  2917. .pwrsts = PWRSTS_OFF_ON,
  2918. };
  2919. static struct gdsc pcie2_gdsc = {
  2920. .gdscr = 0x6e004,
  2921. .pd = {
  2922. .name = "pcie2",
  2923. },
  2924. .pwrsts = PWRSTS_OFF_ON,
  2925. };
  2926. static struct gdsc ufs_gdsc = {
  2927. .gdscr = 0x75004,
  2928. .pd = {
  2929. .name = "ufs",
  2930. },
  2931. .pwrsts = PWRSTS_OFF_ON,
  2932. };
  2933. static struct clk_regmap *gcc_msm8996_clocks[] = {
  2934. [GPLL0_EARLY] = &gpll0_early.clkr,
  2935. [GPLL0] = &gpll0.clkr,
  2936. [GPLL4_EARLY] = &gpll4_early.clkr,
  2937. [GPLL4] = &gpll4.clkr,
  2938. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2939. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2940. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2941. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2942. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2943. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2944. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  2945. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2946. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2947. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2948. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2949. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2950. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2951. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2952. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2953. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2954. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2955. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2956. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2957. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2958. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2959. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2960. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2961. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2962. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2963. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2964. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2965. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2966. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2967. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2968. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2969. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2970. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2971. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2972. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2973. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2974. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2975. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2976. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2977. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2978. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2979. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2980. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2981. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2982. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2983. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2984. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2985. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2986. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2987. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2988. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2989. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  2990. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2991. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  2992. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2993. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2994. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2995. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  2996. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2997. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  2998. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  2999. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3000. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3001. [GCC_PERIPH_NOC_USB20_AHB_CLK] = &gcc_periph_noc_usb20_ahb_clk.clkr,
  3002. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  3003. [GCC_MMSS_BIMC_GFX_CLK] = &gcc_mmss_bimc_gfx_clk.clkr,
  3004. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3005. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3006. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3007. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  3008. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  3009. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  3010. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  3011. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  3012. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3013. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3014. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3015. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3016. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3017. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3018. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3019. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3020. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3021. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3022. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3023. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  3024. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3025. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3026. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3027. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3028. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3029. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3030. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3031. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3032. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3033. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3034. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3035. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3036. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3037. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3038. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3039. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3040. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3041. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3042. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3043. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  3044. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3045. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3046. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3047. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3048. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3049. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3050. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3051. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3052. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3053. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3054. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3055. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3056. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3057. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3058. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3059. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3060. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3061. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3062. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3063. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3064. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3065. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3066. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3067. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3068. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3069. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3070. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  3071. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3072. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3073. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3074. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3075. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3076. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3077. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3078. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3079. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3080. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3081. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3082. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3083. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3084. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  3085. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  3086. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  3087. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  3088. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  3089. [GCC_PCIE_PHY_CFG_AHB_CLK] = &gcc_pcie_phy_cfg_ahb_clk.clkr,
  3090. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3091. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3092. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3093. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3094. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3095. [GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK] = &gcc_hlos1_vote_lpass_core_smmu_clk.clkr,
  3096. [GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK] = &gcc_hlos1_vote_lpass_adsp_smmu_clk.clkr,
  3097. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3098. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3099. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3100. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  3101. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  3102. [GCC_UFS_SYS_CLK_CORE_CLK] = &gcc_ufs_sys_clk_core_clk.clkr,
  3103. [GCC_UFS_TX_SYMBOL_CLK_CORE_CLK] = &gcc_ufs_tx_symbol_clk_core_clk.clkr,
  3104. [GCC_AGGRE0_SNOC_AXI_CLK] = &gcc_aggre0_snoc_axi_clk.clkr,
  3105. [GCC_AGGRE0_CNOC_AHB_CLK] = &gcc_aggre0_cnoc_ahb_clk.clkr,
  3106. [GCC_SMMU_AGGRE0_AXI_CLK] = &gcc_smmu_aggre0_axi_clk.clkr,
  3107. [GCC_SMMU_AGGRE0_AHB_CLK] = &gcc_smmu_aggre0_ahb_clk.clkr,
  3108. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  3109. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  3110. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  3111. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  3112. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  3113. [GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
  3114. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  3115. [GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
  3116. [GCC_RX2_USB2_CLKREF_CLK] = &gcc_rx2_usb2_clkref_clk.clkr,
  3117. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  3118. };
  3119. static struct gdsc *gcc_msm8996_gdscs[] = {
  3120. [AGGRE0_NOC_GDSC] = &aggre0_noc_gdsc,
  3121. [HLOS1_VOTE_AGGRE0_NOC_GDSC] = &hlos1_vote_aggre0_noc_gdsc,
  3122. [HLOS1_VOTE_LPASS_ADSP_GDSC] = &hlos1_vote_lpass_adsp_gdsc,
  3123. [HLOS1_VOTE_LPASS_CORE_GDSC] = &hlos1_vote_lpass_core_gdsc,
  3124. [USB30_GDSC] = &usb30_gdsc,
  3125. [PCIE0_GDSC] = &pcie0_gdsc,
  3126. [PCIE1_GDSC] = &pcie1_gdsc,
  3127. [PCIE2_GDSC] = &pcie2_gdsc,
  3128. [UFS_GDSC] = &ufs_gdsc,
  3129. };
  3130. static const struct qcom_reset_map gcc_msm8996_resets[] = {
  3131. [GCC_SYSTEM_NOC_BCR] = { 0x4000 },
  3132. [GCC_CONFIG_NOC_BCR] = { 0x5000 },
  3133. [GCC_PERIPH_NOC_BCR] = { 0x6000 },
  3134. [GCC_IMEM_BCR] = { 0x8000 },
  3135. [GCC_MMSS_BCR] = { 0x9000 },
  3136. [GCC_PIMEM_BCR] = { 0x0a000 },
  3137. [GCC_QDSS_BCR] = { 0x0c000 },
  3138. [GCC_USB_30_BCR] = { 0x0f000 },
  3139. [GCC_USB_20_BCR] = { 0x12000 },
  3140. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12038 },
  3141. [GCC_QUSB2PHY_SEC_BCR] = { 0x1203c },
  3142. [GCC_USB3_PHY_BCR] = { 0x50020 },
  3143. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  3144. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3145. [GCC_SDCC1_BCR] = { 0x13000 },
  3146. [GCC_SDCC2_BCR] = { 0x14000 },
  3147. [GCC_SDCC3_BCR] = { 0x15000 },
  3148. [GCC_SDCC4_BCR] = { 0x16000 },
  3149. [GCC_BLSP1_BCR] = { 0x17000 },
  3150. [GCC_BLSP1_QUP1_BCR] = { 0x19000 },
  3151. [GCC_BLSP1_UART1_BCR] = { 0x1a000 },
  3152. [GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
  3153. [GCC_BLSP1_UART2_BCR] = { 0x1c000 },
  3154. [GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
  3155. [GCC_BLSP1_UART3_BCR] = { 0x1e000 },
  3156. [GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
  3157. [GCC_BLSP1_UART4_BCR] = { 0x20000 },
  3158. [GCC_BLSP1_QUP5_BCR] = { 0x21000 },
  3159. [GCC_BLSP1_UART5_BCR] = { 0x22000 },
  3160. [GCC_BLSP1_QUP6_BCR] = { 0x23000 },
  3161. [GCC_BLSP1_UART6_BCR] = { 0x24000 },
  3162. [GCC_BLSP2_BCR] = { 0x25000 },
  3163. [GCC_BLSP2_QUP1_BCR] = { 0x26000 },
  3164. [GCC_BLSP2_UART1_BCR] = { 0x27000 },
  3165. [GCC_BLSP2_QUP2_BCR] = { 0x28000 },
  3166. [GCC_BLSP2_UART2_BCR] = { 0x29000 },
  3167. [GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
  3168. [GCC_BLSP2_UART3_BCR] = { 0x2b000 },
  3169. [GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
  3170. [GCC_BLSP2_UART4_BCR] = { 0x2d000 },
  3171. [GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
  3172. [GCC_BLSP2_UART5_BCR] = { 0x2f000 },
  3173. [GCC_BLSP2_QUP6_BCR] = { 0x30000 },
  3174. [GCC_BLSP2_UART6_BCR] = { 0x31000 },
  3175. [GCC_PDM_BCR] = { 0x33000 },
  3176. [GCC_PRNG_BCR] = { 0x34000 },
  3177. [GCC_TSIF_BCR] = { 0x36000 },
  3178. [GCC_TCSR_BCR] = { 0x37000 },
  3179. [GCC_BOOT_ROM_BCR] = { 0x38000 },
  3180. [GCC_MSG_RAM_BCR] = { 0x39000 },
  3181. [GCC_TLMM_BCR] = { 0x3a000 },
  3182. [GCC_MPM_BCR] = { 0x3b000 },
  3183. [GCC_SEC_CTRL_BCR] = { 0x3d000 },
  3184. [GCC_SPMI_BCR] = { 0x3f000 },
  3185. [GCC_SPDM_BCR] = { 0x40000 },
  3186. [GCC_CE1_BCR] = { 0x41000 },
  3187. [GCC_BIMC_BCR] = { 0x44000 },
  3188. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
  3189. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x49008 },
  3190. [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49010 },
  3191. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49018 },
  3192. [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49020 },
  3193. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
  3194. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x4a008 },
  3195. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x4a010 },
  3196. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x4a018 },
  3197. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x4a020 },
  3198. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
  3199. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
  3200. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
  3201. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
  3202. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
  3203. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
  3204. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
  3205. [GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
  3206. [GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
  3207. [GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
  3208. [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80010 },
  3209. [GCC_APB2JTAG_BCR] = { 0x4c000 },
  3210. [GCC_RBCPR_CX_BCR] = { 0x4e000 },
  3211. [GCC_RBCPR_MX_BCR] = { 0x4f000 },
  3212. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3213. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3214. [GCC_PCIE_1_BCR] = { 0x6d000 },
  3215. [GCC_PCIE_1_PHY_BCR] = { 0x6d038 },
  3216. [GCC_PCIE_2_BCR] = { 0x6e000 },
  3217. [GCC_PCIE_2_PHY_BCR] = { 0x6e038 },
  3218. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3219. [GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
  3220. [GCC_PCIE_PHY_COM_NOCSR_BCR] = { 0x6f00c },
  3221. [GCC_DCD_BCR] = { 0x70000 },
  3222. [GCC_OBT_ODT_BCR] = { 0x73000 },
  3223. [GCC_UFS_BCR] = { 0x75000 },
  3224. [GCC_SSC_BCR] = { 0x63000 },
  3225. [GCC_VS_BCR] = { 0x7a000 },
  3226. [GCC_AGGRE0_NOC_BCR] = { 0x81000 },
  3227. [GCC_AGGRE1_NOC_BCR] = { 0x82000 },
  3228. [GCC_AGGRE2_NOC_BCR] = { 0x83000 },
  3229. [GCC_DCC_BCR] = { 0x84000 },
  3230. [GCC_IPA_BCR] = { 0x89000 },
  3231. [GCC_QSPI_BCR] = { 0x8b000 },
  3232. [GCC_SKL_BCR] = { 0x8c000 },
  3233. [GCC_MSMPU_BCR] = { 0x8d000 },
  3234. [GCC_MSS_Q6_BCR] = { 0x8e000 },
  3235. [GCC_QREFS_VBG_CAL_BCR] = { 0x88020 },
  3236. [GCC_MSS_RESTART] = { 0x8f008 },
  3237. };
  3238. static const struct regmap_config gcc_msm8996_regmap_config = {
  3239. .reg_bits = 32,
  3240. .reg_stride = 4,
  3241. .val_bits = 32,
  3242. .max_register = 0x8f010,
  3243. .fast_io = true,
  3244. };
  3245. static const struct qcom_cc_desc gcc_msm8996_desc = {
  3246. .config = &gcc_msm8996_regmap_config,
  3247. .clks = gcc_msm8996_clocks,
  3248. .num_clks = ARRAY_SIZE(gcc_msm8996_clocks),
  3249. .resets = gcc_msm8996_resets,
  3250. .num_resets = ARRAY_SIZE(gcc_msm8996_resets),
  3251. .gdscs = gcc_msm8996_gdscs,
  3252. .num_gdscs = ARRAY_SIZE(gcc_msm8996_gdscs),
  3253. };
  3254. static const struct of_device_id gcc_msm8996_match_table[] = {
  3255. { .compatible = "qcom,gcc-msm8996" },
  3256. { }
  3257. };
  3258. MODULE_DEVICE_TABLE(of, gcc_msm8996_match_table);
  3259. static int gcc_msm8996_probe(struct platform_device *pdev)
  3260. {
  3261. struct device *dev = &pdev->dev;
  3262. int i, ret;
  3263. struct regmap *regmap;
  3264. regmap = qcom_cc_map(pdev, &gcc_msm8996_desc);
  3265. if (IS_ERR(regmap))
  3266. return PTR_ERR(regmap);
  3267. /*
  3268. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  3269. * turned off by hardware during certain apps low power modes.
  3270. */
  3271. regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  3272. for (i = 0; i < ARRAY_SIZE(gcc_msm8996_hws); i++) {
  3273. ret = devm_clk_hw_register(dev, gcc_msm8996_hws[i]);
  3274. if (ret)
  3275. return ret;
  3276. }
  3277. return qcom_cc_really_probe(pdev, &gcc_msm8996_desc, regmap);
  3278. }
  3279. static struct platform_driver gcc_msm8996_driver = {
  3280. .probe = gcc_msm8996_probe,
  3281. .driver = {
  3282. .name = "gcc-msm8996",
  3283. .of_match_table = gcc_msm8996_match_table,
  3284. },
  3285. };
  3286. static int __init gcc_msm8996_init(void)
  3287. {
  3288. return platform_driver_register(&gcc_msm8996_driver);
  3289. }
  3290. core_initcall(gcc_msm8996_init);
  3291. static void __exit gcc_msm8996_exit(void)
  3292. {
  3293. platform_driver_unregister(&gcc_msm8996_driver);
  3294. }
  3295. module_exit(gcc_msm8996_exit);
  3296. MODULE_DESCRIPTION("QCOM GCC MSM8996 Driver");
  3297. MODULE_LICENSE("GPL v2");
  3298. MODULE_ALIAS("platform:gcc-msm8996");