device.h 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_DEVICE_H
  33. #define MLX5_DEVICE_H
  34. #include <linux/types.h>
  35. #include <rdma/ib_verbs.h>
  36. #include <linux/mlx5/mlx5_ifc.h>
  37. #if defined(__LITTLE_ENDIAN)
  38. #define MLX5_SET_HOST_ENDIANNESS 0
  39. #elif defined(__BIG_ENDIAN)
  40. #define MLX5_SET_HOST_ENDIANNESS 0x80
  41. #else
  42. #error Host endianness not defined
  43. #endif
  44. /* helper macros */
  45. #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
  46. #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
  47. #define __mlx5_bit_off(typ, fld) ((unsigned)(unsigned long)(&(__mlx5_nullp(typ)->fld)))
  48. #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
  49. #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
  50. #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
  51. #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
  52. #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
  53. #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
  54. #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
  55. #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
  56. #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
  57. #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64)
  58. #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
  59. #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
  60. #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
  61. #define MLX5_ADDR_OF(typ, p, fld) ((char *)(p) + MLX5_BYTE_OFF(typ, fld))
  62. /* insert a value to a struct */
  63. #define MLX5_SET(typ, p, fld, v) do { \
  64. u32 _v = v; \
  65. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  66. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  67. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  68. (~__mlx5_dw_mask(typ, fld))) | (((_v) & __mlx5_mask(typ, fld)) \
  69. << __mlx5_dw_bit_off(typ, fld))); \
  70. } while (0)
  71. #define MLX5_SET_TO_ONES(typ, p, fld) do { \
  72. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  73. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  74. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  75. (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
  76. << __mlx5_dw_bit_off(typ, fld))); \
  77. } while (0)
  78. #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
  79. __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
  80. __mlx5_mask(typ, fld))
  81. #define MLX5_GET_PR(typ, p, fld) ({ \
  82. u32 ___t = MLX5_GET(typ, p, fld); \
  83. pr_debug(#fld " = 0x%x\n", ___t); \
  84. ___t; \
  85. })
  86. #define __MLX5_SET64(typ, p, fld, v) do { \
  87. BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
  88. *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
  89. } while (0)
  90. #define MLX5_SET64(typ, p, fld, v) do { \
  91. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  92. __MLX5_SET64(typ, p, fld, v); \
  93. } while (0)
  94. #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \
  95. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  96. __MLX5_SET64(typ, p, fld[idx], v); \
  97. } while (0)
  98. #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
  99. #define MLX5_GET64_PR(typ, p, fld) ({ \
  100. u64 ___t = MLX5_GET64(typ, p, fld); \
  101. pr_debug(#fld " = 0x%llx\n", ___t); \
  102. ___t; \
  103. })
  104. /* Big endian getters */
  105. #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\
  106. __mlx5_64_off(typ, fld)))
  107. #define MLX5_GET_BE(type_t, typ, p, fld) ({ \
  108. type_t tmp; \
  109. switch (sizeof(tmp)) { \
  110. case sizeof(u8): \
  111. tmp = (__force type_t)MLX5_GET(typ, p, fld); \
  112. break; \
  113. case sizeof(u16): \
  114. tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \
  115. break; \
  116. case sizeof(u32): \
  117. tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \
  118. break; \
  119. case sizeof(u64): \
  120. tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \
  121. break; \
  122. } \
  123. tmp; \
  124. })
  125. enum mlx5_inline_modes {
  126. MLX5_INLINE_MODE_NONE,
  127. MLX5_INLINE_MODE_L2,
  128. MLX5_INLINE_MODE_IP,
  129. MLX5_INLINE_MODE_TCP_UDP,
  130. };
  131. enum {
  132. MLX5_MAX_COMMANDS = 32,
  133. MLX5_CMD_DATA_BLOCK_SIZE = 512,
  134. MLX5_PCI_CMD_XPORT = 7,
  135. MLX5_MKEY_BSF_OCTO_SIZE = 4,
  136. MLX5_MAX_PSVS = 4,
  137. };
  138. enum {
  139. MLX5_EXTENDED_UD_AV = 0x80000000,
  140. };
  141. enum {
  142. MLX5_CQ_STATE_ARMED = 9,
  143. MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
  144. MLX5_CQ_STATE_FIRED = 0xa,
  145. };
  146. enum {
  147. MLX5_STAT_RATE_OFFSET = 5,
  148. };
  149. enum {
  150. MLX5_INLINE_SEG = 0x80000000,
  151. };
  152. enum {
  153. MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
  154. };
  155. enum {
  156. MLX5_MIN_PKEY_TABLE_SIZE = 128,
  157. MLX5_MAX_LOG_PKEY_TABLE = 5,
  158. };
  159. enum {
  160. MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
  161. };
  162. enum {
  163. MLX5_PFAULT_SUBTYPE_WQE = 0,
  164. MLX5_PFAULT_SUBTYPE_RDMA = 1,
  165. };
  166. enum {
  167. MLX5_PERM_LOCAL_READ = 1 << 2,
  168. MLX5_PERM_LOCAL_WRITE = 1 << 3,
  169. MLX5_PERM_REMOTE_READ = 1 << 4,
  170. MLX5_PERM_REMOTE_WRITE = 1 << 5,
  171. MLX5_PERM_ATOMIC = 1 << 6,
  172. MLX5_PERM_UMR_EN = 1 << 7,
  173. };
  174. enum {
  175. MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
  176. MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
  177. MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
  178. MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
  179. MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
  180. };
  181. enum {
  182. MLX5_EN_RD = (u64)1,
  183. MLX5_EN_WR = (u64)2
  184. };
  185. enum {
  186. MLX5_ADAPTER_PAGE_SHIFT = 12,
  187. MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT,
  188. };
  189. enum {
  190. MLX5_BFREGS_PER_UAR = 4,
  191. MLX5_MAX_UARS = 1 << 8,
  192. MLX5_NON_FP_BFREGS_PER_UAR = 2,
  193. MLX5_FP_BFREGS_PER_UAR = MLX5_BFREGS_PER_UAR -
  194. MLX5_NON_FP_BFREGS_PER_UAR,
  195. MLX5_MAX_BFREGS = MLX5_MAX_UARS *
  196. MLX5_NON_FP_BFREGS_PER_UAR,
  197. MLX5_UARS_IN_PAGE = PAGE_SIZE / MLX5_ADAPTER_PAGE_SIZE,
  198. MLX5_NON_FP_BFREGS_IN_PAGE = MLX5_NON_FP_BFREGS_PER_UAR * MLX5_UARS_IN_PAGE,
  199. };
  200. enum {
  201. MLX5_MKEY_MASK_LEN = 1ull << 0,
  202. MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
  203. MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
  204. MLX5_MKEY_MASK_PD = 1ull << 7,
  205. MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
  206. MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9,
  207. MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
  208. MLX5_MKEY_MASK_KEY = 1ull << 13,
  209. MLX5_MKEY_MASK_QPN = 1ull << 14,
  210. MLX5_MKEY_MASK_LR = 1ull << 17,
  211. MLX5_MKEY_MASK_LW = 1ull << 18,
  212. MLX5_MKEY_MASK_RR = 1ull << 19,
  213. MLX5_MKEY_MASK_RW = 1ull << 20,
  214. MLX5_MKEY_MASK_A = 1ull << 21,
  215. MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
  216. MLX5_MKEY_MASK_FREE = 1ull << 29,
  217. };
  218. enum {
  219. MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4),
  220. MLX5_UMR_CHECK_NOT_FREE = (1 << 5),
  221. MLX5_UMR_CHECK_FREE = (2 << 5),
  222. MLX5_UMR_INLINE = (1 << 7),
  223. };
  224. #define MLX5_UMR_MTT_ALIGNMENT 0x40
  225. #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1)
  226. #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT
  227. #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
  228. enum {
  229. MLX5_EVENT_QUEUE_TYPE_QP = 0,
  230. MLX5_EVENT_QUEUE_TYPE_RQ = 1,
  231. MLX5_EVENT_QUEUE_TYPE_SQ = 2,
  232. };
  233. enum mlx5_event {
  234. MLX5_EVENT_TYPE_COMP = 0x0,
  235. MLX5_EVENT_TYPE_PATH_MIG = 0x01,
  236. MLX5_EVENT_TYPE_COMM_EST = 0x02,
  237. MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
  238. MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
  239. MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
  240. MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
  241. MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  242. MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  243. MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  244. MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  245. MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  246. MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
  247. MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
  248. MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
  249. MLX5_EVENT_TYPE_PORT_MODULE_EVENT = 0x16,
  250. MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
  251. MLX5_EVENT_TYPE_PPS_EVENT = 0x25,
  252. MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
  253. MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
  254. MLX5_EVENT_TYPE_CMD = 0x0a,
  255. MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
  256. MLX5_EVENT_TYPE_PAGE_FAULT = 0xc,
  257. MLX5_EVENT_TYPE_NIC_VPORT_CHANGE = 0xd,
  258. MLX5_EVENT_TYPE_FPGA_ERROR = 0x20,
  259. };
  260. enum {
  261. MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
  262. MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
  263. MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
  264. MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
  265. MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
  266. MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
  267. MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
  268. };
  269. enum {
  270. MLX5_DEV_CAP_FLAG_XRC = 1LL << 3,
  271. MLX5_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  272. MLX5_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  273. MLX5_DEV_CAP_FLAG_APM = 1LL << 17,
  274. MLX5_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  275. MLX5_DEV_CAP_FLAG_BLOCK_MCAST = 1LL << 23,
  276. MLX5_DEV_CAP_FLAG_ON_DMND_PG = 1LL << 24,
  277. MLX5_DEV_CAP_FLAG_CQ_MODER = 1LL << 29,
  278. MLX5_DEV_CAP_FLAG_RESIZE_CQ = 1LL << 30,
  279. MLX5_DEV_CAP_FLAG_DCT = 1LL << 37,
  280. MLX5_DEV_CAP_FLAG_SIG_HAND_OVER = 1LL << 40,
  281. MLX5_DEV_CAP_FLAG_CMDIF_CSUM = 3LL << 46,
  282. };
  283. enum {
  284. MLX5_ROCE_VERSION_1 = 0,
  285. MLX5_ROCE_VERSION_2 = 2,
  286. };
  287. enum {
  288. MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1,
  289. MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2,
  290. };
  291. enum {
  292. MLX5_ROCE_L3_TYPE_IPV4 = 0,
  293. MLX5_ROCE_L3_TYPE_IPV6 = 1,
  294. };
  295. enum {
  296. MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1,
  297. MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2,
  298. };
  299. enum {
  300. MLX5_OPCODE_NOP = 0x00,
  301. MLX5_OPCODE_SEND_INVAL = 0x01,
  302. MLX5_OPCODE_RDMA_WRITE = 0x08,
  303. MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
  304. MLX5_OPCODE_SEND = 0x0a,
  305. MLX5_OPCODE_SEND_IMM = 0x0b,
  306. MLX5_OPCODE_LSO = 0x0e,
  307. MLX5_OPCODE_RDMA_READ = 0x10,
  308. MLX5_OPCODE_ATOMIC_CS = 0x11,
  309. MLX5_OPCODE_ATOMIC_FA = 0x12,
  310. MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
  311. MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
  312. MLX5_OPCODE_BIND_MW = 0x18,
  313. MLX5_OPCODE_CONFIG_CMD = 0x1f,
  314. MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  315. MLX5_RECV_OPCODE_SEND = 0x01,
  316. MLX5_RECV_OPCODE_SEND_IMM = 0x02,
  317. MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
  318. MLX5_CQE_OPCODE_ERROR = 0x1e,
  319. MLX5_CQE_OPCODE_RESIZE = 0x16,
  320. MLX5_OPCODE_SET_PSV = 0x20,
  321. MLX5_OPCODE_GET_PSV = 0x21,
  322. MLX5_OPCODE_CHECK_PSV = 0x22,
  323. MLX5_OPCODE_RGET_PSV = 0x26,
  324. MLX5_OPCODE_RCHECK_PSV = 0x27,
  325. MLX5_OPCODE_UMR = 0x25,
  326. };
  327. enum {
  328. MLX5_SET_PORT_RESET_QKEY = 0,
  329. MLX5_SET_PORT_GUID0 = 16,
  330. MLX5_SET_PORT_NODE_GUID = 17,
  331. MLX5_SET_PORT_SYS_GUID = 18,
  332. MLX5_SET_PORT_GID_TABLE = 19,
  333. MLX5_SET_PORT_PKEY_TABLE = 20,
  334. };
  335. enum {
  336. MLX5_BW_NO_LIMIT = 0,
  337. MLX5_100_MBPS_UNIT = 3,
  338. MLX5_GBPS_UNIT = 4,
  339. };
  340. enum {
  341. MLX5_MAX_PAGE_SHIFT = 31
  342. };
  343. enum {
  344. MLX5_CAP_OFF_CMDIF_CSUM = 46,
  345. };
  346. enum {
  347. /*
  348. * Max wqe size for rdma read is 512 bytes, so this
  349. * limits our max_sge_rd as the wqe needs to fit:
  350. * - ctrl segment (16 bytes)
  351. * - rdma segment (16 bytes)
  352. * - scatter elements (16 bytes each)
  353. */
  354. MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16
  355. };
  356. enum mlx5_odp_transport_cap_bits {
  357. MLX5_ODP_SUPPORT_SEND = 1 << 31,
  358. MLX5_ODP_SUPPORT_RECV = 1 << 30,
  359. MLX5_ODP_SUPPORT_WRITE = 1 << 29,
  360. MLX5_ODP_SUPPORT_READ = 1 << 28,
  361. };
  362. struct mlx5_odp_caps {
  363. char reserved[0x10];
  364. struct {
  365. __be32 rc_odp_caps;
  366. __be32 uc_odp_caps;
  367. __be32 ud_odp_caps;
  368. } per_transport_caps;
  369. char reserved2[0xe4];
  370. };
  371. struct mlx5_cmd_layout {
  372. u8 type;
  373. u8 rsvd0[3];
  374. __be32 inlen;
  375. __be64 in_ptr;
  376. __be32 in[4];
  377. __be32 out[4];
  378. __be64 out_ptr;
  379. __be32 outlen;
  380. u8 token;
  381. u8 sig;
  382. u8 rsvd1;
  383. u8 status_own;
  384. };
  385. struct health_buffer {
  386. __be32 assert_var[5];
  387. __be32 rsvd0[3];
  388. __be32 assert_exit_ptr;
  389. __be32 assert_callra;
  390. __be32 rsvd1[2];
  391. __be32 fw_ver;
  392. __be32 hw_id;
  393. __be32 rsvd2;
  394. u8 irisc_index;
  395. u8 synd;
  396. __be16 ext_synd;
  397. };
  398. struct mlx5_init_seg {
  399. __be32 fw_rev;
  400. __be32 cmdif_rev_fw_sub;
  401. __be32 rsvd0[2];
  402. __be32 cmdq_addr_h;
  403. __be32 cmdq_addr_l_sz;
  404. __be32 cmd_dbell;
  405. __be32 rsvd1[120];
  406. __be32 initializing;
  407. struct health_buffer health;
  408. __be32 rsvd2[880];
  409. __be32 internal_timer_h;
  410. __be32 internal_timer_l;
  411. __be32 rsvd3[2];
  412. __be32 health_counter;
  413. __be32 rsvd4[1019];
  414. __be64 ieee1588_clk;
  415. __be32 ieee1588_clk_type;
  416. __be32 clr_intx;
  417. };
  418. struct mlx5_eqe_comp {
  419. __be32 reserved[6];
  420. __be32 cqn;
  421. };
  422. struct mlx5_eqe_qp_srq {
  423. __be32 reserved1[5];
  424. u8 type;
  425. u8 reserved2[3];
  426. __be32 qp_srq_n;
  427. };
  428. struct mlx5_eqe_cq_err {
  429. __be32 cqn;
  430. u8 reserved1[7];
  431. u8 syndrome;
  432. };
  433. struct mlx5_eqe_port_state {
  434. u8 reserved0[8];
  435. u8 port;
  436. };
  437. struct mlx5_eqe_gpio {
  438. __be32 reserved0[2];
  439. __be64 gpio_event;
  440. };
  441. struct mlx5_eqe_congestion {
  442. u8 type;
  443. u8 rsvd0;
  444. u8 congestion_level;
  445. };
  446. struct mlx5_eqe_stall_vl {
  447. u8 rsvd0[3];
  448. u8 port_vl;
  449. };
  450. struct mlx5_eqe_cmd {
  451. __be32 vector;
  452. __be32 rsvd[6];
  453. };
  454. struct mlx5_eqe_page_req {
  455. u8 rsvd0[2];
  456. __be16 func_id;
  457. __be32 num_pages;
  458. __be32 rsvd1[5];
  459. };
  460. struct mlx5_eqe_page_fault {
  461. __be32 bytes_committed;
  462. union {
  463. struct {
  464. u16 reserved1;
  465. __be16 wqe_index;
  466. u16 reserved2;
  467. __be16 packet_length;
  468. __be32 token;
  469. u8 reserved4[8];
  470. __be32 pftype_wq;
  471. } __packed wqe;
  472. struct {
  473. __be32 r_key;
  474. u16 reserved1;
  475. __be16 packet_length;
  476. __be32 rdma_op_len;
  477. __be64 rdma_va;
  478. __be32 pftype_token;
  479. } __packed rdma;
  480. } __packed;
  481. } __packed;
  482. struct mlx5_eqe_vport_change {
  483. u8 rsvd0[2];
  484. __be16 vport_num;
  485. __be32 rsvd1[6];
  486. } __packed;
  487. struct mlx5_eqe_port_module {
  488. u8 reserved_at_0[1];
  489. u8 module;
  490. u8 reserved_at_2[1];
  491. u8 module_status;
  492. u8 reserved_at_4[2];
  493. u8 error_type;
  494. } __packed;
  495. struct mlx5_eqe_pps {
  496. u8 rsvd0[3];
  497. u8 pin;
  498. u8 rsvd1[4];
  499. union {
  500. struct {
  501. __be32 time_sec;
  502. __be32 time_nsec;
  503. };
  504. struct {
  505. __be64 time_stamp;
  506. };
  507. };
  508. u8 rsvd2[12];
  509. } __packed;
  510. union ev_data {
  511. __be32 raw[7];
  512. struct mlx5_eqe_cmd cmd;
  513. struct mlx5_eqe_comp comp;
  514. struct mlx5_eqe_qp_srq qp_srq;
  515. struct mlx5_eqe_cq_err cq_err;
  516. struct mlx5_eqe_port_state port;
  517. struct mlx5_eqe_gpio gpio;
  518. struct mlx5_eqe_congestion cong;
  519. struct mlx5_eqe_stall_vl stall_vl;
  520. struct mlx5_eqe_page_req req_pages;
  521. struct mlx5_eqe_page_fault page_fault;
  522. struct mlx5_eqe_vport_change vport_change;
  523. struct mlx5_eqe_port_module port_module;
  524. struct mlx5_eqe_pps pps;
  525. } __packed;
  526. struct mlx5_eqe {
  527. u8 rsvd0;
  528. u8 type;
  529. u8 rsvd1;
  530. u8 sub_type;
  531. __be32 rsvd2[7];
  532. union ev_data data;
  533. __be16 rsvd3;
  534. u8 signature;
  535. u8 owner;
  536. } __packed;
  537. struct mlx5_cmd_prot_block {
  538. u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
  539. u8 rsvd0[48];
  540. __be64 next;
  541. __be32 block_num;
  542. u8 rsvd1;
  543. u8 token;
  544. u8 ctrl_sig;
  545. u8 sig;
  546. };
  547. enum {
  548. MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
  549. };
  550. struct mlx5_err_cqe {
  551. u8 rsvd0[32];
  552. __be32 srqn;
  553. u8 rsvd1[18];
  554. u8 vendor_err_synd;
  555. u8 syndrome;
  556. __be32 s_wqe_opcode_qpn;
  557. __be16 wqe_counter;
  558. u8 signature;
  559. u8 op_own;
  560. };
  561. struct mlx5_cqe64 {
  562. u8 outer_l3_tunneled;
  563. u8 rsvd0;
  564. __be16 wqe_id;
  565. u8 lro_tcppsh_abort_dupack;
  566. u8 lro_min_ttl;
  567. __be16 lro_tcp_win;
  568. __be32 lro_ack_seq_num;
  569. __be32 rss_hash_result;
  570. u8 rss_hash_type;
  571. u8 ml_path;
  572. u8 rsvd20[2];
  573. __be16 check_sum;
  574. __be16 slid;
  575. __be32 flags_rqpn;
  576. u8 hds_ip_ext;
  577. u8 l4_l3_hdr_type;
  578. __be16 vlan_info;
  579. __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
  580. __be32 imm_inval_pkey;
  581. u8 rsvd40[4];
  582. __be32 byte_cnt;
  583. __be32 timestamp_h;
  584. __be32 timestamp_l;
  585. __be32 sop_drop_qpn;
  586. __be16 wqe_counter;
  587. u8 signature;
  588. u8 op_own;
  589. };
  590. struct mlx5_mini_cqe8 {
  591. union {
  592. __be32 rx_hash_result;
  593. struct {
  594. __be16 checksum;
  595. __be16 rsvd;
  596. };
  597. struct {
  598. __be16 wqe_counter;
  599. u8 s_wqe_opcode;
  600. u8 reserved;
  601. } s_wqe_info;
  602. };
  603. __be32 byte_cnt;
  604. };
  605. enum {
  606. MLX5_NO_INLINE_DATA,
  607. MLX5_INLINE_DATA32_SEG,
  608. MLX5_INLINE_DATA64_SEG,
  609. MLX5_COMPRESSED,
  610. };
  611. enum {
  612. MLX5_CQE_FORMAT_CSUM = 0x1,
  613. };
  614. #define MLX5_MINI_CQE_ARRAY_SIZE 8
  615. static inline int mlx5_get_cqe_format(struct mlx5_cqe64 *cqe)
  616. {
  617. return (cqe->op_own >> 2) & 0x3;
  618. }
  619. static inline int get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
  620. {
  621. return (cqe->lro_tcppsh_abort_dupack >> 6) & 1;
  622. }
  623. static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
  624. {
  625. return (cqe->l4_l3_hdr_type >> 4) & 0x7;
  626. }
  627. static inline u8 get_cqe_l3_hdr_type(struct mlx5_cqe64 *cqe)
  628. {
  629. return (cqe->l4_l3_hdr_type >> 2) & 0x3;
  630. }
  631. static inline u8 cqe_is_tunneled(struct mlx5_cqe64 *cqe)
  632. {
  633. return cqe->outer_l3_tunneled & 0x1;
  634. }
  635. static inline int cqe_has_vlan(struct mlx5_cqe64 *cqe)
  636. {
  637. return !!(cqe->l4_l3_hdr_type & 0x1);
  638. }
  639. static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
  640. {
  641. u32 hi, lo;
  642. hi = be32_to_cpu(cqe->timestamp_h);
  643. lo = be32_to_cpu(cqe->timestamp_l);
  644. return (u64)lo | ((u64)hi << 32);
  645. }
  646. struct mpwrq_cqe_bc {
  647. __be16 filler_consumed_strides;
  648. __be16 byte_cnt;
  649. };
  650. static inline u16 mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 *cqe)
  651. {
  652. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  653. return be16_to_cpu(bc->byte_cnt);
  654. }
  655. static inline u16 mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc *bc)
  656. {
  657. return 0x7fff & be16_to_cpu(bc->filler_consumed_strides);
  658. }
  659. static inline u16 mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 *cqe)
  660. {
  661. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  662. return mpwrq_get_cqe_bc_consumed_strides(bc);
  663. }
  664. static inline bool mpwrq_is_filler_cqe(struct mlx5_cqe64 *cqe)
  665. {
  666. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  667. return 0x8000 & be16_to_cpu(bc->filler_consumed_strides);
  668. }
  669. static inline u16 mpwrq_get_cqe_stride_index(struct mlx5_cqe64 *cqe)
  670. {
  671. return be16_to_cpu(cqe->wqe_counter);
  672. }
  673. enum {
  674. CQE_L4_HDR_TYPE_NONE = 0x0,
  675. CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1,
  676. CQE_L4_HDR_TYPE_UDP = 0x2,
  677. CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3,
  678. CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4,
  679. };
  680. enum {
  681. CQE_RSS_HTYPE_IP = 0x3 << 6,
  682. CQE_RSS_HTYPE_L4 = 0x3 << 2,
  683. };
  684. enum {
  685. MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0,
  686. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1,
  687. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2,
  688. };
  689. enum {
  690. CQE_L2_OK = 1 << 0,
  691. CQE_L3_OK = 1 << 1,
  692. CQE_L4_OK = 1 << 2,
  693. };
  694. struct mlx5_sig_err_cqe {
  695. u8 rsvd0[16];
  696. __be32 expected_trans_sig;
  697. __be32 actual_trans_sig;
  698. __be32 expected_reftag;
  699. __be32 actual_reftag;
  700. __be16 syndrome;
  701. u8 rsvd22[2];
  702. __be32 mkey;
  703. __be64 err_offset;
  704. u8 rsvd30[8];
  705. __be32 qpn;
  706. u8 rsvd38[2];
  707. u8 signature;
  708. u8 op_own;
  709. };
  710. struct mlx5_wqe_srq_next_seg {
  711. u8 rsvd0[2];
  712. __be16 next_wqe_index;
  713. u8 signature;
  714. u8 rsvd1[11];
  715. };
  716. union mlx5_ext_cqe {
  717. struct ib_grh grh;
  718. u8 inl[64];
  719. };
  720. struct mlx5_cqe128 {
  721. union mlx5_ext_cqe inl_grh;
  722. struct mlx5_cqe64 cqe64;
  723. };
  724. enum {
  725. MLX5_MKEY_STATUS_FREE = 1 << 6,
  726. };
  727. enum {
  728. MLX5_MKEY_REMOTE_INVAL = 1 << 24,
  729. MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
  730. MLX5_MKEY_BSF_EN = 1 << 30,
  731. MLX5_MKEY_LEN64 = 1 << 31,
  732. };
  733. struct mlx5_mkey_seg {
  734. /* This is a two bit field occupying bits 31-30.
  735. * bit 31 is always 0,
  736. * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have tanslation
  737. */
  738. u8 status;
  739. u8 pcie_control;
  740. u8 flags;
  741. u8 version;
  742. __be32 qpn_mkey7_0;
  743. u8 rsvd1[4];
  744. __be32 flags_pd;
  745. __be64 start_addr;
  746. __be64 len;
  747. __be32 bsfs_octo_size;
  748. u8 rsvd2[16];
  749. __be32 xlt_oct_size;
  750. u8 rsvd3[3];
  751. u8 log2_page_size;
  752. u8 rsvd4[4];
  753. };
  754. #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  755. enum {
  756. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  757. };
  758. enum {
  759. VPORT_STATE_DOWN = 0x0,
  760. VPORT_STATE_UP = 0x1,
  761. };
  762. enum {
  763. MLX5_ESW_VPORT_ADMIN_STATE_DOWN = 0x0,
  764. MLX5_ESW_VPORT_ADMIN_STATE_UP = 0x1,
  765. MLX5_ESW_VPORT_ADMIN_STATE_AUTO = 0x2,
  766. };
  767. enum {
  768. MLX5_L3_PROT_TYPE_IPV4 = 0,
  769. MLX5_L3_PROT_TYPE_IPV6 = 1,
  770. };
  771. enum {
  772. MLX5_L4_PROT_TYPE_TCP = 0,
  773. MLX5_L4_PROT_TYPE_UDP = 1,
  774. };
  775. enum {
  776. MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0,
  777. MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1,
  778. MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2,
  779. MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3,
  780. MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4,
  781. };
  782. enum {
  783. MLX5_MATCH_OUTER_HEADERS = 1 << 0,
  784. MLX5_MATCH_MISC_PARAMETERS = 1 << 1,
  785. MLX5_MATCH_INNER_HEADERS = 1 << 2,
  786. };
  787. enum {
  788. MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0,
  789. MLX5_FLOW_TABLE_TYPE_ESWITCH = 4,
  790. };
  791. enum {
  792. MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT = 0,
  793. MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE = 1,
  794. MLX5_FLOW_CONTEXT_DEST_TYPE_TIR = 2,
  795. };
  796. enum mlx5_list_type {
  797. MLX5_NVPRT_LIST_TYPE_UC = 0x0,
  798. MLX5_NVPRT_LIST_TYPE_MC = 0x1,
  799. MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
  800. };
  801. enum {
  802. MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  803. MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM = 0x1,
  804. };
  805. enum mlx5_wol_mode {
  806. MLX5_WOL_DISABLE = 0,
  807. MLX5_WOL_SECURED_MAGIC = 1 << 1,
  808. MLX5_WOL_MAGIC = 1 << 2,
  809. MLX5_WOL_ARP = 1 << 3,
  810. MLX5_WOL_BROADCAST = 1 << 4,
  811. MLX5_WOL_MULTICAST = 1 << 5,
  812. MLX5_WOL_UNICAST = 1 << 6,
  813. MLX5_WOL_PHY_ACTIVITY = 1 << 7,
  814. };
  815. /* MLX5 DEV CAPs */
  816. /* TODO: EAT.ME */
  817. enum mlx5_cap_mode {
  818. HCA_CAP_OPMOD_GET_MAX = 0,
  819. HCA_CAP_OPMOD_GET_CUR = 1,
  820. };
  821. enum mlx5_cap_type {
  822. MLX5_CAP_GENERAL = 0,
  823. MLX5_CAP_ETHERNET_OFFLOADS,
  824. MLX5_CAP_ODP,
  825. MLX5_CAP_ATOMIC,
  826. MLX5_CAP_ROCE,
  827. MLX5_CAP_IPOIB_OFFLOADS,
  828. MLX5_CAP_EOIB_OFFLOADS,
  829. MLX5_CAP_FLOW_TABLE,
  830. MLX5_CAP_ESWITCH_FLOW_TABLE,
  831. MLX5_CAP_ESWITCH,
  832. MLX5_CAP_RESERVED,
  833. MLX5_CAP_VECTOR_CALC,
  834. MLX5_CAP_QOS,
  835. MLX5_CAP_FPGA,
  836. /* NUM OF CAP Types */
  837. MLX5_CAP_NUM
  838. };
  839. enum mlx5_pcam_reg_groups {
  840. MLX5_PCAM_REGS_5000_TO_507F = 0x0,
  841. };
  842. enum mlx5_pcam_feature_groups {
  843. MLX5_PCAM_FEATURE_ENHANCED_FEATURES = 0x0,
  844. };
  845. enum mlx5_mcam_reg_groups {
  846. MLX5_MCAM_REGS_FIRST_128 = 0x0,
  847. };
  848. enum mlx5_mcam_feature_groups {
  849. MLX5_MCAM_FEATURE_ENHANCED_FEATURES = 0x0,
  850. };
  851. /* GET Dev Caps macros */
  852. #define MLX5_CAP_GEN(mdev, cap) \
  853. MLX5_GET(cmd_hca_cap, mdev->caps.hca_cur[MLX5_CAP_GENERAL], cap)
  854. #define MLX5_CAP_GEN_MAX(mdev, cap) \
  855. MLX5_GET(cmd_hca_cap, mdev->caps.hca_max[MLX5_CAP_GENERAL], cap)
  856. #define MLX5_CAP_ETH(mdev, cap) \
  857. MLX5_GET(per_protocol_networking_offload_caps,\
  858. mdev->caps.hca_cur[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  859. #define MLX5_CAP_ETH_MAX(mdev, cap) \
  860. MLX5_GET(per_protocol_networking_offload_caps,\
  861. mdev->caps.hca_max[MLX5_CAP_ETHERNET_OFFLOADS], cap)
  862. #define MLX5_CAP_ROCE(mdev, cap) \
  863. MLX5_GET(roce_cap, mdev->caps.hca_cur[MLX5_CAP_ROCE], cap)
  864. #define MLX5_CAP_ROCE_MAX(mdev, cap) \
  865. MLX5_GET(roce_cap, mdev->caps.hca_max[MLX5_CAP_ROCE], cap)
  866. #define MLX5_CAP_ATOMIC(mdev, cap) \
  867. MLX5_GET(atomic_caps, mdev->caps.hca_cur[MLX5_CAP_ATOMIC], cap)
  868. #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
  869. MLX5_GET(atomic_caps, mdev->caps.hca_max[MLX5_CAP_ATOMIC], cap)
  870. #define MLX5_CAP_FLOWTABLE(mdev, cap) \
  871. MLX5_GET(flow_table_nic_cap, mdev->caps.hca_cur[MLX5_CAP_FLOW_TABLE], cap)
  872. #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \
  873. MLX5_GET(flow_table_nic_cap, mdev->caps.hca_max[MLX5_CAP_FLOW_TABLE], cap)
  874. #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \
  875. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap)
  876. #define MLX5_CAP_FLOWTABLE_NIC_RX_MAX(mdev, cap) \
  877. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive.cap)
  878. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \
  879. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap)
  880. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX_MAX(mdev, cap) \
  881. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_sniffer.cap)
  882. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \
  883. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  884. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX_MAX(mdev, cap) \
  885. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  886. #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
  887. MLX5_GET(flow_table_eswitch_cap, \
  888. mdev->caps.hca_cur[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  889. #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \
  890. MLX5_GET(flow_table_eswitch_cap, \
  891. mdev->caps.hca_max[MLX5_CAP_ESWITCH_FLOW_TABLE], cap)
  892. #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
  893. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
  894. #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \
  895. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap)
  896. #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \
  897. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap)
  898. #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \
  899. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap)
  900. #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \
  901. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap)
  902. #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \
  903. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap)
  904. #define MLX5_CAP_ESW(mdev, cap) \
  905. MLX5_GET(e_switch_cap, \
  906. mdev->caps.hca_cur[MLX5_CAP_ESWITCH], cap)
  907. #define MLX5_CAP_ESW_MAX(mdev, cap) \
  908. MLX5_GET(e_switch_cap, \
  909. mdev->caps.hca_max[MLX5_CAP_ESWITCH], cap)
  910. #define MLX5_CAP_ODP(mdev, cap)\
  911. MLX5_GET(odp_cap, mdev->caps.hca_cur[MLX5_CAP_ODP], cap)
  912. #define MLX5_CAP_VECTOR_CALC(mdev, cap) \
  913. MLX5_GET(vector_calc_cap, \
  914. mdev->caps.hca_cur[MLX5_CAP_VECTOR_CALC], cap)
  915. #define MLX5_CAP_QOS(mdev, cap)\
  916. MLX5_GET(qos_cap, mdev->caps.hca_cur[MLX5_CAP_QOS], cap)
  917. #define MLX5_CAP_PCAM_FEATURE(mdev, fld) \
  918. MLX5_GET(pcam_reg, (mdev)->caps.pcam, feature_cap_mask.enhanced_features.fld)
  919. #define MLX5_CAP_MCAM_FEATURE(mdev, fld) \
  920. MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_feature_cap_mask.enhanced_features.fld)
  921. #define MLX5_CAP_FPGA(mdev, cap) \
  922. MLX5_GET(fpga_cap, (mdev)->caps.hca_cur[MLX5_CAP_FPGA], cap)
  923. enum {
  924. MLX5_CMD_STAT_OK = 0x0,
  925. MLX5_CMD_STAT_INT_ERR = 0x1,
  926. MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
  927. MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
  928. MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
  929. MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
  930. MLX5_CMD_STAT_RES_BUSY = 0x6,
  931. MLX5_CMD_STAT_LIM_ERR = 0x8,
  932. MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
  933. MLX5_CMD_STAT_IX_ERR = 0xa,
  934. MLX5_CMD_STAT_NO_RES_ERR = 0xf,
  935. MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
  936. MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
  937. MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
  938. MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
  939. MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
  940. };
  941. enum {
  942. MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0,
  943. MLX5_RFC_2863_COUNTERS_GROUP = 0x1,
  944. MLX5_RFC_2819_COUNTERS_GROUP = 0x2,
  945. MLX5_RFC_3635_COUNTERS_GROUP = 0x3,
  946. MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
  947. MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10,
  948. MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11,
  949. MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12,
  950. MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16,
  951. MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20,
  952. };
  953. enum {
  954. MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0,
  955. };
  956. static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
  957. {
  958. if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
  959. return 0;
  960. return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
  961. }
  962. #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 8
  963. #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 8
  964. #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1
  965. #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\
  966. MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\
  967. MLX5_BY_PASS_NUM_MULTICAST_PRIOS)
  968. #endif /* MLX5_DEVICE_H */