serial_core.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * linux/drivers/char/serial_core.h
  3. *
  4. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef LINUX_SERIAL_CORE_H
  21. #define LINUX_SERIAL_CORE_H
  22. /*
  23. * The type definitions. These are from Ted Ts'o's serial.h
  24. */
  25. #define PORT_UNKNOWN 0
  26. #define PORT_8250 1
  27. #define PORT_16450 2
  28. #define PORT_16550 3
  29. #define PORT_16550A 4
  30. #define PORT_CIRRUS 5
  31. #define PORT_16650 6
  32. #define PORT_16650V2 7
  33. #define PORT_16750 8
  34. #define PORT_STARTECH 9
  35. #define PORT_16C950 10
  36. #define PORT_16654 11
  37. #define PORT_16850 12
  38. #define PORT_RSA 13
  39. #define PORT_NS16550A 14
  40. #define PORT_XSCALE 15
  41. #define PORT_RM9000 16 /* PMC-Sierra RM9xxx internal UART */
  42. #define PORT_MAX_8250 16 /* max port ID */
  43. /*
  44. * ARM specific type numbers. These are not currently guaranteed
  45. * to be implemented, and will change in the future. These are
  46. * separate so any additions to the old serial.c that occur before
  47. * we are merged can be easily merged here.
  48. */
  49. #define PORT_PXA 31
  50. #define PORT_AMBA 32
  51. #define PORT_CLPS711X 33
  52. #define PORT_SA1100 34
  53. #define PORT_UART00 35
  54. #define PORT_21285 37
  55. /* Sparc type numbers. */
  56. #define PORT_SUNZILOG 38
  57. #define PORT_SUNSAB 39
  58. /* NEC v850. */
  59. #define PORT_V850E_UART 40
  60. /* DZ */
  61. #define PORT_DZ 47
  62. /* Parisc type numbers. */
  63. #define PORT_MUX 48
  64. /* Atmel AT91 / AT32 SoC */
  65. #define PORT_ATMEL 49
  66. /* Macintosh Zilog type numbers */
  67. #define PORT_MAC_ZILOG 50 /* m68k : not yet implemented */
  68. #define PORT_PMAC_ZILOG 51
  69. /* SH-SCI */
  70. #define PORT_SCI 52
  71. #define PORT_SCIF 53
  72. #define PORT_IRDA 54
  73. /* Samsung S3C2410 SoC and derivatives thereof */
  74. #define PORT_S3C2410 55
  75. /* SGI IP22 aka Indy / Challenge S / Indigo 2 */
  76. #define PORT_IP22ZILOG 56
  77. /* Sharp LH7a40x -- an ARM9 SoC series */
  78. #define PORT_LH7A40X 57
  79. /* PPC CPM type number */
  80. #define PORT_CPM 58
  81. /* MPC52xx type numbers */
  82. #define PORT_MPC52xx 59
  83. /* IBM icom */
  84. #define PORT_ICOM 60
  85. /* Samsung S3C2440 SoC */
  86. #define PORT_S3C2440 61
  87. /* Motorola i.MX SoC */
  88. #define PORT_IMX 62
  89. /* Marvell MPSC */
  90. #define PORT_MPSC 63
  91. /* TXX9 type number */
  92. #define PORT_TXX9 64
  93. /* NEC VR4100 series SIU/DSIU */
  94. #define PORT_VR41XX_SIU 65
  95. #define PORT_VR41XX_DSIU 66
  96. /* Samsung S3C2400 SoC */
  97. #define PORT_S3C2400 67
  98. /* M32R SIO */
  99. #define PORT_M32R_SIO 68
  100. /*Digi jsm */
  101. #define PORT_JSM 69
  102. #define PORT_PNX8XXX 70
  103. /* Hilscher netx */
  104. #define PORT_NETX 71
  105. /* SUN4V Hypervisor Console */
  106. #define PORT_SUNHV 72
  107. #define PORT_S3C2412 73
  108. /* Xilinx uartlite */
  109. #define PORT_UARTLITE 74
  110. #ifdef __KERNEL__
  111. #include <linux/compiler.h>
  112. #include <linux/interrupt.h>
  113. #include <linux/circ_buf.h>
  114. #include <linux/spinlock.h>
  115. #include <linux/sched.h>
  116. #include <linux/tty.h>
  117. #include <linux/mutex.h>
  118. struct uart_port;
  119. struct uart_info;
  120. struct serial_struct;
  121. struct device;
  122. /*
  123. * This structure describes all the operations that can be
  124. * done on the physical hardware.
  125. */
  126. struct uart_ops {
  127. unsigned int (*tx_empty)(struct uart_port *);
  128. void (*set_mctrl)(struct uart_port *, unsigned int mctrl);
  129. unsigned int (*get_mctrl)(struct uart_port *);
  130. void (*stop_tx)(struct uart_port *);
  131. void (*start_tx)(struct uart_port *);
  132. void (*send_xchar)(struct uart_port *, char ch);
  133. void (*stop_rx)(struct uart_port *);
  134. void (*enable_ms)(struct uart_port *);
  135. void (*break_ctl)(struct uart_port *, int ctl);
  136. int (*startup)(struct uart_port *);
  137. void (*shutdown)(struct uart_port *);
  138. void (*set_termios)(struct uart_port *, struct ktermios *new,
  139. struct ktermios *old);
  140. void (*pm)(struct uart_port *, unsigned int state,
  141. unsigned int oldstate);
  142. int (*set_wake)(struct uart_port *, unsigned int state);
  143. /*
  144. * Return a string describing the type of the port
  145. */
  146. const char *(*type)(struct uart_port *);
  147. /*
  148. * Release IO and memory resources used by the port.
  149. * This includes iounmap if necessary.
  150. */
  151. void (*release_port)(struct uart_port *);
  152. /*
  153. * Request IO and memory resources used by the port.
  154. * This includes iomapping the port if necessary.
  155. */
  156. int (*request_port)(struct uart_port *);
  157. void (*config_port)(struct uart_port *, int);
  158. int (*verify_port)(struct uart_port *, struct serial_struct *);
  159. int (*ioctl)(struct uart_port *, unsigned int, unsigned long);
  160. };
  161. #define UART_CONFIG_TYPE (1 << 0)
  162. #define UART_CONFIG_IRQ (1 << 1)
  163. struct uart_icount {
  164. __u32 cts;
  165. __u32 dsr;
  166. __u32 rng;
  167. __u32 dcd;
  168. __u32 rx;
  169. __u32 tx;
  170. __u32 frame;
  171. __u32 overrun;
  172. __u32 parity;
  173. __u32 brk;
  174. __u32 buf_overrun;
  175. };
  176. typedef unsigned int __bitwise__ upf_t;
  177. struct uart_port {
  178. spinlock_t lock; /* port lock */
  179. unsigned int iobase; /* in/out[bwl] */
  180. unsigned char __iomem *membase; /* read/write[bwl] */
  181. unsigned int irq; /* irq number */
  182. unsigned int uartclk; /* base uart clock */
  183. unsigned int fifosize; /* tx fifo size */
  184. unsigned char x_char; /* xon/xoff char */
  185. unsigned char regshift; /* reg offset shift */
  186. unsigned char iotype; /* io access style */
  187. unsigned char unused1;
  188. #define UPIO_PORT (0)
  189. #define UPIO_HUB6 (1)
  190. #define UPIO_MEM (2)
  191. #define UPIO_MEM32 (3)
  192. #define UPIO_AU (4) /* Au1x00 type IO */
  193. #define UPIO_TSI (5) /* Tsi108/109 type IO */
  194. #define UPIO_DWAPB (6) /* DesignWare APB UART */
  195. #define UPIO_RM9000 (7) /* RM9000 type IO */
  196. unsigned int read_status_mask; /* driver specific */
  197. unsigned int ignore_status_mask; /* driver specific */
  198. struct uart_info *info; /* pointer to parent info */
  199. struct uart_icount icount; /* statistics */
  200. struct console *cons; /* struct console, if any */
  201. #ifdef CONFIG_SERIAL_CORE_CONSOLE
  202. unsigned long sysrq; /* sysrq timeout */
  203. #endif
  204. upf_t flags;
  205. #define UPF_FOURPORT ((__force upf_t) (1 << 1))
  206. #define UPF_SAK ((__force upf_t) (1 << 2))
  207. #define UPF_SPD_MASK ((__force upf_t) (0x1030))
  208. #define UPF_SPD_HI ((__force upf_t) (0x0010))
  209. #define UPF_SPD_VHI ((__force upf_t) (0x0020))
  210. #define UPF_SPD_CUST ((__force upf_t) (0x0030))
  211. #define UPF_SPD_SHI ((__force upf_t) (0x1000))
  212. #define UPF_SPD_WARP ((__force upf_t) (0x1010))
  213. #define UPF_SKIP_TEST ((__force upf_t) (1 << 6))
  214. #define UPF_AUTO_IRQ ((__force upf_t) (1 << 7))
  215. #define UPF_HARDPPS_CD ((__force upf_t) (1 << 11))
  216. #define UPF_LOW_LATENCY ((__force upf_t) (1 << 13))
  217. #define UPF_BUGGY_UART ((__force upf_t) (1 << 14))
  218. #define UPF_MAGIC_MULTIPLIER ((__force upf_t) (1 << 16))
  219. #define UPF_CONS_FLOW ((__force upf_t) (1 << 23))
  220. #define UPF_SHARE_IRQ ((__force upf_t) (1 << 24))
  221. #define UPF_BOOT_AUTOCONF ((__force upf_t) (1 << 28))
  222. #define UPF_FIXED_PORT ((__force upf_t) (1 << 29))
  223. #define UPF_DEAD ((__force upf_t) (1 << 30))
  224. #define UPF_IOREMAP ((__force upf_t) (1 << 31))
  225. #define UPF_CHANGE_MASK ((__force upf_t) (0x17fff))
  226. #define UPF_USR_MASK ((__force upf_t) (UPF_SPD_MASK|UPF_LOW_LATENCY))
  227. unsigned int mctrl; /* current modem ctrl settings */
  228. unsigned int timeout; /* character-based timeout */
  229. unsigned int type; /* port type */
  230. const struct uart_ops *ops;
  231. unsigned int custom_divisor;
  232. unsigned int line; /* port index */
  233. unsigned long mapbase; /* for ioremap */
  234. struct device *dev; /* parent device */
  235. unsigned char hub6; /* this should be in the 8250 driver */
  236. unsigned char unused[3];
  237. void *private_data; /* generic platform data pointer */
  238. };
  239. /*
  240. * This is the state information which is persistent across opens.
  241. * The low level driver must not to touch any elements contained
  242. * within.
  243. */
  244. struct uart_state {
  245. unsigned int close_delay; /* msec */
  246. unsigned int closing_wait; /* msec */
  247. #define USF_CLOSING_WAIT_INF (0)
  248. #define USF_CLOSING_WAIT_NONE (~0U)
  249. int count;
  250. int pm_state;
  251. struct uart_info *info;
  252. struct uart_port *port;
  253. struct mutex mutex;
  254. };
  255. #define UART_XMIT_SIZE PAGE_SIZE
  256. typedef unsigned int __bitwise__ uif_t;
  257. /*
  258. * This is the state information which is only valid when the port
  259. * is open; it may be freed by the core driver once the device has
  260. * been closed. Either the low level driver or the core can modify
  261. * stuff here.
  262. */
  263. struct uart_info {
  264. struct tty_struct *tty;
  265. struct circ_buf xmit;
  266. uif_t flags;
  267. /*
  268. * Definitions for info->flags. These are _private_ to serial_core, and
  269. * are specific to this structure. They may be queried by low level drivers.
  270. */
  271. #define UIF_CHECK_CD ((__force uif_t) (1 << 25))
  272. #define UIF_CTS_FLOW ((__force uif_t) (1 << 26))
  273. #define UIF_NORMAL_ACTIVE ((__force uif_t) (1 << 29))
  274. #define UIF_INITIALIZED ((__force uif_t) (1 << 31))
  275. #define UIF_SUSPENDED ((__force uif_t) (1 << 30))
  276. int blocked_open;
  277. struct tasklet_struct tlet;
  278. wait_queue_head_t open_wait;
  279. wait_queue_head_t delta_msr_wait;
  280. };
  281. /* number of characters left in xmit buffer before we ask for more */
  282. #define WAKEUP_CHARS 256
  283. struct module;
  284. struct tty_driver;
  285. struct uart_driver {
  286. struct module *owner;
  287. const char *driver_name;
  288. const char *dev_name;
  289. int major;
  290. int minor;
  291. int nr;
  292. struct console *cons;
  293. /*
  294. * these are private; the low level driver should not
  295. * touch these; they should be initialised to NULL
  296. */
  297. struct uart_state *state;
  298. struct tty_driver *tty_driver;
  299. };
  300. void uart_write_wakeup(struct uart_port *port);
  301. /*
  302. * Baud rate helpers.
  303. */
  304. void uart_update_timeout(struct uart_port *port, unsigned int cflag,
  305. unsigned int baud);
  306. unsigned int uart_get_baud_rate(struct uart_port *port, struct ktermios *termios,
  307. struct ktermios *old, unsigned int min,
  308. unsigned int max);
  309. unsigned int uart_get_divisor(struct uart_port *port, unsigned int baud);
  310. /*
  311. * Console helpers.
  312. */
  313. struct uart_port *uart_get_console(struct uart_port *ports, int nr,
  314. struct console *c);
  315. void uart_parse_options(char *options, int *baud, int *parity, int *bits,
  316. int *flow);
  317. int uart_set_options(struct uart_port *port, struct console *co, int baud,
  318. int parity, int bits, int flow);
  319. struct tty_driver *uart_console_device(struct console *co, int *index);
  320. void uart_console_write(struct uart_port *port, const char *s,
  321. unsigned int count,
  322. void (*putchar)(struct uart_port *, int));
  323. /*
  324. * Port/driver registration/removal
  325. */
  326. int uart_register_driver(struct uart_driver *uart);
  327. void uart_unregister_driver(struct uart_driver *uart);
  328. int uart_add_one_port(struct uart_driver *reg, struct uart_port *port);
  329. int uart_remove_one_port(struct uart_driver *reg, struct uart_port *port);
  330. int uart_match_port(struct uart_port *port1, struct uart_port *port2);
  331. /*
  332. * Power Management
  333. */
  334. int uart_suspend_port(struct uart_driver *reg, struct uart_port *port);
  335. int uart_resume_port(struct uart_driver *reg, struct uart_port *port);
  336. #define uart_circ_empty(circ) ((circ)->head == (circ)->tail)
  337. #define uart_circ_clear(circ) ((circ)->head = (circ)->tail = 0)
  338. #define uart_circ_chars_pending(circ) \
  339. (CIRC_CNT((circ)->head, (circ)->tail, UART_XMIT_SIZE))
  340. #define uart_circ_chars_free(circ) \
  341. (CIRC_SPACE((circ)->head, (circ)->tail, UART_XMIT_SIZE))
  342. #define uart_tx_stopped(port) \
  343. ((port)->info->tty->stopped || (port)->info->tty->hw_stopped)
  344. /*
  345. * The following are helper functions for the low level drivers.
  346. */
  347. static inline int
  348. uart_handle_sysrq_char(struct uart_port *port, unsigned int ch)
  349. {
  350. #ifdef SUPPORT_SYSRQ
  351. if (port->sysrq) {
  352. if (ch && time_before(jiffies, port->sysrq)) {
  353. handle_sysrq(ch, port->info->tty);
  354. port->sysrq = 0;
  355. return 1;
  356. }
  357. port->sysrq = 0;
  358. }
  359. #endif
  360. return 0;
  361. }
  362. #ifndef SUPPORT_SYSRQ
  363. #define uart_handle_sysrq_char(port,ch) uart_handle_sysrq_char(port, 0)
  364. #endif
  365. /*
  366. * We do the SysRQ and SAK checking like this...
  367. */
  368. static inline int uart_handle_break(struct uart_port *port)
  369. {
  370. struct uart_info *info = port->info;
  371. #ifdef SUPPORT_SYSRQ
  372. if (port->cons && port->cons->index == port->line) {
  373. if (!port->sysrq) {
  374. port->sysrq = jiffies + HZ*5;
  375. return 1;
  376. }
  377. port->sysrq = 0;
  378. }
  379. #endif
  380. if (port->flags & UPF_SAK)
  381. do_SAK(info->tty);
  382. return 0;
  383. }
  384. /**
  385. * uart_handle_dcd_change - handle a change of carrier detect state
  386. * @port: uart_port structure for the open port
  387. * @status: new carrier detect status, nonzero if active
  388. */
  389. static inline void
  390. uart_handle_dcd_change(struct uart_port *port, unsigned int status)
  391. {
  392. struct uart_info *info = port->info;
  393. port->icount.dcd++;
  394. #ifdef CONFIG_HARD_PPS
  395. if ((port->flags & UPF_HARDPPS_CD) && status)
  396. hardpps();
  397. #endif
  398. if (info->flags & UIF_CHECK_CD) {
  399. if (status)
  400. wake_up_interruptible(&info->open_wait);
  401. else if (info->tty)
  402. tty_hangup(info->tty);
  403. }
  404. }
  405. /**
  406. * uart_handle_cts_change - handle a change of clear-to-send state
  407. * @port: uart_port structure for the open port
  408. * @status: new clear to send status, nonzero if active
  409. */
  410. static inline void
  411. uart_handle_cts_change(struct uart_port *port, unsigned int status)
  412. {
  413. struct uart_info *info = port->info;
  414. struct tty_struct *tty = info->tty;
  415. port->icount.cts++;
  416. if (info->flags & UIF_CTS_FLOW) {
  417. if (tty->hw_stopped) {
  418. if (status) {
  419. tty->hw_stopped = 0;
  420. port->ops->start_tx(port);
  421. uart_write_wakeup(port);
  422. }
  423. } else {
  424. if (!status) {
  425. tty->hw_stopped = 1;
  426. port->ops->stop_tx(port);
  427. }
  428. }
  429. }
  430. }
  431. #include <linux/tty_flip.h>
  432. static inline void
  433. uart_insert_char(struct uart_port *port, unsigned int status,
  434. unsigned int overrun, unsigned int ch, unsigned int flag)
  435. {
  436. struct tty_struct *tty = port->info->tty;
  437. if ((status & port->ignore_status_mask & ~overrun) == 0)
  438. tty_insert_flip_char(tty, ch, flag);
  439. /*
  440. * Overrun is special. Since it's reported immediately,
  441. * it doesn't affect the current character.
  442. */
  443. if (status & ~port->ignore_status_mask & overrun)
  444. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  445. }
  446. /*
  447. * UART_ENABLE_MS - determine if port should enable modem status irqs
  448. */
  449. #define UART_ENABLE_MS(port,cflag) ((port)->flags & UPF_HARDPPS_CD || \
  450. (cflag) & CRTSCTS || \
  451. !((cflag) & CLOCAL))
  452. #endif
  453. #endif /* LINUX_SERIAL_CORE_H */