bcm63xx_regs.h 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118
  1. #ifndef BCM63XX_REGS_H_
  2. #define BCM63XX_REGS_H_
  3. /*************************************************************************
  4. * _REG relative to RSET_PERF
  5. *************************************************************************/
  6. /* Chip Identifier / Revision register */
  7. #define PERF_REV_REG 0x0
  8. #define REV_CHIPID_SHIFT 16
  9. #define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
  10. #define REV_REVID_SHIFT 0
  11. #define REV_REVID_MASK (0xffff << REV_REVID_SHIFT)
  12. /* Clock Control register */
  13. #define PERF_CKCTL_REG 0x4
  14. #define CKCTL_6338_ADSLPHY_EN (1 << 0)
  15. #define CKCTL_6338_MPI_EN (1 << 1)
  16. #define CKCTL_6338_DRAM_EN (1 << 2)
  17. #define CKCTL_6338_ENET_EN (1 << 4)
  18. #define CKCTL_6338_USBS_EN (1 << 4)
  19. #define CKCTL_6338_SAR_EN (1 << 5)
  20. #define CKCTL_6338_SPI_EN (1 << 9)
  21. #define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
  22. CKCTL_6338_MPI_EN | \
  23. CKCTL_6338_ENET_EN | \
  24. CKCTL_6338_SAR_EN | \
  25. CKCTL_6338_SPI_EN)
  26. #define CKCTL_6345_CPU_EN (1 << 0)
  27. #define CKCTL_6345_BUS_EN (1 << 1)
  28. #define CKCTL_6345_EBI_EN (1 << 2)
  29. #define CKCTL_6345_UART_EN (1 << 3)
  30. #define CKCTL_6345_ADSLPHY_EN (1 << 4)
  31. #define CKCTL_6345_ENET_EN (1 << 7)
  32. #define CKCTL_6345_USBH_EN (1 << 8)
  33. #define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
  34. CKCTL_6345_USBH_EN | \
  35. CKCTL_6345_ADSLPHY_EN)
  36. #define CKCTL_6348_ADSLPHY_EN (1 << 0)
  37. #define CKCTL_6348_MPI_EN (1 << 1)
  38. #define CKCTL_6348_SDRAM_EN (1 << 2)
  39. #define CKCTL_6348_M2M_EN (1 << 3)
  40. #define CKCTL_6348_ENET_EN (1 << 4)
  41. #define CKCTL_6348_SAR_EN (1 << 5)
  42. #define CKCTL_6348_USBS_EN (1 << 6)
  43. #define CKCTL_6348_USBH_EN (1 << 8)
  44. #define CKCTL_6348_SPI_EN (1 << 9)
  45. #define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
  46. CKCTL_6348_M2M_EN | \
  47. CKCTL_6348_ENET_EN | \
  48. CKCTL_6348_SAR_EN | \
  49. CKCTL_6348_USBS_EN | \
  50. CKCTL_6348_USBH_EN | \
  51. CKCTL_6348_SPI_EN)
  52. #define CKCTL_6358_ENET_EN (1 << 4)
  53. #define CKCTL_6358_ADSLPHY_EN (1 << 5)
  54. #define CKCTL_6358_PCM_EN (1 << 8)
  55. #define CKCTL_6358_SPI_EN (1 << 9)
  56. #define CKCTL_6358_USBS_EN (1 << 10)
  57. #define CKCTL_6358_SAR_EN (1 << 11)
  58. #define CKCTL_6358_EMUSB_EN (1 << 17)
  59. #define CKCTL_6358_ENET0_EN (1 << 18)
  60. #define CKCTL_6358_ENET1_EN (1 << 19)
  61. #define CKCTL_6358_USBSU_EN (1 << 20)
  62. #define CKCTL_6358_EPHY_EN (1 << 21)
  63. #define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
  64. CKCTL_6358_ADSLPHY_EN | \
  65. CKCTL_6358_PCM_EN | \
  66. CKCTL_6358_SPI_EN | \
  67. CKCTL_6358_USBS_EN | \
  68. CKCTL_6358_SAR_EN | \
  69. CKCTL_6358_EMUSB_EN | \
  70. CKCTL_6358_ENET0_EN | \
  71. CKCTL_6358_ENET1_EN | \
  72. CKCTL_6358_USBSU_EN | \
  73. CKCTL_6358_EPHY_EN)
  74. #define CKCTL_6368_VDSL_QPROC_EN (1 << 2)
  75. #define CKCTL_6368_VDSL_AFE_EN (1 << 3)
  76. #define CKCTL_6368_VDSL_BONDING_EN (1 << 4)
  77. #define CKCTL_6368_VDSL_EN (1 << 5)
  78. #define CKCTL_6368_PHYMIPS_EN (1 << 6)
  79. #define CKCTL_6368_SWPKT_USB_EN (1 << 7)
  80. #define CKCTL_6368_SWPKT_SAR_EN (1 << 8)
  81. #define CKCTL_6368_SPI_EN (1 << 9)
  82. #define CKCTL_6368_USBD_EN (1 << 10)
  83. #define CKCTL_6368_SAR_EN (1 << 11)
  84. #define CKCTL_6368_ROBOSW_EN (1 << 12)
  85. #define CKCTL_6368_UTOPIA_EN (1 << 13)
  86. #define CKCTL_6368_PCM_EN (1 << 14)
  87. #define CKCTL_6368_USBH_EN (1 << 15)
  88. #define CKCTL_6368_DISABLE_GLESS_EN (1 << 16)
  89. #define CKCTL_6368_NAND_EN (1 << 17)
  90. #define CKCTL_6368_IPSEC_EN (1 << 18)
  91. #define CKCTL_6368_ALL_SAFE_EN (CKCTL_6368_SWPKT_USB_EN | \
  92. CKCTL_6368_SWPKT_SAR_EN | \
  93. CKCTL_6368_SPI_EN | \
  94. CKCTL_6368_USBD_EN | \
  95. CKCTL_6368_SAR_EN | \
  96. CKCTL_6368_ROBOSW_EN | \
  97. CKCTL_6368_UTOPIA_EN | \
  98. CKCTL_6368_PCM_EN | \
  99. CKCTL_6368_USBH_EN | \
  100. CKCTL_6368_DISABLE_GLESS_EN | \
  101. CKCTL_6368_NAND_EN | \
  102. CKCTL_6368_IPSEC_EN)
  103. /* System PLL Control register */
  104. #define PERF_SYS_PLL_CTL_REG 0x8
  105. #define SYS_PLL_SOFT_RESET 0x1
  106. /* Interrupt Mask register */
  107. #define PERF_IRQMASK_6338_REG 0xc
  108. #define PERF_IRQMASK_6345_REG 0xc
  109. #define PERF_IRQMASK_6348_REG 0xc
  110. #define PERF_IRQMASK_6358_REG 0xc
  111. #define PERF_IRQMASK_6368_REG 0x20
  112. /* Interrupt Status register */
  113. #define PERF_IRQSTAT_6338_REG 0x10
  114. #define PERF_IRQSTAT_6345_REG 0x10
  115. #define PERF_IRQSTAT_6348_REG 0x10
  116. #define PERF_IRQSTAT_6358_REG 0x10
  117. #define PERF_IRQSTAT_6368_REG 0x28
  118. /* External Interrupt Configuration register */
  119. #define PERF_EXTIRQ_CFG_REG_6338 0x14
  120. #define PERF_EXTIRQ_CFG_REG_6348 0x14
  121. #define PERF_EXTIRQ_CFG_REG_6358 0x14
  122. #define PERF_EXTIRQ_CFG_REG_6368 0x18
  123. #define PERF_EXTIRQ_CFG_REG2_6368 0x1c
  124. /* for 6348 only */
  125. #define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
  126. #define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
  127. #define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
  128. #define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
  129. #define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
  130. #define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
  131. #define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
  132. #define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
  133. /* for all others */
  134. #define EXTIRQ_CFG_SENSE(x) (1 << (x))
  135. #define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
  136. #define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
  137. #define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
  138. #define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
  139. #define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
  140. #define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
  141. #define EXTIRQ_CFG_MASK_ALL (0xf << 12)
  142. /* Soft Reset register */
  143. #define PERF_SOFTRESET_REG 0x28
  144. #define PERF_SOFTRESET_6368_REG 0x10
  145. #define SOFTRESET_6338_SPI_MASK (1 << 0)
  146. #define SOFTRESET_6338_ENET_MASK (1 << 2)
  147. #define SOFTRESET_6338_USBH_MASK (1 << 3)
  148. #define SOFTRESET_6338_USBS_MASK (1 << 4)
  149. #define SOFTRESET_6338_ADSL_MASK (1 << 5)
  150. #define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
  151. #define SOFTRESET_6338_SAR_MASK (1 << 7)
  152. #define SOFTRESET_6338_ACLC_MASK (1 << 8)
  153. #define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
  154. #define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
  155. SOFTRESET_6338_ENET_MASK | \
  156. SOFTRESET_6338_USBH_MASK | \
  157. SOFTRESET_6338_USBS_MASK | \
  158. SOFTRESET_6338_ADSL_MASK | \
  159. SOFTRESET_6338_DMAMEM_MASK | \
  160. SOFTRESET_6338_SAR_MASK | \
  161. SOFTRESET_6338_ACLC_MASK | \
  162. SOFTRESET_6338_ADSLMIPSPLL_MASK)
  163. #define SOFTRESET_6348_SPI_MASK (1 << 0)
  164. #define SOFTRESET_6348_ENET_MASK (1 << 2)
  165. #define SOFTRESET_6348_USBH_MASK (1 << 3)
  166. #define SOFTRESET_6348_USBS_MASK (1 << 4)
  167. #define SOFTRESET_6348_ADSL_MASK (1 << 5)
  168. #define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
  169. #define SOFTRESET_6348_SAR_MASK (1 << 7)
  170. #define SOFTRESET_6348_ACLC_MASK (1 << 8)
  171. #define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
  172. #define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
  173. SOFTRESET_6348_ENET_MASK | \
  174. SOFTRESET_6348_USBH_MASK | \
  175. SOFTRESET_6348_USBS_MASK | \
  176. SOFTRESET_6348_ADSL_MASK | \
  177. SOFTRESET_6348_DMAMEM_MASK | \
  178. SOFTRESET_6348_SAR_MASK | \
  179. SOFTRESET_6348_ACLC_MASK | \
  180. SOFTRESET_6348_ADSLMIPSPLL_MASK)
  181. #define SOFTRESET_6368_SPI_MASK (1 << 0)
  182. #define SOFTRESET_6368_MPI_MASK (1 << 3)
  183. #define SOFTRESET_6368_EPHY_MASK (1 << 6)
  184. #define SOFTRESET_6368_SAR_MASK (1 << 7)
  185. #define SOFTRESET_6368_ENETSW_MASK (1 << 10)
  186. #define SOFTRESET_6368_USBS_MASK (1 << 11)
  187. #define SOFTRESET_6368_USBH_MASK (1 << 12)
  188. #define SOFTRESET_6368_PCM_MASK (1 << 13)
  189. /* MIPS PLL control register */
  190. #define PERF_MIPSPLLCTL_REG 0x34
  191. #define MIPSPLLCTL_N1_SHIFT 20
  192. #define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
  193. #define MIPSPLLCTL_N2_SHIFT 15
  194. #define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
  195. #define MIPSPLLCTL_M1REF_SHIFT 12
  196. #define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
  197. #define MIPSPLLCTL_M2REF_SHIFT 9
  198. #define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
  199. #define MIPSPLLCTL_M1CPU_SHIFT 6
  200. #define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
  201. #define MIPSPLLCTL_M1BUS_SHIFT 3
  202. #define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
  203. #define MIPSPLLCTL_M2BUS_SHIFT 0
  204. #define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
  205. /* ADSL PHY PLL Control register */
  206. #define PERF_ADSLPLLCTL_REG 0x38
  207. #define ADSLPLLCTL_N1_SHIFT 20
  208. #define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
  209. #define ADSLPLLCTL_N2_SHIFT 15
  210. #define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
  211. #define ADSLPLLCTL_M1REF_SHIFT 12
  212. #define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
  213. #define ADSLPLLCTL_M2REF_SHIFT 9
  214. #define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
  215. #define ADSLPLLCTL_M1CPU_SHIFT 6
  216. #define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
  217. #define ADSLPLLCTL_M1BUS_SHIFT 3
  218. #define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
  219. #define ADSLPLLCTL_M2BUS_SHIFT 0
  220. #define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
  221. #define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
  222. (((n1) << ADSLPLLCTL_N1_SHIFT) | \
  223. ((n2) << ADSLPLLCTL_N2_SHIFT) | \
  224. ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
  225. ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
  226. ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
  227. ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
  228. ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
  229. /*************************************************************************
  230. * _REG relative to RSET_TIMER
  231. *************************************************************************/
  232. #define BCM63XX_TIMER_COUNT 4
  233. #define TIMER_T0_ID 0
  234. #define TIMER_T1_ID 1
  235. #define TIMER_T2_ID 2
  236. #define TIMER_WDT_ID 3
  237. /* Timer irqstat register */
  238. #define TIMER_IRQSTAT_REG 0
  239. #define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
  240. #define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
  241. #define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
  242. #define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
  243. #define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
  244. #define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
  245. #define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
  246. #define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
  247. #define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
  248. /* Timer control register */
  249. #define TIMER_CTLx_REG(x) (0x4 + (x * 4))
  250. #define TIMER_CTL0_REG 0x4
  251. #define TIMER_CTL1_REG 0x8
  252. #define TIMER_CTL2_REG 0xC
  253. #define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
  254. #define TIMER_CTL_MONOTONIC_MASK (1 << 30)
  255. #define TIMER_CTL_ENABLE_MASK (1 << 31)
  256. /*************************************************************************
  257. * _REG relative to RSET_WDT
  258. *************************************************************************/
  259. /* Watchdog default count register */
  260. #define WDT_DEFVAL_REG 0x0
  261. /* Watchdog control register */
  262. #define WDT_CTL_REG 0x4
  263. /* Watchdog control register constants */
  264. #define WDT_START_1 (0xff00)
  265. #define WDT_START_2 (0x00ff)
  266. #define WDT_STOP_1 (0xee00)
  267. #define WDT_STOP_2 (0x00ee)
  268. /* Watchdog reset length register */
  269. #define WDT_RSTLEN_REG 0x8
  270. /*************************************************************************
  271. * _REG relative to RSET_UARTx
  272. *************************************************************************/
  273. /* UART Control Register */
  274. #define UART_CTL_REG 0x0
  275. #define UART_CTL_RXTMOUTCNT_SHIFT 0
  276. #define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
  277. #define UART_CTL_RSTTXDN_SHIFT 5
  278. #define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
  279. #define UART_CTL_RSTRXFIFO_SHIFT 6
  280. #define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
  281. #define UART_CTL_RSTTXFIFO_SHIFT 7
  282. #define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
  283. #define UART_CTL_STOPBITS_SHIFT 8
  284. #define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
  285. #define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
  286. #define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
  287. #define UART_CTL_BITSPERSYM_SHIFT 12
  288. #define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
  289. #define UART_CTL_XMITBRK_SHIFT 14
  290. #define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
  291. #define UART_CTL_RSVD_SHIFT 15
  292. #define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
  293. #define UART_CTL_RXPAREVEN_SHIFT 16
  294. #define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
  295. #define UART_CTL_RXPAREN_SHIFT 17
  296. #define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
  297. #define UART_CTL_TXPAREVEN_SHIFT 18
  298. #define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
  299. #define UART_CTL_TXPAREN_SHIFT 18
  300. #define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
  301. #define UART_CTL_LOOPBACK_SHIFT 20
  302. #define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
  303. #define UART_CTL_RXEN_SHIFT 21
  304. #define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
  305. #define UART_CTL_TXEN_SHIFT 22
  306. #define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
  307. #define UART_CTL_BRGEN_SHIFT 23
  308. #define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
  309. /* UART Baudword register */
  310. #define UART_BAUD_REG 0x4
  311. /* UART Misc Control register */
  312. #define UART_MCTL_REG 0x8
  313. #define UART_MCTL_DTR_SHIFT 0
  314. #define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
  315. #define UART_MCTL_RTS_SHIFT 1
  316. #define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
  317. #define UART_MCTL_RXFIFOTHRESH_SHIFT 8
  318. #define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
  319. #define UART_MCTL_TXFIFOTHRESH_SHIFT 12
  320. #define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
  321. #define UART_MCTL_RXFIFOFILL_SHIFT 16
  322. #define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
  323. #define UART_MCTL_TXFIFOFILL_SHIFT 24
  324. #define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
  325. /* UART External Input Configuration register */
  326. #define UART_EXTINP_REG 0xc
  327. #define UART_EXTINP_RI_SHIFT 0
  328. #define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
  329. #define UART_EXTINP_CTS_SHIFT 1
  330. #define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
  331. #define UART_EXTINP_DCD_SHIFT 2
  332. #define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
  333. #define UART_EXTINP_DSR_SHIFT 3
  334. #define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
  335. #define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
  336. #define UART_EXTINP_IRMASK(x) (1 << (x + 8))
  337. #define UART_EXTINP_IR_RI 0
  338. #define UART_EXTINP_IR_CTS 1
  339. #define UART_EXTINP_IR_DCD 2
  340. #define UART_EXTINP_IR_DSR 3
  341. #define UART_EXTINP_RI_NOSENSE_SHIFT 16
  342. #define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
  343. #define UART_EXTINP_CTS_NOSENSE_SHIFT 17
  344. #define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
  345. #define UART_EXTINP_DCD_NOSENSE_SHIFT 18
  346. #define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
  347. #define UART_EXTINP_DSR_NOSENSE_SHIFT 19
  348. #define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
  349. /* UART Interrupt register */
  350. #define UART_IR_REG 0x10
  351. #define UART_IR_MASK(x) (1 << (x + 16))
  352. #define UART_IR_STAT(x) (1 << (x))
  353. #define UART_IR_EXTIP 0
  354. #define UART_IR_TXUNDER 1
  355. #define UART_IR_TXOVER 2
  356. #define UART_IR_TXTRESH 3
  357. #define UART_IR_TXRDLATCH 4
  358. #define UART_IR_TXEMPTY 5
  359. #define UART_IR_RXUNDER 6
  360. #define UART_IR_RXOVER 7
  361. #define UART_IR_RXTIMEOUT 8
  362. #define UART_IR_RXFULL 9
  363. #define UART_IR_RXTHRESH 10
  364. #define UART_IR_RXNOTEMPTY 11
  365. #define UART_IR_RXFRAMEERR 12
  366. #define UART_IR_RXPARERR 13
  367. #define UART_IR_RXBRK 14
  368. #define UART_IR_TXDONE 15
  369. /* UART Fifo register */
  370. #define UART_FIFO_REG 0x14
  371. #define UART_FIFO_VALID_SHIFT 0
  372. #define UART_FIFO_VALID_MASK 0xff
  373. #define UART_FIFO_FRAMEERR_SHIFT 8
  374. #define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
  375. #define UART_FIFO_PARERR_SHIFT 9
  376. #define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
  377. #define UART_FIFO_BRKDET_SHIFT 10
  378. #define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
  379. #define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
  380. UART_FIFO_PARERR_MASK | \
  381. UART_FIFO_BRKDET_MASK)
  382. /*************************************************************************
  383. * _REG relative to RSET_GPIO
  384. *************************************************************************/
  385. /* GPIO registers */
  386. #define GPIO_CTL_HI_REG 0x0
  387. #define GPIO_CTL_LO_REG 0x4
  388. #define GPIO_DATA_HI_REG 0x8
  389. #define GPIO_DATA_LO_REG 0xC
  390. #define GPIO_DATA_LO_REG_6345 0x8
  391. /* GPIO mux registers and constants */
  392. #define GPIO_MODE_REG 0x18
  393. #define GPIO_MODE_6348_G4_DIAG 0x00090000
  394. #define GPIO_MODE_6348_G4_UTOPIA 0x00080000
  395. #define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
  396. #define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
  397. #define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
  398. #define GPIO_MODE_6348_G3_DIAG 0x00009000
  399. #define GPIO_MODE_6348_G3_UTOPIA 0x00008000
  400. #define GPIO_MODE_6348_G3_EXT_MII 0x00007000
  401. #define GPIO_MODE_6348_G2_DIAG 0x00000900
  402. #define GPIO_MODE_6348_G2_PCI 0x00000500
  403. #define GPIO_MODE_6348_G1_DIAG 0x00000090
  404. #define GPIO_MODE_6348_G1_UTOPIA 0x00000080
  405. #define GPIO_MODE_6348_G1_SPI_UART 0x00000060
  406. #define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
  407. #define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
  408. #define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
  409. #define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
  410. #define GPIO_MODE_6348_G0_DIAG 0x00000009
  411. #define GPIO_MODE_6348_G0_EXT_MII 0x00000007
  412. #define GPIO_MODE_6358_EXTRACS (1 << 5)
  413. #define GPIO_MODE_6358_UART1 (1 << 6)
  414. #define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
  415. #define GPIO_MODE_6358_SERIAL_LED (1 << 10)
  416. #define GPIO_MODE_6358_UTOPIA (1 << 12)
  417. #define GPIO_MODE_6368_ANALOG_AFE_0 (1 << 0)
  418. #define GPIO_MODE_6368_ANALOG_AFE_1 (1 << 1)
  419. #define GPIO_MODE_6368_SYS_IRQ (1 << 2)
  420. #define GPIO_MODE_6368_SERIAL_LED_DATA (1 << 3)
  421. #define GPIO_MODE_6368_SERIAL_LED_CLK (1 << 4)
  422. #define GPIO_MODE_6368_INET_LED (1 << 5)
  423. #define GPIO_MODE_6368_EPHY0_LED (1 << 6)
  424. #define GPIO_MODE_6368_EPHY1_LED (1 << 7)
  425. #define GPIO_MODE_6368_EPHY2_LED (1 << 8)
  426. #define GPIO_MODE_6368_EPHY3_LED (1 << 9)
  427. #define GPIO_MODE_6368_ROBOSW_LED_DAT (1 << 10)
  428. #define GPIO_MODE_6368_ROBOSW_LED_CLK (1 << 11)
  429. #define GPIO_MODE_6368_ROBOSW_LED0 (1 << 12)
  430. #define GPIO_MODE_6368_ROBOSW_LED1 (1 << 13)
  431. #define GPIO_MODE_6368_USBD_LED (1 << 14)
  432. #define GPIO_MODE_6368_NTR_PULSE (1 << 15)
  433. #define GPIO_MODE_6368_PCI_REQ1 (1 << 16)
  434. #define GPIO_MODE_6368_PCI_GNT1 (1 << 17)
  435. #define GPIO_MODE_6368_PCI_INTB (1 << 18)
  436. #define GPIO_MODE_6368_PCI_REQ0 (1 << 19)
  437. #define GPIO_MODE_6368_PCI_GNT0 (1 << 20)
  438. #define GPIO_MODE_6368_PCMCIA_CD1 (1 << 22)
  439. #define GPIO_MODE_6368_PCMCIA_CD2 (1 << 23)
  440. #define GPIO_MODE_6368_PCMCIA_VS1 (1 << 24)
  441. #define GPIO_MODE_6368_PCMCIA_VS2 (1 << 25)
  442. #define GPIO_MODE_6368_EBI_CS2 (1 << 26)
  443. #define GPIO_MODE_6368_EBI_CS3 (1 << 27)
  444. #define GPIO_MODE_6368_SPI_SSN2 (1 << 28)
  445. #define GPIO_MODE_6368_SPI_SSN3 (1 << 29)
  446. #define GPIO_MODE_6368_SPI_SSN4 (1 << 30)
  447. #define GPIO_MODE_6368_SPI_SSN5 (1 << 31)
  448. #define GPIO_BASEMODE_6368_REG 0x38
  449. #define GPIO_BASEMODE_6368_UART2 0x1
  450. #define GPIO_BASEMODE_6368_GPIO 0x0
  451. #define GPIO_BASEMODE_6368_MASK 0x7
  452. /* those bits must be kept as read in gpio basemode register*/
  453. #define GPIO_STRAPBUS_REG 0x40
  454. #define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
  455. #define STRAPBUS_6358_BOOT_SEL_SERIAL (0 << 1)
  456. #define STRAPBUS_6368_BOOT_SEL_MASK 0x3
  457. #define STRAPBUS_6368_BOOT_SEL_NAND 0
  458. #define STRAPBUS_6368_BOOT_SEL_SERIAL 1
  459. #define STRAPBUS_6368_BOOT_SEL_PARALLEL 3
  460. /*************************************************************************
  461. * _REG relative to RSET_ENET
  462. *************************************************************************/
  463. /* Receiver Configuration register */
  464. #define ENET_RXCFG_REG 0x0
  465. #define ENET_RXCFG_ALLMCAST_SHIFT 1
  466. #define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
  467. #define ENET_RXCFG_PROMISC_SHIFT 3
  468. #define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
  469. #define ENET_RXCFG_LOOPBACK_SHIFT 4
  470. #define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
  471. #define ENET_RXCFG_ENFLOW_SHIFT 5
  472. #define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
  473. /* Receive Maximum Length register */
  474. #define ENET_RXMAXLEN_REG 0x4
  475. #define ENET_RXMAXLEN_SHIFT 0
  476. #define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
  477. /* Transmit Maximum Length register */
  478. #define ENET_TXMAXLEN_REG 0x8
  479. #define ENET_TXMAXLEN_SHIFT 0
  480. #define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
  481. /* MII Status/Control register */
  482. #define ENET_MIISC_REG 0x10
  483. #define ENET_MIISC_MDCFREQDIV_SHIFT 0
  484. #define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
  485. #define ENET_MIISC_PREAMBLEEN_SHIFT 7
  486. #define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
  487. /* MII Data register */
  488. #define ENET_MIIDATA_REG 0x14
  489. #define ENET_MIIDATA_DATA_SHIFT 0
  490. #define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
  491. #define ENET_MIIDATA_TA_SHIFT 16
  492. #define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
  493. #define ENET_MIIDATA_REG_SHIFT 18
  494. #define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
  495. #define ENET_MIIDATA_PHYID_SHIFT 23
  496. #define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
  497. #define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
  498. #define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
  499. /* Ethernet Interrupt Mask register */
  500. #define ENET_IRMASK_REG 0x18
  501. /* Ethernet Interrupt register */
  502. #define ENET_IR_REG 0x1c
  503. #define ENET_IR_MII (1 << 0)
  504. #define ENET_IR_MIB (1 << 1)
  505. #define ENET_IR_FLOWC (1 << 2)
  506. /* Ethernet Control register */
  507. #define ENET_CTL_REG 0x2c
  508. #define ENET_CTL_ENABLE_SHIFT 0
  509. #define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
  510. #define ENET_CTL_DISABLE_SHIFT 1
  511. #define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
  512. #define ENET_CTL_SRESET_SHIFT 2
  513. #define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
  514. #define ENET_CTL_EPHYSEL_SHIFT 3
  515. #define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
  516. /* Transmit Control register */
  517. #define ENET_TXCTL_REG 0x30
  518. #define ENET_TXCTL_FD_SHIFT 0
  519. #define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
  520. /* Transmit Watermask register */
  521. #define ENET_TXWMARK_REG 0x34
  522. #define ENET_TXWMARK_WM_SHIFT 0
  523. #define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
  524. /* MIB Control register */
  525. #define ENET_MIBCTL_REG 0x38
  526. #define ENET_MIBCTL_RDCLEAR_SHIFT 0
  527. #define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
  528. /* Perfect Match Data Low register */
  529. #define ENET_PML_REG(x) (0x58 + (x) * 8)
  530. #define ENET_PMH_REG(x) (0x5c + (x) * 8)
  531. #define ENET_PMH_DATAVALID_SHIFT 16
  532. #define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
  533. /* MIB register */
  534. #define ENET_MIB_REG(x) (0x200 + (x) * 4)
  535. #define ENET_MIB_REG_COUNT 55
  536. /*************************************************************************
  537. * _REG relative to RSET_ENETDMA
  538. *************************************************************************/
  539. /* Controller Configuration Register */
  540. #define ENETDMA_CFG_REG (0x0)
  541. #define ENETDMA_CFG_EN_SHIFT 0
  542. #define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
  543. #define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
  544. /* Flow Control Descriptor Low Threshold register */
  545. #define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
  546. /* Flow Control Descriptor High Threshold register */
  547. #define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
  548. /* Flow Control Descriptor Buffer Alloca Threshold register */
  549. #define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
  550. #define ENETDMA_BUFALLOC_FORCE_SHIFT 31
  551. #define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
  552. /* Channel Configuration register */
  553. #define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
  554. #define ENETDMA_CHANCFG_EN_SHIFT 0
  555. #define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  556. #define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
  557. #define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  558. /* Interrupt Control/Status register */
  559. #define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
  560. #define ENETDMA_IR_BUFDONE_MASK (1 << 0)
  561. #define ENETDMA_IR_PKTDONE_MASK (1 << 1)
  562. #define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
  563. /* Interrupt Mask register */
  564. #define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
  565. /* Maximum Burst Length */
  566. #define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
  567. /* Ring Start Address register */
  568. #define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
  569. /* State Ram Word 2 */
  570. #define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
  571. /* State Ram Word 3 */
  572. #define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
  573. /* State Ram Word 4 */
  574. #define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
  575. /*************************************************************************
  576. * _REG relative to RSET_ENETDMAC
  577. *************************************************************************/
  578. /* Channel Configuration register */
  579. #define ENETDMAC_CHANCFG_REG(x) ((x) * 0x10)
  580. #define ENETDMAC_CHANCFG_EN_SHIFT 0
  581. #define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
  582. #define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
  583. #define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
  584. /* Interrupt Control/Status register */
  585. #define ENETDMAC_IR_REG(x) (0x4 + (x) * 0x10)
  586. #define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
  587. #define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
  588. #define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
  589. /* Interrupt Mask register */
  590. #define ENETDMAC_IRMASK_REG(x) (0x8 + (x) * 0x10)
  591. /* Maximum Burst Length */
  592. #define ENETDMAC_MAXBURST_REG(x) (0xc + (x) * 0x10)
  593. /*************************************************************************
  594. * _REG relative to RSET_ENETDMAS
  595. *************************************************************************/
  596. /* Ring Start Address register */
  597. #define ENETDMAS_RSTART_REG(x) ((x) * 0x10)
  598. /* State Ram Word 2 */
  599. #define ENETDMAS_SRAM2_REG(x) (0x4 + (x) * 0x10)
  600. /* State Ram Word 3 */
  601. #define ENETDMAS_SRAM3_REG(x) (0x8 + (x) * 0x10)
  602. /* State Ram Word 4 */
  603. #define ENETDMAS_SRAM4_REG(x) (0xc + (x) * 0x10)
  604. /*************************************************************************
  605. * _REG relative to RSET_ENETSW
  606. *************************************************************************/
  607. /* MIB register */
  608. #define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
  609. #define ENETSW_MIB_REG_COUNT 47
  610. /*************************************************************************
  611. * _REG relative to RSET_OHCI_PRIV
  612. *************************************************************************/
  613. #define OHCI_PRIV_REG 0x0
  614. #define OHCI_PRIV_PORT1_HOST_SHIFT 0
  615. #define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
  616. #define OHCI_PRIV_REG_SWAP_SHIFT 3
  617. #define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
  618. /*************************************************************************
  619. * _REG relative to RSET_USBH_PRIV
  620. *************************************************************************/
  621. #define USBH_PRIV_SWAP_6358_REG 0x0
  622. #define USBH_PRIV_SWAP_6368_REG 0x1c
  623. #define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
  624. #define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
  625. #define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
  626. #define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
  627. #define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
  628. #define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
  629. #define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
  630. #define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
  631. #define USBH_PRIV_TEST_6358_REG 0x24
  632. #define USBH_PRIV_TEST_6368_REG 0x14
  633. #define USBH_PRIV_SETUP_6368_REG 0x28
  634. #define USBH_PRIV_SETUP_IOC_SHIFT 4
  635. #define USBH_PRIV_SETUP_IOC_MASK (1 << USBH_PRIV_SETUP_IOC_SHIFT)
  636. /*************************************************************************
  637. * _REG relative to RSET_MPI
  638. *************************************************************************/
  639. /* well known (hard wired) chip select */
  640. #define MPI_CS_PCMCIA_COMMON 4
  641. #define MPI_CS_PCMCIA_ATTR 5
  642. #define MPI_CS_PCMCIA_IO 6
  643. /* Chip select base register */
  644. #define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
  645. #define MPI_CSBASE_BASE_SHIFT 13
  646. #define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
  647. #define MPI_CSBASE_SIZE_SHIFT 0
  648. #define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
  649. #define MPI_CSBASE_SIZE_8K 0
  650. #define MPI_CSBASE_SIZE_16K 1
  651. #define MPI_CSBASE_SIZE_32K 2
  652. #define MPI_CSBASE_SIZE_64K 3
  653. #define MPI_CSBASE_SIZE_128K 4
  654. #define MPI_CSBASE_SIZE_256K 5
  655. #define MPI_CSBASE_SIZE_512K 6
  656. #define MPI_CSBASE_SIZE_1M 7
  657. #define MPI_CSBASE_SIZE_2M 8
  658. #define MPI_CSBASE_SIZE_4M 9
  659. #define MPI_CSBASE_SIZE_8M 10
  660. #define MPI_CSBASE_SIZE_16M 11
  661. #define MPI_CSBASE_SIZE_32M 12
  662. #define MPI_CSBASE_SIZE_64M 13
  663. #define MPI_CSBASE_SIZE_128M 14
  664. #define MPI_CSBASE_SIZE_256M 15
  665. /* Chip select control register */
  666. #define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
  667. #define MPI_CSCTL_ENABLE_MASK (1 << 0)
  668. #define MPI_CSCTL_WAIT_SHIFT 1
  669. #define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
  670. #define MPI_CSCTL_DATA16_MASK (1 << 4)
  671. #define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
  672. #define MPI_CSCTL_TSIZE_MASK (1 << 8)
  673. #define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
  674. #define MPI_CSCTL_SETUP_SHIFT 16
  675. #define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
  676. #define MPI_CSCTL_HOLD_SHIFT 20
  677. #define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
  678. /* PCI registers */
  679. #define MPI_SP0_RANGE_REG 0x100
  680. #define MPI_SP0_REMAP_REG 0x104
  681. #define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
  682. #define MPI_SP1_RANGE_REG 0x10C
  683. #define MPI_SP1_REMAP_REG 0x110
  684. #define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
  685. #define MPI_L2PCFG_REG 0x11C
  686. #define MPI_L2PCFG_CFG_TYPE_SHIFT 0
  687. #define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
  688. #define MPI_L2PCFG_REG_SHIFT 2
  689. #define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
  690. #define MPI_L2PCFG_FUNC_SHIFT 8
  691. #define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
  692. #define MPI_L2PCFG_DEVNUM_SHIFT 11
  693. #define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
  694. #define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
  695. #define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
  696. #define MPI_L2PMEMRANGE1_REG 0x120
  697. #define MPI_L2PMEMBASE1_REG 0x124
  698. #define MPI_L2PMEMREMAP1_REG 0x128
  699. #define MPI_L2PMEMRANGE2_REG 0x12C
  700. #define MPI_L2PMEMBASE2_REG 0x130
  701. #define MPI_L2PMEMREMAP2_REG 0x134
  702. #define MPI_L2PIORANGE_REG 0x138
  703. #define MPI_L2PIOBASE_REG 0x13C
  704. #define MPI_L2PIOREMAP_REG 0x140
  705. #define MPI_L2P_BASE_MASK (0xffff8000)
  706. #define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
  707. #define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
  708. #define MPI_PCIMODESEL_REG 0x144
  709. #define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
  710. #define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
  711. #define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
  712. #define MPI_PCIMODESEL_PREFETCH_SHIFT 4
  713. #define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
  714. #define MPI_LOCBUSCTL_REG 0x14C
  715. #define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
  716. #define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
  717. #define MPI_LOCINT_REG 0x150
  718. #define MPI_LOCINT_MASK(x) (1 << (x + 16))
  719. #define MPI_LOCINT_STAT(x) (1 << (x))
  720. #define MPI_LOCINT_DIR_FAILED 6
  721. #define MPI_LOCINT_EXT_PCI_INT 7
  722. #define MPI_LOCINT_SERR 8
  723. #define MPI_LOCINT_CSERR 9
  724. #define MPI_PCICFGCTL_REG 0x178
  725. #define MPI_PCICFGCTL_CFGADDR_SHIFT 2
  726. #define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
  727. #define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
  728. #define MPI_PCICFGDATA_REG 0x17C
  729. /* PCI host bridge custom register */
  730. #define BCMPCI_REG_TIMERS 0x40
  731. #define REG_TIMER_TRDY_SHIFT 0
  732. #define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
  733. #define REG_TIMER_RETRY_SHIFT 8
  734. #define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
  735. /*************************************************************************
  736. * _REG relative to RSET_PCMCIA
  737. *************************************************************************/
  738. #define PCMCIA_C1_REG 0x0
  739. #define PCMCIA_C1_CD1_MASK (1 << 0)
  740. #define PCMCIA_C1_CD2_MASK (1 << 1)
  741. #define PCMCIA_C1_VS1_MASK (1 << 2)
  742. #define PCMCIA_C1_VS2_MASK (1 << 3)
  743. #define PCMCIA_C1_VS1OE_MASK (1 << 6)
  744. #define PCMCIA_C1_VS2OE_MASK (1 << 7)
  745. #define PCMCIA_C1_CBIDSEL_SHIFT (8)
  746. #define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
  747. #define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
  748. #define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
  749. #define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
  750. #define PCMCIA_C1_RESET_MASK (1 << 18)
  751. #define PCMCIA_C2_REG 0x8
  752. #define PCMCIA_C2_DATA16_MASK (1 << 0)
  753. #define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
  754. #define PCMCIA_C2_RWCOUNT_SHIFT 2
  755. #define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
  756. #define PCMCIA_C2_INACTIVE_SHIFT 8
  757. #define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
  758. #define PCMCIA_C2_SETUP_SHIFT 16
  759. #define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
  760. #define PCMCIA_C2_HOLD_SHIFT 24
  761. #define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
  762. /*************************************************************************
  763. * _REG relative to RSET_SDRAM
  764. *************************************************************************/
  765. #define SDRAM_CFG_REG 0x0
  766. #define SDRAM_CFG_ROW_SHIFT 4
  767. #define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
  768. #define SDRAM_CFG_COL_SHIFT 6
  769. #define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
  770. #define SDRAM_CFG_32B_SHIFT 10
  771. #define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
  772. #define SDRAM_CFG_BANK_SHIFT 13
  773. #define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
  774. #define SDRAM_MBASE_REG 0xc
  775. #define SDRAM_PRIO_REG 0x2C
  776. #define SDRAM_PRIO_MIPS_SHIFT 29
  777. #define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
  778. #define SDRAM_PRIO_ADSL_SHIFT 30
  779. #define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
  780. #define SDRAM_PRIO_EN_SHIFT 31
  781. #define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
  782. /*************************************************************************
  783. * _REG relative to RSET_MEMC
  784. *************************************************************************/
  785. #define MEMC_CFG_REG 0x4
  786. #define MEMC_CFG_32B_SHIFT 1
  787. #define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
  788. #define MEMC_CFG_COL_SHIFT 3
  789. #define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
  790. #define MEMC_CFG_ROW_SHIFT 6
  791. #define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
  792. /*************************************************************************
  793. * _REG relative to RSET_DDR
  794. *************************************************************************/
  795. #define DDR_DMIPSPLLCFG_REG 0x18
  796. #define DMIPSPLLCFG_M1_SHIFT 0
  797. #define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
  798. #define DMIPSPLLCFG_N1_SHIFT 23
  799. #define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
  800. #define DMIPSPLLCFG_N2_SHIFT 29
  801. #define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
  802. #define DDR_DMIPSPLLCFG_6368_REG 0x20
  803. #define DMIPSPLLCFG_6368_P1_SHIFT 0
  804. #define DMIPSPLLCFG_6368_P1_MASK (0xf << DMIPSPLLCFG_6368_P1_SHIFT)
  805. #define DMIPSPLLCFG_6368_P2_SHIFT 4
  806. #define DMIPSPLLCFG_6368_P2_MASK (0xf << DMIPSPLLCFG_6368_P2_SHIFT)
  807. #define DMIPSPLLCFG_6368_NDIV_SHIFT 16
  808. #define DMIPSPLLCFG_6368_NDIV_MASK (0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
  809. #define DDR_DMIPSPLLDIV_6368_REG 0x24
  810. #define DMIPSPLLDIV_6368_MDIV_SHIFT 0
  811. #define DMIPSPLLDIV_6368_MDIV_MASK (0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
  812. /*************************************************************************
  813. * _REG relative to RSET_M2M
  814. *************************************************************************/
  815. #define M2M_RX 0
  816. #define M2M_TX 1
  817. #define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
  818. #define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
  819. #define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
  820. #define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
  821. #define M2M_CTRL_ENABLE_MASK (1 << 0)
  822. #define M2M_CTRL_IRQEN_MASK (1 << 1)
  823. #define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
  824. #define M2M_CTRL_DONE_CLR_MASK (1 << 7)
  825. #define M2M_CTRL_NOINC_MASK (1 << 8)
  826. #define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
  827. #define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
  828. #define M2M_CTRL_ENDIAN_MASK (1 << 11)
  829. #define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
  830. #define M2M_STAT_DONE (1 << 0)
  831. #define M2M_STAT_ERROR (1 << 1)
  832. #define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
  833. #define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
  834. /*************************************************************************
  835. * _REG relative to RSET_RNG
  836. *************************************************************************/
  837. #define RNG_CTRL 0x00
  838. #define RNG_EN (1 << 0)
  839. #define RNG_STAT 0x04
  840. #define RNG_AVAIL_MASK (0xff000000)
  841. #define RNG_DATA 0x08
  842. #define RNG_THRES 0x0c
  843. #define RNG_MASK 0x10
  844. /*************************************************************************
  845. * _REG relative to RSET_SPI
  846. *************************************************************************/
  847. /* BCM 6338 SPI core */
  848. #define SPI_6338_CMD 0x00 /* 16-bits register */
  849. #define SPI_6338_INT_STATUS 0x02
  850. #define SPI_6338_INT_MASK_ST 0x03
  851. #define SPI_6338_INT_MASK 0x04
  852. #define SPI_6338_ST 0x05
  853. #define SPI_6338_CLK_CFG 0x06
  854. #define SPI_6338_FILL_BYTE 0x07
  855. #define SPI_6338_MSG_TAIL 0x09
  856. #define SPI_6338_RX_TAIL 0x0b
  857. #define SPI_6338_MSG_CTL 0x40
  858. #define SPI_6338_MSG_DATA 0x41
  859. #define SPI_6338_MSG_DATA_SIZE 0x3f
  860. #define SPI_6338_RX_DATA 0x80
  861. #define SPI_6338_RX_DATA_SIZE 0x3f
  862. /* BCM 6348 SPI core */
  863. #define SPI_6348_CMD 0x00 /* 16-bits register */
  864. #define SPI_6348_INT_STATUS 0x02
  865. #define SPI_6348_INT_MASK_ST 0x03
  866. #define SPI_6348_INT_MASK 0x04
  867. #define SPI_6348_ST 0x05
  868. #define SPI_6348_CLK_CFG 0x06
  869. #define SPI_6348_FILL_BYTE 0x07
  870. #define SPI_6348_MSG_TAIL 0x09
  871. #define SPI_6348_RX_TAIL 0x0b
  872. #define SPI_6348_MSG_CTL 0x40
  873. #define SPI_6348_MSG_DATA 0x41
  874. #define SPI_6348_MSG_DATA_SIZE 0x3f
  875. #define SPI_6348_RX_DATA 0x80
  876. #define SPI_6348_RX_DATA_SIZE 0x3f
  877. /* BCM 6358 SPI core */
  878. #define SPI_6358_MSG_CTL 0x00 /* 16-bits register */
  879. #define SPI_6358_MSG_DATA 0x02
  880. #define SPI_6358_MSG_DATA_SIZE 0x21e
  881. #define SPI_6358_RX_DATA 0x400
  882. #define SPI_6358_RX_DATA_SIZE 0x220
  883. #define SPI_6358_CMD 0x700 /* 16-bits register */
  884. #define SPI_6358_INT_STATUS 0x702
  885. #define SPI_6358_INT_MASK_ST 0x703
  886. #define SPI_6358_INT_MASK 0x704
  887. #define SPI_6358_ST 0x705
  888. #define SPI_6358_CLK_CFG 0x706
  889. #define SPI_6358_FILL_BYTE 0x707
  890. #define SPI_6358_MSG_TAIL 0x709
  891. #define SPI_6358_RX_TAIL 0x70B
  892. /* BCM 6358 SPI core */
  893. #define SPI_6368_MSG_CTL 0x00 /* 16-bits register */
  894. #define SPI_6368_MSG_DATA 0x02
  895. #define SPI_6368_MSG_DATA_SIZE 0x21e
  896. #define SPI_6368_RX_DATA 0x400
  897. #define SPI_6368_RX_DATA_SIZE 0x220
  898. #define SPI_6368_CMD 0x700 /* 16-bits register */
  899. #define SPI_6368_INT_STATUS 0x702
  900. #define SPI_6368_INT_MASK_ST 0x703
  901. #define SPI_6368_INT_MASK 0x704
  902. #define SPI_6368_ST 0x705
  903. #define SPI_6368_CLK_CFG 0x706
  904. #define SPI_6368_FILL_BYTE 0x707
  905. #define SPI_6368_MSG_TAIL 0x709
  906. #define SPI_6368_RX_TAIL 0x70B
  907. /* Shared SPI definitions */
  908. /* Message configuration */
  909. #define SPI_FD_RW 0x00
  910. #define SPI_HD_W 0x01
  911. #define SPI_HD_R 0x02
  912. #define SPI_BYTE_CNT_SHIFT 0
  913. #define SPI_MSG_TYPE_SHIFT 14
  914. /* Command */
  915. #define SPI_CMD_NOOP 0x00
  916. #define SPI_CMD_SOFT_RESET 0x01
  917. #define SPI_CMD_HARD_RESET 0x02
  918. #define SPI_CMD_START_IMMEDIATE 0x03
  919. #define SPI_CMD_COMMAND_SHIFT 0
  920. #define SPI_CMD_COMMAND_MASK 0x000f
  921. #define SPI_CMD_DEVICE_ID_SHIFT 4
  922. #define SPI_CMD_PREPEND_BYTE_CNT_SHIFT 8
  923. #define SPI_CMD_ONE_BYTE_SHIFT 11
  924. #define SPI_CMD_ONE_WIRE_SHIFT 12
  925. #define SPI_DEV_ID_0 0
  926. #define SPI_DEV_ID_1 1
  927. #define SPI_DEV_ID_2 2
  928. #define SPI_DEV_ID_3 3
  929. /* Interrupt mask */
  930. #define SPI_INTR_CMD_DONE 0x01
  931. #define SPI_INTR_RX_OVERFLOW 0x02
  932. #define SPI_INTR_TX_UNDERFLOW 0x04
  933. #define SPI_INTR_TX_OVERFLOW 0x08
  934. #define SPI_INTR_RX_UNDERFLOW 0x10
  935. #define SPI_INTR_CLEAR_ALL 0x1f
  936. /* Status */
  937. #define SPI_RX_EMPTY 0x02
  938. #define SPI_CMD_BUSY 0x04
  939. #define SPI_SERIAL_BUSY 0x08
  940. /* Clock configuration */
  941. #define SPI_CLK_20MHZ 0x00
  942. #define SPI_CLK_0_391MHZ 0x01
  943. #define SPI_CLK_0_781MHZ 0x02 /* default */
  944. #define SPI_CLK_1_563MHZ 0x03
  945. #define SPI_CLK_3_125MHZ 0x04
  946. #define SPI_CLK_6_250MHZ 0x05
  947. #define SPI_CLK_12_50MHZ 0x06
  948. #define SPI_CLK_MASK 0x07
  949. #define SPI_SSOFFTIME_MASK 0x38
  950. #define SPI_SSOFFTIME_SHIFT 3
  951. #define SPI_BYTE_SWAP 0x80
  952. #endif /* BCM63XX_REGS_H_ */