xilinx_uartps.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509
  1. /*
  2. * Cadence UART driver (found in Xilinx Zynq)
  3. *
  4. * 2011 - 2014 (C) Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it
  7. * and/or modify it under the terms of the GNU General Public
  8. * License as published by the Free Software Foundation;
  9. * either version 2 of the License, or (at your option) any
  10. * later version.
  11. *
  12. * This driver has originally been pushed by Xilinx using a Zynq-branding. This
  13. * still shows in the naming of this file, the kconfig symbols and some symbols
  14. * in the code.
  15. */
  16. #if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  17. #define SUPPORT_SYSRQ
  18. #endif
  19. #include <linux/platform_device.h>
  20. #include <linux/serial.h>
  21. #include <linux/console.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/slab.h>
  24. #include <linux/tty.h>
  25. #include <linux/tty_flip.h>
  26. #include <linux/clk.h>
  27. #include <linux/irq.h>
  28. #include <linux/io.h>
  29. #include <linux/of.h>
  30. #include <linux/module.h>
  31. #define CDNS_UART_TTY_NAME "ttyPS"
  32. #define CDNS_UART_NAME "xuartps"
  33. #define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
  34. #define CDNS_UART_MINOR 0 /* works best with devtmpfs */
  35. #define CDNS_UART_NR_PORTS 2
  36. #define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
  37. #define CDNS_UART_REGISTER_SPACE 0xFFF
  38. #define cdns_uart_readl(offset) ioread32(port->membase + offset)
  39. #define cdns_uart_writel(val, offset) iowrite32(val, port->membase + offset)
  40. /* Rx Trigger level */
  41. static int rx_trigger_level = 56;
  42. module_param(rx_trigger_level, uint, S_IRUGO);
  43. MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
  44. /* Rx Timeout */
  45. static int rx_timeout = 10;
  46. module_param(rx_timeout, uint, S_IRUGO);
  47. MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
  48. /* Register offsets for the UART. */
  49. #define CDNS_UART_CR_OFFSET 0x00 /* Control Register */
  50. #define CDNS_UART_MR_OFFSET 0x04 /* Mode Register */
  51. #define CDNS_UART_IER_OFFSET 0x08 /* Interrupt Enable */
  52. #define CDNS_UART_IDR_OFFSET 0x0C /* Interrupt Disable */
  53. #define CDNS_UART_IMR_OFFSET 0x10 /* Interrupt Mask */
  54. #define CDNS_UART_ISR_OFFSET 0x14 /* Interrupt Status */
  55. #define CDNS_UART_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */
  56. #define CDNS_UART_RXTOUT_OFFSET 0x1C /* RX Timeout */
  57. #define CDNS_UART_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */
  58. #define CDNS_UART_MODEMCR_OFFSET 0x24 /* Modem Control */
  59. #define CDNS_UART_MODEMSR_OFFSET 0x28 /* Modem Status */
  60. #define CDNS_UART_SR_OFFSET 0x2C /* Channel Status */
  61. #define CDNS_UART_FIFO_OFFSET 0x30 /* FIFO */
  62. #define CDNS_UART_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */
  63. #define CDNS_UART_FLOWDEL_OFFSET 0x38 /* Flow Delay */
  64. #define CDNS_UART_IRRX_PWIDTH_OFFSET 0x3C /* IR Min Received Pulse Width */
  65. #define CDNS_UART_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */
  66. #define CDNS_UART_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */
  67. /* Control Register Bit Definitions */
  68. #define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
  69. #define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
  70. #define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
  71. #define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
  72. #define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
  73. #define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
  74. #define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
  75. #define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
  76. #define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
  77. /*
  78. * Mode Register:
  79. * The mode register (MR) defines the mode of transfer as well as the data
  80. * format. If this register is modified during transmission or reception,
  81. * data validity cannot be guaranteed.
  82. */
  83. #define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
  84. #define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
  85. #define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
  86. #define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
  87. #define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
  88. #define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
  89. #define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
  90. #define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
  91. #define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
  92. #define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
  93. #define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
  94. #define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
  95. #define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
  96. /*
  97. * Interrupt Registers:
  98. * Interrupt control logic uses the interrupt enable register (IER) and the
  99. * interrupt disable register (IDR) to set the value of the bits in the
  100. * interrupt mask register (IMR). The IMR determines whether to pass an
  101. * interrupt to the interrupt status register (ISR).
  102. * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
  103. * interrupt. IMR and ISR are read only, and IER and IDR are write only.
  104. * Reading either IER or IDR returns 0x00.
  105. * All four registers have the same bit definitions.
  106. */
  107. #define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
  108. #define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
  109. #define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
  110. #define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
  111. #define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
  112. #define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
  113. #define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
  114. #define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
  115. #define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
  116. #define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
  117. #define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */
  118. /* Goes in read_status_mask for break detection as the HW doesn't do it*/
  119. #define CDNS_UART_IXR_BRK 0x80000000
  120. /*
  121. * Modem Control register:
  122. * The read/write Modem Control register controls the interface with the modem
  123. * or data set, or a peripheral device emulating a modem.
  124. */
  125. #define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */
  126. #define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */
  127. #define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */
  128. /*
  129. * Channel Status Register:
  130. * The channel status register (CSR) is provided to enable the control logic
  131. * to monitor the status of bits in the channel interrupt status register,
  132. * even if these are masked out by the interrupt mask register.
  133. */
  134. #define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
  135. #define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
  136. #define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
  137. #define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
  138. /* baud dividers min/max values */
  139. #define CDNS_UART_BDIV_MIN 4
  140. #define CDNS_UART_BDIV_MAX 255
  141. #define CDNS_UART_CD_MAX 65535
  142. /**
  143. * struct cdns_uart - device data
  144. * @port: Pointer to the UART port
  145. * @uartclk: Reference clock
  146. * @pclk: APB clock
  147. * @baud: Current baud rate
  148. * @clk_rate_change_nb: Notifier block for clock changes
  149. */
  150. struct cdns_uart {
  151. struct uart_port *port;
  152. struct clk *uartclk;
  153. struct clk *pclk;
  154. unsigned int baud;
  155. struct notifier_block clk_rate_change_nb;
  156. };
  157. #define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
  158. clk_rate_change_nb);
  159. /**
  160. * cdns_uart_isr - Interrupt handler
  161. * @irq: Irq number
  162. * @dev_id: Id of the port
  163. *
  164. * Return: IRQHANDLED
  165. */
  166. static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
  167. {
  168. struct uart_port *port = (struct uart_port *)dev_id;
  169. unsigned long flags;
  170. unsigned int isrstatus, numbytes;
  171. unsigned int data;
  172. char status = TTY_NORMAL;
  173. spin_lock_irqsave(&port->lock, flags);
  174. /* Read the interrupt status register to determine which
  175. * interrupt(s) is/are active.
  176. */
  177. isrstatus = cdns_uart_readl(CDNS_UART_ISR_OFFSET);
  178. /*
  179. * There is no hardware break detection, so we interpret framing
  180. * error with all-zeros data as a break sequence. Most of the time,
  181. * there's another non-zero byte at the end of the sequence.
  182. */
  183. if (isrstatus & CDNS_UART_IXR_FRAMING) {
  184. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  185. CDNS_UART_SR_RXEMPTY)) {
  186. if (!cdns_uart_readl(CDNS_UART_FIFO_OFFSET)) {
  187. port->read_status_mask |= CDNS_UART_IXR_BRK;
  188. isrstatus &= ~CDNS_UART_IXR_FRAMING;
  189. }
  190. }
  191. cdns_uart_writel(CDNS_UART_IXR_FRAMING, CDNS_UART_ISR_OFFSET);
  192. }
  193. /* drop byte with parity error if IGNPAR specified */
  194. if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY)
  195. isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT);
  196. isrstatus &= port->read_status_mask;
  197. isrstatus &= ~port->ignore_status_mask;
  198. if ((isrstatus & CDNS_UART_IXR_TOUT) ||
  199. (isrstatus & CDNS_UART_IXR_RXTRIG)) {
  200. /* Receive Timeout Interrupt */
  201. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  202. CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) {
  203. data = cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  204. /* Non-NULL byte after BREAK is garbage (99%) */
  205. if (data && (port->read_status_mask &
  206. CDNS_UART_IXR_BRK)) {
  207. port->read_status_mask &= ~CDNS_UART_IXR_BRK;
  208. port->icount.brk++;
  209. if (uart_handle_break(port))
  210. continue;
  211. }
  212. #ifdef SUPPORT_SYSRQ
  213. /*
  214. * uart_handle_sysrq_char() doesn't work if
  215. * spinlocked, for some reason
  216. */
  217. if (port->sysrq) {
  218. spin_unlock(&port->lock);
  219. if (uart_handle_sysrq_char(port,
  220. (unsigned char)data)) {
  221. spin_lock(&port->lock);
  222. continue;
  223. }
  224. spin_lock(&port->lock);
  225. }
  226. #endif
  227. port->icount.rx++;
  228. if (isrstatus & CDNS_UART_IXR_PARITY) {
  229. port->icount.parity++;
  230. status = TTY_PARITY;
  231. } else if (isrstatus & CDNS_UART_IXR_FRAMING) {
  232. port->icount.frame++;
  233. status = TTY_FRAME;
  234. } else if (isrstatus & CDNS_UART_IXR_OVERRUN) {
  235. port->icount.overrun++;
  236. }
  237. uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN,
  238. data, status);
  239. }
  240. spin_unlock(&port->lock);
  241. tty_flip_buffer_push(&port->state->port);
  242. spin_lock(&port->lock);
  243. }
  244. /* Dispatch an appropriate handler */
  245. if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) {
  246. if (uart_circ_empty(&port->state->xmit)) {
  247. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY,
  248. CDNS_UART_IDR_OFFSET);
  249. } else {
  250. numbytes = port->fifosize;
  251. /* Break if no more data available in the UART buffer */
  252. while (numbytes--) {
  253. if (uart_circ_empty(&port->state->xmit))
  254. break;
  255. /* Get the data from the UART circular buffer
  256. * and write it to the cdns_uart's TX_FIFO
  257. * register.
  258. */
  259. cdns_uart_writel(
  260. port->state->xmit.buf[port->state->xmit.
  261. tail], CDNS_UART_FIFO_OFFSET);
  262. port->icount.tx++;
  263. /* Adjust the tail of the UART buffer and wrap
  264. * the buffer if it reaches limit.
  265. */
  266. port->state->xmit.tail =
  267. (port->state->xmit.tail + 1) &
  268. (UART_XMIT_SIZE - 1);
  269. }
  270. if (uart_circ_chars_pending(
  271. &port->state->xmit) < WAKEUP_CHARS)
  272. uart_write_wakeup(port);
  273. }
  274. }
  275. cdns_uart_writel(isrstatus, CDNS_UART_ISR_OFFSET);
  276. /* be sure to release the lock and tty before leaving */
  277. spin_unlock_irqrestore(&port->lock, flags);
  278. return IRQ_HANDLED;
  279. }
  280. /**
  281. * cdns_uart_calc_baud_divs - Calculate baud rate divisors
  282. * @clk: UART module input clock
  283. * @baud: Desired baud rate
  284. * @rbdiv: BDIV value (return value)
  285. * @rcd: CD value (return value)
  286. * @div8: Value for clk_sel bit in mod (return value)
  287. * Return: baud rate, requested baud when possible, or actual baud when there
  288. * was too much error, zero if no valid divisors are found.
  289. *
  290. * Formula to obtain baud rate is
  291. * baud_tx/rx rate = clk/CD * (BDIV + 1)
  292. * input_clk = (Uart User Defined Clock or Apb Clock)
  293. * depends on UCLKEN in MR Reg
  294. * clk = input_clk or input_clk/8;
  295. * depends on CLKS in MR reg
  296. * CD and BDIV depends on values in
  297. * baud rate generate register
  298. * baud rate clock divisor register
  299. */
  300. static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
  301. unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
  302. {
  303. u32 cd, bdiv;
  304. unsigned int calc_baud;
  305. unsigned int bestbaud = 0;
  306. unsigned int bauderror;
  307. unsigned int besterror = ~0;
  308. if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
  309. *div8 = 1;
  310. clk /= 8;
  311. } else {
  312. *div8 = 0;
  313. }
  314. for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
  315. cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
  316. if (cd < 1 || cd > CDNS_UART_CD_MAX)
  317. continue;
  318. calc_baud = clk / (cd * (bdiv + 1));
  319. if (baud > calc_baud)
  320. bauderror = baud - calc_baud;
  321. else
  322. bauderror = calc_baud - baud;
  323. if (besterror > bauderror) {
  324. *rbdiv = bdiv;
  325. *rcd = cd;
  326. bestbaud = calc_baud;
  327. besterror = bauderror;
  328. }
  329. }
  330. /* use the values when percent error is acceptable */
  331. if (((besterror * 100) / baud) < 3)
  332. bestbaud = baud;
  333. return bestbaud;
  334. }
  335. /**
  336. * cdns_uart_set_baud_rate - Calculate and set the baud rate
  337. * @port: Handle to the uart port structure
  338. * @baud: Baud rate to set
  339. * Return: baud rate, requested baud when possible, or actual baud when there
  340. * was too much error, zero if no valid divisors are found.
  341. */
  342. static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
  343. unsigned int baud)
  344. {
  345. unsigned int calc_baud;
  346. u32 cd = 0, bdiv = 0;
  347. u32 mreg;
  348. int div8;
  349. struct cdns_uart *cdns_uart = port->private_data;
  350. calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
  351. &div8);
  352. /* Write new divisors to hardware */
  353. mreg = cdns_uart_readl(CDNS_UART_MR_OFFSET);
  354. if (div8)
  355. mreg |= CDNS_UART_MR_CLKSEL;
  356. else
  357. mreg &= ~CDNS_UART_MR_CLKSEL;
  358. cdns_uart_writel(mreg, CDNS_UART_MR_OFFSET);
  359. cdns_uart_writel(cd, CDNS_UART_BAUDGEN_OFFSET);
  360. cdns_uart_writel(bdiv, CDNS_UART_BAUDDIV_OFFSET);
  361. cdns_uart->baud = baud;
  362. return calc_baud;
  363. }
  364. #ifdef CONFIG_COMMON_CLK
  365. /**
  366. * cdns_uart_clk_notitifer_cb - Clock notifier callback
  367. * @nb: Notifier block
  368. * @event: Notify event
  369. * @data: Notifier data
  370. * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
  371. */
  372. static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
  373. unsigned long event, void *data)
  374. {
  375. u32 ctrl_reg;
  376. struct uart_port *port;
  377. int locked = 0;
  378. struct clk_notifier_data *ndata = data;
  379. unsigned long flags = 0;
  380. struct cdns_uart *cdns_uart = to_cdns_uart(nb);
  381. port = cdns_uart->port;
  382. if (port->suspended)
  383. return NOTIFY_OK;
  384. switch (event) {
  385. case PRE_RATE_CHANGE:
  386. {
  387. u32 bdiv, cd;
  388. int div8;
  389. /*
  390. * Find out if current baud-rate can be achieved with new clock
  391. * frequency.
  392. */
  393. if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
  394. &bdiv, &cd, &div8)) {
  395. dev_warn(port->dev, "clock rate change rejected\n");
  396. return NOTIFY_BAD;
  397. }
  398. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  399. /* Disable the TX and RX to set baud rate */
  400. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  401. ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
  402. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  403. spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
  404. return NOTIFY_OK;
  405. }
  406. case POST_RATE_CHANGE:
  407. /*
  408. * Set clk dividers to generate correct baud with new clock
  409. * frequency.
  410. */
  411. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  412. locked = 1;
  413. port->uartclk = ndata->new_rate;
  414. cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
  415. cdns_uart->baud);
  416. /* fall through */
  417. case ABORT_RATE_CHANGE:
  418. if (!locked)
  419. spin_lock_irqsave(&cdns_uart->port->lock, flags);
  420. /* Set TX/RX Reset */
  421. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  422. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  423. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  424. while (cdns_uart_readl(CDNS_UART_CR_OFFSET) &
  425. (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
  426. cpu_relax();
  427. /*
  428. * Clear the RX disable and TX disable bits and then set the TX
  429. * enable bit and RX enable bit to enable the transmitter and
  430. * receiver.
  431. */
  432. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  433. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  434. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  435. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  436. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  437. spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
  438. return NOTIFY_OK;
  439. default:
  440. return NOTIFY_DONE;
  441. }
  442. }
  443. #endif
  444. /**
  445. * cdns_uart_start_tx - Start transmitting bytes
  446. * @port: Handle to the uart port structure
  447. */
  448. static void cdns_uart_start_tx(struct uart_port *port)
  449. {
  450. unsigned int status, numbytes = port->fifosize;
  451. if (uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port))
  452. return;
  453. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  454. /* Set the TX enable bit and clear the TX disable bit to enable the
  455. * transmitter.
  456. */
  457. cdns_uart_writel((status & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN,
  458. CDNS_UART_CR_OFFSET);
  459. while (numbytes-- && ((cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  460. CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) {
  461. /* Break if no more data available in the UART buffer */
  462. if (uart_circ_empty(&port->state->xmit))
  463. break;
  464. /* Get the data from the UART circular buffer and
  465. * write it to the cdns_uart's TX_FIFO register.
  466. */
  467. cdns_uart_writel(
  468. port->state->xmit.buf[port->state->xmit.tail],
  469. CDNS_UART_FIFO_OFFSET);
  470. port->icount.tx++;
  471. /* Adjust the tail of the UART buffer and wrap
  472. * the buffer if it reaches limit.
  473. */
  474. port->state->xmit.tail = (port->state->xmit.tail + 1) &
  475. (UART_XMIT_SIZE - 1);
  476. }
  477. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_ISR_OFFSET);
  478. /* Enable the TX Empty interrupt */
  479. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY, CDNS_UART_IER_OFFSET);
  480. if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
  481. uart_write_wakeup(port);
  482. }
  483. /**
  484. * cdns_uart_stop_tx - Stop TX
  485. * @port: Handle to the uart port structure
  486. */
  487. static void cdns_uart_stop_tx(struct uart_port *port)
  488. {
  489. unsigned int regval;
  490. regval = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  491. regval |= CDNS_UART_CR_TX_DIS;
  492. /* Disable the transmitter */
  493. cdns_uart_writel(regval, CDNS_UART_CR_OFFSET);
  494. }
  495. /**
  496. * cdns_uart_stop_rx - Stop RX
  497. * @port: Handle to the uart port structure
  498. */
  499. static void cdns_uart_stop_rx(struct uart_port *port)
  500. {
  501. unsigned int regval;
  502. regval = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  503. regval |= CDNS_UART_CR_RX_DIS;
  504. /* Disable the receiver */
  505. cdns_uart_writel(regval, CDNS_UART_CR_OFFSET);
  506. }
  507. /**
  508. * cdns_uart_tx_empty - Check whether TX is empty
  509. * @port: Handle to the uart port structure
  510. *
  511. * Return: TIOCSER_TEMT on success, 0 otherwise
  512. */
  513. static unsigned int cdns_uart_tx_empty(struct uart_port *port)
  514. {
  515. unsigned int status;
  516. status = cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY;
  517. return status ? TIOCSER_TEMT : 0;
  518. }
  519. /**
  520. * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
  521. * transmitting char breaks
  522. * @port: Handle to the uart port structure
  523. * @ctl: Value based on which start or stop decision is taken
  524. */
  525. static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
  526. {
  527. unsigned int status;
  528. unsigned long flags;
  529. spin_lock_irqsave(&port->lock, flags);
  530. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  531. if (ctl == -1)
  532. cdns_uart_writel(CDNS_UART_CR_STARTBRK | status,
  533. CDNS_UART_CR_OFFSET);
  534. else {
  535. if ((status & CDNS_UART_CR_STOPBRK) == 0)
  536. cdns_uart_writel(CDNS_UART_CR_STOPBRK | status,
  537. CDNS_UART_CR_OFFSET);
  538. }
  539. spin_unlock_irqrestore(&port->lock, flags);
  540. }
  541. /**
  542. * cdns_uart_set_termios - termios operations, handling data length, parity,
  543. * stop bits, flow control, baud rate
  544. * @port: Handle to the uart port structure
  545. * @termios: Handle to the input termios structure
  546. * @old: Values of the previously saved termios structure
  547. */
  548. static void cdns_uart_set_termios(struct uart_port *port,
  549. struct ktermios *termios, struct ktermios *old)
  550. {
  551. unsigned int cval = 0;
  552. unsigned int baud, minbaud, maxbaud;
  553. unsigned long flags;
  554. unsigned int ctrl_reg, mode_reg;
  555. spin_lock_irqsave(&port->lock, flags);
  556. /* Wait for the transmit FIFO to empty before making changes */
  557. if (!(cdns_uart_readl(CDNS_UART_CR_OFFSET) & CDNS_UART_CR_TX_DIS)) {
  558. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  559. CDNS_UART_SR_TXEMPTY)) {
  560. cpu_relax();
  561. }
  562. }
  563. /* Disable the TX and RX to set baud rate */
  564. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  565. ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
  566. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  567. /*
  568. * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
  569. * min and max baud should be calculated here based on port->uartclk.
  570. * this way we get a valid baud and can safely call set_baud()
  571. */
  572. minbaud = port->uartclk /
  573. ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
  574. maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
  575. baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
  576. baud = cdns_uart_set_baud_rate(port, baud);
  577. if (tty_termios_baud_rate(termios))
  578. tty_termios_encode_baud_rate(termios, baud, baud);
  579. /* Update the per-port timeout. */
  580. uart_update_timeout(port, termios->c_cflag, baud);
  581. /* Set TX/RX Reset */
  582. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  583. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  584. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  585. /*
  586. * Clear the RX disable and TX disable bits and then set the TX enable
  587. * bit and RX enable bit to enable the transmitter and receiver.
  588. */
  589. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  590. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  591. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  592. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  593. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  594. port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
  595. CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
  596. port->ignore_status_mask = 0;
  597. if (termios->c_iflag & INPCK)
  598. port->read_status_mask |= CDNS_UART_IXR_PARITY |
  599. CDNS_UART_IXR_FRAMING;
  600. if (termios->c_iflag & IGNPAR)
  601. port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
  602. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
  603. /* ignore all characters if CREAD is not set */
  604. if ((termios->c_cflag & CREAD) == 0)
  605. port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
  606. CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
  607. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
  608. mode_reg = cdns_uart_readl(CDNS_UART_MR_OFFSET);
  609. /* Handling Data Size */
  610. switch (termios->c_cflag & CSIZE) {
  611. case CS6:
  612. cval |= CDNS_UART_MR_CHARLEN_6_BIT;
  613. break;
  614. case CS7:
  615. cval |= CDNS_UART_MR_CHARLEN_7_BIT;
  616. break;
  617. default:
  618. case CS8:
  619. cval |= CDNS_UART_MR_CHARLEN_8_BIT;
  620. termios->c_cflag &= ~CSIZE;
  621. termios->c_cflag |= CS8;
  622. break;
  623. }
  624. /* Handling Parity and Stop Bits length */
  625. if (termios->c_cflag & CSTOPB)
  626. cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
  627. else
  628. cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
  629. if (termios->c_cflag & PARENB) {
  630. /* Mark or Space parity */
  631. if (termios->c_cflag & CMSPAR) {
  632. if (termios->c_cflag & PARODD)
  633. cval |= CDNS_UART_MR_PARITY_MARK;
  634. else
  635. cval |= CDNS_UART_MR_PARITY_SPACE;
  636. } else {
  637. if (termios->c_cflag & PARODD)
  638. cval |= CDNS_UART_MR_PARITY_ODD;
  639. else
  640. cval |= CDNS_UART_MR_PARITY_EVEN;
  641. }
  642. } else {
  643. cval |= CDNS_UART_MR_PARITY_NONE;
  644. }
  645. cval |= mode_reg & 1;
  646. cdns_uart_writel(cval, CDNS_UART_MR_OFFSET);
  647. spin_unlock_irqrestore(&port->lock, flags);
  648. }
  649. /**
  650. * cdns_uart_startup - Called when an application opens a cdns_uart port
  651. * @port: Handle to the uart port structure
  652. *
  653. * Return: 0 on success, negative errno otherwise
  654. */
  655. static int cdns_uart_startup(struct uart_port *port)
  656. {
  657. unsigned int retval = 0, status = 0;
  658. retval = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME,
  659. (void *)port);
  660. if (retval)
  661. return retval;
  662. /* Disable the TX and RX */
  663. cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
  664. CDNS_UART_CR_OFFSET);
  665. /* Set the Control Register with TX/RX Enable, TX/RX Reset,
  666. * no break chars.
  667. */
  668. cdns_uart_writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
  669. CDNS_UART_CR_OFFSET);
  670. status = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  671. /* Clear the RX disable and TX disable bits and then set the TX enable
  672. * bit and RX enable bit to enable the transmitter and receiver.
  673. */
  674. cdns_uart_writel((status & ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS))
  675. | (CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN |
  676. CDNS_UART_CR_STOPBRK), CDNS_UART_CR_OFFSET);
  677. /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
  678. * no parity.
  679. */
  680. cdns_uart_writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
  681. | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
  682. CDNS_UART_MR_OFFSET);
  683. /*
  684. * Set the RX FIFO Trigger level to use most of the FIFO, but it
  685. * can be tuned with a module parameter
  686. */
  687. cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET);
  688. /*
  689. * Receive Timeout register is enabled but it
  690. * can be tuned with a module parameter
  691. */
  692. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  693. /* Clear out any pending interrupts before enabling them */
  694. cdns_uart_writel(cdns_uart_readl(CDNS_UART_ISR_OFFSET),
  695. CDNS_UART_ISR_OFFSET);
  696. /* Set the Interrupt Registers with desired interrupts */
  697. cdns_uart_writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY |
  698. CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN |
  699. CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT,
  700. CDNS_UART_IER_OFFSET);
  701. return retval;
  702. }
  703. /**
  704. * cdns_uart_shutdown - Called when an application closes a cdns_uart port
  705. * @port: Handle to the uart port structure
  706. */
  707. static void cdns_uart_shutdown(struct uart_port *port)
  708. {
  709. int status;
  710. /* Disable interrupts */
  711. status = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  712. cdns_uart_writel(status, CDNS_UART_IDR_OFFSET);
  713. /* Disable the TX and RX */
  714. cdns_uart_writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
  715. CDNS_UART_CR_OFFSET);
  716. free_irq(port->irq, port);
  717. }
  718. /**
  719. * cdns_uart_type - Set UART type to cdns_uart port
  720. * @port: Handle to the uart port structure
  721. *
  722. * Return: string on success, NULL otherwise
  723. */
  724. static const char *cdns_uart_type(struct uart_port *port)
  725. {
  726. return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
  727. }
  728. /**
  729. * cdns_uart_verify_port - Verify the port params
  730. * @port: Handle to the uart port structure
  731. * @ser: Handle to the structure whose members are compared
  732. *
  733. * Return: 0 on success, negative errno otherwise.
  734. */
  735. static int cdns_uart_verify_port(struct uart_port *port,
  736. struct serial_struct *ser)
  737. {
  738. if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
  739. return -EINVAL;
  740. if (port->irq != ser->irq)
  741. return -EINVAL;
  742. if (ser->io_type != UPIO_MEM)
  743. return -EINVAL;
  744. if (port->iobase != ser->port)
  745. return -EINVAL;
  746. if (ser->hub6 != 0)
  747. return -EINVAL;
  748. return 0;
  749. }
  750. /**
  751. * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
  752. * called when the driver adds a cdns_uart port via
  753. * uart_add_one_port()
  754. * @port: Handle to the uart port structure
  755. *
  756. * Return: 0 on success, negative errno otherwise.
  757. */
  758. static int cdns_uart_request_port(struct uart_port *port)
  759. {
  760. if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
  761. CDNS_UART_NAME)) {
  762. return -ENOMEM;
  763. }
  764. port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
  765. if (!port->membase) {
  766. dev_err(port->dev, "Unable to map registers\n");
  767. release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
  768. return -ENOMEM;
  769. }
  770. return 0;
  771. }
  772. /**
  773. * cdns_uart_release_port - Release UART port
  774. * @port: Handle to the uart port structure
  775. *
  776. * Release the memory region attached to a cdns_uart port. Called when the
  777. * driver removes a cdns_uart port via uart_remove_one_port().
  778. */
  779. static void cdns_uart_release_port(struct uart_port *port)
  780. {
  781. release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
  782. iounmap(port->membase);
  783. port->membase = NULL;
  784. }
  785. /**
  786. * cdns_uart_config_port - Configure UART port
  787. * @port: Handle to the uart port structure
  788. * @flags: If any
  789. */
  790. static void cdns_uart_config_port(struct uart_port *port, int flags)
  791. {
  792. if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
  793. port->type = PORT_XUARTPS;
  794. }
  795. /**
  796. * cdns_uart_get_mctrl - Get the modem control state
  797. * @port: Handle to the uart port structure
  798. *
  799. * Return: the modem control state
  800. */
  801. static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
  802. {
  803. return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
  804. }
  805. static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  806. {
  807. u32 val;
  808. val = cdns_uart_readl(CDNS_UART_MODEMCR_OFFSET);
  809. val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR);
  810. if (mctrl & TIOCM_RTS)
  811. val |= CDNS_UART_MODEMCR_RTS;
  812. if (mctrl & TIOCM_DTR)
  813. val |= CDNS_UART_MODEMCR_DTR;
  814. cdns_uart_writel(val, CDNS_UART_MODEMCR_OFFSET);
  815. }
  816. #ifdef CONFIG_CONSOLE_POLL
  817. static int cdns_uart_poll_get_char(struct uart_port *port)
  818. {
  819. u32 imr;
  820. int c;
  821. /* Disable all interrupts */
  822. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  823. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  824. /* Check if FIFO is empty */
  825. if (cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY)
  826. c = NO_POLL_CHAR;
  827. else /* Read a character */
  828. c = (unsigned char) cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  829. /* Enable interrupts */
  830. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  831. return c;
  832. }
  833. static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
  834. {
  835. u32 imr;
  836. /* Disable all interrupts */
  837. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  838. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  839. /* Wait until FIFO is empty */
  840. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY))
  841. cpu_relax();
  842. /* Write a character */
  843. cdns_uart_writel(c, CDNS_UART_FIFO_OFFSET);
  844. /* Wait until FIFO is empty */
  845. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY))
  846. cpu_relax();
  847. /* Enable interrupts */
  848. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  849. return;
  850. }
  851. #endif
  852. static struct uart_ops cdns_uart_ops = {
  853. .set_mctrl = cdns_uart_set_mctrl,
  854. .get_mctrl = cdns_uart_get_mctrl,
  855. .start_tx = cdns_uart_start_tx,
  856. .stop_tx = cdns_uart_stop_tx,
  857. .stop_rx = cdns_uart_stop_rx,
  858. .tx_empty = cdns_uart_tx_empty,
  859. .break_ctl = cdns_uart_break_ctl,
  860. .set_termios = cdns_uart_set_termios,
  861. .startup = cdns_uart_startup,
  862. .shutdown = cdns_uart_shutdown,
  863. .type = cdns_uart_type,
  864. .verify_port = cdns_uart_verify_port,
  865. .request_port = cdns_uart_request_port,
  866. .release_port = cdns_uart_release_port,
  867. .config_port = cdns_uart_config_port,
  868. #ifdef CONFIG_CONSOLE_POLL
  869. .poll_get_char = cdns_uart_poll_get_char,
  870. .poll_put_char = cdns_uart_poll_put_char,
  871. #endif
  872. };
  873. static struct uart_port cdns_uart_port[2];
  874. /**
  875. * cdns_uart_get_port - Configure the port from platform device resource info
  876. * @id: Port id
  877. *
  878. * Return: a pointer to a uart_port or NULL for failure
  879. */
  880. static struct uart_port *cdns_uart_get_port(int id)
  881. {
  882. struct uart_port *port;
  883. /* Try the given port id if failed use default method */
  884. if (cdns_uart_port[id].mapbase != 0) {
  885. /* Find the next unused port */
  886. for (id = 0; id < CDNS_UART_NR_PORTS; id++)
  887. if (cdns_uart_port[id].mapbase == 0)
  888. break;
  889. }
  890. if (id >= CDNS_UART_NR_PORTS)
  891. return NULL;
  892. port = &cdns_uart_port[id];
  893. /* At this point, we've got an empty uart_port struct, initialize it */
  894. spin_lock_init(&port->lock);
  895. port->membase = NULL;
  896. port->iobase = 1; /* mark port in use */
  897. port->irq = 0;
  898. port->type = PORT_UNKNOWN;
  899. port->iotype = UPIO_MEM32;
  900. port->flags = UPF_BOOT_AUTOCONF;
  901. port->ops = &cdns_uart_ops;
  902. port->fifosize = CDNS_UART_FIFO_SIZE;
  903. port->line = id;
  904. port->dev = NULL;
  905. return port;
  906. }
  907. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  908. /**
  909. * cdns_uart_console_wait_tx - Wait for the TX to be full
  910. * @port: Handle to the uart port structure
  911. */
  912. static void cdns_uart_console_wait_tx(struct uart_port *port)
  913. {
  914. while ((cdns_uart_readl(CDNS_UART_SR_OFFSET) & CDNS_UART_SR_TXEMPTY)
  915. != CDNS_UART_SR_TXEMPTY)
  916. barrier();
  917. }
  918. /**
  919. * cdns_uart_console_putchar - write the character to the FIFO buffer
  920. * @port: Handle to the uart port structure
  921. * @ch: Character to be written
  922. */
  923. static void cdns_uart_console_putchar(struct uart_port *port, int ch)
  924. {
  925. cdns_uart_console_wait_tx(port);
  926. cdns_uart_writel(ch, CDNS_UART_FIFO_OFFSET);
  927. }
  928. static void cdns_early_write(struct console *con, const char *s, unsigned n)
  929. {
  930. struct earlycon_device *dev = con->data;
  931. uart_console_write(&dev->port, s, n, cdns_uart_console_putchar);
  932. }
  933. static int __init cdns_early_console_setup(struct earlycon_device *device,
  934. const char *opt)
  935. {
  936. if (!device->port.membase)
  937. return -ENODEV;
  938. device->con->write = cdns_early_write;
  939. return 0;
  940. }
  941. EARLYCON_DECLARE(cdns, cdns_early_console_setup);
  942. /**
  943. * cdns_uart_console_write - perform write operation
  944. * @co: Console handle
  945. * @s: Pointer to character array
  946. * @count: No of characters
  947. */
  948. static void cdns_uart_console_write(struct console *co, const char *s,
  949. unsigned int count)
  950. {
  951. struct uart_port *port = &cdns_uart_port[co->index];
  952. unsigned long flags;
  953. unsigned int imr, ctrl;
  954. int locked = 1;
  955. if (oops_in_progress)
  956. locked = spin_trylock_irqsave(&port->lock, flags);
  957. else
  958. spin_lock_irqsave(&port->lock, flags);
  959. /* save and disable interrupt */
  960. imr = cdns_uart_readl(CDNS_UART_IMR_OFFSET);
  961. cdns_uart_writel(imr, CDNS_UART_IDR_OFFSET);
  962. /*
  963. * Make sure that the tx part is enabled. Set the TX enable bit and
  964. * clear the TX disable bit to enable the transmitter.
  965. */
  966. ctrl = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  967. cdns_uart_writel((ctrl & ~CDNS_UART_CR_TX_DIS) | CDNS_UART_CR_TX_EN,
  968. CDNS_UART_CR_OFFSET);
  969. uart_console_write(port, s, count, cdns_uart_console_putchar);
  970. cdns_uart_console_wait_tx(port);
  971. cdns_uart_writel(ctrl, CDNS_UART_CR_OFFSET);
  972. /* restore interrupt state */
  973. cdns_uart_writel(imr, CDNS_UART_IER_OFFSET);
  974. if (locked)
  975. spin_unlock_irqrestore(&port->lock, flags);
  976. }
  977. /**
  978. * cdns_uart_console_setup - Initialize the uart to default config
  979. * @co: Console handle
  980. * @options: Initial settings of uart
  981. *
  982. * Return: 0 on success, negative errno otherwise.
  983. */
  984. static int __init cdns_uart_console_setup(struct console *co, char *options)
  985. {
  986. struct uart_port *port = &cdns_uart_port[co->index];
  987. int baud = 9600;
  988. int bits = 8;
  989. int parity = 'n';
  990. int flow = 'n';
  991. if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS)
  992. return -EINVAL;
  993. if (!port->mapbase) {
  994. pr_debug("console on ttyPS%i not present\n", co->index);
  995. return -ENODEV;
  996. }
  997. if (options)
  998. uart_parse_options(options, &baud, &parity, &bits, &flow);
  999. return uart_set_options(port, co, baud, parity, bits, flow);
  1000. }
  1001. static struct uart_driver cdns_uart_uart_driver;
  1002. static struct console cdns_uart_console = {
  1003. .name = CDNS_UART_TTY_NAME,
  1004. .write = cdns_uart_console_write,
  1005. .device = uart_console_device,
  1006. .setup = cdns_uart_console_setup,
  1007. .flags = CON_PRINTBUFFER,
  1008. .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
  1009. .data = &cdns_uart_uart_driver,
  1010. };
  1011. /**
  1012. * cdns_uart_console_init - Initialization call
  1013. *
  1014. * Return: 0 on success, negative errno otherwise
  1015. */
  1016. static int __init cdns_uart_console_init(void)
  1017. {
  1018. register_console(&cdns_uart_console);
  1019. return 0;
  1020. }
  1021. console_initcall(cdns_uart_console_init);
  1022. #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
  1023. static struct uart_driver cdns_uart_uart_driver = {
  1024. .owner = THIS_MODULE,
  1025. .driver_name = CDNS_UART_NAME,
  1026. .dev_name = CDNS_UART_TTY_NAME,
  1027. .major = CDNS_UART_MAJOR,
  1028. .minor = CDNS_UART_MINOR,
  1029. .nr = CDNS_UART_NR_PORTS,
  1030. #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
  1031. .cons = &cdns_uart_console,
  1032. #endif
  1033. };
  1034. #ifdef CONFIG_PM_SLEEP
  1035. /**
  1036. * cdns_uart_suspend - suspend event
  1037. * @device: Pointer to the device structure
  1038. *
  1039. * Return: 0
  1040. */
  1041. static int cdns_uart_suspend(struct device *device)
  1042. {
  1043. struct uart_port *port = dev_get_drvdata(device);
  1044. struct tty_struct *tty;
  1045. struct device *tty_dev;
  1046. int may_wake = 0;
  1047. /* Get the tty which could be NULL so don't assume it's valid */
  1048. tty = tty_port_tty_get(&port->state->port);
  1049. if (tty) {
  1050. tty_dev = tty->dev;
  1051. may_wake = device_may_wakeup(tty_dev);
  1052. tty_kref_put(tty);
  1053. }
  1054. /*
  1055. * Call the API provided in serial_core.c file which handles
  1056. * the suspend.
  1057. */
  1058. uart_suspend_port(&cdns_uart_uart_driver, port);
  1059. if (console_suspend_enabled && !may_wake) {
  1060. struct cdns_uart *cdns_uart = port->private_data;
  1061. clk_disable(cdns_uart->uartclk);
  1062. clk_disable(cdns_uart->pclk);
  1063. } else {
  1064. unsigned long flags = 0;
  1065. spin_lock_irqsave(&port->lock, flags);
  1066. /* Empty the receive FIFO 1st before making changes */
  1067. while (!(cdns_uart_readl(CDNS_UART_SR_OFFSET) &
  1068. CDNS_UART_SR_RXEMPTY))
  1069. cdns_uart_readl(CDNS_UART_FIFO_OFFSET);
  1070. /* set RX trigger level to 1 */
  1071. cdns_uart_writel(1, CDNS_UART_RXWM_OFFSET);
  1072. /* disable RX timeout interrups */
  1073. cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IDR_OFFSET);
  1074. spin_unlock_irqrestore(&port->lock, flags);
  1075. }
  1076. return 0;
  1077. }
  1078. /**
  1079. * cdns_uart_resume - Resume after a previous suspend
  1080. * @device: Pointer to the device structure
  1081. *
  1082. * Return: 0
  1083. */
  1084. static int cdns_uart_resume(struct device *device)
  1085. {
  1086. struct uart_port *port = dev_get_drvdata(device);
  1087. unsigned long flags = 0;
  1088. u32 ctrl_reg;
  1089. struct tty_struct *tty;
  1090. struct device *tty_dev;
  1091. int may_wake = 0;
  1092. /* Get the tty which could be NULL so don't assume it's valid */
  1093. tty = tty_port_tty_get(&port->state->port);
  1094. if (tty) {
  1095. tty_dev = tty->dev;
  1096. may_wake = device_may_wakeup(tty_dev);
  1097. tty_kref_put(tty);
  1098. }
  1099. if (console_suspend_enabled && !may_wake) {
  1100. struct cdns_uart *cdns_uart = port->private_data;
  1101. clk_enable(cdns_uart->pclk);
  1102. clk_enable(cdns_uart->uartclk);
  1103. spin_lock_irqsave(&port->lock, flags);
  1104. /* Set TX/RX Reset */
  1105. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  1106. ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
  1107. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  1108. while (cdns_uart_readl(CDNS_UART_CR_OFFSET) &
  1109. (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
  1110. cpu_relax();
  1111. /* restore rx timeout value */
  1112. cdns_uart_writel(rx_timeout, CDNS_UART_RXTOUT_OFFSET);
  1113. /* Enable Tx/Rx */
  1114. ctrl_reg = cdns_uart_readl(CDNS_UART_CR_OFFSET);
  1115. ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
  1116. ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
  1117. cdns_uart_writel(ctrl_reg, CDNS_UART_CR_OFFSET);
  1118. spin_unlock_irqrestore(&port->lock, flags);
  1119. } else {
  1120. spin_lock_irqsave(&port->lock, flags);
  1121. /* restore original rx trigger level */
  1122. cdns_uart_writel(rx_trigger_level, CDNS_UART_RXWM_OFFSET);
  1123. /* enable RX timeout interrupt */
  1124. cdns_uart_writel(CDNS_UART_IXR_TOUT, CDNS_UART_IER_OFFSET);
  1125. spin_unlock_irqrestore(&port->lock, flags);
  1126. }
  1127. return uart_resume_port(&cdns_uart_uart_driver, port);
  1128. }
  1129. #endif /* ! CONFIG_PM_SLEEP */
  1130. static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend,
  1131. cdns_uart_resume);
  1132. /**
  1133. * cdns_uart_probe - Platform driver probe
  1134. * @pdev: Pointer to the platform device structure
  1135. *
  1136. * Return: 0 on success, negative errno otherwise
  1137. */
  1138. static int cdns_uart_probe(struct platform_device *pdev)
  1139. {
  1140. int rc, id;
  1141. struct uart_port *port;
  1142. struct resource *res, *res2;
  1143. struct cdns_uart *cdns_uart_data;
  1144. cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
  1145. GFP_KERNEL);
  1146. if (!cdns_uart_data)
  1147. return -ENOMEM;
  1148. cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
  1149. if (IS_ERR(cdns_uart_data->pclk)) {
  1150. cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
  1151. if (!IS_ERR(cdns_uart_data->pclk))
  1152. dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
  1153. }
  1154. if (IS_ERR(cdns_uart_data->pclk)) {
  1155. dev_err(&pdev->dev, "pclk clock not found.\n");
  1156. return PTR_ERR(cdns_uart_data->pclk);
  1157. }
  1158. cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
  1159. if (IS_ERR(cdns_uart_data->uartclk)) {
  1160. cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
  1161. if (!IS_ERR(cdns_uart_data->uartclk))
  1162. dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
  1163. }
  1164. if (IS_ERR(cdns_uart_data->uartclk)) {
  1165. dev_err(&pdev->dev, "uart_clk clock not found.\n");
  1166. return PTR_ERR(cdns_uart_data->uartclk);
  1167. }
  1168. rc = clk_prepare_enable(cdns_uart_data->pclk);
  1169. if (rc) {
  1170. dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
  1171. return rc;
  1172. }
  1173. rc = clk_prepare_enable(cdns_uart_data->uartclk);
  1174. if (rc) {
  1175. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  1176. goto err_out_clk_dis_pclk;
  1177. }
  1178. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1179. if (!res) {
  1180. rc = -ENODEV;
  1181. goto err_out_clk_disable;
  1182. }
  1183. res2 = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1184. if (!res2) {
  1185. rc = -ENODEV;
  1186. goto err_out_clk_disable;
  1187. }
  1188. #ifdef CONFIG_COMMON_CLK
  1189. cdns_uart_data->clk_rate_change_nb.notifier_call =
  1190. cdns_uart_clk_notifier_cb;
  1191. if (clk_notifier_register(cdns_uart_data->uartclk,
  1192. &cdns_uart_data->clk_rate_change_nb))
  1193. dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
  1194. #endif
  1195. /* Look for a serialN alias */
  1196. id = of_alias_get_id(pdev->dev.of_node, "serial");
  1197. if (id < 0)
  1198. id = 0;
  1199. /* Initialize the port structure */
  1200. port = cdns_uart_get_port(id);
  1201. if (!port) {
  1202. dev_err(&pdev->dev, "Cannot get uart_port structure\n");
  1203. rc = -ENODEV;
  1204. goto err_out_notif_unreg;
  1205. } else {
  1206. /* Register the port.
  1207. * This function also registers this device with the tty layer
  1208. * and triggers invocation of the config_port() entry point.
  1209. */
  1210. port->mapbase = res->start;
  1211. port->irq = res2->start;
  1212. port->dev = &pdev->dev;
  1213. port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
  1214. port->private_data = cdns_uart_data;
  1215. cdns_uart_data->port = port;
  1216. platform_set_drvdata(pdev, port);
  1217. rc = uart_add_one_port(&cdns_uart_uart_driver, port);
  1218. if (rc) {
  1219. dev_err(&pdev->dev,
  1220. "uart_add_one_port() failed; err=%i\n", rc);
  1221. goto err_out_notif_unreg;
  1222. }
  1223. return 0;
  1224. }
  1225. err_out_notif_unreg:
  1226. #ifdef CONFIG_COMMON_CLK
  1227. clk_notifier_unregister(cdns_uart_data->uartclk,
  1228. &cdns_uart_data->clk_rate_change_nb);
  1229. #endif
  1230. err_out_clk_disable:
  1231. clk_disable_unprepare(cdns_uart_data->uartclk);
  1232. err_out_clk_dis_pclk:
  1233. clk_disable_unprepare(cdns_uart_data->pclk);
  1234. return rc;
  1235. }
  1236. /**
  1237. * cdns_uart_remove - called when the platform driver is unregistered
  1238. * @pdev: Pointer to the platform device structure
  1239. *
  1240. * Return: 0 on success, negative errno otherwise
  1241. */
  1242. static int cdns_uart_remove(struct platform_device *pdev)
  1243. {
  1244. struct uart_port *port = platform_get_drvdata(pdev);
  1245. struct cdns_uart *cdns_uart_data = port->private_data;
  1246. int rc;
  1247. /* Remove the cdns_uart port from the serial core */
  1248. #ifdef CONFIG_COMMON_CLK
  1249. clk_notifier_unregister(cdns_uart_data->uartclk,
  1250. &cdns_uart_data->clk_rate_change_nb);
  1251. #endif
  1252. rc = uart_remove_one_port(&cdns_uart_uart_driver, port);
  1253. port->mapbase = 0;
  1254. clk_disable_unprepare(cdns_uart_data->uartclk);
  1255. clk_disable_unprepare(cdns_uart_data->pclk);
  1256. return rc;
  1257. }
  1258. /* Match table for of_platform binding */
  1259. static struct of_device_id cdns_uart_of_match[] = {
  1260. { .compatible = "xlnx,xuartps", },
  1261. { .compatible = "cdns,uart-r1p8", },
  1262. {}
  1263. };
  1264. MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
  1265. static struct platform_driver cdns_uart_platform_driver = {
  1266. .probe = cdns_uart_probe,
  1267. .remove = cdns_uart_remove,
  1268. .driver = {
  1269. .name = CDNS_UART_NAME,
  1270. .of_match_table = cdns_uart_of_match,
  1271. .pm = &cdns_uart_dev_pm_ops,
  1272. },
  1273. };
  1274. static int __init cdns_uart_init(void)
  1275. {
  1276. int retval = 0;
  1277. /* Register the cdns_uart driver with the serial core */
  1278. retval = uart_register_driver(&cdns_uart_uart_driver);
  1279. if (retval)
  1280. return retval;
  1281. /* Register the platform driver */
  1282. retval = platform_driver_register(&cdns_uart_platform_driver);
  1283. if (retval)
  1284. uart_unregister_driver(&cdns_uart_uart_driver);
  1285. return retval;
  1286. }
  1287. static void __exit cdns_uart_exit(void)
  1288. {
  1289. /* Unregister the platform driver */
  1290. platform_driver_unregister(&cdns_uart_platform_driver);
  1291. /* Unregister the cdns_uart driver */
  1292. uart_unregister_driver(&cdns_uart_uart_driver);
  1293. }
  1294. module_init(cdns_uart_init);
  1295. module_exit(cdns_uart_exit);
  1296. MODULE_DESCRIPTION("Driver for Cadence UART");
  1297. MODULE_AUTHOR("Xilinx Inc.");
  1298. MODULE_LICENSE("GPL");