cik_sdma.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. MODULE_FIRMWARE("radeon/bonaire_sdma.bin");
  50. MODULE_FIRMWARE("radeon/bonaire_sdma1.bin");
  51. MODULE_FIRMWARE("radeon/hawaii_sdma.bin");
  52. MODULE_FIRMWARE("radeon/hawaii_sdma1.bin");
  53. MODULE_FIRMWARE("radeon/kaveri_sdma.bin");
  54. MODULE_FIRMWARE("radeon/kaveri_sdma1.bin");
  55. MODULE_FIRMWARE("radeon/kabini_sdma.bin");
  56. MODULE_FIRMWARE("radeon/kabini_sdma1.bin");
  57. MODULE_FIRMWARE("radeon/mullins_sdma.bin");
  58. MODULE_FIRMWARE("radeon/mullins_sdma1.bin");
  59. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  60. /*
  61. * sDMA - System DMA
  62. * Starting with CIK, the GPU has new asynchronous
  63. * DMA engines. These engines are used for compute
  64. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  65. * and each one supports 1 ring buffer used for gfx
  66. * and 2 queues used for compute.
  67. *
  68. * The programming model is very similar to the CP
  69. * (ring buffer, IBs, etc.), but sDMA has it's own
  70. * packet format that is different from the PM4 format
  71. * used by the CP. sDMA supports copying data, writing
  72. * embedded data, solid fills, and a number of other
  73. * things. It also has support for tiling/detiling of
  74. * buffers.
  75. */
  76. /**
  77. * cik_sdma_init_microcode - load ucode images from disk
  78. *
  79. * @adev: amdgpu_device pointer
  80. *
  81. * Use the firmware interface to load the ucode images into
  82. * the driver (not loaded into hw).
  83. * Returns 0 on success, error on failure.
  84. */
  85. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  86. {
  87. const char *chip_name;
  88. char fw_name[30];
  89. int err = 0, i;
  90. DRM_DEBUG("\n");
  91. switch (adev->asic_type) {
  92. case CHIP_BONAIRE:
  93. chip_name = "bonaire";
  94. break;
  95. case CHIP_HAWAII:
  96. chip_name = "hawaii";
  97. break;
  98. case CHIP_KAVERI:
  99. chip_name = "kaveri";
  100. break;
  101. case CHIP_KABINI:
  102. chip_name = "kabini";
  103. break;
  104. case CHIP_MULLINS:
  105. chip_name = "mullins";
  106. break;
  107. default: BUG();
  108. }
  109. for (i = 0; i < adev->sdma.num_instances; i++) {
  110. if (i == 0)
  111. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  112. else
  113. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma1.bin", chip_name);
  114. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  115. if (err)
  116. goto out;
  117. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  118. }
  119. out:
  120. if (err) {
  121. printk(KERN_ERR
  122. "cik_sdma: Failed to load firmware \"%s\"\n",
  123. fw_name);
  124. for (i = 0; i < adev->sdma.num_instances; i++) {
  125. release_firmware(adev->sdma.instance[i].fw);
  126. adev->sdma.instance[i].fw = NULL;
  127. }
  128. }
  129. return err;
  130. }
  131. /**
  132. * cik_sdma_ring_get_rptr - get the current read pointer
  133. *
  134. * @ring: amdgpu ring pointer
  135. *
  136. * Get the current rptr from the hardware (CIK+).
  137. */
  138. static uint32_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  139. {
  140. u32 rptr;
  141. rptr = ring->adev->wb.wb[ring->rptr_offs];
  142. return (rptr & 0x3fffc) >> 2;
  143. }
  144. /**
  145. * cik_sdma_ring_get_wptr - get the current write pointer
  146. *
  147. * @ring: amdgpu ring pointer
  148. *
  149. * Get the current wptr from the hardware (CIK+).
  150. */
  151. static uint32_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  152. {
  153. struct amdgpu_device *adev = ring->adev;
  154. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  155. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  156. }
  157. /**
  158. * cik_sdma_ring_set_wptr - commit the write pointer
  159. *
  160. * @ring: amdgpu ring pointer
  161. *
  162. * Write the wptr back to the hardware (CIK+).
  163. */
  164. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  165. {
  166. struct amdgpu_device *adev = ring->adev;
  167. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  168. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  169. }
  170. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  171. {
  172. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  173. int i;
  174. for (i = 0; i < count; i++)
  175. if (sdma && sdma->burst_nop && (i == 0))
  176. amdgpu_ring_write(ring, ring->nop |
  177. SDMA_NOP_COUNT(count - 1));
  178. else
  179. amdgpu_ring_write(ring, ring->nop);
  180. }
  181. /**
  182. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  183. *
  184. * @ring: amdgpu ring pointer
  185. * @ib: IB object to schedule
  186. *
  187. * Schedule an IB in the DMA ring (CIK).
  188. */
  189. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  190. struct amdgpu_ib *ib)
  191. {
  192. u32 extra_bits = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
  193. u32 next_rptr = ring->wptr + 5;
  194. while ((next_rptr & 7) != 4)
  195. next_rptr++;
  196. next_rptr += 4;
  197. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  198. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  199. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  200. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  201. amdgpu_ring_write(ring, next_rptr);
  202. /* IB packet must end on a 8 DW boundary */
  203. cik_sdma_ring_insert_nop(ring, (12 - (ring->wptr & 7)) % 8);
  204. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  205. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  206. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  207. amdgpu_ring_write(ring, ib->length_dw);
  208. }
  209. /**
  210. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  211. *
  212. * @ring: amdgpu ring pointer
  213. *
  214. * Emit an hdp flush packet on the requested DMA ring.
  215. */
  216. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  217. {
  218. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  219. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  220. u32 ref_and_mask;
  221. if (ring == &ring->adev->sdma.instance[0].ring)
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  223. else
  224. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  225. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  226. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  227. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  228. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  229. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  230. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  231. }
  232. /**
  233. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  234. *
  235. * @ring: amdgpu ring pointer
  236. * @fence: amdgpu fence object
  237. *
  238. * Add a DMA fence packet to the ring to write
  239. * the fence seq number and DMA trap packet to generate
  240. * an interrupt if needed (CIK).
  241. */
  242. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  243. unsigned flags)
  244. {
  245. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  246. /* write the fence */
  247. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  248. amdgpu_ring_write(ring, lower_32_bits(addr));
  249. amdgpu_ring_write(ring, upper_32_bits(addr));
  250. amdgpu_ring_write(ring, lower_32_bits(seq));
  251. /* optionally write high bits as well */
  252. if (write64bit) {
  253. addr += 4;
  254. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  255. amdgpu_ring_write(ring, lower_32_bits(addr));
  256. amdgpu_ring_write(ring, upper_32_bits(addr));
  257. amdgpu_ring_write(ring, upper_32_bits(seq));
  258. }
  259. /* generate an interrupt */
  260. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  261. }
  262. /**
  263. * cik_sdma_gfx_stop - stop the gfx async dma engines
  264. *
  265. * @adev: amdgpu_device pointer
  266. *
  267. * Stop the gfx async dma ring buffers (CIK).
  268. */
  269. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  270. {
  271. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  272. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  273. u32 rb_cntl;
  274. int i;
  275. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  276. (adev->mman.buffer_funcs_ring == sdma1))
  277. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  278. for (i = 0; i < adev->sdma.num_instances; i++) {
  279. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  280. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  281. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  282. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  283. }
  284. sdma0->ready = false;
  285. sdma1->ready = false;
  286. }
  287. /**
  288. * cik_sdma_rlc_stop - stop the compute async dma engines
  289. *
  290. * @adev: amdgpu_device pointer
  291. *
  292. * Stop the compute async dma queues (CIK).
  293. */
  294. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  295. {
  296. /* XXX todo */
  297. }
  298. /**
  299. * cik_sdma_enable - stop the async dma engines
  300. *
  301. * @adev: amdgpu_device pointer
  302. * @enable: enable/disable the DMA MEs.
  303. *
  304. * Halt or unhalt the async dma engines (CIK).
  305. */
  306. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  307. {
  308. u32 me_cntl;
  309. int i;
  310. if (enable == false) {
  311. cik_sdma_gfx_stop(adev);
  312. cik_sdma_rlc_stop(adev);
  313. }
  314. for (i = 0; i < adev->sdma.num_instances; i++) {
  315. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  316. if (enable)
  317. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  318. else
  319. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  320. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  321. }
  322. }
  323. /**
  324. * cik_sdma_gfx_resume - setup and start the async dma engines
  325. *
  326. * @adev: amdgpu_device pointer
  327. *
  328. * Set up the gfx DMA ring buffers and enable them (CIK).
  329. * Returns 0 for success, error for failure.
  330. */
  331. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  332. {
  333. struct amdgpu_ring *ring;
  334. u32 rb_cntl, ib_cntl;
  335. u32 rb_bufsz;
  336. u32 wb_offset;
  337. int i, j, r;
  338. for (i = 0; i < adev->sdma.num_instances; i++) {
  339. ring = &adev->sdma.instance[i].ring;
  340. wb_offset = (ring->rptr_offs * 4);
  341. mutex_lock(&adev->srbm_mutex);
  342. for (j = 0; j < 16; j++) {
  343. cik_srbm_select(adev, 0, 0, 0, j);
  344. /* SDMA GFX */
  345. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  346. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  347. /* XXX SDMA RLC - todo */
  348. }
  349. cik_srbm_select(adev, 0, 0, 0, 0);
  350. mutex_unlock(&adev->srbm_mutex);
  351. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  352. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  353. /* Set ring buffer size in dwords */
  354. rb_bufsz = order_base_2(ring->ring_size / 4);
  355. rb_cntl = rb_bufsz << 1;
  356. #ifdef __BIG_ENDIAN
  357. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  358. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  359. #endif
  360. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  361. /* Initialize the ring buffer's read and write pointers */
  362. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  363. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  364. /* set the wb address whether it's enabled or not */
  365. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  366. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  367. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  368. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  369. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  370. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  371. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  372. ring->wptr = 0;
  373. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  374. /* enable DMA RB */
  375. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  376. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  377. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  378. #ifdef __BIG_ENDIAN
  379. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  380. #endif
  381. /* enable DMA IBs */
  382. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  383. ring->ready = true;
  384. r = amdgpu_ring_test_ring(ring);
  385. if (r) {
  386. ring->ready = false;
  387. return r;
  388. }
  389. if (adev->mman.buffer_funcs_ring == ring)
  390. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  391. }
  392. return 0;
  393. }
  394. /**
  395. * cik_sdma_rlc_resume - setup and start the async dma engines
  396. *
  397. * @adev: amdgpu_device pointer
  398. *
  399. * Set up the compute DMA queues and enable them (CIK).
  400. * Returns 0 for success, error for failure.
  401. */
  402. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  403. {
  404. /* XXX todo */
  405. return 0;
  406. }
  407. /**
  408. * cik_sdma_load_microcode - load the sDMA ME ucode
  409. *
  410. * @adev: amdgpu_device pointer
  411. *
  412. * Loads the sDMA0/1 ucode.
  413. * Returns 0 for success, -EINVAL if the ucode is not available.
  414. */
  415. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  416. {
  417. const struct sdma_firmware_header_v1_0 *hdr;
  418. const __le32 *fw_data;
  419. u32 fw_size;
  420. int i, j;
  421. /* halt the MEs */
  422. cik_sdma_enable(adev, false);
  423. for (i = 0; i < adev->sdma.num_instances; i++) {
  424. if (!adev->sdma.instance[i].fw)
  425. return -EINVAL;
  426. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  427. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  428. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  429. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  430. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  431. if (adev->sdma.instance[i].feature_version >= 20)
  432. adev->sdma.instance[i].burst_nop = true;
  433. fw_data = (const __le32 *)
  434. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  435. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  436. for (j = 0; j < fw_size; j++)
  437. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  438. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  439. }
  440. return 0;
  441. }
  442. /**
  443. * cik_sdma_start - setup and start the async dma engines
  444. *
  445. * @adev: amdgpu_device pointer
  446. *
  447. * Set up the DMA engines and enable them (CIK).
  448. * Returns 0 for success, error for failure.
  449. */
  450. static int cik_sdma_start(struct amdgpu_device *adev)
  451. {
  452. int r;
  453. r = cik_sdma_load_microcode(adev);
  454. if (r)
  455. return r;
  456. /* unhalt the MEs */
  457. cik_sdma_enable(adev, true);
  458. /* start the gfx rings and rlc compute queues */
  459. r = cik_sdma_gfx_resume(adev);
  460. if (r)
  461. return r;
  462. r = cik_sdma_rlc_resume(adev);
  463. if (r)
  464. return r;
  465. return 0;
  466. }
  467. /**
  468. * cik_sdma_ring_test_ring - simple async dma engine test
  469. *
  470. * @ring: amdgpu_ring structure holding ring information
  471. *
  472. * Test the DMA engine by writing using it to write an
  473. * value to memory. (CIK).
  474. * Returns 0 for success, error for failure.
  475. */
  476. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  477. {
  478. struct amdgpu_device *adev = ring->adev;
  479. unsigned i;
  480. unsigned index;
  481. int r;
  482. u32 tmp;
  483. u64 gpu_addr;
  484. r = amdgpu_wb_get(adev, &index);
  485. if (r) {
  486. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  487. return r;
  488. }
  489. gpu_addr = adev->wb.gpu_addr + (index * 4);
  490. tmp = 0xCAFEDEAD;
  491. adev->wb.wb[index] = cpu_to_le32(tmp);
  492. r = amdgpu_ring_alloc(ring, 5);
  493. if (r) {
  494. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  495. amdgpu_wb_free(adev, index);
  496. return r;
  497. }
  498. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  499. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  500. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  501. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  502. amdgpu_ring_write(ring, 0xDEADBEEF);
  503. amdgpu_ring_commit(ring);
  504. for (i = 0; i < adev->usec_timeout; i++) {
  505. tmp = le32_to_cpu(adev->wb.wb[index]);
  506. if (tmp == 0xDEADBEEF)
  507. break;
  508. DRM_UDELAY(1);
  509. }
  510. if (i < adev->usec_timeout) {
  511. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  512. } else {
  513. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  514. ring->idx, tmp);
  515. r = -EINVAL;
  516. }
  517. amdgpu_wb_free(adev, index);
  518. return r;
  519. }
  520. /**
  521. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  522. *
  523. * @ring: amdgpu_ring structure holding ring information
  524. *
  525. * Test a simple IB in the DMA ring (CIK).
  526. * Returns 0 on success, error on failure.
  527. */
  528. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring)
  529. {
  530. struct amdgpu_device *adev = ring->adev;
  531. struct amdgpu_ib ib;
  532. struct fence *f = NULL;
  533. unsigned i;
  534. unsigned index;
  535. int r;
  536. u32 tmp = 0;
  537. u64 gpu_addr;
  538. r = amdgpu_wb_get(adev, &index);
  539. if (r) {
  540. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  541. return r;
  542. }
  543. gpu_addr = adev->wb.gpu_addr + (index * 4);
  544. tmp = 0xCAFEDEAD;
  545. adev->wb.wb[index] = cpu_to_le32(tmp);
  546. memset(&ib, 0, sizeof(ib));
  547. r = amdgpu_ib_get(ring, NULL, 256, &ib);
  548. if (r) {
  549. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  550. goto err0;
  551. }
  552. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  553. ib.ptr[1] = lower_32_bits(gpu_addr);
  554. ib.ptr[2] = upper_32_bits(gpu_addr);
  555. ib.ptr[3] = 1;
  556. ib.ptr[4] = 0xDEADBEEF;
  557. ib.length_dw = 5;
  558. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, &ib, 1, NULL,
  559. AMDGPU_FENCE_OWNER_UNDEFINED,
  560. &f);
  561. if (r)
  562. goto err1;
  563. r = fence_wait(f, false);
  564. if (r) {
  565. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  566. goto err1;
  567. }
  568. for (i = 0; i < adev->usec_timeout; i++) {
  569. tmp = le32_to_cpu(adev->wb.wb[index]);
  570. if (tmp == 0xDEADBEEF)
  571. break;
  572. DRM_UDELAY(1);
  573. }
  574. if (i < adev->usec_timeout) {
  575. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  576. ring->idx, i);
  577. goto err1;
  578. } else {
  579. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  580. r = -EINVAL;
  581. }
  582. err1:
  583. fence_put(f);
  584. amdgpu_ib_free(adev, &ib);
  585. err0:
  586. amdgpu_wb_free(adev, index);
  587. return r;
  588. }
  589. /**
  590. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  591. *
  592. * @ib: indirect buffer to fill with commands
  593. * @pe: addr of the page entry
  594. * @src: src addr to copy from
  595. * @count: number of page entries to update
  596. *
  597. * Update PTEs by copying them from the GART using sDMA (CIK).
  598. */
  599. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  600. uint64_t pe, uint64_t src,
  601. unsigned count)
  602. {
  603. while (count) {
  604. unsigned bytes = count * 8;
  605. if (bytes > 0x1FFFF8)
  606. bytes = 0x1FFFF8;
  607. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  608. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  609. ib->ptr[ib->length_dw++] = bytes;
  610. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  611. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  612. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  613. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  614. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  615. pe += bytes;
  616. src += bytes;
  617. count -= bytes / 8;
  618. }
  619. }
  620. /**
  621. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  622. *
  623. * @ib: indirect buffer to fill with commands
  624. * @pe: addr of the page entry
  625. * @addr: dst addr to write into pe
  626. * @count: number of page entries to update
  627. * @incr: increase next addr by incr bytes
  628. * @flags: access flags
  629. *
  630. * Update PTEs by writing them manually using sDMA (CIK).
  631. */
  632. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib,
  633. const dma_addr_t *pages_addr, uint64_t pe,
  634. uint64_t addr, unsigned count,
  635. uint32_t incr, uint32_t flags)
  636. {
  637. uint64_t value;
  638. unsigned ndw;
  639. while (count) {
  640. ndw = count * 2;
  641. if (ndw > 0xFFFFE)
  642. ndw = 0xFFFFE;
  643. /* for non-physically contiguous pages (system) */
  644. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  645. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  646. ib->ptr[ib->length_dw++] = pe;
  647. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  648. ib->ptr[ib->length_dw++] = ndw;
  649. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  650. value = amdgpu_vm_map_gart(pages_addr, addr);
  651. addr += incr;
  652. value |= flags;
  653. ib->ptr[ib->length_dw++] = value;
  654. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  655. }
  656. }
  657. }
  658. /**
  659. * cik_sdma_vm_set_pages - update the page tables using sDMA
  660. *
  661. * @ib: indirect buffer to fill with commands
  662. * @pe: addr of the page entry
  663. * @addr: dst addr to write into pe
  664. * @count: number of page entries to update
  665. * @incr: increase next addr by incr bytes
  666. * @flags: access flags
  667. *
  668. * Update the page tables using sDMA (CIK).
  669. */
  670. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib,
  671. uint64_t pe,
  672. uint64_t addr, unsigned count,
  673. uint32_t incr, uint32_t flags)
  674. {
  675. uint64_t value;
  676. unsigned ndw;
  677. while (count) {
  678. ndw = count;
  679. if (ndw > 0x7FFFF)
  680. ndw = 0x7FFFF;
  681. if (flags & AMDGPU_PTE_VALID)
  682. value = addr;
  683. else
  684. value = 0;
  685. /* for physically contiguous pages (vram) */
  686. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  687. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  688. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  689. ib->ptr[ib->length_dw++] = flags; /* mask */
  690. ib->ptr[ib->length_dw++] = 0;
  691. ib->ptr[ib->length_dw++] = value; /* value */
  692. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  693. ib->ptr[ib->length_dw++] = incr; /* increment size */
  694. ib->ptr[ib->length_dw++] = 0;
  695. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  696. pe += ndw * 8;
  697. addr += ndw * incr;
  698. count -= ndw;
  699. }
  700. }
  701. /**
  702. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  703. *
  704. * @ib: indirect buffer to fill with padding
  705. *
  706. */
  707. static void cik_sdma_vm_pad_ib(struct amdgpu_ib *ib)
  708. {
  709. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ib->ring);
  710. u32 pad_count;
  711. int i;
  712. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  713. for (i = 0; i < pad_count; i++)
  714. if (sdma && sdma->burst_nop && (i == 0))
  715. ib->ptr[ib->length_dw++] =
  716. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  717. SDMA_NOP_COUNT(pad_count - 1);
  718. else
  719. ib->ptr[ib->length_dw++] =
  720. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  721. }
  722. /**
  723. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  724. *
  725. * @ring: amdgpu_ring pointer
  726. * @vm: amdgpu_vm pointer
  727. *
  728. * Update the page table base and flush the VM TLB
  729. * using sDMA (CIK).
  730. */
  731. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  732. unsigned vm_id, uint64_t pd_addr)
  733. {
  734. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  735. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  736. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  737. if (vm_id < 8) {
  738. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  739. } else {
  740. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  741. }
  742. amdgpu_ring_write(ring, pd_addr >> 12);
  743. /* flush TLB */
  744. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  745. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  746. amdgpu_ring_write(ring, 1 << vm_id);
  747. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  748. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  749. amdgpu_ring_write(ring, 0);
  750. amdgpu_ring_write(ring, 0); /* reference */
  751. amdgpu_ring_write(ring, 0); /* mask */
  752. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  753. }
  754. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  755. bool enable)
  756. {
  757. u32 orig, data;
  758. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_MGCG)) {
  759. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  760. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  761. } else {
  762. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  763. data |= 0xff000000;
  764. if (data != orig)
  765. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  766. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  767. data |= 0xff000000;
  768. if (data != orig)
  769. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  770. }
  771. }
  772. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  773. bool enable)
  774. {
  775. u32 orig, data;
  776. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_SDMA_LS)) {
  777. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  778. data |= 0x100;
  779. if (orig != data)
  780. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  781. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  782. data |= 0x100;
  783. if (orig != data)
  784. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  785. } else {
  786. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  787. data &= ~0x100;
  788. if (orig != data)
  789. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  790. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  791. data &= ~0x100;
  792. if (orig != data)
  793. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  794. }
  795. }
  796. static int cik_sdma_early_init(void *handle)
  797. {
  798. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  799. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  800. cik_sdma_set_ring_funcs(adev);
  801. cik_sdma_set_irq_funcs(adev);
  802. cik_sdma_set_buffer_funcs(adev);
  803. cik_sdma_set_vm_pte_funcs(adev);
  804. return 0;
  805. }
  806. static int cik_sdma_sw_init(void *handle)
  807. {
  808. struct amdgpu_ring *ring;
  809. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  810. int r, i;
  811. r = cik_sdma_init_microcode(adev);
  812. if (r) {
  813. DRM_ERROR("Failed to load sdma firmware!\n");
  814. return r;
  815. }
  816. /* SDMA trap event */
  817. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  818. if (r)
  819. return r;
  820. /* SDMA Privileged inst */
  821. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  822. if (r)
  823. return r;
  824. /* SDMA Privileged inst */
  825. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  826. if (r)
  827. return r;
  828. for (i = 0; i < adev->sdma.num_instances; i++) {
  829. ring = &adev->sdma.instance[i].ring;
  830. ring->ring_obj = NULL;
  831. sprintf(ring->name, "sdma%d", i);
  832. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  833. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0), 0xf,
  834. &adev->sdma.trap_irq,
  835. (i == 0) ?
  836. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  837. AMDGPU_RING_TYPE_SDMA);
  838. if (r)
  839. return r;
  840. }
  841. return r;
  842. }
  843. static int cik_sdma_sw_fini(void *handle)
  844. {
  845. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  846. int i;
  847. for (i = 0; i < adev->sdma.num_instances; i++)
  848. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  849. return 0;
  850. }
  851. static int cik_sdma_hw_init(void *handle)
  852. {
  853. int r;
  854. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  855. r = cik_sdma_start(adev);
  856. if (r)
  857. return r;
  858. return r;
  859. }
  860. static int cik_sdma_hw_fini(void *handle)
  861. {
  862. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  863. cik_sdma_enable(adev, false);
  864. return 0;
  865. }
  866. static int cik_sdma_suspend(void *handle)
  867. {
  868. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  869. return cik_sdma_hw_fini(adev);
  870. }
  871. static int cik_sdma_resume(void *handle)
  872. {
  873. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  874. return cik_sdma_hw_init(adev);
  875. }
  876. static bool cik_sdma_is_idle(void *handle)
  877. {
  878. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  879. u32 tmp = RREG32(mmSRBM_STATUS2);
  880. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  881. SRBM_STATUS2__SDMA1_BUSY_MASK))
  882. return false;
  883. return true;
  884. }
  885. static int cik_sdma_wait_for_idle(void *handle)
  886. {
  887. unsigned i;
  888. u32 tmp;
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. for (i = 0; i < adev->usec_timeout; i++) {
  891. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  892. SRBM_STATUS2__SDMA1_BUSY_MASK);
  893. if (!tmp)
  894. return 0;
  895. udelay(1);
  896. }
  897. return -ETIMEDOUT;
  898. }
  899. static void cik_sdma_print_status(void *handle)
  900. {
  901. int i, j;
  902. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  903. dev_info(adev->dev, "CIK SDMA registers\n");
  904. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  905. RREG32(mmSRBM_STATUS2));
  906. for (i = 0; i < adev->sdma.num_instances; i++) {
  907. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  908. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  909. dev_info(adev->dev, " SDMA%d_ME_CNTL=0x%08X\n",
  910. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  911. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  912. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  913. dev_info(adev->dev, " SDMA%d_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  914. i, RREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i]));
  915. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  916. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  917. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  918. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  919. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  920. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  921. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  922. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  923. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  924. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  925. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  926. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  927. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  928. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  929. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  930. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  931. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  932. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  933. mutex_lock(&adev->srbm_mutex);
  934. for (j = 0; j < 16; j++) {
  935. cik_srbm_select(adev, 0, 0, 0, j);
  936. dev_info(adev->dev, " VM %d:\n", j);
  937. dev_info(adev->dev, " SDMA0_GFX_VIRTUAL_ADDR=0x%08X\n",
  938. RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  939. dev_info(adev->dev, " SDMA0_GFX_APE1_CNTL=0x%08X\n",
  940. RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  941. }
  942. cik_srbm_select(adev, 0, 0, 0, 0);
  943. mutex_unlock(&adev->srbm_mutex);
  944. }
  945. }
  946. static int cik_sdma_soft_reset(void *handle)
  947. {
  948. u32 srbm_soft_reset = 0;
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. u32 tmp = RREG32(mmSRBM_STATUS2);
  951. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  952. /* sdma0 */
  953. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  954. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  955. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  956. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  957. }
  958. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  959. /* sdma1 */
  960. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  961. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  962. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  963. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  964. }
  965. if (srbm_soft_reset) {
  966. cik_sdma_print_status((void *)adev);
  967. tmp = RREG32(mmSRBM_SOFT_RESET);
  968. tmp |= srbm_soft_reset;
  969. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  970. WREG32(mmSRBM_SOFT_RESET, tmp);
  971. tmp = RREG32(mmSRBM_SOFT_RESET);
  972. udelay(50);
  973. tmp &= ~srbm_soft_reset;
  974. WREG32(mmSRBM_SOFT_RESET, tmp);
  975. tmp = RREG32(mmSRBM_SOFT_RESET);
  976. /* Wait a little for things to settle down */
  977. udelay(50);
  978. cik_sdma_print_status((void *)adev);
  979. }
  980. return 0;
  981. }
  982. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  983. struct amdgpu_irq_src *src,
  984. unsigned type,
  985. enum amdgpu_interrupt_state state)
  986. {
  987. u32 sdma_cntl;
  988. switch (type) {
  989. case AMDGPU_SDMA_IRQ_TRAP0:
  990. switch (state) {
  991. case AMDGPU_IRQ_STATE_DISABLE:
  992. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  993. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  994. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  995. break;
  996. case AMDGPU_IRQ_STATE_ENABLE:
  997. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  998. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  999. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1000. break;
  1001. default:
  1002. break;
  1003. }
  1004. break;
  1005. case AMDGPU_SDMA_IRQ_TRAP1:
  1006. switch (state) {
  1007. case AMDGPU_IRQ_STATE_DISABLE:
  1008. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1009. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1010. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1011. break;
  1012. case AMDGPU_IRQ_STATE_ENABLE:
  1013. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1014. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1015. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1016. break;
  1017. default:
  1018. break;
  1019. }
  1020. break;
  1021. default:
  1022. break;
  1023. }
  1024. return 0;
  1025. }
  1026. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1027. struct amdgpu_irq_src *source,
  1028. struct amdgpu_iv_entry *entry)
  1029. {
  1030. u8 instance_id, queue_id;
  1031. instance_id = (entry->ring_id & 0x3) >> 0;
  1032. queue_id = (entry->ring_id & 0xc) >> 2;
  1033. DRM_DEBUG("IH: SDMA trap\n");
  1034. switch (instance_id) {
  1035. case 0:
  1036. switch (queue_id) {
  1037. case 0:
  1038. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1039. break;
  1040. case 1:
  1041. /* XXX compute */
  1042. break;
  1043. case 2:
  1044. /* XXX compute */
  1045. break;
  1046. }
  1047. break;
  1048. case 1:
  1049. switch (queue_id) {
  1050. case 0:
  1051. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1052. break;
  1053. case 1:
  1054. /* XXX compute */
  1055. break;
  1056. case 2:
  1057. /* XXX compute */
  1058. break;
  1059. }
  1060. break;
  1061. }
  1062. return 0;
  1063. }
  1064. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1065. struct amdgpu_irq_src *source,
  1066. struct amdgpu_iv_entry *entry)
  1067. {
  1068. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1069. schedule_work(&adev->reset_work);
  1070. return 0;
  1071. }
  1072. static int cik_sdma_set_clockgating_state(void *handle,
  1073. enum amd_clockgating_state state)
  1074. {
  1075. bool gate = false;
  1076. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1077. if (state == AMD_CG_STATE_GATE)
  1078. gate = true;
  1079. cik_enable_sdma_mgcg(adev, gate);
  1080. cik_enable_sdma_mgls(adev, gate);
  1081. return 0;
  1082. }
  1083. static int cik_sdma_set_powergating_state(void *handle,
  1084. enum amd_powergating_state state)
  1085. {
  1086. return 0;
  1087. }
  1088. const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1089. .early_init = cik_sdma_early_init,
  1090. .late_init = NULL,
  1091. .sw_init = cik_sdma_sw_init,
  1092. .sw_fini = cik_sdma_sw_fini,
  1093. .hw_init = cik_sdma_hw_init,
  1094. .hw_fini = cik_sdma_hw_fini,
  1095. .suspend = cik_sdma_suspend,
  1096. .resume = cik_sdma_resume,
  1097. .is_idle = cik_sdma_is_idle,
  1098. .wait_for_idle = cik_sdma_wait_for_idle,
  1099. .soft_reset = cik_sdma_soft_reset,
  1100. .print_status = cik_sdma_print_status,
  1101. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1102. .set_powergating_state = cik_sdma_set_powergating_state,
  1103. };
  1104. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1105. .get_rptr = cik_sdma_ring_get_rptr,
  1106. .get_wptr = cik_sdma_ring_get_wptr,
  1107. .set_wptr = cik_sdma_ring_set_wptr,
  1108. .parse_cs = NULL,
  1109. .emit_ib = cik_sdma_ring_emit_ib,
  1110. .emit_fence = cik_sdma_ring_emit_fence,
  1111. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1112. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1113. .test_ring = cik_sdma_ring_test_ring,
  1114. .test_ib = cik_sdma_ring_test_ib,
  1115. .insert_nop = cik_sdma_ring_insert_nop,
  1116. };
  1117. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1118. {
  1119. int i;
  1120. for (i = 0; i < adev->sdma.num_instances; i++)
  1121. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1122. }
  1123. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1124. .set = cik_sdma_set_trap_irq_state,
  1125. .process = cik_sdma_process_trap_irq,
  1126. };
  1127. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1128. .process = cik_sdma_process_illegal_inst_irq,
  1129. };
  1130. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1131. {
  1132. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1133. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1134. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1135. }
  1136. /**
  1137. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1138. *
  1139. * @ring: amdgpu_ring structure holding ring information
  1140. * @src_offset: src GPU address
  1141. * @dst_offset: dst GPU address
  1142. * @byte_count: number of bytes to xfer
  1143. *
  1144. * Copy GPU buffers using the DMA engine (CIK).
  1145. * Used by the amdgpu ttm implementation to move pages if
  1146. * registered as the asic copy callback.
  1147. */
  1148. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1149. uint64_t src_offset,
  1150. uint64_t dst_offset,
  1151. uint32_t byte_count)
  1152. {
  1153. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1154. ib->ptr[ib->length_dw++] = byte_count;
  1155. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1156. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1157. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1158. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1159. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1160. }
  1161. /**
  1162. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1163. *
  1164. * @ring: amdgpu_ring structure holding ring information
  1165. * @src_data: value to write to buffer
  1166. * @dst_offset: dst GPU address
  1167. * @byte_count: number of bytes to xfer
  1168. *
  1169. * Fill GPU buffers using the DMA engine (CIK).
  1170. */
  1171. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1172. uint32_t src_data,
  1173. uint64_t dst_offset,
  1174. uint32_t byte_count)
  1175. {
  1176. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1177. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1178. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1179. ib->ptr[ib->length_dw++] = src_data;
  1180. ib->ptr[ib->length_dw++] = byte_count;
  1181. }
  1182. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1183. .copy_max_bytes = 0x1fffff,
  1184. .copy_num_dw = 7,
  1185. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1186. .fill_max_bytes = 0x1fffff,
  1187. .fill_num_dw = 5,
  1188. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1189. };
  1190. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1191. {
  1192. if (adev->mman.buffer_funcs == NULL) {
  1193. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1194. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1195. }
  1196. }
  1197. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1198. .copy_pte = cik_sdma_vm_copy_pte,
  1199. .write_pte = cik_sdma_vm_write_pte,
  1200. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1201. .pad_ib = cik_sdma_vm_pad_ib,
  1202. };
  1203. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1204. {
  1205. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1206. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1207. adev->vm_manager.vm_pte_funcs_ring = &adev->sdma.instance[0].ring;
  1208. adev->vm_manager.vm_pte_funcs_ring->is_pte_ring = true;
  1209. }
  1210. }