drm_edid.c 84 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858
  1. /*
  2. * Copyright (c) 2006 Luc Verhaegen (quirks list)
  3. * Copyright (c) 2007-2008 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. * Copyright 2010 Red Hat, Inc.
  6. *
  7. * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
  8. * FB layer.
  9. * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the
  19. * next paragraph) shall be included in all copies or substantial portions
  20. * of the Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  25. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  26. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  27. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  28. * DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/i2c.h>
  33. #include <linux/module.h>
  34. #include <drm/drmP.h>
  35. #include <drm/drm_edid.h>
  36. #define version_greater(edid, maj, min) \
  37. (((edid)->version > (maj)) || \
  38. ((edid)->version == (maj) && (edid)->revision > (min)))
  39. #define EDID_EST_TIMINGS 16
  40. #define EDID_STD_TIMINGS 8
  41. #define EDID_DETAILED_TIMINGS 4
  42. /*
  43. * EDID blocks out in the wild have a variety of bugs, try to collect
  44. * them here (note that userspace may work around broken monitors first,
  45. * but fixes should make their way here so that the kernel "just works"
  46. * on as many displays as possible).
  47. */
  48. /* First detailed mode wrong, use largest 60Hz mode */
  49. #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
  50. /* Reported 135MHz pixel clock is too high, needs adjustment */
  51. #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
  52. /* Prefer the largest mode at 75 Hz */
  53. #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
  54. /* Detail timing is in cm not mm */
  55. #define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
  56. /* Detailed timing descriptors have bogus size values, so just take the
  57. * maximum size and use that.
  58. */
  59. #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
  60. /* Monitor forgot to set the first detailed is preferred bit. */
  61. #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
  62. /* use +hsync +vsync for detailed mode */
  63. #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
  64. /* Force reduced-blanking timings for detailed modes */
  65. #define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
  66. struct detailed_mode_closure {
  67. struct drm_connector *connector;
  68. struct edid *edid;
  69. bool preferred;
  70. u32 quirks;
  71. int modes;
  72. };
  73. #define LEVEL_DMT 0
  74. #define LEVEL_GTF 1
  75. #define LEVEL_GTF2 2
  76. #define LEVEL_CVT 3
  77. static struct edid_quirk {
  78. char vendor[4];
  79. int product_id;
  80. u32 quirks;
  81. } edid_quirk_list[] = {
  82. /* Acer AL1706 */
  83. { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
  84. /* Acer F51 */
  85. { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
  86. /* Unknown Acer */
  87. { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  88. /* Belinea 10 15 55 */
  89. { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
  90. { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
  91. /* Envision Peripherals, Inc. EN-7100e */
  92. { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
  93. /* Envision EN2028 */
  94. { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
  95. /* Funai Electronics PM36B */
  96. { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
  97. EDID_QUIRK_DETAILED_IN_CM },
  98. /* LG Philips LCD LP154W01-A5 */
  99. { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  100. { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
  101. /* Philips 107p5 CRT */
  102. { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  103. /* Proview AY765C */
  104. { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
  105. /* Samsung SyncMaster 205BW. Note: irony */
  106. { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
  107. /* Samsung SyncMaster 22[5-6]BW */
  108. { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
  109. { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
  110. /* ViewSonic VA2026w */
  111. { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
  112. };
  113. /*
  114. * Autogenerated from the DMT spec.
  115. * This table is copied from xfree86/modes/xf86EdidModes.c.
  116. */
  117. static const struct drm_display_mode drm_dmt_modes[] = {
  118. /* 640x350@85Hz */
  119. { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  120. 736, 832, 0, 350, 382, 385, 445, 0,
  121. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  122. /* 640x400@85Hz */
  123. { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
  124. 736, 832, 0, 400, 401, 404, 445, 0,
  125. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  126. /* 720x400@85Hz */
  127. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
  128. 828, 936, 0, 400, 401, 404, 446, 0,
  129. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  130. /* 640x480@60Hz */
  131. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  132. 752, 800, 0, 480, 489, 492, 525, 0,
  133. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  134. /* 640x480@72Hz */
  135. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  136. 704, 832, 0, 480, 489, 492, 520, 0,
  137. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  138. /* 640x480@75Hz */
  139. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  140. 720, 840, 0, 480, 481, 484, 500, 0,
  141. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  142. /* 640x480@85Hz */
  143. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
  144. 752, 832, 0, 480, 481, 484, 509, 0,
  145. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  146. /* 800x600@56Hz */
  147. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  148. 896, 1024, 0, 600, 601, 603, 625, 0,
  149. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  150. /* 800x600@60Hz */
  151. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  152. 968, 1056, 0, 600, 601, 605, 628, 0,
  153. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  154. /* 800x600@72Hz */
  155. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  156. 976, 1040, 0, 600, 637, 643, 666, 0,
  157. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  158. /* 800x600@75Hz */
  159. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  160. 896, 1056, 0, 600, 601, 604, 625, 0,
  161. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  162. /* 800x600@85Hz */
  163. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
  164. 896, 1048, 0, 600, 601, 604, 631, 0,
  165. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  166. /* 800x600@120Hz RB */
  167. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
  168. 880, 960, 0, 600, 603, 607, 636, 0,
  169. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  170. /* 848x480@60Hz */
  171. { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
  172. 976, 1088, 0, 480, 486, 494, 517, 0,
  173. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  174. /* 1024x768@43Hz, interlace */
  175. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
  176. 1208, 1264, 0, 768, 768, 772, 817, 0,
  177. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  178. DRM_MODE_FLAG_INTERLACE) },
  179. /* 1024x768@60Hz */
  180. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  181. 1184, 1344, 0, 768, 771, 777, 806, 0,
  182. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  183. /* 1024x768@70Hz */
  184. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  185. 1184, 1328, 0, 768, 771, 777, 806, 0,
  186. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  187. /* 1024x768@75Hz */
  188. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
  189. 1136, 1312, 0, 768, 769, 772, 800, 0,
  190. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  191. /* 1024x768@85Hz */
  192. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
  193. 1168, 1376, 0, 768, 769, 772, 808, 0,
  194. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  195. /* 1024x768@120Hz RB */
  196. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
  197. 1104, 1184, 0, 768, 771, 775, 813, 0,
  198. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  199. /* 1152x864@75Hz */
  200. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  201. 1344, 1600, 0, 864, 865, 868, 900, 0,
  202. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  203. /* 1280x768@60Hz RB */
  204. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
  205. 1360, 1440, 0, 768, 771, 778, 790, 0,
  206. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  207. /* 1280x768@60Hz */
  208. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
  209. 1472, 1664, 0, 768, 771, 778, 798, 0,
  210. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  211. /* 1280x768@75Hz */
  212. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
  213. 1488, 1696, 0, 768, 771, 778, 805, 0,
  214. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  215. /* 1280x768@85Hz */
  216. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
  217. 1496, 1712, 0, 768, 771, 778, 809, 0,
  218. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  219. /* 1280x768@120Hz RB */
  220. { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
  221. 1360, 1440, 0, 768, 771, 778, 813, 0,
  222. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  223. /* 1280x800@60Hz RB */
  224. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
  225. 1360, 1440, 0, 800, 803, 809, 823, 0,
  226. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  227. /* 1280x800@60Hz */
  228. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
  229. 1480, 1680, 0, 800, 803, 809, 831, 0,
  230. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  231. /* 1280x800@75Hz */
  232. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
  233. 1488, 1696, 0, 800, 803, 809, 838, 0,
  234. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  235. /* 1280x800@85Hz */
  236. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
  237. 1496, 1712, 0, 800, 803, 809, 843, 0,
  238. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  239. /* 1280x800@120Hz RB */
  240. { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
  241. 1360, 1440, 0, 800, 803, 809, 847, 0,
  242. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  243. /* 1280x960@60Hz */
  244. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
  245. 1488, 1800, 0, 960, 961, 964, 1000, 0,
  246. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  247. /* 1280x960@85Hz */
  248. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
  249. 1504, 1728, 0, 960, 961, 964, 1011, 0,
  250. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  251. /* 1280x960@120Hz RB */
  252. { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
  253. 1360, 1440, 0, 960, 963, 967, 1017, 0,
  254. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  255. /* 1280x1024@60Hz */
  256. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
  257. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  258. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  259. /* 1280x1024@75Hz */
  260. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  261. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  262. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  263. /* 1280x1024@85Hz */
  264. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
  265. 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
  266. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  267. /* 1280x1024@120Hz RB */
  268. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
  269. 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
  270. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  271. /* 1360x768@60Hz */
  272. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
  273. 1536, 1792, 0, 768, 771, 777, 795, 0,
  274. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  275. /* 1360x768@120Hz RB */
  276. { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
  277. 1440, 1520, 0, 768, 771, 776, 813, 0,
  278. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  279. /* 1400x1050@60Hz RB */
  280. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
  281. 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
  282. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  283. /* 1400x1050@60Hz */
  284. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
  285. 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
  286. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  287. /* 1400x1050@75Hz */
  288. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
  289. 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
  290. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  291. /* 1400x1050@85Hz */
  292. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
  293. 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
  294. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  295. /* 1400x1050@120Hz RB */
  296. { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
  297. 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
  298. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  299. /* 1440x900@60Hz RB */
  300. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
  301. 1520, 1600, 0, 900, 903, 909, 926, 0,
  302. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  303. /* 1440x900@60Hz */
  304. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
  305. 1672, 1904, 0, 900, 903, 909, 934, 0,
  306. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  307. /* 1440x900@75Hz */
  308. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
  309. 1688, 1936, 0, 900, 903, 909, 942, 0,
  310. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  311. /* 1440x900@85Hz */
  312. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
  313. 1696, 1952, 0, 900, 903, 909, 948, 0,
  314. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  315. /* 1440x900@120Hz RB */
  316. { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
  317. 1520, 1600, 0, 900, 903, 909, 953, 0,
  318. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  319. /* 1600x1200@60Hz */
  320. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
  321. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  322. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  323. /* 1600x1200@65Hz */
  324. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
  325. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  326. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  327. /* 1600x1200@70Hz */
  328. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
  329. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  330. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  331. /* 1600x1200@75Hz */
  332. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
  333. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  334. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  335. /* 1600x1200@85Hz */
  336. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
  337. 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
  338. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  339. /* 1600x1200@120Hz RB */
  340. { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
  341. 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
  342. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  343. /* 1680x1050@60Hz RB */
  344. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
  345. 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
  346. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  347. /* 1680x1050@60Hz */
  348. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
  349. 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
  350. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  351. /* 1680x1050@75Hz */
  352. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
  353. 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
  354. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  355. /* 1680x1050@85Hz */
  356. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
  357. 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
  358. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  359. /* 1680x1050@120Hz RB */
  360. { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
  361. 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
  362. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  363. /* 1792x1344@60Hz */
  364. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
  365. 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
  366. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  367. /* 1792x1344@75Hz */
  368. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
  369. 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
  370. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  371. /* 1792x1344@120Hz RB */
  372. { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
  373. 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
  374. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  375. /* 1856x1392@60Hz */
  376. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
  377. 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
  378. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  379. /* 1856x1392@75Hz */
  380. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
  381. 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
  382. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  383. /* 1856x1392@120Hz RB */
  384. { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
  385. 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
  386. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  387. /* 1920x1200@60Hz RB */
  388. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
  389. 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
  390. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  391. /* 1920x1200@60Hz */
  392. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
  393. 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
  394. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  395. /* 1920x1200@75Hz */
  396. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
  397. 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
  398. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  399. /* 1920x1200@85Hz */
  400. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
  401. 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
  402. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  403. /* 1920x1200@120Hz RB */
  404. { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
  405. 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
  406. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  407. /* 1920x1440@60Hz */
  408. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
  409. 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
  410. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  411. /* 1920x1440@75Hz */
  412. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
  413. 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
  414. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  415. /* 1920x1440@120Hz RB */
  416. { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
  417. 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
  418. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  419. /* 2560x1600@60Hz RB */
  420. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
  421. 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
  422. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  423. /* 2560x1600@60Hz */
  424. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
  425. 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
  426. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  427. /* 2560x1600@75HZ */
  428. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
  429. 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
  430. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  431. /* 2560x1600@85HZ */
  432. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
  433. 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
  434. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
  435. /* 2560x1600@120Hz RB */
  436. { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
  437. 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
  438. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
  439. };
  440. static const struct drm_display_mode edid_est_modes[] = {
  441. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
  442. 968, 1056, 0, 600, 601, 605, 628, 0,
  443. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
  444. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
  445. 896, 1024, 0, 600, 601, 603, 625, 0,
  446. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
  447. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
  448. 720, 840, 0, 480, 481, 484, 500, 0,
  449. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
  450. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
  451. 704, 832, 0, 480, 489, 491, 520, 0,
  452. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
  453. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
  454. 768, 864, 0, 480, 483, 486, 525, 0,
  455. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
  456. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
  457. 752, 800, 0, 480, 490, 492, 525, 0,
  458. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
  459. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
  460. 846, 900, 0, 400, 421, 423, 449, 0,
  461. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
  462. { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
  463. 846, 900, 0, 400, 412, 414, 449, 0,
  464. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
  465. { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
  466. 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
  467. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
  468. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
  469. 1136, 1312, 0, 768, 769, 772, 800, 0,
  470. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
  471. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
  472. 1184, 1328, 0, 768, 771, 777, 806, 0,
  473. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
  474. { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
  475. 1184, 1344, 0, 768, 771, 777, 806, 0,
  476. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
  477. { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
  478. 1208, 1264, 0, 768, 768, 776, 817, 0,
  479. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
  480. { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
  481. 928, 1152, 0, 624, 625, 628, 667, 0,
  482. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
  483. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
  484. 896, 1056, 0, 600, 601, 604, 625, 0,
  485. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
  486. { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
  487. 976, 1040, 0, 600, 637, 643, 666, 0,
  488. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
  489. { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
  490. 1344, 1600, 0, 864, 865, 868, 900, 0,
  491. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
  492. };
  493. struct minimode {
  494. short w;
  495. short h;
  496. short r;
  497. short rb;
  498. };
  499. static const struct minimode est3_modes[] = {
  500. /* byte 6 */
  501. { 640, 350, 85, 0 },
  502. { 640, 400, 85, 0 },
  503. { 720, 400, 85, 0 },
  504. { 640, 480, 85, 0 },
  505. { 848, 480, 60, 0 },
  506. { 800, 600, 85, 0 },
  507. { 1024, 768, 85, 0 },
  508. { 1152, 864, 75, 0 },
  509. /* byte 7 */
  510. { 1280, 768, 60, 1 },
  511. { 1280, 768, 60, 0 },
  512. { 1280, 768, 75, 0 },
  513. { 1280, 768, 85, 0 },
  514. { 1280, 960, 60, 0 },
  515. { 1280, 960, 85, 0 },
  516. { 1280, 1024, 60, 0 },
  517. { 1280, 1024, 85, 0 },
  518. /* byte 8 */
  519. { 1360, 768, 60, 0 },
  520. { 1440, 900, 60, 1 },
  521. { 1440, 900, 60, 0 },
  522. { 1440, 900, 75, 0 },
  523. { 1440, 900, 85, 0 },
  524. { 1400, 1050, 60, 1 },
  525. { 1400, 1050, 60, 0 },
  526. { 1400, 1050, 75, 0 },
  527. /* byte 9 */
  528. { 1400, 1050, 85, 0 },
  529. { 1680, 1050, 60, 1 },
  530. { 1680, 1050, 60, 0 },
  531. { 1680, 1050, 75, 0 },
  532. { 1680, 1050, 85, 0 },
  533. { 1600, 1200, 60, 0 },
  534. { 1600, 1200, 65, 0 },
  535. { 1600, 1200, 70, 0 },
  536. /* byte 10 */
  537. { 1600, 1200, 75, 0 },
  538. { 1600, 1200, 85, 0 },
  539. { 1792, 1344, 60, 0 },
  540. { 1792, 1344, 85, 0 },
  541. { 1856, 1392, 60, 0 },
  542. { 1856, 1392, 75, 0 },
  543. { 1920, 1200, 60, 1 },
  544. { 1920, 1200, 60, 0 },
  545. /* byte 11 */
  546. { 1920, 1200, 75, 0 },
  547. { 1920, 1200, 85, 0 },
  548. { 1920, 1440, 60, 0 },
  549. { 1920, 1440, 75, 0 },
  550. };
  551. static const struct minimode extra_modes[] = {
  552. { 1024, 576, 60, 0 },
  553. { 1366, 768, 60, 0 },
  554. { 1600, 900, 60, 0 },
  555. { 1680, 945, 60, 0 },
  556. { 1920, 1080, 60, 0 },
  557. { 2048, 1152, 60, 0 },
  558. { 2048, 1536, 60, 0 },
  559. };
  560. /*
  561. * Probably taken from CEA-861 spec.
  562. * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
  563. */
  564. static const struct drm_display_mode edid_cea_modes[] = {
  565. /* 1 - 640x480@60Hz */
  566. { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  567. 752, 800, 0, 480, 490, 492, 525, 0,
  568. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  569. /* 2 - 720x480@60Hz */
  570. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  571. 798, 858, 0, 480, 489, 495, 525, 0,
  572. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  573. /* 3 - 720x480@60Hz */
  574. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
  575. 798, 858, 0, 480, 489, 495, 525, 0,
  576. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  577. /* 4 - 1280x720@60Hz */
  578. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
  579. 1430, 1650, 0, 720, 725, 730, 750, 0,
  580. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  581. /* 5 - 1920x1080i@60Hz */
  582. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  583. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  584. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  585. DRM_MODE_FLAG_INTERLACE) },
  586. /* 6 - 1440x480i@60Hz */
  587. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  588. 1602, 1716, 0, 480, 488, 494, 525, 0,
  589. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  590. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  591. /* 7 - 1440x480i@60Hz */
  592. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  593. 1602, 1716, 0, 480, 488, 494, 525, 0,
  594. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  595. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  596. /* 8 - 1440x240@60Hz */
  597. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  598. 1602, 1716, 0, 240, 244, 247, 262, 0,
  599. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  600. DRM_MODE_FLAG_DBLCLK) },
  601. /* 9 - 1440x240@60Hz */
  602. { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
  603. 1602, 1716, 0, 240, 244, 247, 262, 0,
  604. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  605. DRM_MODE_FLAG_DBLCLK) },
  606. /* 10 - 2880x480i@60Hz */
  607. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  608. 3204, 3432, 0, 480, 488, 494, 525, 0,
  609. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  610. DRM_MODE_FLAG_INTERLACE) },
  611. /* 11 - 2880x480i@60Hz */
  612. { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  613. 3204, 3432, 0, 480, 488, 494, 525, 0,
  614. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  615. DRM_MODE_FLAG_INTERLACE) },
  616. /* 12 - 2880x240@60Hz */
  617. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  618. 3204, 3432, 0, 240, 244, 247, 262, 0,
  619. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  620. /* 13 - 2880x240@60Hz */
  621. { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
  622. 3204, 3432, 0, 240, 244, 247, 262, 0,
  623. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  624. /* 14 - 1440x480@60Hz */
  625. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  626. 1596, 1716, 0, 480, 489, 495, 525, 0,
  627. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  628. /* 15 - 1440x480@60Hz */
  629. { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
  630. 1596, 1716, 0, 480, 489, 495, 525, 0,
  631. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  632. /* 16 - 1920x1080@60Hz */
  633. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  634. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  635. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  636. /* 17 - 720x576@50Hz */
  637. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  638. 796, 864, 0, 576, 581, 586, 625, 0,
  639. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  640. /* 18 - 720x576@50Hz */
  641. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
  642. 796, 864, 0, 576, 581, 586, 625, 0,
  643. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  644. /* 19 - 1280x720@50Hz */
  645. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
  646. 1760, 1980, 0, 720, 725, 730, 750, 0,
  647. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  648. /* 20 - 1920x1080i@50Hz */
  649. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  650. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  651. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  652. DRM_MODE_FLAG_INTERLACE) },
  653. /* 21 - 1440x576i@50Hz */
  654. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  655. 1590, 1728, 0, 576, 580, 586, 625, 0,
  656. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  657. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  658. /* 22 - 1440x576i@50Hz */
  659. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  660. 1590, 1728, 0, 576, 580, 586, 625, 0,
  661. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  662. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  663. /* 23 - 1440x288@50Hz */
  664. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  665. 1590, 1728, 0, 288, 290, 293, 312, 0,
  666. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  667. DRM_MODE_FLAG_DBLCLK) },
  668. /* 24 - 1440x288@50Hz */
  669. { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
  670. 1590, 1728, 0, 288, 290, 293, 312, 0,
  671. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  672. DRM_MODE_FLAG_DBLCLK) },
  673. /* 25 - 2880x576i@50Hz */
  674. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  675. 3180, 3456, 0, 576, 580, 586, 625, 0,
  676. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  677. DRM_MODE_FLAG_INTERLACE) },
  678. /* 26 - 2880x576i@50Hz */
  679. { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  680. 3180, 3456, 0, 576, 580, 586, 625, 0,
  681. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  682. DRM_MODE_FLAG_INTERLACE) },
  683. /* 27 - 2880x288@50Hz */
  684. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  685. 3180, 3456, 0, 288, 290, 293, 312, 0,
  686. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  687. /* 28 - 2880x288@50Hz */
  688. { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
  689. 3180, 3456, 0, 288, 290, 293, 312, 0,
  690. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  691. /* 29 - 1440x576@50Hz */
  692. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  693. 1592, 1728, 0, 576, 581, 586, 625, 0,
  694. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  695. /* 30 - 1440x576@50Hz */
  696. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  697. 1592, 1728, 0, 576, 581, 586, 625, 0,
  698. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  699. /* 31 - 1920x1080@50Hz */
  700. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  701. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  702. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  703. /* 32 - 1920x1080@24Hz */
  704. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
  705. 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
  706. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  707. /* 33 - 1920x1080@25Hz */
  708. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
  709. 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
  710. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  711. /* 34 - 1920x1080@30Hz */
  712. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
  713. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  714. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  715. /* 35 - 2880x480@60Hz */
  716. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  717. 3192, 3432, 0, 480, 489, 495, 525, 0,
  718. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  719. /* 36 - 2880x480@60Hz */
  720. { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
  721. 3192, 3432, 0, 480, 489, 495, 525, 0,
  722. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  723. /* 37 - 2880x576@50Hz */
  724. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  725. 3184, 3456, 0, 576, 581, 586, 625, 0,
  726. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  727. /* 38 - 2880x576@50Hz */
  728. { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
  729. 3184, 3456, 0, 576, 581, 586, 625, 0,
  730. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  731. /* 39 - 1920x1080i@50Hz */
  732. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
  733. 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
  734. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
  735. DRM_MODE_FLAG_INTERLACE) },
  736. /* 40 - 1920x1080i@100Hz */
  737. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
  738. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  739. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  740. DRM_MODE_FLAG_INTERLACE) },
  741. /* 41 - 1280x720@100Hz */
  742. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
  743. 1760, 1980, 0, 720, 725, 730, 750, 0,
  744. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  745. /* 42 - 720x576@100Hz */
  746. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  747. 796, 864, 0, 576, 581, 586, 625, 0,
  748. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  749. /* 43 - 720x576@100Hz */
  750. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
  751. 796, 864, 0, 576, 581, 586, 625, 0,
  752. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  753. /* 44 - 1440x576i@100Hz */
  754. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  755. 1590, 1728, 0, 576, 580, 586, 625, 0,
  756. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  757. DRM_MODE_FLAG_DBLCLK) },
  758. /* 45 - 1440x576i@100Hz */
  759. { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
  760. 1590, 1728, 0, 576, 580, 586, 625, 0,
  761. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  762. DRM_MODE_FLAG_DBLCLK) },
  763. /* 46 - 1920x1080i@120Hz */
  764. { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
  765. 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
  766. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
  767. DRM_MODE_FLAG_INTERLACE) },
  768. /* 47 - 1280x720@120Hz */
  769. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
  770. 1430, 1650, 0, 720, 725, 730, 750, 0,
  771. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  772. /* 48 - 720x480@120Hz */
  773. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  774. 798, 858, 0, 480, 489, 495, 525, 0,
  775. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  776. /* 49 - 720x480@120Hz */
  777. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
  778. 798, 858, 0, 480, 489, 495, 525, 0,
  779. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  780. /* 50 - 1440x480i@120Hz */
  781. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  782. 1602, 1716, 0, 480, 488, 494, 525, 0,
  783. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  784. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  785. /* 51 - 1440x480i@120Hz */
  786. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
  787. 1602, 1716, 0, 480, 488, 494, 525, 0,
  788. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  789. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  790. /* 52 - 720x576@200Hz */
  791. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  792. 796, 864, 0, 576, 581, 586, 625, 0,
  793. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  794. /* 53 - 720x576@200Hz */
  795. { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
  796. 796, 864, 0, 576, 581, 586, 625, 0,
  797. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  798. /* 54 - 1440x576i@200Hz */
  799. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  800. 1590, 1728, 0, 576, 580, 586, 625, 0,
  801. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  802. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  803. /* 55 - 1440x576i@200Hz */
  804. { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
  805. 1590, 1728, 0, 576, 580, 586, 625, 0,
  806. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  807. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  808. /* 56 - 720x480@240Hz */
  809. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  810. 798, 858, 0, 480, 489, 495, 525, 0,
  811. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  812. /* 57 - 720x480@240Hz */
  813. { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
  814. 798, 858, 0, 480, 489, 495, 525, 0,
  815. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
  816. /* 58 - 1440x480i@240 */
  817. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  818. 1602, 1716, 0, 480, 488, 494, 525, 0,
  819. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  820. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  821. /* 59 - 1440x480i@240 */
  822. { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
  823. 1602, 1716, 0, 480, 488, 494, 525, 0,
  824. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
  825. DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK) },
  826. /* 60 - 1280x720@24Hz */
  827. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
  828. 3080, 3300, 0, 720, 725, 730, 750, 0,
  829. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  830. /* 61 - 1280x720@25Hz */
  831. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
  832. 3740, 3960, 0, 720, 725, 730, 750, 0,
  833. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  834. /* 62 - 1280x720@30Hz */
  835. { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
  836. 3080, 3300, 0, 720, 725, 730, 750, 0,
  837. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  838. /* 63 - 1920x1080@120Hz */
  839. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
  840. 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
  841. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  842. /* 64 - 1920x1080@100Hz */
  843. { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
  844. 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
  845. DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
  846. };
  847. /*** DDC fetch and block validation ***/
  848. static const u8 edid_header[] = {
  849. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
  850. };
  851. /*
  852. * Sanity check the header of the base EDID block. Return 8 if the header
  853. * is perfect, down to 0 if it's totally wrong.
  854. */
  855. int drm_edid_header_is_valid(const u8 *raw_edid)
  856. {
  857. int i, score = 0;
  858. for (i = 0; i < sizeof(edid_header); i++)
  859. if (raw_edid[i] == edid_header[i])
  860. score++;
  861. return score;
  862. }
  863. EXPORT_SYMBOL(drm_edid_header_is_valid);
  864. static int edid_fixup __read_mostly = 6;
  865. module_param_named(edid_fixup, edid_fixup, int, 0400);
  866. MODULE_PARM_DESC(edid_fixup,
  867. "Minimum number of valid EDID header bytes (0-8, default 6)");
  868. /*
  869. * Sanity check the EDID block (base or extension). Return 0 if the block
  870. * doesn't check out, or 1 if it's valid.
  871. */
  872. bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
  873. {
  874. int i;
  875. u8 csum = 0;
  876. struct edid *edid = (struct edid *)raw_edid;
  877. if (edid_fixup > 8 || edid_fixup < 0)
  878. edid_fixup = 6;
  879. if (block == 0) {
  880. int score = drm_edid_header_is_valid(raw_edid);
  881. if (score == 8) ;
  882. else if (score >= edid_fixup) {
  883. DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
  884. memcpy(raw_edid, edid_header, sizeof(edid_header));
  885. } else {
  886. goto bad;
  887. }
  888. }
  889. for (i = 0; i < EDID_LENGTH; i++)
  890. csum += raw_edid[i];
  891. if (csum) {
  892. if (print_bad_edid) {
  893. DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
  894. }
  895. /* allow CEA to slide through, switches mangle this */
  896. if (raw_edid[0] != 0x02)
  897. goto bad;
  898. }
  899. /* per-block-type checks */
  900. switch (raw_edid[0]) {
  901. case 0: /* base */
  902. if (edid->version != 1) {
  903. DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
  904. goto bad;
  905. }
  906. if (edid->revision > 4)
  907. DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
  908. break;
  909. default:
  910. break;
  911. }
  912. return 1;
  913. bad:
  914. if (raw_edid && print_bad_edid) {
  915. printk(KERN_ERR "Raw EDID:\n");
  916. print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
  917. raw_edid, EDID_LENGTH, false);
  918. }
  919. return 0;
  920. }
  921. EXPORT_SYMBOL(drm_edid_block_valid);
  922. /**
  923. * drm_edid_is_valid - sanity check EDID data
  924. * @edid: EDID data
  925. *
  926. * Sanity-check an entire EDID record (including extensions)
  927. */
  928. bool drm_edid_is_valid(struct edid *edid)
  929. {
  930. int i;
  931. u8 *raw = (u8 *)edid;
  932. if (!edid)
  933. return false;
  934. for (i = 0; i <= edid->extensions; i++)
  935. if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
  936. return false;
  937. return true;
  938. }
  939. EXPORT_SYMBOL(drm_edid_is_valid);
  940. #define DDC_SEGMENT_ADDR 0x30
  941. /**
  942. * Get EDID information via I2C.
  943. *
  944. * \param adapter : i2c device adaptor
  945. * \param buf : EDID data buffer to be filled
  946. * \param len : EDID data buffer length
  947. * \return 0 on success or -1 on failure.
  948. *
  949. * Try to fetch EDID information by calling i2c driver function.
  950. */
  951. static int
  952. drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
  953. int block, int len)
  954. {
  955. unsigned char start = block * EDID_LENGTH;
  956. unsigned char segment = block >> 1;
  957. unsigned char xfers = segment ? 3 : 2;
  958. int ret, retries = 5;
  959. /* The core i2c driver will automatically retry the transfer if the
  960. * adapter reports EAGAIN. However, we find that bit-banging transfers
  961. * are susceptible to errors under a heavily loaded machine and
  962. * generate spurious NAKs and timeouts. Retrying the transfer
  963. * of the individual block a few times seems to overcome this.
  964. */
  965. do {
  966. struct i2c_msg msgs[] = {
  967. {
  968. .addr = DDC_SEGMENT_ADDR,
  969. .flags = 0,
  970. .len = 1,
  971. .buf = &segment,
  972. }, {
  973. .addr = DDC_ADDR,
  974. .flags = 0,
  975. .len = 1,
  976. .buf = &start,
  977. }, {
  978. .addr = DDC_ADDR,
  979. .flags = I2C_M_RD,
  980. .len = len,
  981. .buf = buf,
  982. }
  983. };
  984. /*
  985. * Avoid sending the segment addr to not upset non-compliant ddc
  986. * monitors.
  987. */
  988. ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
  989. if (ret == -ENXIO) {
  990. DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
  991. adapter->name);
  992. break;
  993. }
  994. } while (ret != xfers && --retries);
  995. return ret == xfers ? 0 : -1;
  996. }
  997. static bool drm_edid_is_zero(u8 *in_edid, int length)
  998. {
  999. if (memchr_inv(in_edid, 0, length))
  1000. return false;
  1001. return true;
  1002. }
  1003. static u8 *
  1004. drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
  1005. {
  1006. int i, j = 0, valid_extensions = 0;
  1007. u8 *block, *new;
  1008. bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
  1009. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  1010. return NULL;
  1011. /* base block fetch */
  1012. for (i = 0; i < 4; i++) {
  1013. if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
  1014. goto out;
  1015. if (drm_edid_block_valid(block, 0, print_bad_edid))
  1016. break;
  1017. if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
  1018. connector->null_edid_counter++;
  1019. goto carp;
  1020. }
  1021. }
  1022. if (i == 4)
  1023. goto carp;
  1024. /* if there's no extensions, we're done */
  1025. if (block[0x7e] == 0)
  1026. return block;
  1027. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  1028. if (!new)
  1029. goto out;
  1030. block = new;
  1031. for (j = 1; j <= block[0x7e]; j++) {
  1032. for (i = 0; i < 4; i++) {
  1033. if (drm_do_probe_ddc_edid(adapter,
  1034. block + (valid_extensions + 1) * EDID_LENGTH,
  1035. j, EDID_LENGTH))
  1036. goto out;
  1037. if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
  1038. valid_extensions++;
  1039. break;
  1040. }
  1041. }
  1042. if (i == 4 && print_bad_edid) {
  1043. dev_warn(connector->dev->dev,
  1044. "%s: Ignoring invalid EDID block %d.\n",
  1045. drm_get_connector_name(connector), j);
  1046. connector->bad_edid_counter++;
  1047. }
  1048. }
  1049. if (valid_extensions != block[0x7e]) {
  1050. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  1051. block[0x7e] = valid_extensions;
  1052. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  1053. if (!new)
  1054. goto out;
  1055. block = new;
  1056. }
  1057. return block;
  1058. carp:
  1059. if (print_bad_edid) {
  1060. dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
  1061. drm_get_connector_name(connector), j);
  1062. }
  1063. connector->bad_edid_counter++;
  1064. out:
  1065. kfree(block);
  1066. return NULL;
  1067. }
  1068. /**
  1069. * Probe DDC presence.
  1070. *
  1071. * \param adapter : i2c device adaptor
  1072. * \return 1 on success
  1073. */
  1074. bool
  1075. drm_probe_ddc(struct i2c_adapter *adapter)
  1076. {
  1077. unsigned char out;
  1078. return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
  1079. }
  1080. EXPORT_SYMBOL(drm_probe_ddc);
  1081. /**
  1082. * drm_get_edid - get EDID data, if available
  1083. * @connector: connector we're probing
  1084. * @adapter: i2c adapter to use for DDC
  1085. *
  1086. * Poke the given i2c channel to grab EDID data if possible. If found,
  1087. * attach it to the connector.
  1088. *
  1089. * Return edid data or NULL if we couldn't find any.
  1090. */
  1091. struct edid *drm_get_edid(struct drm_connector *connector,
  1092. struct i2c_adapter *adapter)
  1093. {
  1094. struct edid *edid = NULL;
  1095. if (drm_probe_ddc(adapter))
  1096. edid = (struct edid *)drm_do_get_edid(connector, adapter);
  1097. return edid;
  1098. }
  1099. EXPORT_SYMBOL(drm_get_edid);
  1100. /*** EDID parsing ***/
  1101. /**
  1102. * edid_vendor - match a string against EDID's obfuscated vendor field
  1103. * @edid: EDID to match
  1104. * @vendor: vendor string
  1105. *
  1106. * Returns true if @vendor is in @edid, false otherwise
  1107. */
  1108. static bool edid_vendor(struct edid *edid, char *vendor)
  1109. {
  1110. char edid_vendor[3];
  1111. edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
  1112. edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
  1113. ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
  1114. edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
  1115. return !strncmp(edid_vendor, vendor, 3);
  1116. }
  1117. /**
  1118. * edid_get_quirks - return quirk flags for a given EDID
  1119. * @edid: EDID to process
  1120. *
  1121. * This tells subsequent routines what fixes they need to apply.
  1122. */
  1123. static u32 edid_get_quirks(struct edid *edid)
  1124. {
  1125. struct edid_quirk *quirk;
  1126. int i;
  1127. for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
  1128. quirk = &edid_quirk_list[i];
  1129. if (edid_vendor(edid, quirk->vendor) &&
  1130. (EDID_PRODUCT_ID(edid) == quirk->product_id))
  1131. return quirk->quirks;
  1132. }
  1133. return 0;
  1134. }
  1135. #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
  1136. #define MODE_REFRESH_DIFF(m,r) (abs((m)->vrefresh - target_refresh))
  1137. /**
  1138. * edid_fixup_preferred - set preferred modes based on quirk list
  1139. * @connector: has mode list to fix up
  1140. * @quirks: quirks list
  1141. *
  1142. * Walk the mode list for @connector, clearing the preferred status
  1143. * on existing modes and setting it anew for the right mode ala @quirks.
  1144. */
  1145. static void edid_fixup_preferred(struct drm_connector *connector,
  1146. u32 quirks)
  1147. {
  1148. struct drm_display_mode *t, *cur_mode, *preferred_mode;
  1149. int target_refresh = 0;
  1150. if (list_empty(&connector->probed_modes))
  1151. return;
  1152. if (quirks & EDID_QUIRK_PREFER_LARGE_60)
  1153. target_refresh = 60;
  1154. if (quirks & EDID_QUIRK_PREFER_LARGE_75)
  1155. target_refresh = 75;
  1156. preferred_mode = list_first_entry(&connector->probed_modes,
  1157. struct drm_display_mode, head);
  1158. list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
  1159. cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  1160. if (cur_mode == preferred_mode)
  1161. continue;
  1162. /* Largest mode is preferred */
  1163. if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
  1164. preferred_mode = cur_mode;
  1165. /* At a given size, try to get closest to target refresh */
  1166. if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
  1167. MODE_REFRESH_DIFF(cur_mode, target_refresh) <
  1168. MODE_REFRESH_DIFF(preferred_mode, target_refresh)) {
  1169. preferred_mode = cur_mode;
  1170. }
  1171. }
  1172. preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
  1173. }
  1174. static bool
  1175. mode_is_rb(const struct drm_display_mode *mode)
  1176. {
  1177. return (mode->htotal - mode->hdisplay == 160) &&
  1178. (mode->hsync_end - mode->hdisplay == 80) &&
  1179. (mode->hsync_end - mode->hsync_start == 32) &&
  1180. (mode->vsync_start - mode->vdisplay == 3);
  1181. }
  1182. /*
  1183. * drm_mode_find_dmt - Create a copy of a mode if present in DMT
  1184. * @dev: Device to duplicate against
  1185. * @hsize: Mode width
  1186. * @vsize: Mode height
  1187. * @fresh: Mode refresh rate
  1188. * @rb: Mode reduced-blanking-ness
  1189. *
  1190. * Walk the DMT mode list looking for a match for the given parameters.
  1191. * Return a newly allocated copy of the mode, or NULL if not found.
  1192. */
  1193. struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
  1194. int hsize, int vsize, int fresh,
  1195. bool rb)
  1196. {
  1197. int i;
  1198. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1199. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  1200. if (hsize != ptr->hdisplay)
  1201. continue;
  1202. if (vsize != ptr->vdisplay)
  1203. continue;
  1204. if (fresh != drm_mode_vrefresh(ptr))
  1205. continue;
  1206. if (rb != mode_is_rb(ptr))
  1207. continue;
  1208. return drm_mode_duplicate(dev, ptr);
  1209. }
  1210. return NULL;
  1211. }
  1212. EXPORT_SYMBOL(drm_mode_find_dmt);
  1213. typedef void detailed_cb(struct detailed_timing *timing, void *closure);
  1214. static void
  1215. cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1216. {
  1217. int i, n = 0;
  1218. u8 d = ext[0x02];
  1219. u8 *det_base = ext + d;
  1220. n = (127 - d) / 18;
  1221. for (i = 0; i < n; i++)
  1222. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1223. }
  1224. static void
  1225. vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
  1226. {
  1227. unsigned int i, n = min((int)ext[0x02], 6);
  1228. u8 *det_base = ext + 5;
  1229. if (ext[0x01] != 1)
  1230. return; /* unknown version */
  1231. for (i = 0; i < n; i++)
  1232. cb((struct detailed_timing *)(det_base + 18 * i), closure);
  1233. }
  1234. static void
  1235. drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
  1236. {
  1237. int i;
  1238. struct edid *edid = (struct edid *)raw_edid;
  1239. if (edid == NULL)
  1240. return;
  1241. for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
  1242. cb(&(edid->detailed_timings[i]), closure);
  1243. for (i = 1; i <= raw_edid[0x7e]; i++) {
  1244. u8 *ext = raw_edid + (i * EDID_LENGTH);
  1245. switch (*ext) {
  1246. case CEA_EXT:
  1247. cea_for_each_detailed_block(ext, cb, closure);
  1248. break;
  1249. case VTB_EXT:
  1250. vtb_for_each_detailed_block(ext, cb, closure);
  1251. break;
  1252. default:
  1253. break;
  1254. }
  1255. }
  1256. }
  1257. static void
  1258. is_rb(struct detailed_timing *t, void *data)
  1259. {
  1260. u8 *r = (u8 *)t;
  1261. if (r[3] == EDID_DETAIL_MONITOR_RANGE)
  1262. if (r[15] & 0x10)
  1263. *(bool *)data = true;
  1264. }
  1265. /* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
  1266. static bool
  1267. drm_monitor_supports_rb(struct edid *edid)
  1268. {
  1269. if (edid->revision >= 4) {
  1270. bool ret = false;
  1271. drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
  1272. return ret;
  1273. }
  1274. return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
  1275. }
  1276. static void
  1277. find_gtf2(struct detailed_timing *t, void *data)
  1278. {
  1279. u8 *r = (u8 *)t;
  1280. if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
  1281. *(u8 **)data = r;
  1282. }
  1283. /* Secondary GTF curve kicks in above some break frequency */
  1284. static int
  1285. drm_gtf2_hbreak(struct edid *edid)
  1286. {
  1287. u8 *r = NULL;
  1288. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1289. return r ? (r[12] * 2) : 0;
  1290. }
  1291. static int
  1292. drm_gtf2_2c(struct edid *edid)
  1293. {
  1294. u8 *r = NULL;
  1295. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1296. return r ? r[13] : 0;
  1297. }
  1298. static int
  1299. drm_gtf2_m(struct edid *edid)
  1300. {
  1301. u8 *r = NULL;
  1302. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1303. return r ? (r[15] << 8) + r[14] : 0;
  1304. }
  1305. static int
  1306. drm_gtf2_k(struct edid *edid)
  1307. {
  1308. u8 *r = NULL;
  1309. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1310. return r ? r[16] : 0;
  1311. }
  1312. static int
  1313. drm_gtf2_2j(struct edid *edid)
  1314. {
  1315. u8 *r = NULL;
  1316. drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
  1317. return r ? r[17] : 0;
  1318. }
  1319. /**
  1320. * standard_timing_level - get std. timing level(CVT/GTF/DMT)
  1321. * @edid: EDID block to scan
  1322. */
  1323. static int standard_timing_level(struct edid *edid)
  1324. {
  1325. if (edid->revision >= 2) {
  1326. if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
  1327. return LEVEL_CVT;
  1328. if (drm_gtf2_hbreak(edid))
  1329. return LEVEL_GTF2;
  1330. return LEVEL_GTF;
  1331. }
  1332. return LEVEL_DMT;
  1333. }
  1334. /*
  1335. * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
  1336. * monitors fill with ascii space (0x20) instead.
  1337. */
  1338. static int
  1339. bad_std_timing(u8 a, u8 b)
  1340. {
  1341. return (a == 0x00 && b == 0x00) ||
  1342. (a == 0x01 && b == 0x01) ||
  1343. (a == 0x20 && b == 0x20);
  1344. }
  1345. /**
  1346. * drm_mode_std - convert standard mode info (width, height, refresh) into mode
  1347. * @t: standard timing params
  1348. * @timing_level: standard timing level
  1349. *
  1350. * Take the standard timing params (in this case width, aspect, and refresh)
  1351. * and convert them into a real mode using CVT/GTF/DMT.
  1352. */
  1353. static struct drm_display_mode *
  1354. drm_mode_std(struct drm_connector *connector, struct edid *edid,
  1355. struct std_timing *t, int revision)
  1356. {
  1357. struct drm_device *dev = connector->dev;
  1358. struct drm_display_mode *m, *mode = NULL;
  1359. int hsize, vsize;
  1360. int vrefresh_rate;
  1361. unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
  1362. >> EDID_TIMING_ASPECT_SHIFT;
  1363. unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
  1364. >> EDID_TIMING_VFREQ_SHIFT;
  1365. int timing_level = standard_timing_level(edid);
  1366. if (bad_std_timing(t->hsize, t->vfreq_aspect))
  1367. return NULL;
  1368. /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
  1369. hsize = t->hsize * 8 + 248;
  1370. /* vrefresh_rate = vfreq + 60 */
  1371. vrefresh_rate = vfreq + 60;
  1372. /* the vdisplay is calculated based on the aspect ratio */
  1373. if (aspect_ratio == 0) {
  1374. if (revision < 3)
  1375. vsize = hsize;
  1376. else
  1377. vsize = (hsize * 10) / 16;
  1378. } else if (aspect_ratio == 1)
  1379. vsize = (hsize * 3) / 4;
  1380. else if (aspect_ratio == 2)
  1381. vsize = (hsize * 4) / 5;
  1382. else
  1383. vsize = (hsize * 9) / 16;
  1384. /* HDTV hack, part 1 */
  1385. if (vrefresh_rate == 60 &&
  1386. ((hsize == 1360 && vsize == 765) ||
  1387. (hsize == 1368 && vsize == 769))) {
  1388. hsize = 1366;
  1389. vsize = 768;
  1390. }
  1391. /*
  1392. * If this connector already has a mode for this size and refresh
  1393. * rate (because it came from detailed or CVT info), use that
  1394. * instead. This way we don't have to guess at interlace or
  1395. * reduced blanking.
  1396. */
  1397. list_for_each_entry(m, &connector->probed_modes, head)
  1398. if (m->hdisplay == hsize && m->vdisplay == vsize &&
  1399. drm_mode_vrefresh(m) == vrefresh_rate)
  1400. return NULL;
  1401. /* HDTV hack, part 2 */
  1402. if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
  1403. mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
  1404. false);
  1405. mode->hdisplay = 1366;
  1406. mode->hsync_start = mode->hsync_start - 1;
  1407. mode->hsync_end = mode->hsync_end - 1;
  1408. return mode;
  1409. }
  1410. /* check whether it can be found in default mode table */
  1411. if (drm_monitor_supports_rb(edid)) {
  1412. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
  1413. true);
  1414. if (mode)
  1415. return mode;
  1416. }
  1417. mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
  1418. if (mode)
  1419. return mode;
  1420. /* okay, generate it */
  1421. switch (timing_level) {
  1422. case LEVEL_DMT:
  1423. break;
  1424. case LEVEL_GTF:
  1425. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1426. break;
  1427. case LEVEL_GTF2:
  1428. /*
  1429. * This is potentially wrong if there's ever a monitor with
  1430. * more than one ranges section, each claiming a different
  1431. * secondary GTF curve. Please don't do that.
  1432. */
  1433. mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
  1434. if (!mode)
  1435. return NULL;
  1436. if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
  1437. drm_mode_destroy(dev, mode);
  1438. mode = drm_gtf_mode_complex(dev, hsize, vsize,
  1439. vrefresh_rate, 0, 0,
  1440. drm_gtf2_m(edid),
  1441. drm_gtf2_2c(edid),
  1442. drm_gtf2_k(edid),
  1443. drm_gtf2_2j(edid));
  1444. }
  1445. break;
  1446. case LEVEL_CVT:
  1447. mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
  1448. false);
  1449. break;
  1450. }
  1451. return mode;
  1452. }
  1453. /*
  1454. * EDID is delightfully ambiguous about how interlaced modes are to be
  1455. * encoded. Our internal representation is of frame height, but some
  1456. * HDTV detailed timings are encoded as field height.
  1457. *
  1458. * The format list here is from CEA, in frame size. Technically we
  1459. * should be checking refresh rate too. Whatever.
  1460. */
  1461. static void
  1462. drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
  1463. struct detailed_pixel_timing *pt)
  1464. {
  1465. int i;
  1466. static const struct {
  1467. int w, h;
  1468. } cea_interlaced[] = {
  1469. { 1920, 1080 },
  1470. { 720, 480 },
  1471. { 1440, 480 },
  1472. { 2880, 480 },
  1473. { 720, 576 },
  1474. { 1440, 576 },
  1475. { 2880, 576 },
  1476. };
  1477. if (!(pt->misc & DRM_EDID_PT_INTERLACED))
  1478. return;
  1479. for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
  1480. if ((mode->hdisplay == cea_interlaced[i].w) &&
  1481. (mode->vdisplay == cea_interlaced[i].h / 2)) {
  1482. mode->vdisplay *= 2;
  1483. mode->vsync_start *= 2;
  1484. mode->vsync_end *= 2;
  1485. mode->vtotal *= 2;
  1486. mode->vtotal |= 1;
  1487. }
  1488. }
  1489. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1490. }
  1491. /**
  1492. * drm_mode_detailed - create a new mode from an EDID detailed timing section
  1493. * @dev: DRM device (needed to create new mode)
  1494. * @edid: EDID block
  1495. * @timing: EDID detailed timing info
  1496. * @quirks: quirks to apply
  1497. *
  1498. * An EDID detailed timing block contains enough info for us to create and
  1499. * return a new struct drm_display_mode.
  1500. */
  1501. static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
  1502. struct edid *edid,
  1503. struct detailed_timing *timing,
  1504. u32 quirks)
  1505. {
  1506. struct drm_display_mode *mode;
  1507. struct detailed_pixel_timing *pt = &timing->data.pixel_data;
  1508. unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
  1509. unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
  1510. unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
  1511. unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
  1512. unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
  1513. unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
  1514. unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) >> 2 | pt->vsync_offset_pulse_width_lo >> 4;
  1515. unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
  1516. /* ignore tiny modes */
  1517. if (hactive < 64 || vactive < 64)
  1518. return NULL;
  1519. if (pt->misc & DRM_EDID_PT_STEREO) {
  1520. printk(KERN_WARNING "stereo mode not supported\n");
  1521. return NULL;
  1522. }
  1523. if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
  1524. printk(KERN_WARNING "composite sync not supported\n");
  1525. }
  1526. /* it is incorrect if hsync/vsync width is zero */
  1527. if (!hsync_pulse_width || !vsync_pulse_width) {
  1528. DRM_DEBUG_KMS("Incorrect Detailed timing. "
  1529. "Wrong Hsync/Vsync pulse width\n");
  1530. return NULL;
  1531. }
  1532. if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
  1533. mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
  1534. if (!mode)
  1535. return NULL;
  1536. goto set_size;
  1537. }
  1538. mode = drm_mode_create(dev);
  1539. if (!mode)
  1540. return NULL;
  1541. if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
  1542. timing->pixel_clock = cpu_to_le16(1088);
  1543. mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
  1544. mode->hdisplay = hactive;
  1545. mode->hsync_start = mode->hdisplay + hsync_offset;
  1546. mode->hsync_end = mode->hsync_start + hsync_pulse_width;
  1547. mode->htotal = mode->hdisplay + hblank;
  1548. mode->vdisplay = vactive;
  1549. mode->vsync_start = mode->vdisplay + vsync_offset;
  1550. mode->vsync_end = mode->vsync_start + vsync_pulse_width;
  1551. mode->vtotal = mode->vdisplay + vblank;
  1552. /* Some EDIDs have bogus h/vtotal values */
  1553. if (mode->hsync_end > mode->htotal)
  1554. mode->htotal = mode->hsync_end + 1;
  1555. if (mode->vsync_end > mode->vtotal)
  1556. mode->vtotal = mode->vsync_end + 1;
  1557. drm_mode_do_interlace_quirk(mode, pt);
  1558. if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
  1559. pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
  1560. }
  1561. mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
  1562. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  1563. mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
  1564. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  1565. set_size:
  1566. mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
  1567. mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
  1568. if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
  1569. mode->width_mm *= 10;
  1570. mode->height_mm *= 10;
  1571. }
  1572. if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
  1573. mode->width_mm = edid->width_cm * 10;
  1574. mode->height_mm = edid->height_cm * 10;
  1575. }
  1576. mode->type = DRM_MODE_TYPE_DRIVER;
  1577. drm_mode_set_name(mode);
  1578. return mode;
  1579. }
  1580. static bool
  1581. mode_in_hsync_range(const struct drm_display_mode *mode,
  1582. struct edid *edid, u8 *t)
  1583. {
  1584. int hsync, hmin, hmax;
  1585. hmin = t[7];
  1586. if (edid->revision >= 4)
  1587. hmin += ((t[4] & 0x04) ? 255 : 0);
  1588. hmax = t[8];
  1589. if (edid->revision >= 4)
  1590. hmax += ((t[4] & 0x08) ? 255 : 0);
  1591. hsync = drm_mode_hsync(mode);
  1592. return (hsync <= hmax && hsync >= hmin);
  1593. }
  1594. static bool
  1595. mode_in_vsync_range(const struct drm_display_mode *mode,
  1596. struct edid *edid, u8 *t)
  1597. {
  1598. int vsync, vmin, vmax;
  1599. vmin = t[5];
  1600. if (edid->revision >= 4)
  1601. vmin += ((t[4] & 0x01) ? 255 : 0);
  1602. vmax = t[6];
  1603. if (edid->revision >= 4)
  1604. vmax += ((t[4] & 0x02) ? 255 : 0);
  1605. vsync = drm_mode_vrefresh(mode);
  1606. return (vsync <= vmax && vsync >= vmin);
  1607. }
  1608. static u32
  1609. range_pixel_clock(struct edid *edid, u8 *t)
  1610. {
  1611. /* unspecified */
  1612. if (t[9] == 0 || t[9] == 255)
  1613. return 0;
  1614. /* 1.4 with CVT support gives us real precision, yay */
  1615. if (edid->revision >= 4 && t[10] == 0x04)
  1616. return (t[9] * 10000) - ((t[12] >> 2) * 250);
  1617. /* 1.3 is pathetic, so fuzz up a bit */
  1618. return t[9] * 10000 + 5001;
  1619. }
  1620. static bool
  1621. mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
  1622. struct detailed_timing *timing)
  1623. {
  1624. u32 max_clock;
  1625. u8 *t = (u8 *)timing;
  1626. if (!mode_in_hsync_range(mode, edid, t))
  1627. return false;
  1628. if (!mode_in_vsync_range(mode, edid, t))
  1629. return false;
  1630. if ((max_clock = range_pixel_clock(edid, t)))
  1631. if (mode->clock > max_clock)
  1632. return false;
  1633. /* 1.4 max horizontal check */
  1634. if (edid->revision >= 4 && t[10] == 0x04)
  1635. if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
  1636. return false;
  1637. if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
  1638. return false;
  1639. return true;
  1640. }
  1641. static bool valid_inferred_mode(const struct drm_connector *connector,
  1642. const struct drm_display_mode *mode)
  1643. {
  1644. struct drm_display_mode *m;
  1645. bool ok = false;
  1646. list_for_each_entry(m, &connector->probed_modes, head) {
  1647. if (mode->hdisplay == m->hdisplay &&
  1648. mode->vdisplay == m->vdisplay &&
  1649. drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
  1650. return false; /* duplicated */
  1651. if (mode->hdisplay <= m->hdisplay &&
  1652. mode->vdisplay <= m->vdisplay)
  1653. ok = true;
  1654. }
  1655. return ok;
  1656. }
  1657. static int
  1658. drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1659. struct detailed_timing *timing)
  1660. {
  1661. int i, modes = 0;
  1662. struct drm_display_mode *newmode;
  1663. struct drm_device *dev = connector->dev;
  1664. for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
  1665. if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
  1666. valid_inferred_mode(connector, drm_dmt_modes + i)) {
  1667. newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
  1668. if (newmode) {
  1669. drm_mode_probed_add(connector, newmode);
  1670. modes++;
  1671. }
  1672. }
  1673. }
  1674. return modes;
  1675. }
  1676. /* fix up 1366x768 mode from 1368x768;
  1677. * GFT/CVT can't express 1366 width which isn't dividable by 8
  1678. */
  1679. static void fixup_mode_1366x768(struct drm_display_mode *mode)
  1680. {
  1681. if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
  1682. mode->hdisplay = 1366;
  1683. mode->hsync_start--;
  1684. mode->hsync_end--;
  1685. drm_mode_set_name(mode);
  1686. }
  1687. }
  1688. static int
  1689. drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1690. struct detailed_timing *timing)
  1691. {
  1692. int i, modes = 0;
  1693. struct drm_display_mode *newmode;
  1694. struct drm_device *dev = connector->dev;
  1695. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1696. const struct minimode *m = &extra_modes[i];
  1697. newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
  1698. if (!newmode)
  1699. return modes;
  1700. fixup_mode_1366x768(newmode);
  1701. if (!mode_in_range(newmode, edid, timing) ||
  1702. !valid_inferred_mode(connector, newmode)) {
  1703. drm_mode_destroy(dev, newmode);
  1704. continue;
  1705. }
  1706. drm_mode_probed_add(connector, newmode);
  1707. modes++;
  1708. }
  1709. return modes;
  1710. }
  1711. static int
  1712. drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
  1713. struct detailed_timing *timing)
  1714. {
  1715. int i, modes = 0;
  1716. struct drm_display_mode *newmode;
  1717. struct drm_device *dev = connector->dev;
  1718. bool rb = drm_monitor_supports_rb(edid);
  1719. for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
  1720. const struct minimode *m = &extra_modes[i];
  1721. newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
  1722. if (!newmode)
  1723. return modes;
  1724. fixup_mode_1366x768(newmode);
  1725. if (!mode_in_range(newmode, edid, timing) ||
  1726. !valid_inferred_mode(connector, newmode)) {
  1727. drm_mode_destroy(dev, newmode);
  1728. continue;
  1729. }
  1730. drm_mode_probed_add(connector, newmode);
  1731. modes++;
  1732. }
  1733. return modes;
  1734. }
  1735. static void
  1736. do_inferred_modes(struct detailed_timing *timing, void *c)
  1737. {
  1738. struct detailed_mode_closure *closure = c;
  1739. struct detailed_non_pixel *data = &timing->data.other_data;
  1740. struct detailed_data_monitor_range *range = &data->data.range;
  1741. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  1742. return;
  1743. closure->modes += drm_dmt_modes_for_range(closure->connector,
  1744. closure->edid,
  1745. timing);
  1746. if (!version_greater(closure->edid, 1, 1))
  1747. return; /* GTF not defined yet */
  1748. switch (range->flags) {
  1749. case 0x02: /* secondary gtf, XXX could do more */
  1750. case 0x00: /* default gtf */
  1751. closure->modes += drm_gtf_modes_for_range(closure->connector,
  1752. closure->edid,
  1753. timing);
  1754. break;
  1755. case 0x04: /* cvt, only in 1.4+ */
  1756. if (!version_greater(closure->edid, 1, 3))
  1757. break;
  1758. closure->modes += drm_cvt_modes_for_range(closure->connector,
  1759. closure->edid,
  1760. timing);
  1761. break;
  1762. case 0x01: /* just the ranges, no formula */
  1763. default:
  1764. break;
  1765. }
  1766. }
  1767. static int
  1768. add_inferred_modes(struct drm_connector *connector, struct edid *edid)
  1769. {
  1770. struct detailed_mode_closure closure = {
  1771. connector, edid, 0, 0, 0
  1772. };
  1773. if (version_greater(edid, 1, 0))
  1774. drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
  1775. &closure);
  1776. return closure.modes;
  1777. }
  1778. static int
  1779. drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
  1780. {
  1781. int i, j, m, modes = 0;
  1782. struct drm_display_mode *mode;
  1783. u8 *est = ((u8 *)timing) + 5;
  1784. for (i = 0; i < 6; i++) {
  1785. for (j = 7; j > 0; j--) {
  1786. m = (i * 8) + (7 - j);
  1787. if (m >= ARRAY_SIZE(est3_modes))
  1788. break;
  1789. if (est[i] & (1 << j)) {
  1790. mode = drm_mode_find_dmt(connector->dev,
  1791. est3_modes[m].w,
  1792. est3_modes[m].h,
  1793. est3_modes[m].r,
  1794. est3_modes[m].rb);
  1795. if (mode) {
  1796. drm_mode_probed_add(connector, mode);
  1797. modes++;
  1798. }
  1799. }
  1800. }
  1801. }
  1802. return modes;
  1803. }
  1804. static void
  1805. do_established_modes(struct detailed_timing *timing, void *c)
  1806. {
  1807. struct detailed_mode_closure *closure = c;
  1808. struct detailed_non_pixel *data = &timing->data.other_data;
  1809. if (data->type == EDID_DETAIL_EST_TIMINGS)
  1810. closure->modes += drm_est3_modes(closure->connector, timing);
  1811. }
  1812. /**
  1813. * add_established_modes - get est. modes from EDID and add them
  1814. * @edid: EDID block to scan
  1815. *
  1816. * Each EDID block contains a bitmap of the supported "established modes" list
  1817. * (defined above). Tease them out and add them to the global modes list.
  1818. */
  1819. static int
  1820. add_established_modes(struct drm_connector *connector, struct edid *edid)
  1821. {
  1822. struct drm_device *dev = connector->dev;
  1823. unsigned long est_bits = edid->established_timings.t1 |
  1824. (edid->established_timings.t2 << 8) |
  1825. ((edid->established_timings.mfg_rsvd & 0x80) << 9);
  1826. int i, modes = 0;
  1827. struct detailed_mode_closure closure = {
  1828. connector, edid, 0, 0, 0
  1829. };
  1830. for (i = 0; i <= EDID_EST_TIMINGS; i++) {
  1831. if (est_bits & (1<<i)) {
  1832. struct drm_display_mode *newmode;
  1833. newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
  1834. if (newmode) {
  1835. drm_mode_probed_add(connector, newmode);
  1836. modes++;
  1837. }
  1838. }
  1839. }
  1840. if (version_greater(edid, 1, 0))
  1841. drm_for_each_detailed_block((u8 *)edid,
  1842. do_established_modes, &closure);
  1843. return modes + closure.modes;
  1844. }
  1845. static void
  1846. do_standard_modes(struct detailed_timing *timing, void *c)
  1847. {
  1848. struct detailed_mode_closure *closure = c;
  1849. struct detailed_non_pixel *data = &timing->data.other_data;
  1850. struct drm_connector *connector = closure->connector;
  1851. struct edid *edid = closure->edid;
  1852. if (data->type == EDID_DETAIL_STD_MODES) {
  1853. int i;
  1854. for (i = 0; i < 6; i++) {
  1855. struct std_timing *std;
  1856. struct drm_display_mode *newmode;
  1857. std = &data->data.timings[i];
  1858. newmode = drm_mode_std(connector, edid, std,
  1859. edid->revision);
  1860. if (newmode) {
  1861. drm_mode_probed_add(connector, newmode);
  1862. closure->modes++;
  1863. }
  1864. }
  1865. }
  1866. }
  1867. /**
  1868. * add_standard_modes - get std. modes from EDID and add them
  1869. * @edid: EDID block to scan
  1870. *
  1871. * Standard modes can be calculated using the appropriate standard (DMT,
  1872. * GTF or CVT. Grab them from @edid and add them to the list.
  1873. */
  1874. static int
  1875. add_standard_modes(struct drm_connector *connector, struct edid *edid)
  1876. {
  1877. int i, modes = 0;
  1878. struct detailed_mode_closure closure = {
  1879. connector, edid, 0, 0, 0
  1880. };
  1881. for (i = 0; i < EDID_STD_TIMINGS; i++) {
  1882. struct drm_display_mode *newmode;
  1883. newmode = drm_mode_std(connector, edid,
  1884. &edid->standard_timings[i],
  1885. edid->revision);
  1886. if (newmode) {
  1887. drm_mode_probed_add(connector, newmode);
  1888. modes++;
  1889. }
  1890. }
  1891. if (version_greater(edid, 1, 0))
  1892. drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
  1893. &closure);
  1894. /* XXX should also look for standard codes in VTB blocks */
  1895. return modes + closure.modes;
  1896. }
  1897. static int drm_cvt_modes(struct drm_connector *connector,
  1898. struct detailed_timing *timing)
  1899. {
  1900. int i, j, modes = 0;
  1901. struct drm_display_mode *newmode;
  1902. struct drm_device *dev = connector->dev;
  1903. struct cvt_timing *cvt;
  1904. const int rates[] = { 60, 85, 75, 60, 50 };
  1905. const u8 empty[3] = { 0, 0, 0 };
  1906. for (i = 0; i < 4; i++) {
  1907. int uninitialized_var(width), height;
  1908. cvt = &(timing->data.other_data.data.cvt[i]);
  1909. if (!memcmp(cvt->code, empty, 3))
  1910. continue;
  1911. height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
  1912. switch (cvt->code[1] & 0x0c) {
  1913. case 0x00:
  1914. width = height * 4 / 3;
  1915. break;
  1916. case 0x04:
  1917. width = height * 16 / 9;
  1918. break;
  1919. case 0x08:
  1920. width = height * 16 / 10;
  1921. break;
  1922. case 0x0c:
  1923. width = height * 15 / 9;
  1924. break;
  1925. }
  1926. for (j = 1; j < 5; j++) {
  1927. if (cvt->code[2] & (1 << j)) {
  1928. newmode = drm_cvt_mode(dev, width, height,
  1929. rates[j], j == 0,
  1930. false, false);
  1931. if (newmode) {
  1932. drm_mode_probed_add(connector, newmode);
  1933. modes++;
  1934. }
  1935. }
  1936. }
  1937. }
  1938. return modes;
  1939. }
  1940. static void
  1941. do_cvt_mode(struct detailed_timing *timing, void *c)
  1942. {
  1943. struct detailed_mode_closure *closure = c;
  1944. struct detailed_non_pixel *data = &timing->data.other_data;
  1945. if (data->type == EDID_DETAIL_CVT_3BYTE)
  1946. closure->modes += drm_cvt_modes(closure->connector, timing);
  1947. }
  1948. static int
  1949. add_cvt_modes(struct drm_connector *connector, struct edid *edid)
  1950. {
  1951. struct detailed_mode_closure closure = {
  1952. connector, edid, 0, 0, 0
  1953. };
  1954. if (version_greater(edid, 1, 2))
  1955. drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
  1956. /* XXX should also look for CVT codes in VTB blocks */
  1957. return closure.modes;
  1958. }
  1959. static void
  1960. do_detailed_mode(struct detailed_timing *timing, void *c)
  1961. {
  1962. struct detailed_mode_closure *closure = c;
  1963. struct drm_display_mode *newmode;
  1964. if (timing->pixel_clock) {
  1965. newmode = drm_mode_detailed(closure->connector->dev,
  1966. closure->edid, timing,
  1967. closure->quirks);
  1968. if (!newmode)
  1969. return;
  1970. if (closure->preferred)
  1971. newmode->type |= DRM_MODE_TYPE_PREFERRED;
  1972. drm_mode_probed_add(closure->connector, newmode);
  1973. closure->modes++;
  1974. closure->preferred = 0;
  1975. }
  1976. }
  1977. /*
  1978. * add_detailed_modes - Add modes from detailed timings
  1979. * @connector: attached connector
  1980. * @edid: EDID block to scan
  1981. * @quirks: quirks to apply
  1982. */
  1983. static int
  1984. add_detailed_modes(struct drm_connector *connector, struct edid *edid,
  1985. u32 quirks)
  1986. {
  1987. struct detailed_mode_closure closure = {
  1988. connector,
  1989. edid,
  1990. 1,
  1991. quirks,
  1992. 0
  1993. };
  1994. if (closure.preferred && !version_greater(edid, 1, 3))
  1995. closure.preferred =
  1996. (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
  1997. drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
  1998. return closure.modes;
  1999. }
  2000. #define HDMI_IDENTIFIER 0x000C03
  2001. #define AUDIO_BLOCK 0x01
  2002. #define VIDEO_BLOCK 0x02
  2003. #define VENDOR_BLOCK 0x03
  2004. #define SPEAKER_BLOCK 0x04
  2005. #define VIDEO_CAPABILITY_BLOCK 0x07
  2006. #define EDID_BASIC_AUDIO (1 << 6)
  2007. #define EDID_CEA_YCRCB444 (1 << 5)
  2008. #define EDID_CEA_YCRCB422 (1 << 4)
  2009. #define EDID_CEA_VCDB_QS (1 << 6)
  2010. /**
  2011. * Search EDID for CEA extension block.
  2012. */
  2013. u8 *drm_find_cea_extension(struct edid *edid)
  2014. {
  2015. u8 *edid_ext = NULL;
  2016. int i;
  2017. /* No EDID or EDID extensions */
  2018. if (edid == NULL || edid->extensions == 0)
  2019. return NULL;
  2020. /* Find CEA extension */
  2021. for (i = 0; i < edid->extensions; i++) {
  2022. edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
  2023. if (edid_ext[0] == CEA_EXT)
  2024. break;
  2025. }
  2026. if (i == edid->extensions)
  2027. return NULL;
  2028. return edid_ext;
  2029. }
  2030. EXPORT_SYMBOL(drm_find_cea_extension);
  2031. /**
  2032. * drm_match_cea_mode - look for a CEA mode matching given mode
  2033. * @to_match: display mode
  2034. *
  2035. * Returns the CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
  2036. * mode.
  2037. */
  2038. u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
  2039. {
  2040. struct drm_display_mode *cea_mode;
  2041. u8 mode;
  2042. for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
  2043. cea_mode = (struct drm_display_mode *)&edid_cea_modes[mode];
  2044. if (drm_mode_equal(to_match, cea_mode))
  2045. return mode + 1;
  2046. }
  2047. return 0;
  2048. }
  2049. EXPORT_SYMBOL(drm_match_cea_mode);
  2050. static int
  2051. do_cea_modes (struct drm_connector *connector, u8 *db, u8 len)
  2052. {
  2053. struct drm_device *dev = connector->dev;
  2054. u8 * mode, cea_mode;
  2055. int modes = 0;
  2056. for (mode = db; mode < db + len; mode++) {
  2057. cea_mode = (*mode & 127) - 1; /* CEA modes are numbered 1..127 */
  2058. if (cea_mode < ARRAY_SIZE(edid_cea_modes)) {
  2059. struct drm_display_mode *newmode;
  2060. newmode = drm_mode_duplicate(dev,
  2061. &edid_cea_modes[cea_mode]);
  2062. if (newmode) {
  2063. drm_mode_probed_add(connector, newmode);
  2064. modes++;
  2065. }
  2066. }
  2067. }
  2068. return modes;
  2069. }
  2070. static int
  2071. cea_db_payload_len(const u8 *db)
  2072. {
  2073. return db[0] & 0x1f;
  2074. }
  2075. static int
  2076. cea_db_tag(const u8 *db)
  2077. {
  2078. return db[0] >> 5;
  2079. }
  2080. static int
  2081. cea_revision(const u8 *cea)
  2082. {
  2083. return cea[1];
  2084. }
  2085. static int
  2086. cea_db_offsets(const u8 *cea, int *start, int *end)
  2087. {
  2088. /* Data block offset in CEA extension block */
  2089. *start = 4;
  2090. *end = cea[2];
  2091. if (*end == 0)
  2092. *end = 127;
  2093. if (*end < 4 || *end > 127)
  2094. return -ERANGE;
  2095. return 0;
  2096. }
  2097. #define for_each_cea_db(cea, i, start, end) \
  2098. for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
  2099. static int
  2100. add_cea_modes(struct drm_connector *connector, struct edid *edid)
  2101. {
  2102. u8 * cea = drm_find_cea_extension(edid);
  2103. u8 * db, dbl;
  2104. int modes = 0;
  2105. if (cea && cea_revision(cea) >= 3) {
  2106. int i, start, end;
  2107. if (cea_db_offsets(cea, &start, &end))
  2108. return 0;
  2109. for_each_cea_db(cea, i, start, end) {
  2110. db = &cea[i];
  2111. dbl = cea_db_payload_len(db);
  2112. if (cea_db_tag(db) == VIDEO_BLOCK)
  2113. modes += do_cea_modes (connector, db+1, dbl);
  2114. }
  2115. }
  2116. return modes;
  2117. }
  2118. static void
  2119. parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
  2120. {
  2121. u8 len = cea_db_payload_len(db);
  2122. if (len >= 6) {
  2123. connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
  2124. connector->dvi_dual = db[6] & 1;
  2125. }
  2126. if (len >= 7)
  2127. connector->max_tmds_clock = db[7] * 5;
  2128. if (len >= 8) {
  2129. connector->latency_present[0] = db[8] >> 7;
  2130. connector->latency_present[1] = (db[8] >> 6) & 1;
  2131. }
  2132. if (len >= 9)
  2133. connector->video_latency[0] = db[9];
  2134. if (len >= 10)
  2135. connector->audio_latency[0] = db[10];
  2136. if (len >= 11)
  2137. connector->video_latency[1] = db[11];
  2138. if (len >= 12)
  2139. connector->audio_latency[1] = db[12];
  2140. DRM_DEBUG_KMS("HDMI: DVI dual %d, "
  2141. "max TMDS clock %d, "
  2142. "latency present %d %d, "
  2143. "video latency %d %d, "
  2144. "audio latency %d %d\n",
  2145. connector->dvi_dual,
  2146. connector->max_tmds_clock,
  2147. (int) connector->latency_present[0],
  2148. (int) connector->latency_present[1],
  2149. connector->video_latency[0],
  2150. connector->video_latency[1],
  2151. connector->audio_latency[0],
  2152. connector->audio_latency[1]);
  2153. }
  2154. static void
  2155. monitor_name(struct detailed_timing *t, void *data)
  2156. {
  2157. if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
  2158. *(u8 **)data = t->data.other_data.data.str.str;
  2159. }
  2160. static bool cea_db_is_hdmi_vsdb(const u8 *db)
  2161. {
  2162. int hdmi_id;
  2163. if (cea_db_tag(db) != VENDOR_BLOCK)
  2164. return false;
  2165. if (cea_db_payload_len(db) < 5)
  2166. return false;
  2167. hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
  2168. return hdmi_id == HDMI_IDENTIFIER;
  2169. }
  2170. /**
  2171. * drm_edid_to_eld - build ELD from EDID
  2172. * @connector: connector corresponding to the HDMI/DP sink
  2173. * @edid: EDID to parse
  2174. *
  2175. * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver.
  2176. * Some ELD fields are left to the graphics driver caller:
  2177. * - Conn_Type
  2178. * - HDCP
  2179. * - Port_ID
  2180. */
  2181. void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
  2182. {
  2183. uint8_t *eld = connector->eld;
  2184. u8 *cea;
  2185. u8 *name;
  2186. u8 *db;
  2187. int sad_count = 0;
  2188. int mnl;
  2189. int dbl;
  2190. memset(eld, 0, sizeof(connector->eld));
  2191. cea = drm_find_cea_extension(edid);
  2192. if (!cea) {
  2193. DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
  2194. return;
  2195. }
  2196. name = NULL;
  2197. drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
  2198. for (mnl = 0; name && mnl < 13; mnl++) {
  2199. if (name[mnl] == 0x0a)
  2200. break;
  2201. eld[20 + mnl] = name[mnl];
  2202. }
  2203. eld[4] = (cea[1] << 5) | mnl;
  2204. DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
  2205. eld[0] = 2 << 3; /* ELD version: 2 */
  2206. eld[16] = edid->mfg_id[0];
  2207. eld[17] = edid->mfg_id[1];
  2208. eld[18] = edid->prod_code[0];
  2209. eld[19] = edid->prod_code[1];
  2210. if (cea_revision(cea) >= 3) {
  2211. int i, start, end;
  2212. if (cea_db_offsets(cea, &start, &end)) {
  2213. start = 0;
  2214. end = 0;
  2215. }
  2216. for_each_cea_db(cea, i, start, end) {
  2217. db = &cea[i];
  2218. dbl = cea_db_payload_len(db);
  2219. switch (cea_db_tag(db)) {
  2220. case AUDIO_BLOCK:
  2221. /* Audio Data Block, contains SADs */
  2222. sad_count = dbl / 3;
  2223. if (dbl >= 1)
  2224. memcpy(eld + 20 + mnl, &db[1], dbl);
  2225. break;
  2226. case SPEAKER_BLOCK:
  2227. /* Speaker Allocation Data Block */
  2228. if (dbl >= 1)
  2229. eld[7] = db[1];
  2230. break;
  2231. case VENDOR_BLOCK:
  2232. /* HDMI Vendor-Specific Data Block */
  2233. if (cea_db_is_hdmi_vsdb(db))
  2234. parse_hdmi_vsdb(connector, db);
  2235. break;
  2236. default:
  2237. break;
  2238. }
  2239. }
  2240. }
  2241. eld[5] |= sad_count << 4;
  2242. eld[2] = (20 + mnl + sad_count * 3 + 3) / 4;
  2243. DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", (int)eld[2], sad_count);
  2244. }
  2245. EXPORT_SYMBOL(drm_edid_to_eld);
  2246. /**
  2247. * drm_av_sync_delay - HDMI/DP sink audio-video sync delay in millisecond
  2248. * @connector: connector associated with the HDMI/DP sink
  2249. * @mode: the display mode
  2250. */
  2251. int drm_av_sync_delay(struct drm_connector *connector,
  2252. struct drm_display_mode *mode)
  2253. {
  2254. int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
  2255. int a, v;
  2256. if (!connector->latency_present[0])
  2257. return 0;
  2258. if (!connector->latency_present[1])
  2259. i = 0;
  2260. a = connector->audio_latency[i];
  2261. v = connector->video_latency[i];
  2262. /*
  2263. * HDMI/DP sink doesn't support audio or video?
  2264. */
  2265. if (a == 255 || v == 255)
  2266. return 0;
  2267. /*
  2268. * Convert raw EDID values to millisecond.
  2269. * Treat unknown latency as 0ms.
  2270. */
  2271. if (a)
  2272. a = min(2 * (a - 1), 500);
  2273. if (v)
  2274. v = min(2 * (v - 1), 500);
  2275. return max(v - a, 0);
  2276. }
  2277. EXPORT_SYMBOL(drm_av_sync_delay);
  2278. /**
  2279. * drm_select_eld - select one ELD from multiple HDMI/DP sinks
  2280. * @encoder: the encoder just changed display mode
  2281. * @mode: the adjusted display mode
  2282. *
  2283. * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
  2284. * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
  2285. */
  2286. struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
  2287. struct drm_display_mode *mode)
  2288. {
  2289. struct drm_connector *connector;
  2290. struct drm_device *dev = encoder->dev;
  2291. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  2292. if (connector->encoder == encoder && connector->eld[0])
  2293. return connector;
  2294. return NULL;
  2295. }
  2296. EXPORT_SYMBOL(drm_select_eld);
  2297. /**
  2298. * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
  2299. * @edid: monitor EDID information
  2300. *
  2301. * Parse the CEA extension according to CEA-861-B.
  2302. * Return true if HDMI, false if not or unknown.
  2303. */
  2304. bool drm_detect_hdmi_monitor(struct edid *edid)
  2305. {
  2306. u8 *edid_ext;
  2307. int i;
  2308. int start_offset, end_offset;
  2309. edid_ext = drm_find_cea_extension(edid);
  2310. if (!edid_ext)
  2311. return false;
  2312. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2313. return false;
  2314. /*
  2315. * Because HDMI identifier is in Vendor Specific Block,
  2316. * search it from all data blocks of CEA extension.
  2317. */
  2318. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2319. if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
  2320. return true;
  2321. }
  2322. return false;
  2323. }
  2324. EXPORT_SYMBOL(drm_detect_hdmi_monitor);
  2325. /**
  2326. * drm_detect_monitor_audio - check monitor audio capability
  2327. *
  2328. * Monitor should have CEA extension block.
  2329. * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
  2330. * audio' only. If there is any audio extension block and supported
  2331. * audio format, assume at least 'basic audio' support, even if 'basic
  2332. * audio' is not defined in EDID.
  2333. *
  2334. */
  2335. bool drm_detect_monitor_audio(struct edid *edid)
  2336. {
  2337. u8 *edid_ext;
  2338. int i, j;
  2339. bool has_audio = false;
  2340. int start_offset, end_offset;
  2341. edid_ext = drm_find_cea_extension(edid);
  2342. if (!edid_ext)
  2343. goto end;
  2344. has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
  2345. if (has_audio) {
  2346. DRM_DEBUG_KMS("Monitor has basic audio support\n");
  2347. goto end;
  2348. }
  2349. if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
  2350. goto end;
  2351. for_each_cea_db(edid_ext, i, start_offset, end_offset) {
  2352. if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
  2353. has_audio = true;
  2354. for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
  2355. DRM_DEBUG_KMS("CEA audio format %d\n",
  2356. (edid_ext[i + j] >> 3) & 0xf);
  2357. goto end;
  2358. }
  2359. }
  2360. end:
  2361. return has_audio;
  2362. }
  2363. EXPORT_SYMBOL(drm_detect_monitor_audio);
  2364. /**
  2365. * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
  2366. *
  2367. * Check whether the monitor reports the RGB quantization range selection
  2368. * as supported. The AVI infoframe can then be used to inform the monitor
  2369. * which quantization range (full or limited) is used.
  2370. */
  2371. bool drm_rgb_quant_range_selectable(struct edid *edid)
  2372. {
  2373. u8 *edid_ext;
  2374. int i, start, end;
  2375. edid_ext = drm_find_cea_extension(edid);
  2376. if (!edid_ext)
  2377. return false;
  2378. if (cea_db_offsets(edid_ext, &start, &end))
  2379. return false;
  2380. for_each_cea_db(edid_ext, i, start, end) {
  2381. if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
  2382. cea_db_payload_len(&edid_ext[i]) == 2) {
  2383. DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
  2384. return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
  2385. }
  2386. }
  2387. return false;
  2388. }
  2389. EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
  2390. /**
  2391. * drm_add_display_info - pull display info out if present
  2392. * @edid: EDID data
  2393. * @info: display info (attached to connector)
  2394. *
  2395. * Grab any available display info and stuff it into the drm_display_info
  2396. * structure that's part of the connector. Useful for tracking bpp and
  2397. * color spaces.
  2398. */
  2399. static void drm_add_display_info(struct edid *edid,
  2400. struct drm_display_info *info)
  2401. {
  2402. u8 *edid_ext;
  2403. info->width_mm = edid->width_cm * 10;
  2404. info->height_mm = edid->height_cm * 10;
  2405. /* driver figures it out in this case */
  2406. info->bpc = 0;
  2407. info->color_formats = 0;
  2408. if (edid->revision < 3)
  2409. return;
  2410. if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
  2411. return;
  2412. /* Get data from CEA blocks if present */
  2413. edid_ext = drm_find_cea_extension(edid);
  2414. if (edid_ext) {
  2415. info->cea_rev = edid_ext[1];
  2416. /* The existence of a CEA block should imply RGB support */
  2417. info->color_formats = DRM_COLOR_FORMAT_RGB444;
  2418. if (edid_ext[3] & EDID_CEA_YCRCB444)
  2419. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2420. if (edid_ext[3] & EDID_CEA_YCRCB422)
  2421. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2422. }
  2423. /* Only defined for 1.4 with digital displays */
  2424. if (edid->revision < 4)
  2425. return;
  2426. switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
  2427. case DRM_EDID_DIGITAL_DEPTH_6:
  2428. info->bpc = 6;
  2429. break;
  2430. case DRM_EDID_DIGITAL_DEPTH_8:
  2431. info->bpc = 8;
  2432. break;
  2433. case DRM_EDID_DIGITAL_DEPTH_10:
  2434. info->bpc = 10;
  2435. break;
  2436. case DRM_EDID_DIGITAL_DEPTH_12:
  2437. info->bpc = 12;
  2438. break;
  2439. case DRM_EDID_DIGITAL_DEPTH_14:
  2440. info->bpc = 14;
  2441. break;
  2442. case DRM_EDID_DIGITAL_DEPTH_16:
  2443. info->bpc = 16;
  2444. break;
  2445. case DRM_EDID_DIGITAL_DEPTH_UNDEF:
  2446. default:
  2447. info->bpc = 0;
  2448. break;
  2449. }
  2450. info->color_formats |= DRM_COLOR_FORMAT_RGB444;
  2451. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
  2452. info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
  2453. if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
  2454. info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
  2455. }
  2456. /**
  2457. * drm_add_edid_modes - add modes from EDID data, if available
  2458. * @connector: connector we're probing
  2459. * @edid: edid data
  2460. *
  2461. * Add the specified modes to the connector's mode list.
  2462. *
  2463. * Return number of modes added or 0 if we couldn't find any.
  2464. */
  2465. int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
  2466. {
  2467. int num_modes = 0;
  2468. u32 quirks;
  2469. if (edid == NULL) {
  2470. return 0;
  2471. }
  2472. if (!drm_edid_is_valid(edid)) {
  2473. dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
  2474. drm_get_connector_name(connector));
  2475. return 0;
  2476. }
  2477. quirks = edid_get_quirks(edid);
  2478. /*
  2479. * EDID spec says modes should be preferred in this order:
  2480. * - preferred detailed mode
  2481. * - other detailed modes from base block
  2482. * - detailed modes from extension blocks
  2483. * - CVT 3-byte code modes
  2484. * - standard timing codes
  2485. * - established timing codes
  2486. * - modes inferred from GTF or CVT range information
  2487. *
  2488. * We get this pretty much right.
  2489. *
  2490. * XXX order for additional mode types in extension blocks?
  2491. */
  2492. num_modes += add_detailed_modes(connector, edid, quirks);
  2493. num_modes += add_cvt_modes(connector, edid);
  2494. num_modes += add_standard_modes(connector, edid);
  2495. num_modes += add_established_modes(connector, edid);
  2496. if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
  2497. num_modes += add_inferred_modes(connector, edid);
  2498. num_modes += add_cea_modes(connector, edid);
  2499. if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
  2500. edid_fixup_preferred(connector, quirks);
  2501. drm_add_display_info(edid, &connector->display_info);
  2502. return num_modes;
  2503. }
  2504. EXPORT_SYMBOL(drm_add_edid_modes);
  2505. /**
  2506. * drm_add_modes_noedid - add modes for the connectors without EDID
  2507. * @connector: connector we're probing
  2508. * @hdisplay: the horizontal display limit
  2509. * @vdisplay: the vertical display limit
  2510. *
  2511. * Add the specified modes to the connector's mode list. Only when the
  2512. * hdisplay/vdisplay is not beyond the given limit, it will be added.
  2513. *
  2514. * Return number of modes added or 0 if we couldn't find any.
  2515. */
  2516. int drm_add_modes_noedid(struct drm_connector *connector,
  2517. int hdisplay, int vdisplay)
  2518. {
  2519. int i, count, num_modes = 0;
  2520. struct drm_display_mode *mode;
  2521. struct drm_device *dev = connector->dev;
  2522. count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
  2523. if (hdisplay < 0)
  2524. hdisplay = 0;
  2525. if (vdisplay < 0)
  2526. vdisplay = 0;
  2527. for (i = 0; i < count; i++) {
  2528. const struct drm_display_mode *ptr = &drm_dmt_modes[i];
  2529. if (hdisplay && vdisplay) {
  2530. /*
  2531. * Only when two are valid, they will be used to check
  2532. * whether the mode should be added to the mode list of
  2533. * the connector.
  2534. */
  2535. if (ptr->hdisplay > hdisplay ||
  2536. ptr->vdisplay > vdisplay)
  2537. continue;
  2538. }
  2539. if (drm_mode_vrefresh(ptr) > 61)
  2540. continue;
  2541. mode = drm_mode_duplicate(dev, ptr);
  2542. if (mode) {
  2543. drm_mode_probed_add(connector, mode);
  2544. num_modes++;
  2545. }
  2546. }
  2547. return num_modes;
  2548. }
  2549. EXPORT_SYMBOL(drm_add_modes_noedid);