gfx_v9_0.c 122 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "vega10/soc15ip.h"
  30. #include "vega10/GC/gc_9_0_offset.h"
  31. #include "vega10/GC/gc_9_0_sh_mask.h"
  32. #include "vega10/vega10_enum.h"
  33. #include "vega10/HDP/hdp_4_0_offset.h"
  34. #include "soc15_common.h"
  35. #include "clearstate_gfx9.h"
  36. #include "v9_structs.h"
  37. #define GFX9_NUM_GFX_RINGS 1
  38. #define GFX9_NUM_COMPUTE_RINGS 8
  39. #define RLCG_UCODE_LOADING_START_ADDRESS 0x2000
  40. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  41. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  42. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  43. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  44. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  45. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  46. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  47. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  48. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  49. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  50. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  51. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  52. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  53. {
  54. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  55. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0)},
  56. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID1_SIZE),
  57. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID1), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID1)},
  58. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID2_SIZE),
  59. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID2), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID2)},
  60. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID3_SIZE),
  61. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID3), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID3)},
  62. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID4_SIZE),
  63. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID4), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID4)},
  64. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID5_SIZE),
  65. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID5), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID5)},
  66. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID6_SIZE),
  67. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID6), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID6)},
  68. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID7_SIZE),
  69. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID7), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID7)},
  70. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID8_SIZE),
  71. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID8), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID8)},
  72. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID9_SIZE),
  73. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID9), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID9)},
  74. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID10_SIZE),
  75. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID10), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID10)},
  76. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID11_SIZE),
  77. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID11), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID11)},
  78. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID12_SIZE),
  79. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID12), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID12)},
  80. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID13_SIZE),
  81. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID13), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID13)},
  82. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID14_SIZE),
  83. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID14), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID14)},
  84. {SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_BASE), SOC15_REG_OFFSET(GC, 0, mmGDS_VMID15_SIZE),
  85. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID15), SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID15)}
  86. };
  87. static const u32 golden_settings_gc_9_0[] =
  88. {
  89. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00ffeff, 0x00000400,
  90. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  91. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  92. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  93. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  94. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x4a2c0e68,
  95. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0xb5d3f197,
  96. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  97. };
  98. static const u32 golden_settings_gc_9_0_vg10[] =
  99. {
  100. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0x0000f000, 0x00012107,
  101. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL_3), 0x30000000, 0x10000000,
  102. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x2a114042,
  103. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x2a114042,
  104. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0x00008000, 0x00048000,
  105. SOC15_REG_OFFSET(GC, 0, mmRMI_UTCL1_CNTL2), 0x00030000, 0x00020000,
  106. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x00001800, 0x00000800,
  107. SOC15_REG_OFFSET(GC, 0, mmSPI_CONFIG_CNTL_1),0x0000000f, 0x00000007
  108. };
  109. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  110. static const u32 golden_settings_gc_9_1[] =
  111. {
  112. SOC15_REG_OFFSET(GC, 0, mmCB_HW_CONTROL), 0xfffdf3cf, 0x00014104,
  113. SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2), 0xf00fffff, 0x00000420,
  114. SOC15_REG_OFFSET(GC, 0, mmGB_GPU_ID), 0x0000000f, 0x00000000,
  115. SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3), 0x00000003, 0x82400024,
  116. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE), 0x3fffffff, 0x00000001,
  117. SOC15_REG_OFFSET(GC, 0, mmPA_SC_LINE_STIPPLE_STATE), 0x0000ff0f, 0x00000000,
  118. SOC15_REG_OFFSET(GC, 0, mmTA_CNTL_AUX), 0xfffffeef, 0x010b0000,
  119. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_HI), 0xffffffff, 0x00000000,
  120. SOC15_REG_OFFSET(GC, 0, mmTCP_CHAN_STEER_LO), 0xffffffff, 0x00003120,
  121. SOC15_REG_OFFSET(GC, 0, mmVGT_GS_MAX_WAVE_ID), 0x00000fff, 0x000003ff
  122. };
  123. static const u32 golden_settings_gc_9_1_rv1[] =
  124. {
  125. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG), 0xffff77ff, 0x26013042,
  126. SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG_READ), 0xffff77ff, 0x26013042,
  127. SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1), 0xffffffff, 0x00048000,
  128. SOC15_REG_OFFSET(GC, 0, mmTD_CNTL), 0x01bd9f33, 0x00000800
  129. };
  130. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  131. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  132. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  133. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  134. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  135. struct amdgpu_cu_info *cu_info);
  136. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  137. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  138. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  139. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  140. {
  141. switch (adev->asic_type) {
  142. case CHIP_VEGA10:
  143. amdgpu_program_register_sequence(adev,
  144. golden_settings_gc_9_0,
  145. (const u32)ARRAY_SIZE(golden_settings_gc_9_0));
  146. amdgpu_program_register_sequence(adev,
  147. golden_settings_gc_9_0_vg10,
  148. (const u32)ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  149. break;
  150. case CHIP_RAVEN:
  151. amdgpu_program_register_sequence(adev,
  152. golden_settings_gc_9_1,
  153. (const u32)ARRAY_SIZE(golden_settings_gc_9_1));
  154. amdgpu_program_register_sequence(adev,
  155. golden_settings_gc_9_1_rv1,
  156. (const u32)ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  157. break;
  158. default:
  159. break;
  160. }
  161. }
  162. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  163. {
  164. adev->gfx.scratch.num_reg = 7;
  165. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  166. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  167. }
  168. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  169. bool wc, uint32_t reg, uint32_t val)
  170. {
  171. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  172. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  173. WRITE_DATA_DST_SEL(0) |
  174. (wc ? WR_CONFIRM : 0));
  175. amdgpu_ring_write(ring, reg);
  176. amdgpu_ring_write(ring, 0);
  177. amdgpu_ring_write(ring, val);
  178. }
  179. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  180. int mem_space, int opt, uint32_t addr0,
  181. uint32_t addr1, uint32_t ref, uint32_t mask,
  182. uint32_t inv)
  183. {
  184. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  185. amdgpu_ring_write(ring,
  186. /* memory (1) or register (0) */
  187. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  188. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  189. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  190. WAIT_REG_MEM_ENGINE(eng_sel)));
  191. if (mem_space)
  192. BUG_ON(addr0 & 0x3); /* Dword align */
  193. amdgpu_ring_write(ring, addr0);
  194. amdgpu_ring_write(ring, addr1);
  195. amdgpu_ring_write(ring, ref);
  196. amdgpu_ring_write(ring, mask);
  197. amdgpu_ring_write(ring, inv); /* poll interval */
  198. }
  199. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  200. {
  201. struct amdgpu_device *adev = ring->adev;
  202. uint32_t scratch;
  203. uint32_t tmp = 0;
  204. unsigned i;
  205. int r;
  206. r = amdgpu_gfx_scratch_get(adev, &scratch);
  207. if (r) {
  208. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  209. return r;
  210. }
  211. WREG32(scratch, 0xCAFEDEAD);
  212. r = amdgpu_ring_alloc(ring, 3);
  213. if (r) {
  214. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  215. ring->idx, r);
  216. amdgpu_gfx_scratch_free(adev, scratch);
  217. return r;
  218. }
  219. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  220. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  221. amdgpu_ring_write(ring, 0xDEADBEEF);
  222. amdgpu_ring_commit(ring);
  223. for (i = 0; i < adev->usec_timeout; i++) {
  224. tmp = RREG32(scratch);
  225. if (tmp == 0xDEADBEEF)
  226. break;
  227. DRM_UDELAY(1);
  228. }
  229. if (i < adev->usec_timeout) {
  230. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  231. ring->idx, i);
  232. } else {
  233. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  234. ring->idx, scratch, tmp);
  235. r = -EINVAL;
  236. }
  237. amdgpu_gfx_scratch_free(adev, scratch);
  238. return r;
  239. }
  240. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  241. {
  242. struct amdgpu_device *adev = ring->adev;
  243. struct amdgpu_ib ib;
  244. struct dma_fence *f = NULL;
  245. uint32_t scratch;
  246. uint32_t tmp = 0;
  247. long r;
  248. r = amdgpu_gfx_scratch_get(adev, &scratch);
  249. if (r) {
  250. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  251. return r;
  252. }
  253. WREG32(scratch, 0xCAFEDEAD);
  254. memset(&ib, 0, sizeof(ib));
  255. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  256. if (r) {
  257. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  258. goto err1;
  259. }
  260. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  261. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  262. ib.ptr[2] = 0xDEADBEEF;
  263. ib.length_dw = 3;
  264. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  265. if (r)
  266. goto err2;
  267. r = dma_fence_wait_timeout(f, false, timeout);
  268. if (r == 0) {
  269. DRM_ERROR("amdgpu: IB test timed out.\n");
  270. r = -ETIMEDOUT;
  271. goto err2;
  272. } else if (r < 0) {
  273. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  274. goto err2;
  275. }
  276. tmp = RREG32(scratch);
  277. if (tmp == 0xDEADBEEF) {
  278. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  279. r = 0;
  280. } else {
  281. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  282. scratch, tmp);
  283. r = -EINVAL;
  284. }
  285. err2:
  286. amdgpu_ib_free(adev, &ib, NULL);
  287. dma_fence_put(f);
  288. err1:
  289. amdgpu_gfx_scratch_free(adev, scratch);
  290. return r;
  291. }
  292. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  293. {
  294. const char *chip_name;
  295. char fw_name[30];
  296. int err;
  297. struct amdgpu_firmware_info *info = NULL;
  298. const struct common_firmware_header *header = NULL;
  299. const struct gfx_firmware_header_v1_0 *cp_hdr;
  300. DRM_DEBUG("\n");
  301. switch (adev->asic_type) {
  302. case CHIP_VEGA10:
  303. chip_name = "vega10";
  304. break;
  305. default:
  306. BUG();
  307. }
  308. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  309. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  310. if (err)
  311. goto out;
  312. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  313. if (err)
  314. goto out;
  315. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  316. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  317. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  318. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  319. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  320. if (err)
  321. goto out;
  322. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  323. if (err)
  324. goto out;
  325. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  326. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  327. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  328. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  329. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  330. if (err)
  331. goto out;
  332. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  333. if (err)
  334. goto out;
  335. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  336. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  337. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  338. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  339. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  340. if (err)
  341. goto out;
  342. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  343. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  344. adev->gfx.rlc_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  345. adev->gfx.rlc_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  346. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  347. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  348. if (err)
  349. goto out;
  350. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  351. if (err)
  352. goto out;
  353. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  354. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  355. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  356. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  357. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  358. if (!err) {
  359. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  360. if (err)
  361. goto out;
  362. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  363. adev->gfx.mec2_fw->data;
  364. adev->gfx.mec2_fw_version =
  365. le32_to_cpu(cp_hdr->header.ucode_version);
  366. adev->gfx.mec2_feature_version =
  367. le32_to_cpu(cp_hdr->ucode_feature_version);
  368. } else {
  369. err = 0;
  370. adev->gfx.mec2_fw = NULL;
  371. }
  372. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  373. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  374. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  375. info->fw = adev->gfx.pfp_fw;
  376. header = (const struct common_firmware_header *)info->fw->data;
  377. adev->firmware.fw_size +=
  378. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  379. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  380. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  381. info->fw = adev->gfx.me_fw;
  382. header = (const struct common_firmware_header *)info->fw->data;
  383. adev->firmware.fw_size +=
  384. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  385. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  386. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  387. info->fw = adev->gfx.ce_fw;
  388. header = (const struct common_firmware_header *)info->fw->data;
  389. adev->firmware.fw_size +=
  390. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  391. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  392. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  393. info->fw = adev->gfx.rlc_fw;
  394. header = (const struct common_firmware_header *)info->fw->data;
  395. adev->firmware.fw_size +=
  396. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  397. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  398. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  399. info->fw = adev->gfx.mec_fw;
  400. header = (const struct common_firmware_header *)info->fw->data;
  401. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  402. adev->firmware.fw_size +=
  403. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  404. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  405. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  406. info->fw = adev->gfx.mec_fw;
  407. adev->firmware.fw_size +=
  408. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  409. if (adev->gfx.mec2_fw) {
  410. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  411. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  412. info->fw = adev->gfx.mec2_fw;
  413. header = (const struct common_firmware_header *)info->fw->data;
  414. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  415. adev->firmware.fw_size +=
  416. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  417. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  418. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  419. info->fw = adev->gfx.mec2_fw;
  420. adev->firmware.fw_size +=
  421. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  422. }
  423. }
  424. out:
  425. if (err) {
  426. dev_err(adev->dev,
  427. "gfx9: Failed to load firmware \"%s\"\n",
  428. fw_name);
  429. release_firmware(adev->gfx.pfp_fw);
  430. adev->gfx.pfp_fw = NULL;
  431. release_firmware(adev->gfx.me_fw);
  432. adev->gfx.me_fw = NULL;
  433. release_firmware(adev->gfx.ce_fw);
  434. adev->gfx.ce_fw = NULL;
  435. release_firmware(adev->gfx.rlc_fw);
  436. adev->gfx.rlc_fw = NULL;
  437. release_firmware(adev->gfx.mec_fw);
  438. adev->gfx.mec_fw = NULL;
  439. release_firmware(adev->gfx.mec2_fw);
  440. adev->gfx.mec2_fw = NULL;
  441. }
  442. return err;
  443. }
  444. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  445. {
  446. int r;
  447. if (adev->gfx.mec.hpd_eop_obj) {
  448. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  449. if (unlikely(r != 0))
  450. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  451. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  452. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  453. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  454. adev->gfx.mec.hpd_eop_obj = NULL;
  455. }
  456. if (adev->gfx.mec.mec_fw_obj) {
  457. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, true);
  458. if (unlikely(r != 0))
  459. dev_warn(adev->dev, "(%d) reserve mec firmware bo failed\n", r);
  460. amdgpu_bo_unpin(adev->gfx.mec.mec_fw_obj);
  461. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  462. amdgpu_bo_unref(&adev->gfx.mec.mec_fw_obj);
  463. adev->gfx.mec.mec_fw_obj = NULL;
  464. }
  465. }
  466. #define MEC_HPD_SIZE 2048
  467. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  468. {
  469. int r;
  470. u32 *hpd;
  471. const __le32 *fw_data;
  472. unsigned fw_size;
  473. u32 *fw;
  474. const struct gfx_firmware_header_v1_0 *mec_hdr;
  475. /*
  476. * we assign only 1 pipe because all other pipes will
  477. * be handled by KFD
  478. */
  479. adev->gfx.mec.num_mec = 1;
  480. adev->gfx.mec.num_pipe = 1;
  481. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  482. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  483. r = amdgpu_bo_create(adev,
  484. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  485. PAGE_SIZE, true,
  486. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  487. &adev->gfx.mec.hpd_eop_obj);
  488. if (r) {
  489. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  490. return r;
  491. }
  492. }
  493. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  494. if (unlikely(r != 0)) {
  495. gfx_v9_0_mec_fini(adev);
  496. return r;
  497. }
  498. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  499. &adev->gfx.mec.hpd_eop_gpu_addr);
  500. if (r) {
  501. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  502. gfx_v9_0_mec_fini(adev);
  503. return r;
  504. }
  505. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  506. if (r) {
  507. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  508. gfx_v9_0_mec_fini(adev);
  509. return r;
  510. }
  511. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  512. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  513. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  514. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  515. fw_data = (const __le32 *)
  516. (adev->gfx.mec_fw->data +
  517. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  518. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  519. if (adev->gfx.mec.mec_fw_obj == NULL) {
  520. r = amdgpu_bo_create(adev,
  521. mec_hdr->header.ucode_size_bytes,
  522. PAGE_SIZE, true,
  523. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  524. &adev->gfx.mec.mec_fw_obj);
  525. if (r) {
  526. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  527. return r;
  528. }
  529. }
  530. r = amdgpu_bo_reserve(adev->gfx.mec.mec_fw_obj, false);
  531. if (unlikely(r != 0)) {
  532. gfx_v9_0_mec_fini(adev);
  533. return r;
  534. }
  535. r = amdgpu_bo_pin(adev->gfx.mec.mec_fw_obj, AMDGPU_GEM_DOMAIN_GTT,
  536. &adev->gfx.mec.mec_fw_gpu_addr);
  537. if (r) {
  538. dev_warn(adev->dev, "(%d) pin mec firmware bo failed\n", r);
  539. gfx_v9_0_mec_fini(adev);
  540. return r;
  541. }
  542. r = amdgpu_bo_kmap(adev->gfx.mec.mec_fw_obj, (void **)&fw);
  543. if (r) {
  544. dev_warn(adev->dev, "(%d) map firmware bo failed\n", r);
  545. gfx_v9_0_mec_fini(adev);
  546. return r;
  547. }
  548. memcpy(fw, fw_data, fw_size);
  549. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  550. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  551. return 0;
  552. }
  553. static void gfx_v9_0_kiq_fini(struct amdgpu_device *adev)
  554. {
  555. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  556. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  557. }
  558. static int gfx_v9_0_kiq_init(struct amdgpu_device *adev)
  559. {
  560. int r;
  561. u32 *hpd;
  562. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  563. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  564. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  565. &kiq->eop_gpu_addr, (void **)&hpd);
  566. if (r) {
  567. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  568. return r;
  569. }
  570. memset(hpd, 0, MEC_HPD_SIZE);
  571. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  572. if (unlikely(r != 0))
  573. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  574. amdgpu_bo_kunmap(kiq->eop_obj);
  575. amdgpu_bo_unreserve(kiq->eop_obj);
  576. return 0;
  577. }
  578. static int gfx_v9_0_kiq_init_ring(struct amdgpu_device *adev,
  579. struct amdgpu_ring *ring,
  580. struct amdgpu_irq_src *irq)
  581. {
  582. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  583. int r = 0;
  584. mutex_init(&kiq->ring_mutex);
  585. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  586. if (r)
  587. return r;
  588. ring->adev = NULL;
  589. ring->ring_obj = NULL;
  590. ring->use_doorbell = true;
  591. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  592. if (adev->gfx.mec2_fw) {
  593. ring->me = 2;
  594. ring->pipe = 0;
  595. } else {
  596. ring->me = 1;
  597. ring->pipe = 1;
  598. }
  599. ring->queue = 0;
  600. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  601. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  602. r = amdgpu_ring_init(adev, ring, 1024,
  603. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  604. if (r)
  605. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  606. return r;
  607. }
  608. static void gfx_v9_0_kiq_free_ring(struct amdgpu_ring *ring,
  609. struct amdgpu_irq_src *irq)
  610. {
  611. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  612. amdgpu_ring_fini(ring);
  613. }
  614. /* create MQD for each compute queue */
  615. static int gfx_v9_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  616. {
  617. struct amdgpu_ring *ring = NULL;
  618. int r, i;
  619. /* create MQD for KIQ */
  620. ring = &adev->gfx.kiq.ring;
  621. if (!ring->mqd_obj) {
  622. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  623. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  624. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  625. if (r) {
  626. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  627. return r;
  628. }
  629. /* prepare MQD backup */
  630. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  631. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  632. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  633. }
  634. /* create MQD for each KCQ */
  635. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  636. ring = &adev->gfx.compute_ring[i];
  637. if (!ring->mqd_obj) {
  638. r = amdgpu_bo_create_kernel(adev, sizeof(struct v9_mqd), PAGE_SIZE,
  639. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  640. &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  641. if (r) {
  642. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  643. return r;
  644. }
  645. /* prepare MQD backup */
  646. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct v9_mqd), GFP_KERNEL);
  647. if (!adev->gfx.mec.mqd_backup[i])
  648. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  649. }
  650. }
  651. return 0;
  652. }
  653. static void gfx_v9_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  654. {
  655. struct amdgpu_ring *ring = NULL;
  656. int i;
  657. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  658. ring = &adev->gfx.compute_ring[i];
  659. kfree(adev->gfx.mec.mqd_backup[i]);
  660. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  661. }
  662. ring = &adev->gfx.kiq.ring;
  663. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  664. amdgpu_bo_free_kernel(&ring->mqd_obj, &ring->mqd_gpu_addr, (void **)&ring->mqd_ptr);
  665. }
  666. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  667. {
  668. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  669. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  670. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  671. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  672. (SQ_IND_INDEX__FORCE_READ_MASK));
  673. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  674. }
  675. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  676. uint32_t wave, uint32_t thread,
  677. uint32_t regno, uint32_t num, uint32_t *out)
  678. {
  679. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  680. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  681. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  682. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  683. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  684. (SQ_IND_INDEX__FORCE_READ_MASK) |
  685. (SQ_IND_INDEX__AUTO_INCR_MASK));
  686. while (num--)
  687. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  688. }
  689. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  690. {
  691. /* type 1 wave data */
  692. dst[(*no_fields)++] = 1;
  693. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  694. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  695. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  696. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  697. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  698. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  699. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  700. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  701. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  702. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  703. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  704. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  705. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  706. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  707. }
  708. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  709. uint32_t wave, uint32_t start,
  710. uint32_t size, uint32_t *dst)
  711. {
  712. wave_read_regs(
  713. adev, simd, wave, 0,
  714. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  715. }
  716. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  717. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  718. .select_se_sh = &gfx_v9_0_select_se_sh,
  719. .read_wave_data = &gfx_v9_0_read_wave_data,
  720. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  721. };
  722. static void gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  723. {
  724. u32 gb_addr_config;
  725. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  726. switch (adev->asic_type) {
  727. case CHIP_VEGA10:
  728. adev->gfx.config.max_hw_contexts = 8;
  729. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  730. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  731. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  732. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  733. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  734. break;
  735. default:
  736. BUG();
  737. break;
  738. }
  739. adev->gfx.config.gb_addr_config = gb_addr_config;
  740. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  741. REG_GET_FIELD(
  742. adev->gfx.config.gb_addr_config,
  743. GB_ADDR_CONFIG,
  744. NUM_PIPES);
  745. adev->gfx.config.max_tile_pipes =
  746. adev->gfx.config.gb_addr_config_fields.num_pipes;
  747. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  748. REG_GET_FIELD(
  749. adev->gfx.config.gb_addr_config,
  750. GB_ADDR_CONFIG,
  751. NUM_BANKS);
  752. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  753. REG_GET_FIELD(
  754. adev->gfx.config.gb_addr_config,
  755. GB_ADDR_CONFIG,
  756. MAX_COMPRESSED_FRAGS);
  757. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  758. REG_GET_FIELD(
  759. adev->gfx.config.gb_addr_config,
  760. GB_ADDR_CONFIG,
  761. NUM_RB_PER_SE);
  762. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  763. REG_GET_FIELD(
  764. adev->gfx.config.gb_addr_config,
  765. GB_ADDR_CONFIG,
  766. NUM_SHADER_ENGINES);
  767. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  768. REG_GET_FIELD(
  769. adev->gfx.config.gb_addr_config,
  770. GB_ADDR_CONFIG,
  771. PIPE_INTERLEAVE_SIZE));
  772. }
  773. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  774. struct amdgpu_ngg_buf *ngg_buf,
  775. int size_se,
  776. int default_size_se)
  777. {
  778. int r;
  779. if (size_se < 0) {
  780. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  781. return -EINVAL;
  782. }
  783. size_se = size_se ? size_se : default_size_se;
  784. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  785. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  786. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  787. &ngg_buf->bo,
  788. &ngg_buf->gpu_addr,
  789. NULL);
  790. if (r) {
  791. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  792. return r;
  793. }
  794. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  795. return r;
  796. }
  797. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  798. {
  799. int i;
  800. for (i = 0; i < NGG_BUF_MAX; i++)
  801. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  802. &adev->gfx.ngg.buf[i].gpu_addr,
  803. NULL);
  804. memset(&adev->gfx.ngg.buf[0], 0,
  805. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  806. adev->gfx.ngg.init = false;
  807. return 0;
  808. }
  809. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  810. {
  811. int r;
  812. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  813. return 0;
  814. /* GDS reserve memory: 64 bytes alignment */
  815. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  816. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  817. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  818. adev->gfx.ngg.gds_reserve_addr = amdgpu_gds_reg_offset[0].mem_base;
  819. adev->gfx.ngg.gds_reserve_addr += adev->gds.mem.gfx_partition_size;
  820. /* Primitive Buffer */
  821. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  822. amdgpu_prim_buf_per_se,
  823. 64 * 1024);
  824. if (r) {
  825. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  826. goto err;
  827. }
  828. /* Position Buffer */
  829. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  830. amdgpu_pos_buf_per_se,
  831. 256 * 1024);
  832. if (r) {
  833. dev_err(adev->dev, "Failed to create Position Buffer\n");
  834. goto err;
  835. }
  836. /* Control Sideband */
  837. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  838. amdgpu_cntl_sb_buf_per_se,
  839. 256);
  840. if (r) {
  841. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  842. goto err;
  843. }
  844. /* Parameter Cache, not created by default */
  845. if (amdgpu_param_buf_per_se <= 0)
  846. goto out;
  847. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  848. amdgpu_param_buf_per_se,
  849. 512 * 1024);
  850. if (r) {
  851. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  852. goto err;
  853. }
  854. out:
  855. adev->gfx.ngg.init = true;
  856. return 0;
  857. err:
  858. gfx_v9_0_ngg_fini(adev);
  859. return r;
  860. }
  861. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  862. {
  863. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  864. int r;
  865. u32 data;
  866. u32 size;
  867. u32 base;
  868. if (!amdgpu_ngg)
  869. return 0;
  870. /* Program buffer size */
  871. data = 0;
  872. size = adev->gfx.ngg.buf[NGG_PRIM].size / 256;
  873. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE, size);
  874. size = adev->gfx.ngg.buf[NGG_POS].size / 256;
  875. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE, size);
  876. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  877. data = 0;
  878. size = adev->gfx.ngg.buf[NGG_CNTL].size / 256;
  879. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE, size);
  880. size = adev->gfx.ngg.buf[NGG_PARAM].size / 1024;
  881. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE, size);
  882. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  883. /* Program buffer base address */
  884. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  885. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  886. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  887. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  888. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  889. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  890. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  891. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  892. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  893. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  894. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  895. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  896. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  897. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  898. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  899. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  900. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  901. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  902. /* Clear GDS reserved memory */
  903. r = amdgpu_ring_alloc(ring, 17);
  904. if (r) {
  905. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  906. ring->idx, r);
  907. return r;
  908. }
  909. gfx_v9_0_write_data_to_reg(ring, 0, false,
  910. amdgpu_gds_reg_offset[0].mem_size,
  911. (adev->gds.mem.total_size +
  912. adev->gfx.ngg.gds_reserve_size) >>
  913. AMDGPU_GDS_SHIFT);
  914. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  915. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  916. PACKET3_DMA_DATA_SRC_SEL(2)));
  917. amdgpu_ring_write(ring, 0);
  918. amdgpu_ring_write(ring, 0);
  919. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  920. amdgpu_ring_write(ring, 0);
  921. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_size);
  922. gfx_v9_0_write_data_to_reg(ring, 0, false,
  923. amdgpu_gds_reg_offset[0].mem_size, 0);
  924. amdgpu_ring_commit(ring);
  925. return 0;
  926. }
  927. static int gfx_v9_0_sw_init(void *handle)
  928. {
  929. int i, r;
  930. struct amdgpu_ring *ring;
  931. struct amdgpu_kiq *kiq;
  932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  933. /* KIQ event */
  934. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 178, &adev->gfx.kiq.irq);
  935. if (r)
  936. return r;
  937. /* EOP Event */
  938. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 181, &adev->gfx.eop_irq);
  939. if (r)
  940. return r;
  941. /* Privileged reg */
  942. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 184,
  943. &adev->gfx.priv_reg_irq);
  944. if (r)
  945. return r;
  946. /* Privileged inst */
  947. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_GRBM_CP, 185,
  948. &adev->gfx.priv_inst_irq);
  949. if (r)
  950. return r;
  951. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  952. gfx_v9_0_scratch_init(adev);
  953. r = gfx_v9_0_init_microcode(adev);
  954. if (r) {
  955. DRM_ERROR("Failed to load gfx firmware!\n");
  956. return r;
  957. }
  958. r = gfx_v9_0_mec_init(adev);
  959. if (r) {
  960. DRM_ERROR("Failed to init MEC BOs!\n");
  961. return r;
  962. }
  963. /* set up the gfx ring */
  964. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  965. ring = &adev->gfx.gfx_ring[i];
  966. ring->ring_obj = NULL;
  967. sprintf(ring->name, "gfx");
  968. ring->use_doorbell = true;
  969. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  970. r = amdgpu_ring_init(adev, ring, 1024,
  971. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  972. if (r)
  973. return r;
  974. }
  975. /* set up the compute queues */
  976. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  977. unsigned irq_type;
  978. /* max 32 queues per MEC */
  979. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  980. DRM_ERROR("Too many (%d) compute rings!\n", i);
  981. break;
  982. }
  983. ring = &adev->gfx.compute_ring[i];
  984. ring->ring_obj = NULL;
  985. ring->use_doorbell = true;
  986. ring->doorbell_index = (AMDGPU_DOORBELL64_MEC_RING0 + i) << 1;
  987. ring->me = 1; /* first MEC */
  988. ring->pipe = i / 8;
  989. ring->queue = i % 8;
  990. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  991. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  992. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  993. /* type-2 packets are deprecated on MEC, use type-3 instead */
  994. r = amdgpu_ring_init(adev, ring, 1024,
  995. &adev->gfx.eop_irq, irq_type);
  996. if (r)
  997. return r;
  998. }
  999. if (amdgpu_sriov_vf(adev)) {
  1000. r = gfx_v9_0_kiq_init(adev);
  1001. if (r) {
  1002. DRM_ERROR("Failed to init KIQ BOs!\n");
  1003. return r;
  1004. }
  1005. kiq = &adev->gfx.kiq;
  1006. r = gfx_v9_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1007. if (r)
  1008. return r;
  1009. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1010. r = gfx_v9_0_compute_mqd_sw_init(adev);
  1011. if (r)
  1012. return r;
  1013. }
  1014. /* reserve GDS, GWS and OA resource for gfx */
  1015. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1016. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1017. &adev->gds.gds_gfx_bo, NULL, NULL);
  1018. if (r)
  1019. return r;
  1020. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1021. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1022. &adev->gds.gws_gfx_bo, NULL, NULL);
  1023. if (r)
  1024. return r;
  1025. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1026. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1027. &adev->gds.oa_gfx_bo, NULL, NULL);
  1028. if (r)
  1029. return r;
  1030. adev->gfx.ce_ram_size = 0x8000;
  1031. gfx_v9_0_gpu_early_init(adev);
  1032. r = gfx_v9_0_ngg_init(adev);
  1033. if (r)
  1034. return r;
  1035. return 0;
  1036. }
  1037. static int gfx_v9_0_sw_fini(void *handle)
  1038. {
  1039. int i;
  1040. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1041. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1042. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1043. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1044. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1045. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1046. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1047. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1048. if (amdgpu_sriov_vf(adev)) {
  1049. gfx_v9_0_compute_mqd_sw_fini(adev);
  1050. gfx_v9_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1051. gfx_v9_0_kiq_fini(adev);
  1052. }
  1053. gfx_v9_0_mec_fini(adev);
  1054. gfx_v9_0_ngg_fini(adev);
  1055. return 0;
  1056. }
  1057. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1058. {
  1059. /* TODO */
  1060. }
  1061. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1062. {
  1063. u32 data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1064. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff)) {
  1065. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1066. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1067. } else if (se_num == 0xffffffff) {
  1068. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1069. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1070. } else if (sh_num == 0xffffffff) {
  1071. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1072. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1073. } else {
  1074. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1075. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1076. }
  1077. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1078. }
  1079. static u32 gfx_v9_0_create_bitmask(u32 bit_width)
  1080. {
  1081. return (u32)((1ULL << bit_width) - 1);
  1082. }
  1083. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1084. {
  1085. u32 data, mask;
  1086. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1087. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1088. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1089. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1090. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1091. adev->gfx.config.max_sh_per_se);
  1092. return (~data) & mask;
  1093. }
  1094. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1095. {
  1096. int i, j;
  1097. u32 data;
  1098. u32 active_rbs = 0;
  1099. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1100. adev->gfx.config.max_sh_per_se;
  1101. mutex_lock(&adev->grbm_idx_mutex);
  1102. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1103. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1104. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1105. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1106. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1107. rb_bitmap_width_per_sh);
  1108. }
  1109. }
  1110. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1111. mutex_unlock(&adev->grbm_idx_mutex);
  1112. adev->gfx.config.backend_enable_mask = active_rbs;
  1113. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1114. }
  1115. #define DEFAULT_SH_MEM_BASES (0x6000)
  1116. #define FIRST_COMPUTE_VMID (8)
  1117. #define LAST_COMPUTE_VMID (16)
  1118. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1119. {
  1120. int i;
  1121. uint32_t sh_mem_config;
  1122. uint32_t sh_mem_bases;
  1123. /*
  1124. * Configure apertures:
  1125. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1126. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1127. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1128. */
  1129. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1130. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1131. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1132. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1133. mutex_lock(&adev->srbm_mutex);
  1134. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1135. soc15_grbm_select(adev, 0, 0, 0, i);
  1136. /* CP and shaders */
  1137. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1138. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1139. }
  1140. soc15_grbm_select(adev, 0, 0, 0, 0);
  1141. mutex_unlock(&adev->srbm_mutex);
  1142. }
  1143. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1144. {
  1145. u32 tmp;
  1146. int i;
  1147. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1148. gfx_v9_0_tiling_mode_table_init(adev);
  1149. gfx_v9_0_setup_rb(adev);
  1150. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1151. /* XXX SH_MEM regs */
  1152. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1153. mutex_lock(&adev->srbm_mutex);
  1154. for (i = 0; i < 16; i++) {
  1155. soc15_grbm_select(adev, 0, 0, 0, i);
  1156. /* CP and shaders */
  1157. tmp = 0;
  1158. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1159. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1160. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1161. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1162. }
  1163. soc15_grbm_select(adev, 0, 0, 0, 0);
  1164. mutex_unlock(&adev->srbm_mutex);
  1165. gfx_v9_0_init_compute_vmid(adev);
  1166. mutex_lock(&adev->grbm_idx_mutex);
  1167. /*
  1168. * making sure that the following register writes will be broadcasted
  1169. * to all the shaders
  1170. */
  1171. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1172. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1173. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1174. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1175. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1176. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1177. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1178. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1179. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1180. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1181. mutex_unlock(&adev->grbm_idx_mutex);
  1182. }
  1183. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1184. {
  1185. u32 i, j, k;
  1186. u32 mask;
  1187. mutex_lock(&adev->grbm_idx_mutex);
  1188. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1189. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1190. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1191. for (k = 0; k < adev->usec_timeout; k++) {
  1192. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1193. break;
  1194. udelay(1);
  1195. }
  1196. }
  1197. }
  1198. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1199. mutex_unlock(&adev->grbm_idx_mutex);
  1200. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1201. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1202. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1203. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1204. for (k = 0; k < adev->usec_timeout; k++) {
  1205. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1206. break;
  1207. udelay(1);
  1208. }
  1209. }
  1210. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1211. bool enable)
  1212. {
  1213. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1214. if (enable)
  1215. return;
  1216. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1217. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1218. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1219. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1220. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1221. }
  1222. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1223. {
  1224. u32 tmp = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  1225. tmp = REG_SET_FIELD(tmp, RLC_CNTL, RLC_ENABLE_F32, 0);
  1226. WREG32_SOC15(GC, 0, mmRLC_CNTL, tmp);
  1227. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1228. gfx_v9_0_wait_for_rlc_serdes(adev);
  1229. }
  1230. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1231. {
  1232. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1233. udelay(50);
  1234. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1235. udelay(50);
  1236. }
  1237. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1238. {
  1239. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1240. u32 rlc_ucode_ver;
  1241. #endif
  1242. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1243. /* carrizo do enable cp interrupt after cp inited */
  1244. if (!(adev->flags & AMD_IS_APU))
  1245. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1246. udelay(50);
  1247. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1248. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1249. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1250. if(rlc_ucode_ver == 0x108) {
  1251. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1252. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1253. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1254. * default is 0x9C4 to create a 100us interval */
  1255. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1256. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1257. * to disable the page fault retry interrupts, default is
  1258. * 0x100 (256) */
  1259. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1260. }
  1261. #endif
  1262. }
  1263. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1264. {
  1265. const struct rlc_firmware_header_v2_0 *hdr;
  1266. const __le32 *fw_data;
  1267. unsigned i, fw_size;
  1268. if (!adev->gfx.rlc_fw)
  1269. return -EINVAL;
  1270. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1271. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1272. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1273. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1274. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1275. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1276. RLCG_UCODE_LOADING_START_ADDRESS);
  1277. for (i = 0; i < fw_size; i++)
  1278. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1279. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1280. return 0;
  1281. }
  1282. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1283. {
  1284. int r;
  1285. if (amdgpu_sriov_vf(adev))
  1286. return 0;
  1287. gfx_v9_0_rlc_stop(adev);
  1288. /* disable CG */
  1289. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1290. /* disable PG */
  1291. WREG32_SOC15(GC, 0, mmRLC_PG_CNTL, 0);
  1292. gfx_v9_0_rlc_reset(adev);
  1293. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1294. /* legacy rlc firmware loading */
  1295. r = gfx_v9_0_rlc_load_microcode(adev);
  1296. if (r)
  1297. return r;
  1298. }
  1299. gfx_v9_0_rlc_start(adev);
  1300. return 0;
  1301. }
  1302. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1303. {
  1304. int i;
  1305. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1306. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1307. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1308. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1309. if (!enable) {
  1310. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1311. adev->gfx.gfx_ring[i].ready = false;
  1312. }
  1313. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1314. udelay(50);
  1315. }
  1316. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1317. {
  1318. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1319. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1320. const struct gfx_firmware_header_v1_0 *me_hdr;
  1321. const __le32 *fw_data;
  1322. unsigned i, fw_size;
  1323. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1324. return -EINVAL;
  1325. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1326. adev->gfx.pfp_fw->data;
  1327. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  1328. adev->gfx.ce_fw->data;
  1329. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  1330. adev->gfx.me_fw->data;
  1331. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1332. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1333. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1334. gfx_v9_0_cp_gfx_enable(adev, false);
  1335. /* PFP */
  1336. fw_data = (const __le32 *)
  1337. (adev->gfx.pfp_fw->data +
  1338. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1339. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1340. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  1341. for (i = 0; i < fw_size; i++)
  1342. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1343. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  1344. /* CE */
  1345. fw_data = (const __le32 *)
  1346. (adev->gfx.ce_fw->data +
  1347. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1348. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1349. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  1350. for (i = 0; i < fw_size; i++)
  1351. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1352. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  1353. /* ME */
  1354. fw_data = (const __le32 *)
  1355. (adev->gfx.me_fw->data +
  1356. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1357. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1358. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  1359. for (i = 0; i < fw_size; i++)
  1360. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1361. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  1362. return 0;
  1363. }
  1364. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  1365. {
  1366. u32 count = 0;
  1367. const struct cs_section_def *sect = NULL;
  1368. const struct cs_extent_def *ext = NULL;
  1369. /* begin clear state */
  1370. count += 2;
  1371. /* context control state */
  1372. count += 3;
  1373. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1374. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1375. if (sect->id == SECT_CONTEXT)
  1376. count += 2 + ext->reg_count;
  1377. else
  1378. return 0;
  1379. }
  1380. }
  1381. /* pa_sc_raster_config/pa_sc_raster_config1 */
  1382. count += 4;
  1383. /* end clear state */
  1384. count += 2;
  1385. /* clear state */
  1386. count += 2;
  1387. return count;
  1388. }
  1389. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  1390. {
  1391. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1392. const struct cs_section_def *sect = NULL;
  1393. const struct cs_extent_def *ext = NULL;
  1394. int r, i;
  1395. /* init the CP */
  1396. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  1397. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  1398. gfx_v9_0_cp_gfx_enable(adev, true);
  1399. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4);
  1400. if (r) {
  1401. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1402. return r;
  1403. }
  1404. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1405. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1406. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1407. amdgpu_ring_write(ring, 0x80000000);
  1408. amdgpu_ring_write(ring, 0x80000000);
  1409. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  1410. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1411. if (sect->id == SECT_CONTEXT) {
  1412. amdgpu_ring_write(ring,
  1413. PACKET3(PACKET3_SET_CONTEXT_REG,
  1414. ext->reg_count));
  1415. amdgpu_ring_write(ring,
  1416. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1417. for (i = 0; i < ext->reg_count; i++)
  1418. amdgpu_ring_write(ring, ext->extent[i]);
  1419. }
  1420. }
  1421. }
  1422. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1423. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1424. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1425. amdgpu_ring_write(ring, 0);
  1426. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1427. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1428. amdgpu_ring_write(ring, 0x8000);
  1429. amdgpu_ring_write(ring, 0x8000);
  1430. amdgpu_ring_commit(ring);
  1431. return 0;
  1432. }
  1433. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  1434. {
  1435. struct amdgpu_ring *ring;
  1436. u32 tmp;
  1437. u32 rb_bufsz;
  1438. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  1439. /* Set the write pointer delay */
  1440. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  1441. /* set the RB to use vmid 0 */
  1442. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  1443. /* Set ring buffer size */
  1444. ring = &adev->gfx.gfx_ring[0];
  1445. rb_bufsz = order_base_2(ring->ring_size / 8);
  1446. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  1447. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  1448. #ifdef __BIG_ENDIAN
  1449. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  1450. #endif
  1451. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1452. /* Initialize the ring buffer's write pointers */
  1453. ring->wptr = 0;
  1454. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  1455. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  1456. /* set the wb address wether it's enabled or not */
  1457. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1458. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1459. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  1460. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1461. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  1462. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  1463. mdelay(1);
  1464. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  1465. rb_addr = ring->gpu_addr >> 8;
  1466. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  1467. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  1468. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  1469. if (ring->use_doorbell) {
  1470. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1471. DOORBELL_OFFSET, ring->doorbell_index);
  1472. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  1473. DOORBELL_EN, 1);
  1474. } else {
  1475. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  1476. }
  1477. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  1478. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  1479. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  1480. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  1481. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  1482. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  1483. /* start the ring */
  1484. gfx_v9_0_cp_gfx_start(adev);
  1485. ring->ready = true;
  1486. return 0;
  1487. }
  1488. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  1489. {
  1490. int i;
  1491. if (enable) {
  1492. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  1493. } else {
  1494. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  1495. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  1496. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1497. adev->gfx.compute_ring[i].ready = false;
  1498. adev->gfx.kiq.ring.ready = false;
  1499. }
  1500. udelay(50);
  1501. }
  1502. static int gfx_v9_0_cp_compute_start(struct amdgpu_device *adev)
  1503. {
  1504. gfx_v9_0_cp_compute_enable(adev, true);
  1505. return 0;
  1506. }
  1507. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  1508. {
  1509. const struct gfx_firmware_header_v1_0 *mec_hdr;
  1510. const __le32 *fw_data;
  1511. unsigned i;
  1512. u32 tmp;
  1513. if (!adev->gfx.mec_fw)
  1514. return -EINVAL;
  1515. gfx_v9_0_cp_compute_enable(adev, false);
  1516. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1517. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  1518. fw_data = (const __le32 *)
  1519. (adev->gfx.mec_fw->data +
  1520. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  1521. tmp = 0;
  1522. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  1523. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  1524. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  1525. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  1526. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  1527. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  1528. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  1529. /* MEC1 */
  1530. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1531. mec_hdr->jt_offset);
  1532. for (i = 0; i < mec_hdr->jt_size; i++)
  1533. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  1534. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  1535. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  1536. adev->gfx.mec_fw_version);
  1537. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  1538. return 0;
  1539. }
  1540. static void gfx_v9_0_cp_compute_fini(struct amdgpu_device *adev)
  1541. {
  1542. int i, r;
  1543. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1544. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1545. if (ring->mqd_obj) {
  1546. r = amdgpu_bo_reserve(ring->mqd_obj, true);
  1547. if (unlikely(r != 0))
  1548. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  1549. amdgpu_bo_unpin(ring->mqd_obj);
  1550. amdgpu_bo_unreserve(ring->mqd_obj);
  1551. amdgpu_bo_unref(&ring->mqd_obj);
  1552. ring->mqd_obj = NULL;
  1553. }
  1554. }
  1555. }
  1556. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring);
  1557. static int gfx_v9_0_cp_compute_resume(struct amdgpu_device *adev)
  1558. {
  1559. int i, r;
  1560. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1561. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  1562. if (gfx_v9_0_init_queue(ring))
  1563. dev_warn(adev->dev, "compute queue %d init failed!\n", i);
  1564. }
  1565. r = gfx_v9_0_cp_compute_start(adev);
  1566. if (r)
  1567. return r;
  1568. return 0;
  1569. }
  1570. /* KIQ functions */
  1571. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  1572. {
  1573. uint32_t tmp;
  1574. struct amdgpu_device *adev = ring->adev;
  1575. /* tell RLC which is KIQ queue */
  1576. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  1577. tmp &= 0xffffff00;
  1578. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  1579. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1580. tmp |= 0x80;
  1581. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  1582. }
  1583. static int gfx_v9_0_kiq_enable(struct amdgpu_ring *ring)
  1584. {
  1585. struct amdgpu_device *adev = ring->adev;
  1586. uint32_t scratch, tmp = 0;
  1587. int r, i;
  1588. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1589. if (r) {
  1590. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  1591. return r;
  1592. }
  1593. WREG32(scratch, 0xCAFEDEAD);
  1594. r = amdgpu_ring_alloc(ring, 8);
  1595. if (r) {
  1596. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  1597. amdgpu_gfx_scratch_free(adev, scratch);
  1598. return r;
  1599. }
  1600. amdgpu_ring_alloc(ring, 11);
  1601. /* set resources */
  1602. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  1603. amdgpu_ring_write(ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  1604. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  1605. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  1606. amdgpu_ring_write(ring, 0); /* queue mask hi */
  1607. amdgpu_ring_write(ring, 0); /* gws mask lo */
  1608. amdgpu_ring_write(ring, 0); /* gws mask hi */
  1609. amdgpu_ring_write(ring, 0); /* oac mask */
  1610. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  1611. /* write to scratch for completion */
  1612. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1613. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1614. amdgpu_ring_write(ring, 0xDEADBEEF);
  1615. amdgpu_ring_commit(ring);
  1616. for (i = 0; i < adev->usec_timeout; i++) {
  1617. tmp = RREG32(scratch);
  1618. if (tmp == 0xDEADBEEF)
  1619. break;
  1620. DRM_UDELAY(1);
  1621. }
  1622. if (i >= adev->usec_timeout) {
  1623. DRM_ERROR("KIQ enable failed (scratch(0x%04X)=0x%08X)\n",
  1624. scratch, tmp);
  1625. r = -EINVAL;
  1626. }
  1627. amdgpu_gfx_scratch_free(adev, scratch);
  1628. return r;
  1629. }
  1630. static int gfx_v9_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  1631. struct amdgpu_ring *ring)
  1632. {
  1633. struct amdgpu_device *adev = kiq_ring->adev;
  1634. uint64_t mqd_addr, wptr_addr;
  1635. uint32_t scratch, tmp = 0;
  1636. int r, i;
  1637. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1638. if (r) {
  1639. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  1640. return r;
  1641. }
  1642. WREG32(scratch, 0xCAFEDEAD);
  1643. r = amdgpu_ring_alloc(kiq_ring, 10);
  1644. if (r) {
  1645. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  1646. amdgpu_gfx_scratch_free(adev, scratch);
  1647. return r;
  1648. }
  1649. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  1650. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1651. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  1652. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  1653. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  1654. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  1655. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  1656. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  1657. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  1658. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  1659. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  1660. PACKET3_MAP_QUEUES_ALLOC_FORMAT(1) | /* alloc format: all_on_one_pipe */
  1661. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  1662. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  1663. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  1664. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  1665. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  1666. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  1667. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  1668. /* write to scratch for completion */
  1669. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1670. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1671. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  1672. amdgpu_ring_commit(kiq_ring);
  1673. for (i = 0; i < adev->usec_timeout; i++) {
  1674. tmp = RREG32(scratch);
  1675. if (tmp == 0xDEADBEEF)
  1676. break;
  1677. DRM_UDELAY(1);
  1678. }
  1679. if (i >= adev->usec_timeout) {
  1680. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  1681. scratch, tmp);
  1682. r = -EINVAL;
  1683. }
  1684. amdgpu_gfx_scratch_free(adev, scratch);
  1685. return r;
  1686. }
  1687. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  1688. {
  1689. struct amdgpu_device *adev = ring->adev;
  1690. struct v9_mqd *mqd = ring->mqd_ptr;
  1691. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  1692. uint32_t tmp;
  1693. mqd->header = 0xC0310800;
  1694. mqd->compute_pipelinestat_enable = 0x00000001;
  1695. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  1696. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  1697. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  1698. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  1699. mqd->compute_misc_reserved = 0x00000003;
  1700. eop_base_addr = ring->eop_gpu_addr >> 8;
  1701. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  1702. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  1703. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1704. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  1705. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  1706. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  1707. mqd->cp_hqd_eop_control = tmp;
  1708. /* enable doorbell? */
  1709. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1710. if (ring->use_doorbell) {
  1711. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1712. DOORBELL_OFFSET, ring->doorbell_index);
  1713. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1714. DOORBELL_EN, 1);
  1715. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1716. DOORBELL_SOURCE, 0);
  1717. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1718. DOORBELL_HIT, 0);
  1719. }
  1720. else
  1721. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1722. DOORBELL_EN, 0);
  1723. mqd->cp_hqd_pq_doorbell_control = tmp;
  1724. /* disable the queue if it's active */
  1725. ring->wptr = 0;
  1726. mqd->cp_hqd_dequeue_request = 0;
  1727. mqd->cp_hqd_pq_rptr = 0;
  1728. mqd->cp_hqd_pq_wptr_lo = 0;
  1729. mqd->cp_hqd_pq_wptr_hi = 0;
  1730. /* set the pointer to the MQD */
  1731. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  1732. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  1733. /* set MQD vmid to 0 */
  1734. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  1735. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  1736. mqd->cp_mqd_control = tmp;
  1737. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1738. hqd_gpu_addr = ring->gpu_addr >> 8;
  1739. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  1740. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  1741. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1742. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  1743. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  1744. (order_base_2(ring->ring_size / 4) - 1));
  1745. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  1746. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  1747. #ifdef __BIG_ENDIAN
  1748. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  1749. #endif
  1750. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  1751. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  1752. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  1753. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  1754. mqd->cp_hqd_pq_control = tmp;
  1755. /* set the wb address whether it's enabled or not */
  1756. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1757. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  1758. mqd->cp_hqd_pq_rptr_report_addr_hi =
  1759. upper_32_bits(wb_gpu_addr) & 0xffff;
  1760. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1761. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  1762. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  1763. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  1764. tmp = 0;
  1765. /* enable the doorbell if requested */
  1766. if (ring->use_doorbell) {
  1767. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  1768. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1769. DOORBELL_OFFSET, ring->doorbell_index);
  1770. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1771. DOORBELL_EN, 1);
  1772. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1773. DOORBELL_SOURCE, 0);
  1774. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  1775. DOORBELL_HIT, 0);
  1776. }
  1777. mqd->cp_hqd_pq_doorbell_control = tmp;
  1778. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1779. ring->wptr = 0;
  1780. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  1781. /* set the vmid for the queue */
  1782. mqd->cp_hqd_vmid = 0;
  1783. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  1784. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  1785. mqd->cp_hqd_persistent_state = tmp;
  1786. /* set MIN_IB_AVAIL_SIZE */
  1787. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  1788. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  1789. mqd->cp_hqd_ib_control = tmp;
  1790. /* activate the queue */
  1791. mqd->cp_hqd_active = 1;
  1792. return 0;
  1793. }
  1794. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  1795. {
  1796. struct amdgpu_device *adev = ring->adev;
  1797. struct v9_mqd *mqd = ring->mqd_ptr;
  1798. int j;
  1799. /* disable wptr polling */
  1800. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  1801. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  1802. mqd->cp_hqd_eop_base_addr_lo);
  1803. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  1804. mqd->cp_hqd_eop_base_addr_hi);
  1805. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  1806. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  1807. mqd->cp_hqd_eop_control);
  1808. /* enable doorbell? */
  1809. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1810. mqd->cp_hqd_pq_doorbell_control);
  1811. /* disable the queue if it's active */
  1812. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  1813. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  1814. for (j = 0; j < adev->usec_timeout; j++) {
  1815. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  1816. break;
  1817. udelay(1);
  1818. }
  1819. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  1820. mqd->cp_hqd_dequeue_request);
  1821. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  1822. mqd->cp_hqd_pq_rptr);
  1823. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1824. mqd->cp_hqd_pq_wptr_lo);
  1825. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1826. mqd->cp_hqd_pq_wptr_hi);
  1827. }
  1828. /* set the pointer to the MQD */
  1829. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  1830. mqd->cp_mqd_base_addr_lo);
  1831. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  1832. mqd->cp_mqd_base_addr_hi);
  1833. /* set MQD vmid to 0 */
  1834. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  1835. mqd->cp_mqd_control);
  1836. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  1837. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  1838. mqd->cp_hqd_pq_base_lo);
  1839. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  1840. mqd->cp_hqd_pq_base_hi);
  1841. /* set up the HQD, this is similar to CP_RB0_CNTL */
  1842. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  1843. mqd->cp_hqd_pq_control);
  1844. /* set the wb address whether it's enabled or not */
  1845. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  1846. mqd->cp_hqd_pq_rptr_report_addr_lo);
  1847. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  1848. mqd->cp_hqd_pq_rptr_report_addr_hi);
  1849. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  1850. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  1851. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  1852. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  1853. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  1854. /* enable the doorbell if requested */
  1855. if (ring->use_doorbell) {
  1856. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  1857. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  1858. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  1859. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  1860. }
  1861. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  1862. mqd->cp_hqd_pq_doorbell_control);
  1863. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  1864. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  1865. mqd->cp_hqd_pq_wptr_lo);
  1866. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  1867. mqd->cp_hqd_pq_wptr_hi);
  1868. /* set the vmid for the queue */
  1869. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  1870. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  1871. mqd->cp_hqd_persistent_state);
  1872. /* activate the queue */
  1873. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  1874. mqd->cp_hqd_active);
  1875. if (ring->use_doorbell)
  1876. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  1877. return 0;
  1878. }
  1879. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  1880. {
  1881. struct amdgpu_device *adev = ring->adev;
  1882. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1883. struct v9_mqd *mqd = ring->mqd_ptr;
  1884. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  1885. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  1886. int r;
  1887. if (is_kiq) {
  1888. gfx_v9_0_kiq_setting(&kiq->ring);
  1889. } else {
  1890. mqd_idx = ring - &adev->gfx.compute_ring[0];
  1891. }
  1892. if (!adev->gfx.in_reset) {
  1893. memset((void *)mqd, 0, sizeof(*mqd));
  1894. mutex_lock(&adev->srbm_mutex);
  1895. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1896. gfx_v9_0_mqd_init(ring);
  1897. if (is_kiq)
  1898. gfx_v9_0_kiq_init_register(ring);
  1899. soc15_grbm_select(adev, 0, 0, 0, 0);
  1900. mutex_unlock(&adev->srbm_mutex);
  1901. if (adev->gfx.mec.mqd_backup[mqd_idx])
  1902. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  1903. } else { /* for GPU_RESET case */
  1904. /* reset MQD to a clean status */
  1905. if (adev->gfx.mec.mqd_backup[mqd_idx])
  1906. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  1907. /* reset ring buffer */
  1908. ring->wptr = 0;
  1909. amdgpu_ring_clear_ring(ring);
  1910. if (is_kiq) {
  1911. mutex_lock(&adev->srbm_mutex);
  1912. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  1913. gfx_v9_0_kiq_init_register(ring);
  1914. soc15_grbm_select(adev, 0, 0, 0, 0);
  1915. mutex_unlock(&adev->srbm_mutex);
  1916. }
  1917. }
  1918. if (is_kiq)
  1919. r = gfx_v9_0_kiq_enable(ring);
  1920. else
  1921. r = gfx_v9_0_map_queue_enable(&kiq->ring, ring);
  1922. return r;
  1923. }
  1924. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  1925. {
  1926. struct amdgpu_ring *ring = NULL;
  1927. int r = 0, i;
  1928. gfx_v9_0_cp_compute_enable(adev, true);
  1929. ring = &adev->gfx.kiq.ring;
  1930. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1931. if (unlikely(r != 0))
  1932. goto done;
  1933. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1934. if (!r) {
  1935. r = gfx_v9_0_kiq_init_queue(ring);
  1936. amdgpu_bo_kunmap(ring->mqd_obj);
  1937. ring->mqd_ptr = NULL;
  1938. }
  1939. amdgpu_bo_unreserve(ring->mqd_obj);
  1940. if (r)
  1941. goto done;
  1942. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1943. ring = &adev->gfx.compute_ring[i];
  1944. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  1945. if (unlikely(r != 0))
  1946. goto done;
  1947. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  1948. if (!r) {
  1949. r = gfx_v9_0_kiq_init_queue(ring);
  1950. amdgpu_bo_kunmap(ring->mqd_obj);
  1951. ring->mqd_ptr = NULL;
  1952. }
  1953. amdgpu_bo_unreserve(ring->mqd_obj);
  1954. if (r)
  1955. goto done;
  1956. }
  1957. done:
  1958. return r;
  1959. }
  1960. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  1961. {
  1962. int r,i;
  1963. struct amdgpu_ring *ring;
  1964. if (!(adev->flags & AMD_IS_APU))
  1965. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1966. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1967. /* legacy firmware loading */
  1968. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  1969. if (r)
  1970. return r;
  1971. r = gfx_v9_0_cp_compute_load_microcode(adev);
  1972. if (r)
  1973. return r;
  1974. }
  1975. r = gfx_v9_0_cp_gfx_resume(adev);
  1976. if (r)
  1977. return r;
  1978. if (amdgpu_sriov_vf(adev))
  1979. r = gfx_v9_0_kiq_resume(adev);
  1980. else
  1981. r = gfx_v9_0_cp_compute_resume(adev);
  1982. if (r)
  1983. return r;
  1984. ring = &adev->gfx.gfx_ring[0];
  1985. r = amdgpu_ring_test_ring(ring);
  1986. if (r) {
  1987. ring->ready = false;
  1988. return r;
  1989. }
  1990. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1991. ring = &adev->gfx.compute_ring[i];
  1992. ring->ready = true;
  1993. r = amdgpu_ring_test_ring(ring);
  1994. if (r)
  1995. ring->ready = false;
  1996. }
  1997. if (amdgpu_sriov_vf(adev)) {
  1998. ring = &adev->gfx.kiq.ring;
  1999. ring->ready = true;
  2000. r = amdgpu_ring_test_ring(ring);
  2001. if (r)
  2002. ring->ready = false;
  2003. }
  2004. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2005. return 0;
  2006. }
  2007. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2008. {
  2009. gfx_v9_0_cp_gfx_enable(adev, enable);
  2010. gfx_v9_0_cp_compute_enable(adev, enable);
  2011. }
  2012. static int gfx_v9_0_hw_init(void *handle)
  2013. {
  2014. int r;
  2015. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2016. gfx_v9_0_init_golden_registers(adev);
  2017. gfx_v9_0_gpu_init(adev);
  2018. r = gfx_v9_0_rlc_resume(adev);
  2019. if (r)
  2020. return r;
  2021. r = gfx_v9_0_cp_resume(adev);
  2022. if (r)
  2023. return r;
  2024. r = gfx_v9_0_ngg_en(adev);
  2025. if (r)
  2026. return r;
  2027. return r;
  2028. }
  2029. static int gfx_v9_0_hw_fini(void *handle)
  2030. {
  2031. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2032. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2033. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2034. if (amdgpu_sriov_vf(adev)) {
  2035. pr_debug("For SRIOV client, shouldn't do anything.\n");
  2036. return 0;
  2037. }
  2038. gfx_v9_0_cp_enable(adev, false);
  2039. gfx_v9_0_rlc_stop(adev);
  2040. gfx_v9_0_cp_compute_fini(adev);
  2041. return 0;
  2042. }
  2043. static int gfx_v9_0_suspend(void *handle)
  2044. {
  2045. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2046. return gfx_v9_0_hw_fini(adev);
  2047. }
  2048. static int gfx_v9_0_resume(void *handle)
  2049. {
  2050. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2051. return gfx_v9_0_hw_init(adev);
  2052. }
  2053. static bool gfx_v9_0_is_idle(void *handle)
  2054. {
  2055. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2056. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2057. GRBM_STATUS, GUI_ACTIVE))
  2058. return false;
  2059. else
  2060. return true;
  2061. }
  2062. static int gfx_v9_0_wait_for_idle(void *handle)
  2063. {
  2064. unsigned i;
  2065. u32 tmp;
  2066. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2067. for (i = 0; i < adev->usec_timeout; i++) {
  2068. /* read MC_STATUS */
  2069. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS) &
  2070. GRBM_STATUS__GUI_ACTIVE_MASK;
  2071. if (!REG_GET_FIELD(tmp, GRBM_STATUS, GUI_ACTIVE))
  2072. return 0;
  2073. udelay(1);
  2074. }
  2075. return -ETIMEDOUT;
  2076. }
  2077. static int gfx_v9_0_soft_reset(void *handle)
  2078. {
  2079. u32 grbm_soft_reset = 0;
  2080. u32 tmp;
  2081. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2082. /* GRBM_STATUS */
  2083. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2084. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2085. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2086. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2087. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2088. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2089. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2090. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2091. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2092. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2093. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2094. }
  2095. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2096. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2097. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2098. }
  2099. /* GRBM_STATUS2 */
  2100. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2101. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2102. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2103. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2104. if (grbm_soft_reset) {
  2105. /* stop the rlc */
  2106. gfx_v9_0_rlc_stop(adev);
  2107. /* Disable GFX parsing/prefetching */
  2108. gfx_v9_0_cp_gfx_enable(adev, false);
  2109. /* Disable MEC parsing/prefetching */
  2110. gfx_v9_0_cp_compute_enable(adev, false);
  2111. if (grbm_soft_reset) {
  2112. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2113. tmp |= grbm_soft_reset;
  2114. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2115. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2116. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2117. udelay(50);
  2118. tmp &= ~grbm_soft_reset;
  2119. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2120. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2121. }
  2122. /* Wait a little for things to settle down */
  2123. udelay(50);
  2124. }
  2125. return 0;
  2126. }
  2127. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2128. {
  2129. uint64_t clock;
  2130. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2131. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2132. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2133. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2134. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2135. return clock;
  2136. }
  2137. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2138. uint32_t vmid,
  2139. uint32_t gds_base, uint32_t gds_size,
  2140. uint32_t gws_base, uint32_t gws_size,
  2141. uint32_t oa_base, uint32_t oa_size)
  2142. {
  2143. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2144. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2145. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2146. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2147. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2148. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2149. /* GDS Base */
  2150. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2151. amdgpu_gds_reg_offset[vmid].mem_base,
  2152. gds_base);
  2153. /* GDS Size */
  2154. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2155. amdgpu_gds_reg_offset[vmid].mem_size,
  2156. gds_size);
  2157. /* GWS */
  2158. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2159. amdgpu_gds_reg_offset[vmid].gws,
  2160. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2161. /* OA */
  2162. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2163. amdgpu_gds_reg_offset[vmid].oa,
  2164. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2165. }
  2166. static int gfx_v9_0_early_init(void *handle)
  2167. {
  2168. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2169. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2170. adev->gfx.num_compute_rings = GFX9_NUM_COMPUTE_RINGS;
  2171. gfx_v9_0_set_ring_funcs(adev);
  2172. gfx_v9_0_set_irq_funcs(adev);
  2173. gfx_v9_0_set_gds_init(adev);
  2174. gfx_v9_0_set_rlc_funcs(adev);
  2175. return 0;
  2176. }
  2177. static int gfx_v9_0_late_init(void *handle)
  2178. {
  2179. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2180. int r;
  2181. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2182. if (r)
  2183. return r;
  2184. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2185. if (r)
  2186. return r;
  2187. return 0;
  2188. }
  2189. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2190. {
  2191. uint32_t rlc_setting, data;
  2192. unsigned i;
  2193. if (adev->gfx.rlc.in_safe_mode)
  2194. return;
  2195. /* if RLC is not enabled, do nothing */
  2196. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2197. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2198. return;
  2199. if (adev->cg_flags &
  2200. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2201. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2202. data = RLC_SAFE_MODE__CMD_MASK;
  2203. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2204. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2205. /* wait for RLC_SAFE_MODE */
  2206. for (i = 0; i < adev->usec_timeout; i++) {
  2207. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2208. break;
  2209. udelay(1);
  2210. }
  2211. adev->gfx.rlc.in_safe_mode = true;
  2212. }
  2213. }
  2214. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2215. {
  2216. uint32_t rlc_setting, data;
  2217. if (!adev->gfx.rlc.in_safe_mode)
  2218. return;
  2219. /* if RLC is not enabled, do nothing */
  2220. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2221. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2222. return;
  2223. if (adev->cg_flags &
  2224. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2225. /*
  2226. * Try to exit safe mode only if it is already in safe
  2227. * mode.
  2228. */
  2229. data = RLC_SAFE_MODE__CMD_MASK;
  2230. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2231. adev->gfx.rlc.in_safe_mode = false;
  2232. }
  2233. }
  2234. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2235. bool enable)
  2236. {
  2237. uint32_t data, def;
  2238. /* It is disabled by HW by default */
  2239. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2240. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2241. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2242. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2243. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2244. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2245. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2246. /* only for Vega10 & Raven1 */
  2247. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  2248. if (def != data)
  2249. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2250. /* MGLS is a global flag to control all MGLS in GFX */
  2251. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  2252. /* 2 - RLC memory Light sleep */
  2253. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  2254. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2255. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2256. if (def != data)
  2257. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2258. }
  2259. /* 3 - CP memory Light sleep */
  2260. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2261. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2262. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2263. if (def != data)
  2264. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2265. }
  2266. }
  2267. } else {
  2268. /* 1 - MGCG_OVERRIDE */
  2269. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2270. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK |
  2271. RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  2272. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  2273. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  2274. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  2275. if (def != data)
  2276. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2277. /* 2 - disable MGLS in RLC */
  2278. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2279. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  2280. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  2281. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  2282. }
  2283. /* 3 - disable MGLS in CP */
  2284. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2285. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2286. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2287. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  2288. }
  2289. }
  2290. }
  2291. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  2292. bool enable)
  2293. {
  2294. uint32_t data, def;
  2295. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2296. /* Enable 3D CGCG/CGLS */
  2297. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2298. /* write cmd to clear cgcg/cgls ov */
  2299. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2300. /* unset CGCG override */
  2301. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  2302. /* update CGCG and CGLS override bits */
  2303. if (def != data)
  2304. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2305. /* enable 3Dcgcg FSM(0x0020003f) */
  2306. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2307. data = (0x2000 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2308. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  2309. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  2310. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2311. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  2312. if (def != data)
  2313. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2314. /* set IDLE_POLL_COUNT(0x00900100) */
  2315. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2316. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2317. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2318. if (def != data)
  2319. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2320. } else {
  2321. /* Disable CGCG/CGLS */
  2322. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2323. /* disable cgcg, cgls should be disabled */
  2324. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  2325. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  2326. /* disable cgcg and cgls in FSM */
  2327. if (def != data)
  2328. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  2329. }
  2330. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2331. }
  2332. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  2333. bool enable)
  2334. {
  2335. uint32_t def, data;
  2336. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  2337. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2338. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2339. /* unset CGCG override */
  2340. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  2341. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2342. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2343. else
  2344. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  2345. /* update CGCG and CGLS override bits */
  2346. if (def != data)
  2347. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  2348. /* enable cgcg FSM(0x0020003F) */
  2349. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2350. data = (0x2000 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  2351. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  2352. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  2353. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  2354. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2355. if (def != data)
  2356. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2357. /* set IDLE_POLL_COUNT(0x00900100) */
  2358. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  2359. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  2360. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  2361. if (def != data)
  2362. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  2363. } else {
  2364. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2365. /* reset CGCG/CGLS bits */
  2366. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2367. /* disable cgcg and cgls in FSM */
  2368. if (def != data)
  2369. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  2370. }
  2371. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  2372. }
  2373. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  2374. bool enable)
  2375. {
  2376. if (enable) {
  2377. /* CGCG/CGLS should be enabled after MGCG/MGLS
  2378. * === MGCG + MGLS ===
  2379. */
  2380. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2381. /* === CGCG /CGLS for GFX 3D Only === */
  2382. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2383. /* === CGCG + CGLS === */
  2384. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2385. } else {
  2386. /* CGCG/CGLS should be disabled before MGCG/MGLS
  2387. * === CGCG + CGLS ===
  2388. */
  2389. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  2390. /* === CGCG /CGLS for GFX 3D Only === */
  2391. gfx_v9_0_update_3d_clock_gating(adev, enable);
  2392. /* === MGCG + MGLS === */
  2393. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  2394. }
  2395. return 0;
  2396. }
  2397. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  2398. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  2399. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  2400. };
  2401. static int gfx_v9_0_set_powergating_state(void *handle,
  2402. enum amd_powergating_state state)
  2403. {
  2404. return 0;
  2405. }
  2406. static int gfx_v9_0_set_clockgating_state(void *handle,
  2407. enum amd_clockgating_state state)
  2408. {
  2409. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2410. if (amdgpu_sriov_vf(adev))
  2411. return 0;
  2412. switch (adev->asic_type) {
  2413. case CHIP_VEGA10:
  2414. gfx_v9_0_update_gfx_clock_gating(adev,
  2415. state == AMD_CG_STATE_GATE ? true : false);
  2416. break;
  2417. default:
  2418. break;
  2419. }
  2420. return 0;
  2421. }
  2422. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  2423. {
  2424. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2425. int data;
  2426. if (amdgpu_sriov_vf(adev))
  2427. *flags = 0;
  2428. /* AMD_CG_SUPPORT_GFX_MGCG */
  2429. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2430. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  2431. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  2432. /* AMD_CG_SUPPORT_GFX_CGCG */
  2433. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  2434. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  2435. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  2436. /* AMD_CG_SUPPORT_GFX_CGLS */
  2437. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  2438. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  2439. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  2440. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  2441. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  2442. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2443. /* AMD_CG_SUPPORT_GFX_CP_LS */
  2444. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  2445. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  2446. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  2447. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  2448. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  2449. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  2450. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  2451. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  2452. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  2453. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  2454. }
  2455. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2456. {
  2457. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  2458. }
  2459. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2460. {
  2461. struct amdgpu_device *adev = ring->adev;
  2462. u64 wptr;
  2463. /* XXX check if swapping is necessary on BE */
  2464. if (ring->use_doorbell) {
  2465. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  2466. } else {
  2467. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  2468. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  2469. }
  2470. return wptr;
  2471. }
  2472. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2473. {
  2474. struct amdgpu_device *adev = ring->adev;
  2475. if (ring->use_doorbell) {
  2476. /* XXX check if swapping is necessary on BE */
  2477. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2478. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2479. } else {
  2480. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2481. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2482. }
  2483. }
  2484. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  2485. {
  2486. u32 ref_and_mask, reg_mem_engine;
  2487. struct nbio_hdp_flush_reg *nbio_hf_reg;
  2488. if (ring->adev->asic_type == CHIP_VEGA10)
  2489. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  2490. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  2491. switch (ring->me) {
  2492. case 1:
  2493. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  2494. break;
  2495. case 2:
  2496. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  2497. break;
  2498. default:
  2499. return;
  2500. }
  2501. reg_mem_engine = 0;
  2502. } else {
  2503. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  2504. reg_mem_engine = 1; /* pfp */
  2505. }
  2506. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  2507. nbio_hf_reg->hdp_flush_req_offset,
  2508. nbio_hf_reg->hdp_flush_done_offset,
  2509. ref_and_mask, ref_and_mask, 0x20);
  2510. }
  2511. static void gfx_v9_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  2512. {
  2513. gfx_v9_0_write_data_to_reg(ring, 0, true,
  2514. SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 1);
  2515. }
  2516. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  2517. struct amdgpu_ib *ib,
  2518. unsigned vm_id, bool ctx_switch)
  2519. {
  2520. u32 header, control = 0;
  2521. if (ib->flags & AMDGPU_IB_FLAG_CE)
  2522. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2523. else
  2524. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2525. control |= ib->length_dw | (vm_id << 24);
  2526. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  2527. control |= INDIRECT_BUFFER_PRE_ENB(1);
  2528. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  2529. gfx_v9_0_ring_emit_de_meta(ring);
  2530. }
  2531. amdgpu_ring_write(ring, header);
  2532. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2533. amdgpu_ring_write(ring,
  2534. #ifdef __BIG_ENDIAN
  2535. (2 << 0) |
  2536. #endif
  2537. lower_32_bits(ib->gpu_addr));
  2538. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2539. amdgpu_ring_write(ring, control);
  2540. }
  2541. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  2542. struct amdgpu_ib *ib,
  2543. unsigned vm_id, bool ctx_switch)
  2544. {
  2545. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  2546. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2547. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  2548. amdgpu_ring_write(ring,
  2549. #ifdef __BIG_ENDIAN
  2550. (2 << 0) |
  2551. #endif
  2552. lower_32_bits(ib->gpu_addr));
  2553. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  2554. amdgpu_ring_write(ring, control);
  2555. }
  2556. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  2557. u64 seq, unsigned flags)
  2558. {
  2559. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  2560. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  2561. /* RELEASE_MEM - flush caches, send int */
  2562. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  2563. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2564. EOP_TC_ACTION_EN |
  2565. EOP_TC_WB_ACTION_EN |
  2566. EOP_TC_MD_ACTION_EN |
  2567. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2568. EVENT_INDEX(5)));
  2569. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  2570. /*
  2571. * the address should be Qword aligned if 64bit write, Dword
  2572. * aligned if only send 32bit data low (discard data high)
  2573. */
  2574. if (write64bit)
  2575. BUG_ON(addr & 0x7);
  2576. else
  2577. BUG_ON(addr & 0x3);
  2578. amdgpu_ring_write(ring, lower_32_bits(addr));
  2579. amdgpu_ring_write(ring, upper_32_bits(addr));
  2580. amdgpu_ring_write(ring, lower_32_bits(seq));
  2581. amdgpu_ring_write(ring, upper_32_bits(seq));
  2582. amdgpu_ring_write(ring, 0);
  2583. }
  2584. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  2585. {
  2586. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2587. uint32_t seq = ring->fence_drv.sync_seq;
  2588. uint64_t addr = ring->fence_drv.gpu_addr;
  2589. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  2590. lower_32_bits(addr), upper_32_bits(addr),
  2591. seq, 0xffffffff, 4);
  2592. }
  2593. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2594. unsigned vm_id, uint64_t pd_addr)
  2595. {
  2596. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  2597. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  2598. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  2599. unsigned eng = ring->vm_inv_eng;
  2600. pd_addr = pd_addr | 0x1; /* valid bit */
  2601. /* now only use physical base address of PDE and valid */
  2602. BUG_ON(pd_addr & 0xFFFF00000000003EULL);
  2603. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2604. hub->ctx0_ptb_addr_lo32 + (2 * vm_id),
  2605. lower_32_bits(pd_addr));
  2606. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2607. hub->ctx0_ptb_addr_hi32 + (2 * vm_id),
  2608. upper_32_bits(pd_addr));
  2609. gfx_v9_0_write_data_to_reg(ring, usepfp, true,
  2610. hub->vm_inv_eng0_req + eng, req);
  2611. /* wait for the invalidate to complete */
  2612. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, hub->vm_inv_eng0_ack +
  2613. eng, 0, 1 << vm_id, 1 << vm_id, 0x20);
  2614. /* compute doesn't have PFP */
  2615. if (usepfp) {
  2616. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2617. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2618. amdgpu_ring_write(ring, 0x0);
  2619. }
  2620. }
  2621. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2622. {
  2623. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  2624. }
  2625. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2626. {
  2627. u64 wptr;
  2628. /* XXX check if swapping is necessary on BE */
  2629. if (ring->use_doorbell)
  2630. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  2631. else
  2632. BUG();
  2633. return wptr;
  2634. }
  2635. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2636. {
  2637. struct amdgpu_device *adev = ring->adev;
  2638. /* XXX check if swapping is necessary on BE */
  2639. if (ring->use_doorbell) {
  2640. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  2641. WDOORBELL64(ring->doorbell_index, ring->wptr);
  2642. } else{
  2643. BUG(); /* only DOORBELL method supported on gfx9 now */
  2644. }
  2645. }
  2646. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  2647. u64 seq, unsigned int flags)
  2648. {
  2649. /* we only allocate 32bit for each seq wb address */
  2650. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  2651. /* write fence seq to the "addr" */
  2652. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2653. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2654. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  2655. amdgpu_ring_write(ring, lower_32_bits(addr));
  2656. amdgpu_ring_write(ring, upper_32_bits(addr));
  2657. amdgpu_ring_write(ring, lower_32_bits(seq));
  2658. if (flags & AMDGPU_FENCE_FLAG_INT) {
  2659. /* set register to trigger INT */
  2660. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2661. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2662. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  2663. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  2664. amdgpu_ring_write(ring, 0);
  2665. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  2666. }
  2667. }
  2668. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  2669. {
  2670. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2671. amdgpu_ring_write(ring, 0);
  2672. }
  2673. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  2674. {
  2675. static struct v9_ce_ib_state ce_payload = {0};
  2676. uint64_t csa_addr;
  2677. int cnt;
  2678. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  2679. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2680. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2681. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  2682. WRITE_DATA_DST_SEL(8) |
  2683. WR_CONFIRM) |
  2684. WRITE_DATA_CACHE_POLICY(0));
  2685. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2686. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  2687. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  2688. }
  2689. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  2690. {
  2691. static struct v9_de_ib_state de_payload = {0};
  2692. uint64_t csa_addr, gds_addr;
  2693. int cnt;
  2694. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  2695. gds_addr = csa_addr + 4096;
  2696. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  2697. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  2698. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  2699. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  2700. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  2701. WRITE_DATA_DST_SEL(8) |
  2702. WR_CONFIRM) |
  2703. WRITE_DATA_CACHE_POLICY(0));
  2704. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2705. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  2706. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  2707. }
  2708. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2709. {
  2710. uint32_t dw2 = 0;
  2711. if (amdgpu_sriov_vf(ring->adev))
  2712. gfx_v9_0_ring_emit_ce_meta(ring);
  2713. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  2714. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  2715. /* set load_global_config & load_global_uconfig */
  2716. dw2 |= 0x8001;
  2717. /* set load_cs_sh_regs */
  2718. dw2 |= 0x01000000;
  2719. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  2720. dw2 |= 0x10002;
  2721. /* set load_ce_ram if preamble presented */
  2722. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  2723. dw2 |= 0x10000000;
  2724. } else {
  2725. /* still load_ce_ram if this is the first time preamble presented
  2726. * although there is no context switch happens.
  2727. */
  2728. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  2729. dw2 |= 0x10000000;
  2730. }
  2731. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2732. amdgpu_ring_write(ring, dw2);
  2733. amdgpu_ring_write(ring, 0);
  2734. }
  2735. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  2736. {
  2737. unsigned ret;
  2738. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  2739. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  2740. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  2741. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  2742. ret = ring->wptr & ring->buf_mask;
  2743. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  2744. return ret;
  2745. }
  2746. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  2747. {
  2748. unsigned cur;
  2749. BUG_ON(offset > ring->buf_mask);
  2750. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  2751. cur = (ring->wptr & ring->buf_mask) - 1;
  2752. if (likely(cur > offset))
  2753. ring->ring[offset] = cur - offset;
  2754. else
  2755. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  2756. }
  2757. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  2758. {
  2759. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  2760. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  2761. }
  2762. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  2763. {
  2764. struct amdgpu_device *adev = ring->adev;
  2765. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  2766. amdgpu_ring_write(ring, 0 | /* src: register*/
  2767. (5 << 8) | /* dst: memory */
  2768. (1 << 20)); /* write confirm */
  2769. amdgpu_ring_write(ring, reg);
  2770. amdgpu_ring_write(ring, 0);
  2771. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  2772. adev->virt.reg_val_offs * 4));
  2773. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  2774. adev->virt.reg_val_offs * 4));
  2775. }
  2776. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  2777. uint32_t val)
  2778. {
  2779. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2780. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  2781. amdgpu_ring_write(ring, reg);
  2782. amdgpu_ring_write(ring, 0);
  2783. amdgpu_ring_write(ring, val);
  2784. }
  2785. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2786. enum amdgpu_interrupt_state state)
  2787. {
  2788. switch (state) {
  2789. case AMDGPU_IRQ_STATE_DISABLE:
  2790. case AMDGPU_IRQ_STATE_ENABLE:
  2791. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2792. TIME_STAMP_INT_ENABLE,
  2793. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2794. break;
  2795. default:
  2796. break;
  2797. }
  2798. }
  2799. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2800. int me, int pipe,
  2801. enum amdgpu_interrupt_state state)
  2802. {
  2803. u32 mec_int_cntl, mec_int_cntl_reg;
  2804. /*
  2805. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  2806. * handles the setting of interrupts for this specific pipe. All other
  2807. * pipes' interrupts are set by amdkfd.
  2808. */
  2809. if (me == 1) {
  2810. switch (pipe) {
  2811. case 0:
  2812. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2813. break;
  2814. default:
  2815. DRM_DEBUG("invalid pipe %d\n", pipe);
  2816. return;
  2817. }
  2818. } else {
  2819. DRM_DEBUG("invalid me %d\n", me);
  2820. return;
  2821. }
  2822. switch (state) {
  2823. case AMDGPU_IRQ_STATE_DISABLE:
  2824. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2825. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2826. TIME_STAMP_INT_ENABLE, 0);
  2827. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2828. break;
  2829. case AMDGPU_IRQ_STATE_ENABLE:
  2830. mec_int_cntl = RREG32(mec_int_cntl_reg);
  2831. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  2832. TIME_STAMP_INT_ENABLE, 1);
  2833. WREG32(mec_int_cntl_reg, mec_int_cntl);
  2834. break;
  2835. default:
  2836. break;
  2837. }
  2838. }
  2839. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2840. struct amdgpu_irq_src *source,
  2841. unsigned type,
  2842. enum amdgpu_interrupt_state state)
  2843. {
  2844. switch (state) {
  2845. case AMDGPU_IRQ_STATE_DISABLE:
  2846. case AMDGPU_IRQ_STATE_ENABLE:
  2847. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2848. PRIV_REG_INT_ENABLE,
  2849. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2850. break;
  2851. default:
  2852. break;
  2853. }
  2854. return 0;
  2855. }
  2856. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2857. struct amdgpu_irq_src *source,
  2858. unsigned type,
  2859. enum amdgpu_interrupt_state state)
  2860. {
  2861. switch (state) {
  2862. case AMDGPU_IRQ_STATE_DISABLE:
  2863. case AMDGPU_IRQ_STATE_ENABLE:
  2864. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  2865. PRIV_INSTR_INT_ENABLE,
  2866. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  2867. default:
  2868. break;
  2869. }
  2870. return 0;
  2871. }
  2872. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2873. struct amdgpu_irq_src *src,
  2874. unsigned type,
  2875. enum amdgpu_interrupt_state state)
  2876. {
  2877. switch (type) {
  2878. case AMDGPU_CP_IRQ_GFX_EOP:
  2879. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  2880. break;
  2881. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2882. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  2883. break;
  2884. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2885. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  2886. break;
  2887. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  2888. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  2889. break;
  2890. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  2891. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  2892. break;
  2893. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  2894. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  2895. break;
  2896. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  2897. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  2898. break;
  2899. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  2900. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  2901. break;
  2902. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  2903. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  2904. break;
  2905. default:
  2906. break;
  2907. }
  2908. return 0;
  2909. }
  2910. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  2911. struct amdgpu_irq_src *source,
  2912. struct amdgpu_iv_entry *entry)
  2913. {
  2914. int i;
  2915. u8 me_id, pipe_id, queue_id;
  2916. struct amdgpu_ring *ring;
  2917. DRM_DEBUG("IH: CP EOP\n");
  2918. me_id = (entry->ring_id & 0x0c) >> 2;
  2919. pipe_id = (entry->ring_id & 0x03) >> 0;
  2920. queue_id = (entry->ring_id & 0x70) >> 4;
  2921. switch (me_id) {
  2922. case 0:
  2923. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2924. break;
  2925. case 1:
  2926. case 2:
  2927. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2928. ring = &adev->gfx.compute_ring[i];
  2929. /* Per-queue interrupt is supported for MEC starting from VI.
  2930. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  2931. */
  2932. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  2933. amdgpu_fence_process(ring);
  2934. }
  2935. break;
  2936. }
  2937. return 0;
  2938. }
  2939. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  2940. struct amdgpu_irq_src *source,
  2941. struct amdgpu_iv_entry *entry)
  2942. {
  2943. DRM_ERROR("Illegal register access in command stream\n");
  2944. schedule_work(&adev->reset_work);
  2945. return 0;
  2946. }
  2947. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  2948. struct amdgpu_irq_src *source,
  2949. struct amdgpu_iv_entry *entry)
  2950. {
  2951. DRM_ERROR("Illegal instruction in command stream\n");
  2952. schedule_work(&adev->reset_work);
  2953. return 0;
  2954. }
  2955. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  2956. struct amdgpu_irq_src *src,
  2957. unsigned int type,
  2958. enum amdgpu_interrupt_state state)
  2959. {
  2960. uint32_t tmp, target;
  2961. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  2962. if (ring->me == 1)
  2963. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  2964. else
  2965. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  2966. target += ring->pipe;
  2967. switch (type) {
  2968. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  2969. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  2970. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  2971. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  2972. GENERIC2_INT_ENABLE, 0);
  2973. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  2974. tmp = RREG32(target);
  2975. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  2976. GENERIC2_INT_ENABLE, 0);
  2977. WREG32(target, tmp);
  2978. } else {
  2979. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  2980. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  2981. GENERIC2_INT_ENABLE, 1);
  2982. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  2983. tmp = RREG32(target);
  2984. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  2985. GENERIC2_INT_ENABLE, 1);
  2986. WREG32(target, tmp);
  2987. }
  2988. break;
  2989. default:
  2990. BUG(); /* kiq only support GENERIC2_INT now */
  2991. break;
  2992. }
  2993. return 0;
  2994. }
  2995. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  2996. struct amdgpu_irq_src *source,
  2997. struct amdgpu_iv_entry *entry)
  2998. {
  2999. u8 me_id, pipe_id, queue_id;
  3000. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3001. me_id = (entry->ring_id & 0x0c) >> 2;
  3002. pipe_id = (entry->ring_id & 0x03) >> 0;
  3003. queue_id = (entry->ring_id & 0x70) >> 4;
  3004. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3005. me_id, pipe_id, queue_id);
  3006. amdgpu_fence_process(ring);
  3007. return 0;
  3008. }
  3009. const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3010. .name = "gfx_v9_0",
  3011. .early_init = gfx_v9_0_early_init,
  3012. .late_init = gfx_v9_0_late_init,
  3013. .sw_init = gfx_v9_0_sw_init,
  3014. .sw_fini = gfx_v9_0_sw_fini,
  3015. .hw_init = gfx_v9_0_hw_init,
  3016. .hw_fini = gfx_v9_0_hw_fini,
  3017. .suspend = gfx_v9_0_suspend,
  3018. .resume = gfx_v9_0_resume,
  3019. .is_idle = gfx_v9_0_is_idle,
  3020. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3021. .soft_reset = gfx_v9_0_soft_reset,
  3022. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3023. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3024. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3025. };
  3026. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3027. .type = AMDGPU_RING_TYPE_GFX,
  3028. .align_mask = 0xff,
  3029. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3030. .support_64bit_ptrs = true,
  3031. .vmhub = AMDGPU_GFXHUB,
  3032. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3033. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3034. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3035. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3036. 5 + /* COND_EXEC */
  3037. 7 + /* PIPELINE_SYNC */
  3038. 24 + /* VM_FLUSH */
  3039. 8 + /* FENCE for VM_FLUSH */
  3040. 20 + /* GDS switch */
  3041. 4 + /* double SWITCH_BUFFER,
  3042. the first COND_EXEC jump to the place just
  3043. prior to this double SWITCH_BUFFER */
  3044. 5 + /* COND_EXEC */
  3045. 7 + /* HDP_flush */
  3046. 4 + /* VGT_flush */
  3047. 14 + /* CE_META */
  3048. 31 + /* DE_META */
  3049. 3 + /* CNTX_CTRL */
  3050. 5 + /* HDP_INVL */
  3051. 8 + 8 + /* FENCE x2 */
  3052. 2, /* SWITCH_BUFFER */
  3053. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3054. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3055. .emit_fence = gfx_v9_0_ring_emit_fence,
  3056. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3057. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3058. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3059. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3060. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3061. .test_ring = gfx_v9_0_ring_test_ring,
  3062. .test_ib = gfx_v9_0_ring_test_ib,
  3063. .insert_nop = amdgpu_ring_insert_nop,
  3064. .pad_ib = amdgpu_ring_generic_pad_ib,
  3065. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3066. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3067. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3068. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3069. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3070. };
  3071. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3072. .type = AMDGPU_RING_TYPE_COMPUTE,
  3073. .align_mask = 0xff,
  3074. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3075. .support_64bit_ptrs = true,
  3076. .vmhub = AMDGPU_GFXHUB,
  3077. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3078. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3079. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3080. .emit_frame_size =
  3081. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3082. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3083. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3084. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3085. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3086. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3087. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3088. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3089. .emit_fence = gfx_v9_0_ring_emit_fence,
  3090. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3091. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3092. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3093. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3094. .emit_hdp_invalidate = gfx_v9_0_ring_emit_hdp_invalidate,
  3095. .test_ring = gfx_v9_0_ring_test_ring,
  3096. .test_ib = gfx_v9_0_ring_test_ib,
  3097. .insert_nop = amdgpu_ring_insert_nop,
  3098. .pad_ib = amdgpu_ring_generic_pad_ib,
  3099. };
  3100. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  3101. .type = AMDGPU_RING_TYPE_KIQ,
  3102. .align_mask = 0xff,
  3103. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3104. .support_64bit_ptrs = true,
  3105. .vmhub = AMDGPU_GFXHUB,
  3106. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3107. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3108. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3109. .emit_frame_size =
  3110. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3111. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3112. 5 + /* gfx_v9_0_ring_emit_hdp_invalidate */
  3113. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3114. 24 + /* gfx_v9_0_ring_emit_vm_flush */
  3115. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  3116. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3117. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3118. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  3119. .test_ring = gfx_v9_0_ring_test_ring,
  3120. .test_ib = gfx_v9_0_ring_test_ib,
  3121. .insert_nop = amdgpu_ring_insert_nop,
  3122. .pad_ib = amdgpu_ring_generic_pad_ib,
  3123. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  3124. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3125. };
  3126. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  3127. {
  3128. int i;
  3129. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  3130. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3131. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  3132. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3133. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  3134. }
  3135. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  3136. .set = gfx_v9_0_kiq_set_interrupt_state,
  3137. .process = gfx_v9_0_kiq_irq,
  3138. };
  3139. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  3140. .set = gfx_v9_0_set_eop_interrupt_state,
  3141. .process = gfx_v9_0_eop_irq,
  3142. };
  3143. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  3144. .set = gfx_v9_0_set_priv_reg_fault_state,
  3145. .process = gfx_v9_0_priv_reg_irq,
  3146. };
  3147. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  3148. .set = gfx_v9_0_set_priv_inst_fault_state,
  3149. .process = gfx_v9_0_priv_inst_irq,
  3150. };
  3151. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  3152. {
  3153. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3154. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  3155. adev->gfx.priv_reg_irq.num_types = 1;
  3156. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  3157. adev->gfx.priv_inst_irq.num_types = 1;
  3158. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  3159. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  3160. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  3161. }
  3162. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  3163. {
  3164. switch (adev->asic_type) {
  3165. case CHIP_VEGA10:
  3166. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  3167. break;
  3168. default:
  3169. break;
  3170. }
  3171. }
  3172. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  3173. {
  3174. /* init asci gds info */
  3175. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  3176. adev->gds.gws.total_size = 64;
  3177. adev->gds.oa.total_size = 16;
  3178. if (adev->gds.mem.total_size == 64 * 1024) {
  3179. adev->gds.mem.gfx_partition_size = 4096;
  3180. adev->gds.mem.cs_partition_size = 4096;
  3181. adev->gds.gws.gfx_partition_size = 4;
  3182. adev->gds.gws.cs_partition_size = 4;
  3183. adev->gds.oa.gfx_partition_size = 4;
  3184. adev->gds.oa.cs_partition_size = 1;
  3185. } else {
  3186. adev->gds.mem.gfx_partition_size = 1024;
  3187. adev->gds.mem.cs_partition_size = 1024;
  3188. adev->gds.gws.gfx_partition_size = 16;
  3189. adev->gds.gws.cs_partition_size = 16;
  3190. adev->gds.oa.gfx_partition_size = 4;
  3191. adev->gds.oa.cs_partition_size = 4;
  3192. }
  3193. }
  3194. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3195. {
  3196. u32 data, mask;
  3197. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  3198. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  3199. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3200. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3201. mask = gfx_v9_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3202. return (~data) & mask;
  3203. }
  3204. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  3205. struct amdgpu_cu_info *cu_info)
  3206. {
  3207. int i, j, k, counter, active_cu_number = 0;
  3208. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3209. if (!adev || !cu_info)
  3210. return -EINVAL;
  3211. memset(cu_info, 0, sizeof(*cu_info));
  3212. mutex_lock(&adev->grbm_idx_mutex);
  3213. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3214. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3215. mask = 1;
  3216. ao_bitmap = 0;
  3217. counter = 0;
  3218. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  3219. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  3220. cu_info->bitmap[i][j] = bitmap;
  3221. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3222. if (bitmap & mask) {
  3223. if (counter < adev->gfx.config.max_cu_per_sh)
  3224. ao_bitmap |= mask;
  3225. counter ++;
  3226. }
  3227. mask <<= 1;
  3228. }
  3229. active_cu_number += counter;
  3230. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3231. }
  3232. }
  3233. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3234. mutex_unlock(&adev->grbm_idx_mutex);
  3235. cu_info->number = active_cu_number;
  3236. cu_info->ao_cu_mask = ao_cu_mask;
  3237. return 0;
  3238. }
  3239. static int gfx_v9_0_init_queue(struct amdgpu_ring *ring)
  3240. {
  3241. int r, j;
  3242. u32 tmp;
  3243. bool use_doorbell = true;
  3244. u64 hqd_gpu_addr;
  3245. u64 mqd_gpu_addr;
  3246. u64 eop_gpu_addr;
  3247. u64 wb_gpu_addr;
  3248. u32 *buf;
  3249. struct v9_mqd *mqd;
  3250. struct amdgpu_device *adev;
  3251. adev = ring->adev;
  3252. if (ring->mqd_obj == NULL) {
  3253. r = amdgpu_bo_create(adev,
  3254. sizeof(struct v9_mqd),
  3255. PAGE_SIZE,true,
  3256. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  3257. NULL, &ring->mqd_obj);
  3258. if (r) {
  3259. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  3260. return r;
  3261. }
  3262. }
  3263. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  3264. if (unlikely(r != 0)) {
  3265. gfx_v9_0_cp_compute_fini(adev);
  3266. return r;
  3267. }
  3268. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  3269. &mqd_gpu_addr);
  3270. if (r) {
  3271. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  3272. gfx_v9_0_cp_compute_fini(adev);
  3273. return r;
  3274. }
  3275. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  3276. if (r) {
  3277. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  3278. gfx_v9_0_cp_compute_fini(adev);
  3279. return r;
  3280. }
  3281. /* init the mqd struct */
  3282. memset(buf, 0, sizeof(struct v9_mqd));
  3283. mqd = (struct v9_mqd *)buf;
  3284. mqd->header = 0xC0310800;
  3285. mqd->compute_pipelinestat_enable = 0x00000001;
  3286. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  3287. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  3288. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  3289. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  3290. mqd->compute_misc_reserved = 0x00000003;
  3291. mutex_lock(&adev->srbm_mutex);
  3292. soc15_grbm_select(adev, ring->me,
  3293. ring->pipe,
  3294. ring->queue, 0);
  3295. /* disable wptr polling */
  3296. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  3297. /* write the EOP addr */
  3298. BUG_ON(ring->me != 1 || ring->pipe != 0); /* can't handle other cases eop address */
  3299. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (ring->queue * MEC_HPD_SIZE);
  3300. eop_gpu_addr >>= 8;
  3301. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR, lower_32_bits(eop_gpu_addr));
  3302. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  3303. mqd->cp_hqd_eop_base_addr_lo = lower_32_bits(eop_gpu_addr);
  3304. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_gpu_addr);
  3305. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3306. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  3307. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  3308. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  3309. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL, tmp);
  3310. /* enable doorbell? */
  3311. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3312. if (use_doorbell)
  3313. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3314. else
  3315. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3316. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  3317. mqd->cp_hqd_pq_doorbell_control = tmp;
  3318. /* disable the queue if it's active */
  3319. ring->wptr = 0;
  3320. mqd->cp_hqd_dequeue_request = 0;
  3321. mqd->cp_hqd_pq_rptr = 0;
  3322. mqd->cp_hqd_pq_wptr_lo = 0;
  3323. mqd->cp_hqd_pq_wptr_hi = 0;
  3324. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  3325. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  3326. for (j = 0; j < adev->usec_timeout; j++) {
  3327. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  3328. break;
  3329. udelay(1);
  3330. }
  3331. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  3332. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  3333. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3334. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3335. }
  3336. /* set the pointer to the MQD */
  3337. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  3338. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3339. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  3340. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  3341. /* set MQD vmid to 0 */
  3342. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  3343. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  3344. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL, tmp);
  3345. mqd->cp_mqd_control = tmp;
  3346. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3347. hqd_gpu_addr = ring->gpu_addr >> 8;
  3348. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  3349. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3350. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  3351. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  3352. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3353. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  3354. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  3355. (order_base_2(ring->ring_size / 4) - 1));
  3356. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  3357. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  3358. #ifdef __BIG_ENDIAN
  3359. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  3360. #endif
  3361. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  3362. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  3363. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  3364. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  3365. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL, tmp);
  3366. mqd->cp_hqd_pq_control = tmp;
  3367. /* set the wb address wether it's enabled or not */
  3368. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3369. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  3370. mqd->cp_hqd_pq_rptr_report_addr_hi =
  3371. upper_32_bits(wb_gpu_addr) & 0xffff;
  3372. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  3373. mqd->cp_hqd_pq_rptr_report_addr_lo);
  3374. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3375. mqd->cp_hqd_pq_rptr_report_addr_hi);
  3376. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  3377. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3378. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  3379. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3380. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  3381. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  3382. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3383. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  3384. /* enable the doorbell if requested */
  3385. if (use_doorbell) {
  3386. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  3387. (AMDGPU_DOORBELL64_KIQ * 2) << 2);
  3388. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  3389. (AMDGPU_DOORBELL64_MEC_RING7 * 2) << 2);
  3390. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  3391. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  3392. DOORBELL_OFFSET, ring->doorbell_index);
  3393. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  3394. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  3395. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  3396. mqd->cp_hqd_pq_doorbell_control = tmp;
  3397. } else {
  3398. mqd->cp_hqd_pq_doorbell_control = 0;
  3399. }
  3400. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  3401. mqd->cp_hqd_pq_doorbell_control);
  3402. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3403. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, mqd->cp_hqd_pq_wptr_lo);
  3404. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, mqd->cp_hqd_pq_wptr_hi);
  3405. /* set the vmid for the queue */
  3406. mqd->cp_hqd_vmid = 0;
  3407. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  3408. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  3409. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  3410. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, tmp);
  3411. mqd->cp_hqd_persistent_state = tmp;
  3412. /* activate the queue */
  3413. mqd->cp_hqd_active = 1;
  3414. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  3415. soc15_grbm_select(adev, 0, 0, 0, 0);
  3416. mutex_unlock(&adev->srbm_mutex);
  3417. amdgpu_bo_kunmap(ring->mqd_obj);
  3418. amdgpu_bo_unreserve(ring->mqd_obj);
  3419. if (use_doorbell)
  3420. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  3421. return 0;
  3422. }
  3423. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  3424. {
  3425. .type = AMD_IP_BLOCK_TYPE_GFX,
  3426. .major = 9,
  3427. .minor = 0,
  3428. .rev = 0,
  3429. .funcs = &gfx_v9_0_ip_funcs,
  3430. };