intel_display.c 484 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include "intel_frontbuffer.h"
  37. #include <drm/i915_drm.h>
  38. #include "i915_drv.h"
  39. #include "intel_dsi.h"
  40. #include "i915_trace.h"
  41. #include <drm/drm_atomic.h>
  42. #include <drm/drm_atomic_helper.h>
  43. #include <drm/drm_dp_helper.h>
  44. #include <drm/drm_crtc_helper.h>
  45. #include <drm/drm_plane_helper.h>
  46. #include <drm/drm_rect.h>
  47. #include <linux/dma_remapping.h>
  48. #include <linux/reservation.h>
  49. static bool is_mmio_work(struct intel_flip_work *work)
  50. {
  51. return work->mmio_work.func;
  52. }
  53. /* Primary plane formats for gen <= 3 */
  54. static const uint32_t i8xx_primary_formats[] = {
  55. DRM_FORMAT_C8,
  56. DRM_FORMAT_RGB565,
  57. DRM_FORMAT_XRGB1555,
  58. DRM_FORMAT_XRGB8888,
  59. };
  60. /* Primary plane formats for gen >= 4 */
  61. static const uint32_t i965_primary_formats[] = {
  62. DRM_FORMAT_C8,
  63. DRM_FORMAT_RGB565,
  64. DRM_FORMAT_XRGB8888,
  65. DRM_FORMAT_XBGR8888,
  66. DRM_FORMAT_XRGB2101010,
  67. DRM_FORMAT_XBGR2101010,
  68. };
  69. static const uint32_t skl_primary_formats[] = {
  70. DRM_FORMAT_C8,
  71. DRM_FORMAT_RGB565,
  72. DRM_FORMAT_XRGB8888,
  73. DRM_FORMAT_XBGR8888,
  74. DRM_FORMAT_ARGB8888,
  75. DRM_FORMAT_ABGR8888,
  76. DRM_FORMAT_XRGB2101010,
  77. DRM_FORMAT_XBGR2101010,
  78. DRM_FORMAT_YUYV,
  79. DRM_FORMAT_YVYU,
  80. DRM_FORMAT_UYVY,
  81. DRM_FORMAT_VYUY,
  82. };
  83. /* Cursor formats */
  84. static const uint32_t intel_cursor_formats[] = {
  85. DRM_FORMAT_ARGB8888,
  86. };
  87. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  88. struct intel_crtc_state *pipe_config);
  89. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  90. struct intel_crtc_state *pipe_config);
  91. static int intel_framebuffer_init(struct drm_device *dev,
  92. struct intel_framebuffer *ifb,
  93. struct drm_mode_fb_cmd2 *mode_cmd,
  94. struct drm_i915_gem_object *obj);
  95. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
  96. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
  97. static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc);
  98. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  99. struct intel_link_m_n *m_n,
  100. struct intel_link_m_n *m2_n2);
  101. static void ironlake_set_pipeconf(struct drm_crtc *crtc);
  102. static void haswell_set_pipeconf(struct drm_crtc *crtc);
  103. static void haswell_set_pipemisc(struct drm_crtc *crtc);
  104. static void vlv_prepare_pll(struct intel_crtc *crtc,
  105. const struct intel_crtc_state *pipe_config);
  106. static void chv_prepare_pll(struct intel_crtc *crtc,
  107. const struct intel_crtc_state *pipe_config);
  108. static void intel_begin_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
  109. static void intel_finish_crtc_commit(struct drm_crtc *, struct drm_crtc_state *);
  110. static void skl_init_scalers(struct drm_i915_private *dev_priv,
  111. struct intel_crtc *crtc,
  112. struct intel_crtc_state *crtc_state);
  113. static void skylake_pfit_enable(struct intel_crtc *crtc);
  114. static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force);
  115. static void ironlake_pfit_enable(struct intel_crtc *crtc);
  116. static void intel_modeset_setup_hw_state(struct drm_device *dev);
  117. static void intel_pre_disable_primary_noatomic(struct drm_crtc *crtc);
  118. static int ilk_max_pixel_rate(struct drm_atomic_state *state);
  119. static int bxt_calc_cdclk(int max_pixclk);
  120. struct intel_limit {
  121. struct {
  122. int min, max;
  123. } dot, vco, n, m, m1, m2, p, p1;
  124. struct {
  125. int dot_limit;
  126. int p2_slow, p2_fast;
  127. } p2;
  128. };
  129. /* returns HPLL frequency in kHz */
  130. static int valleyview_get_vco(struct drm_i915_private *dev_priv)
  131. {
  132. int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
  133. /* Obtain SKU information */
  134. mutex_lock(&dev_priv->sb_lock);
  135. hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
  136. CCK_FUSE_HPLL_FREQ_MASK;
  137. mutex_unlock(&dev_priv->sb_lock);
  138. return vco_freq[hpll_freq] * 1000;
  139. }
  140. int vlv_get_cck_clock(struct drm_i915_private *dev_priv,
  141. const char *name, u32 reg, int ref_freq)
  142. {
  143. u32 val;
  144. int divider;
  145. mutex_lock(&dev_priv->sb_lock);
  146. val = vlv_cck_read(dev_priv, reg);
  147. mutex_unlock(&dev_priv->sb_lock);
  148. divider = val & CCK_FREQUENCY_VALUES;
  149. WARN((val & CCK_FREQUENCY_STATUS) !=
  150. (divider << CCK_FREQUENCY_STATUS_SHIFT),
  151. "%s change in progress\n", name);
  152. return DIV_ROUND_CLOSEST(ref_freq << 1, divider + 1);
  153. }
  154. static int vlv_get_cck_clock_hpll(struct drm_i915_private *dev_priv,
  155. const char *name, u32 reg)
  156. {
  157. if (dev_priv->hpll_freq == 0)
  158. dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
  159. return vlv_get_cck_clock(dev_priv, name, reg,
  160. dev_priv->hpll_freq);
  161. }
  162. static int
  163. intel_pch_rawclk(struct drm_i915_private *dev_priv)
  164. {
  165. return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
  166. }
  167. static int
  168. intel_vlv_hrawclk(struct drm_i915_private *dev_priv)
  169. {
  170. /* RAWCLK_FREQ_VLV register updated from power well code */
  171. return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
  172. CCK_DISPLAY_REF_CLOCK_CONTROL);
  173. }
  174. static int
  175. intel_g4x_hrawclk(struct drm_i915_private *dev_priv)
  176. {
  177. uint32_t clkcfg;
  178. /* hrawclock is 1/4 the FSB frequency */
  179. clkcfg = I915_READ(CLKCFG);
  180. switch (clkcfg & CLKCFG_FSB_MASK) {
  181. case CLKCFG_FSB_400:
  182. return 100000;
  183. case CLKCFG_FSB_533:
  184. return 133333;
  185. case CLKCFG_FSB_667:
  186. return 166667;
  187. case CLKCFG_FSB_800:
  188. return 200000;
  189. case CLKCFG_FSB_1067:
  190. return 266667;
  191. case CLKCFG_FSB_1333:
  192. return 333333;
  193. /* these two are just a guess; one of them might be right */
  194. case CLKCFG_FSB_1600:
  195. case CLKCFG_FSB_1600_ALT:
  196. return 400000;
  197. default:
  198. return 133333;
  199. }
  200. }
  201. void intel_update_rawclk(struct drm_i915_private *dev_priv)
  202. {
  203. if (HAS_PCH_SPLIT(dev_priv))
  204. dev_priv->rawclk_freq = intel_pch_rawclk(dev_priv);
  205. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  206. dev_priv->rawclk_freq = intel_vlv_hrawclk(dev_priv);
  207. else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
  208. dev_priv->rawclk_freq = intel_g4x_hrawclk(dev_priv);
  209. else
  210. return; /* no rawclk on other platforms, or no need to know it */
  211. DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
  212. }
  213. static void intel_update_czclk(struct drm_i915_private *dev_priv)
  214. {
  215. if (!(IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)))
  216. return;
  217. dev_priv->czclk_freq = vlv_get_cck_clock_hpll(dev_priv, "czclk",
  218. CCK_CZ_CLOCK_CONTROL);
  219. DRM_DEBUG_DRIVER("CZ clock rate: %d kHz\n", dev_priv->czclk_freq);
  220. }
  221. static inline u32 /* units of 100MHz */
  222. intel_fdi_link_freq(struct drm_i915_private *dev_priv,
  223. const struct intel_crtc_state *pipe_config)
  224. {
  225. if (HAS_DDI(dev_priv))
  226. return pipe_config->port_clock; /* SPLL */
  227. else if (IS_GEN5(dev_priv))
  228. return ((I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2) * 10000;
  229. else
  230. return 270000;
  231. }
  232. static const struct intel_limit intel_limits_i8xx_dac = {
  233. .dot = { .min = 25000, .max = 350000 },
  234. .vco = { .min = 908000, .max = 1512000 },
  235. .n = { .min = 2, .max = 16 },
  236. .m = { .min = 96, .max = 140 },
  237. .m1 = { .min = 18, .max = 26 },
  238. .m2 = { .min = 6, .max = 16 },
  239. .p = { .min = 4, .max = 128 },
  240. .p1 = { .min = 2, .max = 33 },
  241. .p2 = { .dot_limit = 165000,
  242. .p2_slow = 4, .p2_fast = 2 },
  243. };
  244. static const struct intel_limit intel_limits_i8xx_dvo = {
  245. .dot = { .min = 25000, .max = 350000 },
  246. .vco = { .min = 908000, .max = 1512000 },
  247. .n = { .min = 2, .max = 16 },
  248. .m = { .min = 96, .max = 140 },
  249. .m1 = { .min = 18, .max = 26 },
  250. .m2 = { .min = 6, .max = 16 },
  251. .p = { .min = 4, .max = 128 },
  252. .p1 = { .min = 2, .max = 33 },
  253. .p2 = { .dot_limit = 165000,
  254. .p2_slow = 4, .p2_fast = 4 },
  255. };
  256. static const struct intel_limit intel_limits_i8xx_lvds = {
  257. .dot = { .min = 25000, .max = 350000 },
  258. .vco = { .min = 908000, .max = 1512000 },
  259. .n = { .min = 2, .max = 16 },
  260. .m = { .min = 96, .max = 140 },
  261. .m1 = { .min = 18, .max = 26 },
  262. .m2 = { .min = 6, .max = 16 },
  263. .p = { .min = 4, .max = 128 },
  264. .p1 = { .min = 1, .max = 6 },
  265. .p2 = { .dot_limit = 165000,
  266. .p2_slow = 14, .p2_fast = 7 },
  267. };
  268. static const struct intel_limit intel_limits_i9xx_sdvo = {
  269. .dot = { .min = 20000, .max = 400000 },
  270. .vco = { .min = 1400000, .max = 2800000 },
  271. .n = { .min = 1, .max = 6 },
  272. .m = { .min = 70, .max = 120 },
  273. .m1 = { .min = 8, .max = 18 },
  274. .m2 = { .min = 3, .max = 7 },
  275. .p = { .min = 5, .max = 80 },
  276. .p1 = { .min = 1, .max = 8 },
  277. .p2 = { .dot_limit = 200000,
  278. .p2_slow = 10, .p2_fast = 5 },
  279. };
  280. static const struct intel_limit intel_limits_i9xx_lvds = {
  281. .dot = { .min = 20000, .max = 400000 },
  282. .vco = { .min = 1400000, .max = 2800000 },
  283. .n = { .min = 1, .max = 6 },
  284. .m = { .min = 70, .max = 120 },
  285. .m1 = { .min = 8, .max = 18 },
  286. .m2 = { .min = 3, .max = 7 },
  287. .p = { .min = 7, .max = 98 },
  288. .p1 = { .min = 1, .max = 8 },
  289. .p2 = { .dot_limit = 112000,
  290. .p2_slow = 14, .p2_fast = 7 },
  291. };
  292. static const struct intel_limit intel_limits_g4x_sdvo = {
  293. .dot = { .min = 25000, .max = 270000 },
  294. .vco = { .min = 1750000, .max = 3500000},
  295. .n = { .min = 1, .max = 4 },
  296. .m = { .min = 104, .max = 138 },
  297. .m1 = { .min = 17, .max = 23 },
  298. .m2 = { .min = 5, .max = 11 },
  299. .p = { .min = 10, .max = 30 },
  300. .p1 = { .min = 1, .max = 3},
  301. .p2 = { .dot_limit = 270000,
  302. .p2_slow = 10,
  303. .p2_fast = 10
  304. },
  305. };
  306. static const struct intel_limit intel_limits_g4x_hdmi = {
  307. .dot = { .min = 22000, .max = 400000 },
  308. .vco = { .min = 1750000, .max = 3500000},
  309. .n = { .min = 1, .max = 4 },
  310. .m = { .min = 104, .max = 138 },
  311. .m1 = { .min = 16, .max = 23 },
  312. .m2 = { .min = 5, .max = 11 },
  313. .p = { .min = 5, .max = 80 },
  314. .p1 = { .min = 1, .max = 8},
  315. .p2 = { .dot_limit = 165000,
  316. .p2_slow = 10, .p2_fast = 5 },
  317. };
  318. static const struct intel_limit intel_limits_g4x_single_channel_lvds = {
  319. .dot = { .min = 20000, .max = 115000 },
  320. .vco = { .min = 1750000, .max = 3500000 },
  321. .n = { .min = 1, .max = 3 },
  322. .m = { .min = 104, .max = 138 },
  323. .m1 = { .min = 17, .max = 23 },
  324. .m2 = { .min = 5, .max = 11 },
  325. .p = { .min = 28, .max = 112 },
  326. .p1 = { .min = 2, .max = 8 },
  327. .p2 = { .dot_limit = 0,
  328. .p2_slow = 14, .p2_fast = 14
  329. },
  330. };
  331. static const struct intel_limit intel_limits_g4x_dual_channel_lvds = {
  332. .dot = { .min = 80000, .max = 224000 },
  333. .vco = { .min = 1750000, .max = 3500000 },
  334. .n = { .min = 1, .max = 3 },
  335. .m = { .min = 104, .max = 138 },
  336. .m1 = { .min = 17, .max = 23 },
  337. .m2 = { .min = 5, .max = 11 },
  338. .p = { .min = 14, .max = 42 },
  339. .p1 = { .min = 2, .max = 6 },
  340. .p2 = { .dot_limit = 0,
  341. .p2_slow = 7, .p2_fast = 7
  342. },
  343. };
  344. static const struct intel_limit intel_limits_pineview_sdvo = {
  345. .dot = { .min = 20000, .max = 400000},
  346. .vco = { .min = 1700000, .max = 3500000 },
  347. /* Pineview's Ncounter is a ring counter */
  348. .n = { .min = 3, .max = 6 },
  349. .m = { .min = 2, .max = 256 },
  350. /* Pineview only has one combined m divider, which we treat as m2. */
  351. .m1 = { .min = 0, .max = 0 },
  352. .m2 = { .min = 0, .max = 254 },
  353. .p = { .min = 5, .max = 80 },
  354. .p1 = { .min = 1, .max = 8 },
  355. .p2 = { .dot_limit = 200000,
  356. .p2_slow = 10, .p2_fast = 5 },
  357. };
  358. static const struct intel_limit intel_limits_pineview_lvds = {
  359. .dot = { .min = 20000, .max = 400000 },
  360. .vco = { .min = 1700000, .max = 3500000 },
  361. .n = { .min = 3, .max = 6 },
  362. .m = { .min = 2, .max = 256 },
  363. .m1 = { .min = 0, .max = 0 },
  364. .m2 = { .min = 0, .max = 254 },
  365. .p = { .min = 7, .max = 112 },
  366. .p1 = { .min = 1, .max = 8 },
  367. .p2 = { .dot_limit = 112000,
  368. .p2_slow = 14, .p2_fast = 14 },
  369. };
  370. /* Ironlake / Sandybridge
  371. *
  372. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  373. * the range value for them is (actual_value - 2).
  374. */
  375. static const struct intel_limit intel_limits_ironlake_dac = {
  376. .dot = { .min = 25000, .max = 350000 },
  377. .vco = { .min = 1760000, .max = 3510000 },
  378. .n = { .min = 1, .max = 5 },
  379. .m = { .min = 79, .max = 127 },
  380. .m1 = { .min = 12, .max = 22 },
  381. .m2 = { .min = 5, .max = 9 },
  382. .p = { .min = 5, .max = 80 },
  383. .p1 = { .min = 1, .max = 8 },
  384. .p2 = { .dot_limit = 225000,
  385. .p2_slow = 10, .p2_fast = 5 },
  386. };
  387. static const struct intel_limit intel_limits_ironlake_single_lvds = {
  388. .dot = { .min = 25000, .max = 350000 },
  389. .vco = { .min = 1760000, .max = 3510000 },
  390. .n = { .min = 1, .max = 3 },
  391. .m = { .min = 79, .max = 118 },
  392. .m1 = { .min = 12, .max = 22 },
  393. .m2 = { .min = 5, .max = 9 },
  394. .p = { .min = 28, .max = 112 },
  395. .p1 = { .min = 2, .max = 8 },
  396. .p2 = { .dot_limit = 225000,
  397. .p2_slow = 14, .p2_fast = 14 },
  398. };
  399. static const struct intel_limit intel_limits_ironlake_dual_lvds = {
  400. .dot = { .min = 25000, .max = 350000 },
  401. .vco = { .min = 1760000, .max = 3510000 },
  402. .n = { .min = 1, .max = 3 },
  403. .m = { .min = 79, .max = 127 },
  404. .m1 = { .min = 12, .max = 22 },
  405. .m2 = { .min = 5, .max = 9 },
  406. .p = { .min = 14, .max = 56 },
  407. .p1 = { .min = 2, .max = 8 },
  408. .p2 = { .dot_limit = 225000,
  409. .p2_slow = 7, .p2_fast = 7 },
  410. };
  411. /* LVDS 100mhz refclk limits. */
  412. static const struct intel_limit intel_limits_ironlake_single_lvds_100m = {
  413. .dot = { .min = 25000, .max = 350000 },
  414. .vco = { .min = 1760000, .max = 3510000 },
  415. .n = { .min = 1, .max = 2 },
  416. .m = { .min = 79, .max = 126 },
  417. .m1 = { .min = 12, .max = 22 },
  418. .m2 = { .min = 5, .max = 9 },
  419. .p = { .min = 28, .max = 112 },
  420. .p1 = { .min = 2, .max = 8 },
  421. .p2 = { .dot_limit = 225000,
  422. .p2_slow = 14, .p2_fast = 14 },
  423. };
  424. static const struct intel_limit intel_limits_ironlake_dual_lvds_100m = {
  425. .dot = { .min = 25000, .max = 350000 },
  426. .vco = { .min = 1760000, .max = 3510000 },
  427. .n = { .min = 1, .max = 3 },
  428. .m = { .min = 79, .max = 126 },
  429. .m1 = { .min = 12, .max = 22 },
  430. .m2 = { .min = 5, .max = 9 },
  431. .p = { .min = 14, .max = 42 },
  432. .p1 = { .min = 2, .max = 6 },
  433. .p2 = { .dot_limit = 225000,
  434. .p2_slow = 7, .p2_fast = 7 },
  435. };
  436. static const struct intel_limit intel_limits_vlv = {
  437. /*
  438. * These are the data rate limits (measured in fast clocks)
  439. * since those are the strictest limits we have. The fast
  440. * clock and actual rate limits are more relaxed, so checking
  441. * them would make no difference.
  442. */
  443. .dot = { .min = 25000 * 5, .max = 270000 * 5 },
  444. .vco = { .min = 4000000, .max = 6000000 },
  445. .n = { .min = 1, .max = 7 },
  446. .m1 = { .min = 2, .max = 3 },
  447. .m2 = { .min = 11, .max = 156 },
  448. .p1 = { .min = 2, .max = 3 },
  449. .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
  450. };
  451. static const struct intel_limit intel_limits_chv = {
  452. /*
  453. * These are the data rate limits (measured in fast clocks)
  454. * since those are the strictest limits we have. The fast
  455. * clock and actual rate limits are more relaxed, so checking
  456. * them would make no difference.
  457. */
  458. .dot = { .min = 25000 * 5, .max = 540000 * 5},
  459. .vco = { .min = 4800000, .max = 6480000 },
  460. .n = { .min = 1, .max = 1 },
  461. .m1 = { .min = 2, .max = 2 },
  462. .m2 = { .min = 24 << 22, .max = 175 << 22 },
  463. .p1 = { .min = 2, .max = 4 },
  464. .p2 = { .p2_slow = 1, .p2_fast = 14 },
  465. };
  466. static const struct intel_limit intel_limits_bxt = {
  467. /* FIXME: find real dot limits */
  468. .dot = { .min = 0, .max = INT_MAX },
  469. .vco = { .min = 4800000, .max = 6700000 },
  470. .n = { .min = 1, .max = 1 },
  471. .m1 = { .min = 2, .max = 2 },
  472. /* FIXME: find real m2 limits */
  473. .m2 = { .min = 2 << 22, .max = 255 << 22 },
  474. .p1 = { .min = 2, .max = 4 },
  475. .p2 = { .p2_slow = 1, .p2_fast = 20 },
  476. };
  477. static bool
  478. needs_modeset(struct drm_crtc_state *state)
  479. {
  480. return drm_atomic_crtc_needs_modeset(state);
  481. }
  482. /*
  483. * Platform specific helpers to calculate the port PLL loopback- (clock.m),
  484. * and post-divider (clock.p) values, pre- (clock.vco) and post-divided fast
  485. * (clock.dot) clock rates. This fast dot clock is fed to the port's IO logic.
  486. * The helpers' return value is the rate of the clock that is fed to the
  487. * display engine's pipe which can be the above fast dot clock rate or a
  488. * divided-down version of it.
  489. */
  490. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  491. static int pnv_calc_dpll_params(int refclk, struct dpll *clock)
  492. {
  493. clock->m = clock->m2 + 2;
  494. clock->p = clock->p1 * clock->p2;
  495. if (WARN_ON(clock->n == 0 || clock->p == 0))
  496. return 0;
  497. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
  498. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  499. return clock->dot;
  500. }
  501. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  502. {
  503. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  504. }
  505. static int i9xx_calc_dpll_params(int refclk, struct dpll *clock)
  506. {
  507. clock->m = i9xx_dpll_compute_m(clock);
  508. clock->p = clock->p1 * clock->p2;
  509. if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
  510. return 0;
  511. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
  512. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  513. return clock->dot;
  514. }
  515. static int vlv_calc_dpll_params(int refclk, struct dpll *clock)
  516. {
  517. clock->m = clock->m1 * clock->m2;
  518. clock->p = clock->p1 * clock->p2;
  519. if (WARN_ON(clock->n == 0 || clock->p == 0))
  520. return 0;
  521. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
  522. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  523. return clock->dot / 5;
  524. }
  525. int chv_calc_dpll_params(int refclk, struct dpll *clock)
  526. {
  527. clock->m = clock->m1 * clock->m2;
  528. clock->p = clock->p1 * clock->p2;
  529. if (WARN_ON(clock->n == 0 || clock->p == 0))
  530. return 0;
  531. clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
  532. clock->n << 22);
  533. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  534. return clock->dot / 5;
  535. }
  536. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  537. /**
  538. * Returns whether the given set of divisors are valid for a given refclk with
  539. * the given connectors.
  540. */
  541. static bool intel_PLL_is_valid(struct drm_i915_private *dev_priv,
  542. const struct intel_limit *limit,
  543. const struct dpll *clock)
  544. {
  545. if (clock->n < limit->n.min || limit->n.max < clock->n)
  546. INTELPllInvalid("n out of range\n");
  547. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  548. INTELPllInvalid("p1 out of range\n");
  549. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  550. INTELPllInvalid("m2 out of range\n");
  551. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  552. INTELPllInvalid("m1 out of range\n");
  553. if (!IS_PINEVIEW(dev_priv) && !IS_VALLEYVIEW(dev_priv) &&
  554. !IS_CHERRYVIEW(dev_priv) && !IS_BROXTON(dev_priv))
  555. if (clock->m1 <= clock->m2)
  556. INTELPllInvalid("m1 <= m2\n");
  557. if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
  558. !IS_BROXTON(dev_priv)) {
  559. if (clock->p < limit->p.min || limit->p.max < clock->p)
  560. INTELPllInvalid("p out of range\n");
  561. if (clock->m < limit->m.min || limit->m.max < clock->m)
  562. INTELPllInvalid("m out of range\n");
  563. }
  564. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  565. INTELPllInvalid("vco out of range\n");
  566. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  567. * connector, etc., rather than just a single range.
  568. */
  569. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  570. INTELPllInvalid("dot out of range\n");
  571. return true;
  572. }
  573. static int
  574. i9xx_select_p2_div(const struct intel_limit *limit,
  575. const struct intel_crtc_state *crtc_state,
  576. int target)
  577. {
  578. struct drm_device *dev = crtc_state->base.crtc->dev;
  579. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  580. /*
  581. * For LVDS just rely on its current settings for dual-channel.
  582. * We haven't figured out how to reliably set up different
  583. * single/dual channel state, if we even can.
  584. */
  585. if (intel_is_dual_link_lvds(dev))
  586. return limit->p2.p2_fast;
  587. else
  588. return limit->p2.p2_slow;
  589. } else {
  590. if (target < limit->p2.dot_limit)
  591. return limit->p2.p2_slow;
  592. else
  593. return limit->p2.p2_fast;
  594. }
  595. }
  596. /*
  597. * Returns a set of divisors for the desired target clock with the given
  598. * refclk, or FALSE. The returned values represent the clock equation:
  599. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  600. *
  601. * Target and reference clocks are specified in kHz.
  602. *
  603. * If match_clock is provided, then best_clock P divider must match the P
  604. * divider from @match_clock used for LVDS downclocking.
  605. */
  606. static bool
  607. i9xx_find_best_dpll(const struct intel_limit *limit,
  608. struct intel_crtc_state *crtc_state,
  609. int target, int refclk, struct dpll *match_clock,
  610. struct dpll *best_clock)
  611. {
  612. struct drm_device *dev = crtc_state->base.crtc->dev;
  613. struct dpll clock;
  614. int err = target;
  615. memset(best_clock, 0, sizeof(*best_clock));
  616. clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
  617. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  618. clock.m1++) {
  619. for (clock.m2 = limit->m2.min;
  620. clock.m2 <= limit->m2.max; clock.m2++) {
  621. if (clock.m2 >= clock.m1)
  622. break;
  623. for (clock.n = limit->n.min;
  624. clock.n <= limit->n.max; clock.n++) {
  625. for (clock.p1 = limit->p1.min;
  626. clock.p1 <= limit->p1.max; clock.p1++) {
  627. int this_err;
  628. i9xx_calc_dpll_params(refclk, &clock);
  629. if (!intel_PLL_is_valid(to_i915(dev),
  630. limit,
  631. &clock))
  632. continue;
  633. if (match_clock &&
  634. clock.p != match_clock->p)
  635. continue;
  636. this_err = abs(clock.dot - target);
  637. if (this_err < err) {
  638. *best_clock = clock;
  639. err = this_err;
  640. }
  641. }
  642. }
  643. }
  644. }
  645. return (err != target);
  646. }
  647. /*
  648. * Returns a set of divisors for the desired target clock with the given
  649. * refclk, or FALSE. The returned values represent the clock equation:
  650. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  651. *
  652. * Target and reference clocks are specified in kHz.
  653. *
  654. * If match_clock is provided, then best_clock P divider must match the P
  655. * divider from @match_clock used for LVDS downclocking.
  656. */
  657. static bool
  658. pnv_find_best_dpll(const struct intel_limit *limit,
  659. struct intel_crtc_state *crtc_state,
  660. int target, int refclk, struct dpll *match_clock,
  661. struct dpll *best_clock)
  662. {
  663. struct drm_device *dev = crtc_state->base.crtc->dev;
  664. struct dpll clock;
  665. int err = target;
  666. memset(best_clock, 0, sizeof(*best_clock));
  667. clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
  668. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  669. clock.m1++) {
  670. for (clock.m2 = limit->m2.min;
  671. clock.m2 <= limit->m2.max; clock.m2++) {
  672. for (clock.n = limit->n.min;
  673. clock.n <= limit->n.max; clock.n++) {
  674. for (clock.p1 = limit->p1.min;
  675. clock.p1 <= limit->p1.max; clock.p1++) {
  676. int this_err;
  677. pnv_calc_dpll_params(refclk, &clock);
  678. if (!intel_PLL_is_valid(to_i915(dev),
  679. limit,
  680. &clock))
  681. continue;
  682. if (match_clock &&
  683. clock.p != match_clock->p)
  684. continue;
  685. this_err = abs(clock.dot - target);
  686. if (this_err < err) {
  687. *best_clock = clock;
  688. err = this_err;
  689. }
  690. }
  691. }
  692. }
  693. }
  694. return (err != target);
  695. }
  696. /*
  697. * Returns a set of divisors for the desired target clock with the given
  698. * refclk, or FALSE. The returned values represent the clock equation:
  699. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  700. *
  701. * Target and reference clocks are specified in kHz.
  702. *
  703. * If match_clock is provided, then best_clock P divider must match the P
  704. * divider from @match_clock used for LVDS downclocking.
  705. */
  706. static bool
  707. g4x_find_best_dpll(const struct intel_limit *limit,
  708. struct intel_crtc_state *crtc_state,
  709. int target, int refclk, struct dpll *match_clock,
  710. struct dpll *best_clock)
  711. {
  712. struct drm_device *dev = crtc_state->base.crtc->dev;
  713. struct dpll clock;
  714. int max_n;
  715. bool found = false;
  716. /* approximately equals target * 0.00585 */
  717. int err_most = (target >> 8) + (target >> 9);
  718. memset(best_clock, 0, sizeof(*best_clock));
  719. clock.p2 = i9xx_select_p2_div(limit, crtc_state, target);
  720. max_n = limit->n.max;
  721. /* based on hardware requirement, prefer smaller n to precision */
  722. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  723. /* based on hardware requirement, prefere larger m1,m2 */
  724. for (clock.m1 = limit->m1.max;
  725. clock.m1 >= limit->m1.min; clock.m1--) {
  726. for (clock.m2 = limit->m2.max;
  727. clock.m2 >= limit->m2.min; clock.m2--) {
  728. for (clock.p1 = limit->p1.max;
  729. clock.p1 >= limit->p1.min; clock.p1--) {
  730. int this_err;
  731. i9xx_calc_dpll_params(refclk, &clock);
  732. if (!intel_PLL_is_valid(to_i915(dev),
  733. limit,
  734. &clock))
  735. continue;
  736. this_err = abs(clock.dot - target);
  737. if (this_err < err_most) {
  738. *best_clock = clock;
  739. err_most = this_err;
  740. max_n = clock.n;
  741. found = true;
  742. }
  743. }
  744. }
  745. }
  746. }
  747. return found;
  748. }
  749. /*
  750. * Check if the calculated PLL configuration is more optimal compared to the
  751. * best configuration and error found so far. Return the calculated error.
  752. */
  753. static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
  754. const struct dpll *calculated_clock,
  755. const struct dpll *best_clock,
  756. unsigned int best_error_ppm,
  757. unsigned int *error_ppm)
  758. {
  759. /*
  760. * For CHV ignore the error and consider only the P value.
  761. * Prefer a bigger P value based on HW requirements.
  762. */
  763. if (IS_CHERRYVIEW(to_i915(dev))) {
  764. *error_ppm = 0;
  765. return calculated_clock->p > best_clock->p;
  766. }
  767. if (WARN_ON_ONCE(!target_freq))
  768. return false;
  769. *error_ppm = div_u64(1000000ULL *
  770. abs(target_freq - calculated_clock->dot),
  771. target_freq);
  772. /*
  773. * Prefer a better P value over a better (smaller) error if the error
  774. * is small. Ensure this preference for future configurations too by
  775. * setting the error to 0.
  776. */
  777. if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
  778. *error_ppm = 0;
  779. return true;
  780. }
  781. return *error_ppm + 10 < best_error_ppm;
  782. }
  783. /*
  784. * Returns a set of divisors for the desired target clock with the given
  785. * refclk, or FALSE. The returned values represent the clock equation:
  786. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  787. */
  788. static bool
  789. vlv_find_best_dpll(const struct intel_limit *limit,
  790. struct intel_crtc_state *crtc_state,
  791. int target, int refclk, struct dpll *match_clock,
  792. struct dpll *best_clock)
  793. {
  794. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  795. struct drm_device *dev = crtc->base.dev;
  796. struct dpll clock;
  797. unsigned int bestppm = 1000000;
  798. /* min update 19.2 MHz */
  799. int max_n = min(limit->n.max, refclk / 19200);
  800. bool found = false;
  801. target *= 5; /* fast clock */
  802. memset(best_clock, 0, sizeof(*best_clock));
  803. /* based on hardware requirement, prefer smaller n to precision */
  804. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  805. for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
  806. for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
  807. clock.p2 -= clock.p2 > 10 ? 2 : 1) {
  808. clock.p = clock.p1 * clock.p2;
  809. /* based on hardware requirement, prefer bigger m1,m2 values */
  810. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
  811. unsigned int ppm;
  812. clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
  813. refclk * clock.m1);
  814. vlv_calc_dpll_params(refclk, &clock);
  815. if (!intel_PLL_is_valid(to_i915(dev),
  816. limit,
  817. &clock))
  818. continue;
  819. if (!vlv_PLL_is_optimal(dev, target,
  820. &clock,
  821. best_clock,
  822. bestppm, &ppm))
  823. continue;
  824. *best_clock = clock;
  825. bestppm = ppm;
  826. found = true;
  827. }
  828. }
  829. }
  830. }
  831. return found;
  832. }
  833. /*
  834. * Returns a set of divisors for the desired target clock with the given
  835. * refclk, or FALSE. The returned values represent the clock equation:
  836. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  837. */
  838. static bool
  839. chv_find_best_dpll(const struct intel_limit *limit,
  840. struct intel_crtc_state *crtc_state,
  841. int target, int refclk, struct dpll *match_clock,
  842. struct dpll *best_clock)
  843. {
  844. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  845. struct drm_device *dev = crtc->base.dev;
  846. unsigned int best_error_ppm;
  847. struct dpll clock;
  848. uint64_t m2;
  849. int found = false;
  850. memset(best_clock, 0, sizeof(*best_clock));
  851. best_error_ppm = 1000000;
  852. /*
  853. * Based on hardware doc, the n always set to 1, and m1 always
  854. * set to 2. If requires to support 200Mhz refclk, we need to
  855. * revisit this because n may not 1 anymore.
  856. */
  857. clock.n = 1, clock.m1 = 2;
  858. target *= 5; /* fast clock */
  859. for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
  860. for (clock.p2 = limit->p2.p2_fast;
  861. clock.p2 >= limit->p2.p2_slow;
  862. clock.p2 -= clock.p2 > 10 ? 2 : 1) {
  863. unsigned int error_ppm;
  864. clock.p = clock.p1 * clock.p2;
  865. m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
  866. clock.n) << 22, refclk * clock.m1);
  867. if (m2 > INT_MAX/clock.m1)
  868. continue;
  869. clock.m2 = m2;
  870. chv_calc_dpll_params(refclk, &clock);
  871. if (!intel_PLL_is_valid(to_i915(dev), limit, &clock))
  872. continue;
  873. if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
  874. best_error_ppm, &error_ppm))
  875. continue;
  876. *best_clock = clock;
  877. best_error_ppm = error_ppm;
  878. found = true;
  879. }
  880. }
  881. return found;
  882. }
  883. bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
  884. struct dpll *best_clock)
  885. {
  886. int refclk = 100000;
  887. const struct intel_limit *limit = &intel_limits_bxt;
  888. return chv_find_best_dpll(limit, crtc_state,
  889. target_clock, refclk, NULL, best_clock);
  890. }
  891. bool intel_crtc_active(struct intel_crtc *crtc)
  892. {
  893. /* Be paranoid as we can arrive here with only partial
  894. * state retrieved from the hardware during setup.
  895. *
  896. * We can ditch the adjusted_mode.crtc_clock check as soon
  897. * as Haswell has gained clock readout/fastboot support.
  898. *
  899. * We can ditch the crtc->primary->fb check as soon as we can
  900. * properly reconstruct framebuffers.
  901. *
  902. * FIXME: The intel_crtc->active here should be switched to
  903. * crtc->state->active once we have proper CRTC states wired up
  904. * for atomic.
  905. */
  906. return crtc->active && crtc->base.primary->state->fb &&
  907. crtc->config->base.adjusted_mode.crtc_clock;
  908. }
  909. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  910. enum pipe pipe)
  911. {
  912. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  913. return crtc->config->cpu_transcoder;
  914. }
  915. static bool pipe_dsl_stopped(struct drm_i915_private *dev_priv, enum pipe pipe)
  916. {
  917. i915_reg_t reg = PIPEDSL(pipe);
  918. u32 line1, line2;
  919. u32 line_mask;
  920. if (IS_GEN2(dev_priv))
  921. line_mask = DSL_LINEMASK_GEN2;
  922. else
  923. line_mask = DSL_LINEMASK_GEN3;
  924. line1 = I915_READ(reg) & line_mask;
  925. msleep(5);
  926. line2 = I915_READ(reg) & line_mask;
  927. return line1 == line2;
  928. }
  929. /*
  930. * intel_wait_for_pipe_off - wait for pipe to turn off
  931. * @crtc: crtc whose pipe to wait for
  932. *
  933. * After disabling a pipe, we can't wait for vblank in the usual way,
  934. * spinning on the vblank interrupt status bit, since we won't actually
  935. * see an interrupt when the pipe is disabled.
  936. *
  937. * On Gen4 and above:
  938. * wait for the pipe register state bit to turn off
  939. *
  940. * Otherwise:
  941. * wait for the display line value to settle (it usually
  942. * ends up stopping at the start of the next frame).
  943. *
  944. */
  945. static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
  946. {
  947. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  948. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  949. enum pipe pipe = crtc->pipe;
  950. if (INTEL_GEN(dev_priv) >= 4) {
  951. i915_reg_t reg = PIPECONF(cpu_transcoder);
  952. /* Wait for the Pipe State to go off */
  953. if (intel_wait_for_register(dev_priv,
  954. reg, I965_PIPECONF_ACTIVE, 0,
  955. 100))
  956. WARN(1, "pipe_off wait timed out\n");
  957. } else {
  958. /* Wait for the display line to settle */
  959. if (wait_for(pipe_dsl_stopped(dev_priv, pipe), 100))
  960. WARN(1, "pipe_off wait timed out\n");
  961. }
  962. }
  963. /* Only for pre-ILK configs */
  964. void assert_pll(struct drm_i915_private *dev_priv,
  965. enum pipe pipe, bool state)
  966. {
  967. u32 val;
  968. bool cur_state;
  969. val = I915_READ(DPLL(pipe));
  970. cur_state = !!(val & DPLL_VCO_ENABLE);
  971. I915_STATE_WARN(cur_state != state,
  972. "PLL state assertion failure (expected %s, current %s)\n",
  973. onoff(state), onoff(cur_state));
  974. }
  975. /* XXX: the dsi pll is shared between MIPI DSI ports */
  976. void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
  977. {
  978. u32 val;
  979. bool cur_state;
  980. mutex_lock(&dev_priv->sb_lock);
  981. val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
  982. mutex_unlock(&dev_priv->sb_lock);
  983. cur_state = val & DSI_PLL_VCO_EN;
  984. I915_STATE_WARN(cur_state != state,
  985. "DSI PLL state assertion failure (expected %s, current %s)\n",
  986. onoff(state), onoff(cur_state));
  987. }
  988. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  989. enum pipe pipe, bool state)
  990. {
  991. bool cur_state;
  992. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  993. pipe);
  994. if (HAS_DDI(dev_priv)) {
  995. /* DDI does not have a specific FDI_TX register */
  996. u32 val = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  997. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  998. } else {
  999. u32 val = I915_READ(FDI_TX_CTL(pipe));
  1000. cur_state = !!(val & FDI_TX_ENABLE);
  1001. }
  1002. I915_STATE_WARN(cur_state != state,
  1003. "FDI TX state assertion failure (expected %s, current %s)\n",
  1004. onoff(state), onoff(cur_state));
  1005. }
  1006. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  1007. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  1008. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  1009. enum pipe pipe, bool state)
  1010. {
  1011. u32 val;
  1012. bool cur_state;
  1013. val = I915_READ(FDI_RX_CTL(pipe));
  1014. cur_state = !!(val & FDI_RX_ENABLE);
  1015. I915_STATE_WARN(cur_state != state,
  1016. "FDI RX state assertion failure (expected %s, current %s)\n",
  1017. onoff(state), onoff(cur_state));
  1018. }
  1019. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  1020. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  1021. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  1022. enum pipe pipe)
  1023. {
  1024. u32 val;
  1025. /* ILK FDI PLL is always enabled */
  1026. if (IS_GEN5(dev_priv))
  1027. return;
  1028. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  1029. if (HAS_DDI(dev_priv))
  1030. return;
  1031. val = I915_READ(FDI_TX_CTL(pipe));
  1032. I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  1033. }
  1034. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  1035. enum pipe pipe, bool state)
  1036. {
  1037. u32 val;
  1038. bool cur_state;
  1039. val = I915_READ(FDI_RX_CTL(pipe));
  1040. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  1041. I915_STATE_WARN(cur_state != state,
  1042. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  1043. onoff(state), onoff(cur_state));
  1044. }
  1045. void assert_panel_unlocked(struct drm_i915_private *dev_priv, enum pipe pipe)
  1046. {
  1047. i915_reg_t pp_reg;
  1048. u32 val;
  1049. enum pipe panel_pipe = PIPE_A;
  1050. bool locked = true;
  1051. if (WARN_ON(HAS_DDI(dev_priv)))
  1052. return;
  1053. if (HAS_PCH_SPLIT(dev_priv)) {
  1054. u32 port_sel;
  1055. pp_reg = PP_CONTROL(0);
  1056. port_sel = I915_READ(PP_ON_DELAYS(0)) & PANEL_PORT_SELECT_MASK;
  1057. if (port_sel == PANEL_PORT_SELECT_LVDS &&
  1058. I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
  1059. panel_pipe = PIPE_B;
  1060. /* XXX: else fix for eDP */
  1061. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1062. /* presumably write lock depends on pipe, not port select */
  1063. pp_reg = PP_CONTROL(pipe);
  1064. panel_pipe = pipe;
  1065. } else {
  1066. pp_reg = PP_CONTROL(0);
  1067. if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
  1068. panel_pipe = PIPE_B;
  1069. }
  1070. val = I915_READ(pp_reg);
  1071. if (!(val & PANEL_POWER_ON) ||
  1072. ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
  1073. locked = false;
  1074. I915_STATE_WARN(panel_pipe == pipe && locked,
  1075. "panel assertion failure, pipe %c regs locked\n",
  1076. pipe_name(pipe));
  1077. }
  1078. static void assert_cursor(struct drm_i915_private *dev_priv,
  1079. enum pipe pipe, bool state)
  1080. {
  1081. bool cur_state;
  1082. if (IS_845G(dev_priv) || IS_I865G(dev_priv))
  1083. cur_state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
  1084. else
  1085. cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  1086. I915_STATE_WARN(cur_state != state,
  1087. "cursor on pipe %c assertion failure (expected %s, current %s)\n",
  1088. pipe_name(pipe), onoff(state), onoff(cur_state));
  1089. }
  1090. #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
  1091. #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
  1092. void assert_pipe(struct drm_i915_private *dev_priv,
  1093. enum pipe pipe, bool state)
  1094. {
  1095. bool cur_state;
  1096. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1097. pipe);
  1098. enum intel_display_power_domain power_domain;
  1099. /* if we need the pipe quirk it must be always on */
  1100. if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
  1101. (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
  1102. state = true;
  1103. power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
  1104. if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
  1105. u32 val = I915_READ(PIPECONF(cpu_transcoder));
  1106. cur_state = !!(val & PIPECONF_ENABLE);
  1107. intel_display_power_put(dev_priv, power_domain);
  1108. } else {
  1109. cur_state = false;
  1110. }
  1111. I915_STATE_WARN(cur_state != state,
  1112. "pipe %c assertion failure (expected %s, current %s)\n",
  1113. pipe_name(pipe), onoff(state), onoff(cur_state));
  1114. }
  1115. static void assert_plane(struct drm_i915_private *dev_priv,
  1116. enum plane plane, bool state)
  1117. {
  1118. u32 val;
  1119. bool cur_state;
  1120. val = I915_READ(DSPCNTR(plane));
  1121. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1122. I915_STATE_WARN(cur_state != state,
  1123. "plane %c assertion failure (expected %s, current %s)\n",
  1124. plane_name(plane), onoff(state), onoff(cur_state));
  1125. }
  1126. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1127. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1128. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1129. enum pipe pipe)
  1130. {
  1131. int i;
  1132. /* Primary planes are fixed to pipes on gen4+ */
  1133. if (INTEL_GEN(dev_priv) >= 4) {
  1134. u32 val = I915_READ(DSPCNTR(pipe));
  1135. I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
  1136. "plane %c assertion failure, should be disabled but not\n",
  1137. plane_name(pipe));
  1138. return;
  1139. }
  1140. /* Need to check both planes against the pipe */
  1141. for_each_pipe(dev_priv, i) {
  1142. u32 val = I915_READ(DSPCNTR(i));
  1143. enum pipe cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1144. DISPPLANE_SEL_PIPE_SHIFT;
  1145. I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1146. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1147. plane_name(i), pipe_name(pipe));
  1148. }
  1149. }
  1150. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1151. enum pipe pipe)
  1152. {
  1153. int sprite;
  1154. if (INTEL_GEN(dev_priv) >= 9) {
  1155. for_each_sprite(dev_priv, pipe, sprite) {
  1156. u32 val = I915_READ(PLANE_CTL(pipe, sprite));
  1157. I915_STATE_WARN(val & PLANE_CTL_ENABLE,
  1158. "plane %d assertion failure, should be off on pipe %c but is still active\n",
  1159. sprite, pipe_name(pipe));
  1160. }
  1161. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1162. for_each_sprite(dev_priv, pipe, sprite) {
  1163. u32 val = I915_READ(SPCNTR(pipe, sprite));
  1164. I915_STATE_WARN(val & SP_ENABLE,
  1165. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1166. sprite_name(pipe, sprite), pipe_name(pipe));
  1167. }
  1168. } else if (INTEL_GEN(dev_priv) >= 7) {
  1169. u32 val = I915_READ(SPRCTL(pipe));
  1170. I915_STATE_WARN(val & SPRITE_ENABLE,
  1171. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1172. plane_name(pipe), pipe_name(pipe));
  1173. } else if (INTEL_GEN(dev_priv) >= 5) {
  1174. u32 val = I915_READ(DVSCNTR(pipe));
  1175. I915_STATE_WARN(val & DVS_ENABLE,
  1176. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1177. plane_name(pipe), pipe_name(pipe));
  1178. }
  1179. }
  1180. static void assert_vblank_disabled(struct drm_crtc *crtc)
  1181. {
  1182. if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
  1183. drm_crtc_vblank_put(crtc);
  1184. }
  1185. void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1186. enum pipe pipe)
  1187. {
  1188. u32 val;
  1189. bool enabled;
  1190. val = I915_READ(PCH_TRANSCONF(pipe));
  1191. enabled = !!(val & TRANS_ENABLE);
  1192. I915_STATE_WARN(enabled,
  1193. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1194. pipe_name(pipe));
  1195. }
  1196. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1197. enum pipe pipe, u32 port_sel, u32 val)
  1198. {
  1199. if ((val & DP_PORT_EN) == 0)
  1200. return false;
  1201. if (HAS_PCH_CPT(dev_priv)) {
  1202. u32 trans_dp_ctl = I915_READ(TRANS_DP_CTL(pipe));
  1203. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1204. return false;
  1205. } else if (IS_CHERRYVIEW(dev_priv)) {
  1206. if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
  1207. return false;
  1208. } else {
  1209. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1210. return false;
  1211. }
  1212. return true;
  1213. }
  1214. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1215. enum pipe pipe, u32 val)
  1216. {
  1217. if ((val & SDVO_ENABLE) == 0)
  1218. return false;
  1219. if (HAS_PCH_CPT(dev_priv)) {
  1220. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1221. return false;
  1222. } else if (IS_CHERRYVIEW(dev_priv)) {
  1223. if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
  1224. return false;
  1225. } else {
  1226. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1227. return false;
  1228. }
  1229. return true;
  1230. }
  1231. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1232. enum pipe pipe, u32 val)
  1233. {
  1234. if ((val & LVDS_PORT_EN) == 0)
  1235. return false;
  1236. if (HAS_PCH_CPT(dev_priv)) {
  1237. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1238. return false;
  1239. } else {
  1240. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1241. return false;
  1242. }
  1243. return true;
  1244. }
  1245. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1246. enum pipe pipe, u32 val)
  1247. {
  1248. if ((val & ADPA_DAC_ENABLE) == 0)
  1249. return false;
  1250. if (HAS_PCH_CPT(dev_priv)) {
  1251. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1252. return false;
  1253. } else {
  1254. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1255. return false;
  1256. }
  1257. return true;
  1258. }
  1259. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1260. enum pipe pipe, i915_reg_t reg,
  1261. u32 port_sel)
  1262. {
  1263. u32 val = I915_READ(reg);
  1264. I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1265. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1266. i915_mmio_reg_offset(reg), pipe_name(pipe));
  1267. I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & DP_PORT_EN) == 0
  1268. && (val & DP_PIPEB_SELECT),
  1269. "IBX PCH dp port still using transcoder B\n");
  1270. }
  1271. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1272. enum pipe pipe, i915_reg_t reg)
  1273. {
  1274. u32 val = I915_READ(reg);
  1275. I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1276. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1277. i915_mmio_reg_offset(reg), pipe_name(pipe));
  1278. I915_STATE_WARN(HAS_PCH_IBX(dev_priv) && (val & SDVO_ENABLE) == 0
  1279. && (val & SDVO_PIPE_B_SELECT),
  1280. "IBX PCH hdmi port still using transcoder B\n");
  1281. }
  1282. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1283. enum pipe pipe)
  1284. {
  1285. u32 val;
  1286. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1287. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1288. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1289. val = I915_READ(PCH_ADPA);
  1290. I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1291. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1292. pipe_name(pipe));
  1293. val = I915_READ(PCH_LVDS);
  1294. I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1295. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1296. pipe_name(pipe));
  1297. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1298. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1299. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1300. }
  1301. static void _vlv_enable_pll(struct intel_crtc *crtc,
  1302. const struct intel_crtc_state *pipe_config)
  1303. {
  1304. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1305. enum pipe pipe = crtc->pipe;
  1306. I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
  1307. POSTING_READ(DPLL(pipe));
  1308. udelay(150);
  1309. if (intel_wait_for_register(dev_priv,
  1310. DPLL(pipe),
  1311. DPLL_LOCK_VLV,
  1312. DPLL_LOCK_VLV,
  1313. 1))
  1314. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  1315. }
  1316. static void vlv_enable_pll(struct intel_crtc *crtc,
  1317. const struct intel_crtc_state *pipe_config)
  1318. {
  1319. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1320. enum pipe pipe = crtc->pipe;
  1321. assert_pipe_disabled(dev_priv, pipe);
  1322. /* PLL is protected by panel, make sure we can write it */
  1323. assert_panel_unlocked(dev_priv, pipe);
  1324. if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
  1325. _vlv_enable_pll(crtc, pipe_config);
  1326. I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
  1327. POSTING_READ(DPLL_MD(pipe));
  1328. }
  1329. static void _chv_enable_pll(struct intel_crtc *crtc,
  1330. const struct intel_crtc_state *pipe_config)
  1331. {
  1332. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1333. enum pipe pipe = crtc->pipe;
  1334. enum dpio_channel port = vlv_pipe_to_channel(pipe);
  1335. u32 tmp;
  1336. mutex_lock(&dev_priv->sb_lock);
  1337. /* Enable back the 10bit clock to display controller */
  1338. tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
  1339. tmp |= DPIO_DCLKP_EN;
  1340. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
  1341. mutex_unlock(&dev_priv->sb_lock);
  1342. /*
  1343. * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
  1344. */
  1345. udelay(1);
  1346. /* Enable PLL */
  1347. I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
  1348. /* Check PLL is locked */
  1349. if (intel_wait_for_register(dev_priv,
  1350. DPLL(pipe), DPLL_LOCK_VLV, DPLL_LOCK_VLV,
  1351. 1))
  1352. DRM_ERROR("PLL %d failed to lock\n", pipe);
  1353. }
  1354. static void chv_enable_pll(struct intel_crtc *crtc,
  1355. const struct intel_crtc_state *pipe_config)
  1356. {
  1357. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1358. enum pipe pipe = crtc->pipe;
  1359. assert_pipe_disabled(dev_priv, pipe);
  1360. /* PLL is protected by panel, make sure we can write it */
  1361. assert_panel_unlocked(dev_priv, pipe);
  1362. if (pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE)
  1363. _chv_enable_pll(crtc, pipe_config);
  1364. if (pipe != PIPE_A) {
  1365. /*
  1366. * WaPixelRepeatModeFixForC0:chv
  1367. *
  1368. * DPLLCMD is AWOL. Use chicken bits to propagate
  1369. * the value from DPLLBMD to either pipe B or C.
  1370. */
  1371. I915_WRITE(CBR4_VLV, pipe == PIPE_B ? CBR_DPLLBMD_PIPE_B : CBR_DPLLBMD_PIPE_C);
  1372. I915_WRITE(DPLL_MD(PIPE_B), pipe_config->dpll_hw_state.dpll_md);
  1373. I915_WRITE(CBR4_VLV, 0);
  1374. dev_priv->chv_dpll_md[pipe] = pipe_config->dpll_hw_state.dpll_md;
  1375. /*
  1376. * DPLLB VGA mode also seems to cause problems.
  1377. * We should always have it disabled.
  1378. */
  1379. WARN_ON((I915_READ(DPLL(PIPE_B)) & DPLL_VGA_MODE_DIS) == 0);
  1380. } else {
  1381. I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
  1382. POSTING_READ(DPLL_MD(pipe));
  1383. }
  1384. }
  1385. static int intel_num_dvo_pipes(struct drm_i915_private *dev_priv)
  1386. {
  1387. struct intel_crtc *crtc;
  1388. int count = 0;
  1389. for_each_intel_crtc(&dev_priv->drm, crtc) {
  1390. count += crtc->base.state->active &&
  1391. intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO);
  1392. }
  1393. return count;
  1394. }
  1395. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1396. {
  1397. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1398. i915_reg_t reg = DPLL(crtc->pipe);
  1399. u32 dpll = crtc->config->dpll_hw_state.dpll;
  1400. assert_pipe_disabled(dev_priv, crtc->pipe);
  1401. /* PLL is protected by panel, make sure we can write it */
  1402. if (IS_MOBILE(dev_priv) && !IS_I830(dev_priv))
  1403. assert_panel_unlocked(dev_priv, crtc->pipe);
  1404. /* Enable DVO 2x clock on both PLLs if necessary */
  1405. if (IS_I830(dev_priv) && intel_num_dvo_pipes(dev_priv) > 0) {
  1406. /*
  1407. * It appears to be important that we don't enable this
  1408. * for the current pipe before otherwise configuring the
  1409. * PLL. No idea how this should be handled if multiple
  1410. * DVO outputs are enabled simultaneosly.
  1411. */
  1412. dpll |= DPLL_DVO_2X_MODE;
  1413. I915_WRITE(DPLL(!crtc->pipe),
  1414. I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
  1415. }
  1416. /*
  1417. * Apparently we need to have VGA mode enabled prior to changing
  1418. * the P1/P2 dividers. Otherwise the DPLL will keep using the old
  1419. * dividers, even though the register value does change.
  1420. */
  1421. I915_WRITE(reg, 0);
  1422. I915_WRITE(reg, dpll);
  1423. /* Wait for the clocks to stabilize. */
  1424. POSTING_READ(reg);
  1425. udelay(150);
  1426. if (INTEL_GEN(dev_priv) >= 4) {
  1427. I915_WRITE(DPLL_MD(crtc->pipe),
  1428. crtc->config->dpll_hw_state.dpll_md);
  1429. } else {
  1430. /* The pixel multiplier can only be updated once the
  1431. * DPLL is enabled and the clocks are stable.
  1432. *
  1433. * So write it again.
  1434. */
  1435. I915_WRITE(reg, dpll);
  1436. }
  1437. /* We do this three times for luck */
  1438. I915_WRITE(reg, dpll);
  1439. POSTING_READ(reg);
  1440. udelay(150); /* wait for warmup */
  1441. I915_WRITE(reg, dpll);
  1442. POSTING_READ(reg);
  1443. udelay(150); /* wait for warmup */
  1444. I915_WRITE(reg, dpll);
  1445. POSTING_READ(reg);
  1446. udelay(150); /* wait for warmup */
  1447. }
  1448. /**
  1449. * i9xx_disable_pll - disable a PLL
  1450. * @dev_priv: i915 private structure
  1451. * @pipe: pipe PLL to disable
  1452. *
  1453. * Disable the PLL for @pipe, making sure the pipe is off first.
  1454. *
  1455. * Note! This is for pre-ILK only.
  1456. */
  1457. static void i9xx_disable_pll(struct intel_crtc *crtc)
  1458. {
  1459. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1460. enum pipe pipe = crtc->pipe;
  1461. /* Disable DVO 2x clock on both PLLs if necessary */
  1462. if (IS_I830(dev_priv) &&
  1463. intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DVO) &&
  1464. !intel_num_dvo_pipes(dev_priv)) {
  1465. I915_WRITE(DPLL(PIPE_B),
  1466. I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
  1467. I915_WRITE(DPLL(PIPE_A),
  1468. I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
  1469. }
  1470. /* Don't disable pipe or pipe PLLs if needed */
  1471. if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
  1472. (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
  1473. return;
  1474. /* Make sure the pipe isn't still relying on us */
  1475. assert_pipe_disabled(dev_priv, pipe);
  1476. I915_WRITE(DPLL(pipe), DPLL_VGA_MODE_DIS);
  1477. POSTING_READ(DPLL(pipe));
  1478. }
  1479. static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1480. {
  1481. u32 val;
  1482. /* Make sure the pipe isn't still relying on us */
  1483. assert_pipe_disabled(dev_priv, pipe);
  1484. val = DPLL_INTEGRATED_REF_CLK_VLV |
  1485. DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  1486. if (pipe != PIPE_A)
  1487. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  1488. I915_WRITE(DPLL(pipe), val);
  1489. POSTING_READ(DPLL(pipe));
  1490. }
  1491. static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1492. {
  1493. enum dpio_channel port = vlv_pipe_to_channel(pipe);
  1494. u32 val;
  1495. /* Make sure the pipe isn't still relying on us */
  1496. assert_pipe_disabled(dev_priv, pipe);
  1497. val = DPLL_SSC_REF_CLK_CHV |
  1498. DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  1499. if (pipe != PIPE_A)
  1500. val |= DPLL_INTEGRATED_CRI_CLK_VLV;
  1501. I915_WRITE(DPLL(pipe), val);
  1502. POSTING_READ(DPLL(pipe));
  1503. mutex_lock(&dev_priv->sb_lock);
  1504. /* Disable 10bit clock to display controller */
  1505. val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
  1506. val &= ~DPIO_DCLKP_EN;
  1507. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
  1508. mutex_unlock(&dev_priv->sb_lock);
  1509. }
  1510. void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
  1511. struct intel_digital_port *dport,
  1512. unsigned int expected_mask)
  1513. {
  1514. u32 port_mask;
  1515. i915_reg_t dpll_reg;
  1516. switch (dport->port) {
  1517. case PORT_B:
  1518. port_mask = DPLL_PORTB_READY_MASK;
  1519. dpll_reg = DPLL(0);
  1520. break;
  1521. case PORT_C:
  1522. port_mask = DPLL_PORTC_READY_MASK;
  1523. dpll_reg = DPLL(0);
  1524. expected_mask <<= 4;
  1525. break;
  1526. case PORT_D:
  1527. port_mask = DPLL_PORTD_READY_MASK;
  1528. dpll_reg = DPIO_PHY_STATUS;
  1529. break;
  1530. default:
  1531. BUG();
  1532. }
  1533. if (intel_wait_for_register(dev_priv,
  1534. dpll_reg, port_mask, expected_mask,
  1535. 1000))
  1536. WARN(1, "timed out waiting for port %c ready: got 0x%x, expected 0x%x\n",
  1537. port_name(dport->port), I915_READ(dpll_reg) & port_mask, expected_mask);
  1538. }
  1539. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1540. enum pipe pipe)
  1541. {
  1542. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  1543. pipe);
  1544. i915_reg_t reg;
  1545. uint32_t val, pipeconf_val;
  1546. /* Make sure PCH DPLL is enabled */
  1547. assert_shared_dpll_enabled(dev_priv, intel_crtc->config->shared_dpll);
  1548. /* FDI must be feeding us bits for PCH ports */
  1549. assert_fdi_tx_enabled(dev_priv, pipe);
  1550. assert_fdi_rx_enabled(dev_priv, pipe);
  1551. if (HAS_PCH_CPT(dev_priv)) {
  1552. /* Workaround: Set the timing override bit before enabling the
  1553. * pch transcoder. */
  1554. reg = TRANS_CHICKEN2(pipe);
  1555. val = I915_READ(reg);
  1556. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1557. I915_WRITE(reg, val);
  1558. }
  1559. reg = PCH_TRANSCONF(pipe);
  1560. val = I915_READ(reg);
  1561. pipeconf_val = I915_READ(PIPECONF(pipe));
  1562. if (HAS_PCH_IBX(dev_priv)) {
  1563. /*
  1564. * Make the BPC in transcoder be consistent with
  1565. * that in pipeconf reg. For HDMI we must use 8bpc
  1566. * here for both 8bpc and 12bpc.
  1567. */
  1568. val &= ~PIPECONF_BPC_MASK;
  1569. if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_HDMI))
  1570. val |= PIPECONF_8BPC;
  1571. else
  1572. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1573. }
  1574. val &= ~TRANS_INTERLACE_MASK;
  1575. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1576. if (HAS_PCH_IBX(dev_priv) &&
  1577. intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
  1578. val |= TRANS_LEGACY_INTERLACED_ILK;
  1579. else
  1580. val |= TRANS_INTERLACED;
  1581. else
  1582. val |= TRANS_PROGRESSIVE;
  1583. I915_WRITE(reg, val | TRANS_ENABLE);
  1584. if (intel_wait_for_register(dev_priv,
  1585. reg, TRANS_STATE_ENABLE, TRANS_STATE_ENABLE,
  1586. 100))
  1587. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1588. }
  1589. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1590. enum transcoder cpu_transcoder)
  1591. {
  1592. u32 val, pipeconf_val;
  1593. /* FDI must be feeding us bits for PCH ports */
  1594. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1595. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1596. /* Workaround: set timing override bit. */
  1597. val = I915_READ(TRANS_CHICKEN2(PIPE_A));
  1598. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1599. I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
  1600. val = TRANS_ENABLE;
  1601. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1602. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1603. PIPECONF_INTERLACED_ILK)
  1604. val |= TRANS_INTERLACED;
  1605. else
  1606. val |= TRANS_PROGRESSIVE;
  1607. I915_WRITE(LPT_TRANSCONF, val);
  1608. if (intel_wait_for_register(dev_priv,
  1609. LPT_TRANSCONF,
  1610. TRANS_STATE_ENABLE,
  1611. TRANS_STATE_ENABLE,
  1612. 100))
  1613. DRM_ERROR("Failed to enable PCH transcoder\n");
  1614. }
  1615. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1616. enum pipe pipe)
  1617. {
  1618. i915_reg_t reg;
  1619. uint32_t val;
  1620. /* FDI relies on the transcoder */
  1621. assert_fdi_tx_disabled(dev_priv, pipe);
  1622. assert_fdi_rx_disabled(dev_priv, pipe);
  1623. /* Ports must be off as well */
  1624. assert_pch_ports_disabled(dev_priv, pipe);
  1625. reg = PCH_TRANSCONF(pipe);
  1626. val = I915_READ(reg);
  1627. val &= ~TRANS_ENABLE;
  1628. I915_WRITE(reg, val);
  1629. /* wait for PCH transcoder off, transcoder state */
  1630. if (intel_wait_for_register(dev_priv,
  1631. reg, TRANS_STATE_ENABLE, 0,
  1632. 50))
  1633. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1634. if (HAS_PCH_CPT(dev_priv)) {
  1635. /* Workaround: Clear the timing override chicken bit again. */
  1636. reg = TRANS_CHICKEN2(pipe);
  1637. val = I915_READ(reg);
  1638. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1639. I915_WRITE(reg, val);
  1640. }
  1641. }
  1642. void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1643. {
  1644. u32 val;
  1645. val = I915_READ(LPT_TRANSCONF);
  1646. val &= ~TRANS_ENABLE;
  1647. I915_WRITE(LPT_TRANSCONF, val);
  1648. /* wait for PCH transcoder off, transcoder state */
  1649. if (intel_wait_for_register(dev_priv,
  1650. LPT_TRANSCONF, TRANS_STATE_ENABLE, 0,
  1651. 50))
  1652. DRM_ERROR("Failed to disable PCH transcoder\n");
  1653. /* Workaround: clear timing override bit. */
  1654. val = I915_READ(TRANS_CHICKEN2(PIPE_A));
  1655. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1656. I915_WRITE(TRANS_CHICKEN2(PIPE_A), val);
  1657. }
  1658. enum transcoder intel_crtc_pch_transcoder(struct intel_crtc *crtc)
  1659. {
  1660. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1661. WARN_ON(!crtc->config->has_pch_encoder);
  1662. if (HAS_PCH_LPT(dev_priv))
  1663. return TRANSCODER_A;
  1664. else
  1665. return (enum transcoder) crtc->pipe;
  1666. }
  1667. /**
  1668. * intel_enable_pipe - enable a pipe, asserting requirements
  1669. * @crtc: crtc responsible for the pipe
  1670. *
  1671. * Enable @crtc's pipe, making sure that various hardware specific requirements
  1672. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1673. */
  1674. static void intel_enable_pipe(struct intel_crtc *crtc)
  1675. {
  1676. struct drm_device *dev = crtc->base.dev;
  1677. struct drm_i915_private *dev_priv = to_i915(dev);
  1678. enum pipe pipe = crtc->pipe;
  1679. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  1680. i915_reg_t reg;
  1681. u32 val;
  1682. DRM_DEBUG_KMS("enabling pipe %c\n", pipe_name(pipe));
  1683. assert_planes_disabled(dev_priv, pipe);
  1684. assert_cursor_disabled(dev_priv, pipe);
  1685. assert_sprites_disabled(dev_priv, pipe);
  1686. /*
  1687. * A pipe without a PLL won't actually be able to drive bits from
  1688. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1689. * need the check.
  1690. */
  1691. if (HAS_GMCH_DISPLAY(dev_priv)) {
  1692. if (intel_crtc_has_type(crtc->config, INTEL_OUTPUT_DSI))
  1693. assert_dsi_pll_enabled(dev_priv);
  1694. else
  1695. assert_pll_enabled(dev_priv, pipe);
  1696. } else {
  1697. if (crtc->config->has_pch_encoder) {
  1698. /* if driving the PCH, we need FDI enabled */
  1699. assert_fdi_rx_pll_enabled(dev_priv,
  1700. (enum pipe) intel_crtc_pch_transcoder(crtc));
  1701. assert_fdi_tx_pll_enabled(dev_priv,
  1702. (enum pipe) cpu_transcoder);
  1703. }
  1704. /* FIXME: assert CPU port conditions for SNB+ */
  1705. }
  1706. reg = PIPECONF(cpu_transcoder);
  1707. val = I915_READ(reg);
  1708. if (val & PIPECONF_ENABLE) {
  1709. WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
  1710. (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
  1711. return;
  1712. }
  1713. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1714. POSTING_READ(reg);
  1715. /*
  1716. * Until the pipe starts DSL will read as 0, which would cause
  1717. * an apparent vblank timestamp jump, which messes up also the
  1718. * frame count when it's derived from the timestamps. So let's
  1719. * wait for the pipe to start properly before we call
  1720. * drm_crtc_vblank_on()
  1721. */
  1722. if (dev->max_vblank_count == 0 &&
  1723. wait_for(intel_get_crtc_scanline(crtc) != crtc->scanline_offset, 50))
  1724. DRM_ERROR("pipe %c didn't start\n", pipe_name(pipe));
  1725. }
  1726. /**
  1727. * intel_disable_pipe - disable a pipe, asserting requirements
  1728. * @crtc: crtc whose pipes is to be disabled
  1729. *
  1730. * Disable the pipe of @crtc, making sure that various hardware
  1731. * specific requirements are met, if applicable, e.g. plane
  1732. * disabled, panel fitter off, etc.
  1733. *
  1734. * Will wait until the pipe has shut down before returning.
  1735. */
  1736. static void intel_disable_pipe(struct intel_crtc *crtc)
  1737. {
  1738. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  1739. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  1740. enum pipe pipe = crtc->pipe;
  1741. i915_reg_t reg;
  1742. u32 val;
  1743. DRM_DEBUG_KMS("disabling pipe %c\n", pipe_name(pipe));
  1744. /*
  1745. * Make sure planes won't keep trying to pump pixels to us,
  1746. * or we might hang the display.
  1747. */
  1748. assert_planes_disabled(dev_priv, pipe);
  1749. assert_cursor_disabled(dev_priv, pipe);
  1750. assert_sprites_disabled(dev_priv, pipe);
  1751. reg = PIPECONF(cpu_transcoder);
  1752. val = I915_READ(reg);
  1753. if ((val & PIPECONF_ENABLE) == 0)
  1754. return;
  1755. /*
  1756. * Double wide has implications for planes
  1757. * so best keep it disabled when not needed.
  1758. */
  1759. if (crtc->config->double_wide)
  1760. val &= ~PIPECONF_DOUBLE_WIDE;
  1761. /* Don't disable pipe or pipe PLLs if needed */
  1762. if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
  1763. !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
  1764. val &= ~PIPECONF_ENABLE;
  1765. I915_WRITE(reg, val);
  1766. if ((val & PIPECONF_ENABLE) == 0)
  1767. intel_wait_for_pipe_off(crtc);
  1768. }
  1769. static unsigned int intel_tile_size(const struct drm_i915_private *dev_priv)
  1770. {
  1771. return IS_GEN2(dev_priv) ? 2048 : 4096;
  1772. }
  1773. static unsigned int intel_tile_width_bytes(const struct drm_i915_private *dev_priv,
  1774. uint64_t fb_modifier, unsigned int cpp)
  1775. {
  1776. switch (fb_modifier) {
  1777. case DRM_FORMAT_MOD_NONE:
  1778. return cpp;
  1779. case I915_FORMAT_MOD_X_TILED:
  1780. if (IS_GEN2(dev_priv))
  1781. return 128;
  1782. else
  1783. return 512;
  1784. case I915_FORMAT_MOD_Y_TILED:
  1785. if (IS_GEN2(dev_priv) || HAS_128_BYTE_Y_TILING(dev_priv))
  1786. return 128;
  1787. else
  1788. return 512;
  1789. case I915_FORMAT_MOD_Yf_TILED:
  1790. switch (cpp) {
  1791. case 1:
  1792. return 64;
  1793. case 2:
  1794. case 4:
  1795. return 128;
  1796. case 8:
  1797. case 16:
  1798. return 256;
  1799. default:
  1800. MISSING_CASE(cpp);
  1801. return cpp;
  1802. }
  1803. break;
  1804. default:
  1805. MISSING_CASE(fb_modifier);
  1806. return cpp;
  1807. }
  1808. }
  1809. unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
  1810. uint64_t fb_modifier, unsigned int cpp)
  1811. {
  1812. if (fb_modifier == DRM_FORMAT_MOD_NONE)
  1813. return 1;
  1814. else
  1815. return intel_tile_size(dev_priv) /
  1816. intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
  1817. }
  1818. /* Return the tile dimensions in pixel units */
  1819. static void intel_tile_dims(const struct drm_i915_private *dev_priv,
  1820. unsigned int *tile_width,
  1821. unsigned int *tile_height,
  1822. uint64_t fb_modifier,
  1823. unsigned int cpp)
  1824. {
  1825. unsigned int tile_width_bytes =
  1826. intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
  1827. *tile_width = tile_width_bytes / cpp;
  1828. *tile_height = intel_tile_size(dev_priv) / tile_width_bytes;
  1829. }
  1830. unsigned int
  1831. intel_fb_align_height(struct drm_device *dev, unsigned int height,
  1832. uint32_t pixel_format, uint64_t fb_modifier)
  1833. {
  1834. unsigned int cpp = drm_format_plane_cpp(pixel_format, 0);
  1835. unsigned int tile_height = intel_tile_height(to_i915(dev), fb_modifier, cpp);
  1836. return ALIGN(height, tile_height);
  1837. }
  1838. unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info)
  1839. {
  1840. unsigned int size = 0;
  1841. int i;
  1842. for (i = 0 ; i < ARRAY_SIZE(rot_info->plane); i++)
  1843. size += rot_info->plane[i].width * rot_info->plane[i].height;
  1844. return size;
  1845. }
  1846. static void
  1847. intel_fill_fb_ggtt_view(struct i915_ggtt_view *view,
  1848. const struct drm_framebuffer *fb,
  1849. unsigned int rotation)
  1850. {
  1851. if (drm_rotation_90_or_270(rotation)) {
  1852. *view = i915_ggtt_view_rotated;
  1853. view->params.rotated = to_intel_framebuffer(fb)->rot_info;
  1854. } else {
  1855. *view = i915_ggtt_view_normal;
  1856. }
  1857. }
  1858. static unsigned int intel_linear_alignment(const struct drm_i915_private *dev_priv)
  1859. {
  1860. if (INTEL_INFO(dev_priv)->gen >= 9)
  1861. return 256 * 1024;
  1862. else if (IS_BROADWATER(dev_priv) || IS_CRESTLINE(dev_priv) ||
  1863. IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1864. return 128 * 1024;
  1865. else if (INTEL_INFO(dev_priv)->gen >= 4)
  1866. return 4 * 1024;
  1867. else
  1868. return 0;
  1869. }
  1870. static unsigned int intel_surf_alignment(const struct drm_i915_private *dev_priv,
  1871. uint64_t fb_modifier)
  1872. {
  1873. switch (fb_modifier) {
  1874. case DRM_FORMAT_MOD_NONE:
  1875. return intel_linear_alignment(dev_priv);
  1876. case I915_FORMAT_MOD_X_TILED:
  1877. if (INTEL_INFO(dev_priv)->gen >= 9)
  1878. return 256 * 1024;
  1879. return 0;
  1880. case I915_FORMAT_MOD_Y_TILED:
  1881. case I915_FORMAT_MOD_Yf_TILED:
  1882. return 1 * 1024 * 1024;
  1883. default:
  1884. MISSING_CASE(fb_modifier);
  1885. return 0;
  1886. }
  1887. }
  1888. struct i915_vma *
  1889. intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
  1890. {
  1891. struct drm_device *dev = fb->dev;
  1892. struct drm_i915_private *dev_priv = to_i915(dev);
  1893. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  1894. struct i915_ggtt_view view;
  1895. struct i915_vma *vma;
  1896. u32 alignment;
  1897. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  1898. alignment = intel_surf_alignment(dev_priv, fb->modifier);
  1899. intel_fill_fb_ggtt_view(&view, fb, rotation);
  1900. /* Note that the w/a also requires 64 PTE of padding following the
  1901. * bo. We currently fill all unused PTE with the shadow page and so
  1902. * we should always have valid PTE following the scanout preventing
  1903. * the VT-d warning.
  1904. */
  1905. if (intel_scanout_needs_vtd_wa(dev_priv) && alignment < 256 * 1024)
  1906. alignment = 256 * 1024;
  1907. /*
  1908. * Global gtt pte registers are special registers which actually forward
  1909. * writes to a chunk of system memory. Which means that there is no risk
  1910. * that the register values disappear as soon as we call
  1911. * intel_runtime_pm_put(), so it is correct to wrap only the
  1912. * pin/unpin/fence and not more.
  1913. */
  1914. intel_runtime_pm_get(dev_priv);
  1915. vma = i915_gem_object_pin_to_display_plane(obj, alignment, &view);
  1916. if (IS_ERR(vma))
  1917. goto err;
  1918. if (i915_vma_is_map_and_fenceable(vma)) {
  1919. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1920. * fence, whereas 965+ only requires a fence if using
  1921. * framebuffer compression. For simplicity, we always, when
  1922. * possible, install a fence as the cost is not that onerous.
  1923. *
  1924. * If we fail to fence the tiled scanout, then either the
  1925. * modeset will reject the change (which is highly unlikely as
  1926. * the affected systems, all but one, do not have unmappable
  1927. * space) or we will not be able to enable full powersaving
  1928. * techniques (also likely not to apply due to various limits
  1929. * FBC and the like impose on the size of the buffer, which
  1930. * presumably we violated anyway with this unmappable buffer).
  1931. * Anyway, it is presumably better to stumble onwards with
  1932. * something and try to run the system in a "less than optimal"
  1933. * mode that matches the user configuration.
  1934. */
  1935. if (i915_vma_get_fence(vma) == 0)
  1936. i915_vma_pin_fence(vma);
  1937. }
  1938. err:
  1939. intel_runtime_pm_put(dev_priv);
  1940. return vma;
  1941. }
  1942. void intel_unpin_fb_obj(struct drm_framebuffer *fb, unsigned int rotation)
  1943. {
  1944. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  1945. struct i915_ggtt_view view;
  1946. struct i915_vma *vma;
  1947. WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
  1948. intel_fill_fb_ggtt_view(&view, fb, rotation);
  1949. vma = i915_gem_object_to_ggtt(obj, &view);
  1950. i915_vma_unpin_fence(vma);
  1951. i915_gem_object_unpin_from_display_plane(vma);
  1952. }
  1953. static int intel_fb_pitch(const struct drm_framebuffer *fb, int plane,
  1954. unsigned int rotation)
  1955. {
  1956. if (drm_rotation_90_or_270(rotation))
  1957. return to_intel_framebuffer(fb)->rotated[plane].pitch;
  1958. else
  1959. return fb->pitches[plane];
  1960. }
  1961. /*
  1962. * Convert the x/y offsets into a linear offset.
  1963. * Only valid with 0/180 degree rotation, which is fine since linear
  1964. * offset is only used with linear buffers on pre-hsw and tiled buffers
  1965. * with gen2/3, and 90/270 degree rotations isn't supported on any of them.
  1966. */
  1967. u32 intel_fb_xy_to_linear(int x, int y,
  1968. const struct intel_plane_state *state,
  1969. int plane)
  1970. {
  1971. const struct drm_framebuffer *fb = state->base.fb;
  1972. unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
  1973. unsigned int pitch = fb->pitches[plane];
  1974. return y * pitch + x * cpp;
  1975. }
  1976. /*
  1977. * Add the x/y offsets derived from fb->offsets[] to the user
  1978. * specified plane src x/y offsets. The resulting x/y offsets
  1979. * specify the start of scanout from the beginning of the gtt mapping.
  1980. */
  1981. void intel_add_fb_offsets(int *x, int *y,
  1982. const struct intel_plane_state *state,
  1983. int plane)
  1984. {
  1985. const struct intel_framebuffer *intel_fb = to_intel_framebuffer(state->base.fb);
  1986. unsigned int rotation = state->base.rotation;
  1987. if (drm_rotation_90_or_270(rotation)) {
  1988. *x += intel_fb->rotated[plane].x;
  1989. *y += intel_fb->rotated[plane].y;
  1990. } else {
  1991. *x += intel_fb->normal[plane].x;
  1992. *y += intel_fb->normal[plane].y;
  1993. }
  1994. }
  1995. /*
  1996. * Input tile dimensions and pitch must already be
  1997. * rotated to match x and y, and in pixel units.
  1998. */
  1999. static u32 _intel_adjust_tile_offset(int *x, int *y,
  2000. unsigned int tile_width,
  2001. unsigned int tile_height,
  2002. unsigned int tile_size,
  2003. unsigned int pitch_tiles,
  2004. u32 old_offset,
  2005. u32 new_offset)
  2006. {
  2007. unsigned int pitch_pixels = pitch_tiles * tile_width;
  2008. unsigned int tiles;
  2009. WARN_ON(old_offset & (tile_size - 1));
  2010. WARN_ON(new_offset & (tile_size - 1));
  2011. WARN_ON(new_offset > old_offset);
  2012. tiles = (old_offset - new_offset) / tile_size;
  2013. *y += tiles / pitch_tiles * tile_height;
  2014. *x += tiles % pitch_tiles * tile_width;
  2015. /* minimize x in case it got needlessly big */
  2016. *y += *x / pitch_pixels * tile_height;
  2017. *x %= pitch_pixels;
  2018. return new_offset;
  2019. }
  2020. /*
  2021. * Adjust the tile offset by moving the difference into
  2022. * the x/y offsets.
  2023. */
  2024. static u32 intel_adjust_tile_offset(int *x, int *y,
  2025. const struct intel_plane_state *state, int plane,
  2026. u32 old_offset, u32 new_offset)
  2027. {
  2028. const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
  2029. const struct drm_framebuffer *fb = state->base.fb;
  2030. unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
  2031. unsigned int rotation = state->base.rotation;
  2032. unsigned int pitch = intel_fb_pitch(fb, plane, rotation);
  2033. WARN_ON(new_offset > old_offset);
  2034. if (fb->modifier != DRM_FORMAT_MOD_NONE) {
  2035. unsigned int tile_size, tile_width, tile_height;
  2036. unsigned int pitch_tiles;
  2037. tile_size = intel_tile_size(dev_priv);
  2038. intel_tile_dims(dev_priv, &tile_width, &tile_height,
  2039. fb->modifier, cpp);
  2040. if (drm_rotation_90_or_270(rotation)) {
  2041. pitch_tiles = pitch / tile_height;
  2042. swap(tile_width, tile_height);
  2043. } else {
  2044. pitch_tiles = pitch / (tile_width * cpp);
  2045. }
  2046. _intel_adjust_tile_offset(x, y, tile_width, tile_height,
  2047. tile_size, pitch_tiles,
  2048. old_offset, new_offset);
  2049. } else {
  2050. old_offset += *y * pitch + *x * cpp;
  2051. *y = (old_offset - new_offset) / pitch;
  2052. *x = ((old_offset - new_offset) - *y * pitch) / cpp;
  2053. }
  2054. return new_offset;
  2055. }
  2056. /*
  2057. * Computes the linear offset to the base tile and adjusts
  2058. * x, y. bytes per pixel is assumed to be a power-of-two.
  2059. *
  2060. * In the 90/270 rotated case, x and y are assumed
  2061. * to be already rotated to match the rotated GTT view, and
  2062. * pitch is the tile_height aligned framebuffer height.
  2063. *
  2064. * This function is used when computing the derived information
  2065. * under intel_framebuffer, so using any of that information
  2066. * here is not allowed. Anything under drm_framebuffer can be
  2067. * used. This is why the user has to pass in the pitch since it
  2068. * is specified in the rotated orientation.
  2069. */
  2070. static u32 _intel_compute_tile_offset(const struct drm_i915_private *dev_priv,
  2071. int *x, int *y,
  2072. const struct drm_framebuffer *fb, int plane,
  2073. unsigned int pitch,
  2074. unsigned int rotation,
  2075. u32 alignment)
  2076. {
  2077. uint64_t fb_modifier = fb->modifier;
  2078. unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
  2079. u32 offset, offset_aligned;
  2080. if (alignment)
  2081. alignment--;
  2082. if (fb_modifier != DRM_FORMAT_MOD_NONE) {
  2083. unsigned int tile_size, tile_width, tile_height;
  2084. unsigned int tile_rows, tiles, pitch_tiles;
  2085. tile_size = intel_tile_size(dev_priv);
  2086. intel_tile_dims(dev_priv, &tile_width, &tile_height,
  2087. fb_modifier, cpp);
  2088. if (drm_rotation_90_or_270(rotation)) {
  2089. pitch_tiles = pitch / tile_height;
  2090. swap(tile_width, tile_height);
  2091. } else {
  2092. pitch_tiles = pitch / (tile_width * cpp);
  2093. }
  2094. tile_rows = *y / tile_height;
  2095. *y %= tile_height;
  2096. tiles = *x / tile_width;
  2097. *x %= tile_width;
  2098. offset = (tile_rows * pitch_tiles + tiles) * tile_size;
  2099. offset_aligned = offset & ~alignment;
  2100. _intel_adjust_tile_offset(x, y, tile_width, tile_height,
  2101. tile_size, pitch_tiles,
  2102. offset, offset_aligned);
  2103. } else {
  2104. offset = *y * pitch + *x * cpp;
  2105. offset_aligned = offset & ~alignment;
  2106. *y = (offset & alignment) / pitch;
  2107. *x = ((offset & alignment) - *y * pitch) / cpp;
  2108. }
  2109. return offset_aligned;
  2110. }
  2111. u32 intel_compute_tile_offset(int *x, int *y,
  2112. const struct intel_plane_state *state,
  2113. int plane)
  2114. {
  2115. const struct drm_i915_private *dev_priv = to_i915(state->base.plane->dev);
  2116. const struct drm_framebuffer *fb = state->base.fb;
  2117. unsigned int rotation = state->base.rotation;
  2118. int pitch = intel_fb_pitch(fb, plane, rotation);
  2119. u32 alignment;
  2120. /* AUX_DIST needs only 4K alignment */
  2121. if (fb->pixel_format == DRM_FORMAT_NV12 && plane == 1)
  2122. alignment = 4096;
  2123. else
  2124. alignment = intel_surf_alignment(dev_priv, fb->modifier);
  2125. return _intel_compute_tile_offset(dev_priv, x, y, fb, plane, pitch,
  2126. rotation, alignment);
  2127. }
  2128. /* Convert the fb->offset[] linear offset into x/y offsets */
  2129. static void intel_fb_offset_to_xy(int *x, int *y,
  2130. const struct drm_framebuffer *fb, int plane)
  2131. {
  2132. unsigned int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
  2133. unsigned int pitch = fb->pitches[plane];
  2134. u32 linear_offset = fb->offsets[plane];
  2135. *y = linear_offset / pitch;
  2136. *x = linear_offset % pitch / cpp;
  2137. }
  2138. static unsigned int intel_fb_modifier_to_tiling(uint64_t fb_modifier)
  2139. {
  2140. switch (fb_modifier) {
  2141. case I915_FORMAT_MOD_X_TILED:
  2142. return I915_TILING_X;
  2143. case I915_FORMAT_MOD_Y_TILED:
  2144. return I915_TILING_Y;
  2145. default:
  2146. return I915_TILING_NONE;
  2147. }
  2148. }
  2149. static int
  2150. intel_fill_fb_info(struct drm_i915_private *dev_priv,
  2151. struct drm_framebuffer *fb)
  2152. {
  2153. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  2154. struct intel_rotation_info *rot_info = &intel_fb->rot_info;
  2155. u32 gtt_offset_rotated = 0;
  2156. unsigned int max_size = 0;
  2157. uint32_t format = fb->pixel_format;
  2158. int i, num_planes = drm_format_num_planes(format);
  2159. unsigned int tile_size = intel_tile_size(dev_priv);
  2160. for (i = 0; i < num_planes; i++) {
  2161. unsigned int width, height;
  2162. unsigned int cpp, size;
  2163. u32 offset;
  2164. int x, y;
  2165. cpp = drm_format_plane_cpp(format, i);
  2166. width = drm_format_plane_width(fb->width, format, i);
  2167. height = drm_format_plane_height(fb->height, format, i);
  2168. intel_fb_offset_to_xy(&x, &y, fb, i);
  2169. /*
  2170. * The fence (if used) is aligned to the start of the object
  2171. * so having the framebuffer wrap around across the edge of the
  2172. * fenced region doesn't really work. We have no API to configure
  2173. * the fence start offset within the object (nor could we probably
  2174. * on gen2/3). So it's just easier if we just require that the
  2175. * fb layout agrees with the fence layout. We already check that the
  2176. * fb stride matches the fence stride elsewhere.
  2177. */
  2178. if (i915_gem_object_is_tiled(intel_fb->obj) &&
  2179. (x + width) * cpp > fb->pitches[i]) {
  2180. DRM_DEBUG("bad fb plane %d offset: 0x%x\n",
  2181. i, fb->offsets[i]);
  2182. return -EINVAL;
  2183. }
  2184. /*
  2185. * First pixel of the framebuffer from
  2186. * the start of the normal gtt mapping.
  2187. */
  2188. intel_fb->normal[i].x = x;
  2189. intel_fb->normal[i].y = y;
  2190. offset = _intel_compute_tile_offset(dev_priv, &x, &y,
  2191. fb, 0, fb->pitches[i],
  2192. DRM_ROTATE_0, tile_size);
  2193. offset /= tile_size;
  2194. if (fb->modifier != DRM_FORMAT_MOD_NONE) {
  2195. unsigned int tile_width, tile_height;
  2196. unsigned int pitch_tiles;
  2197. struct drm_rect r;
  2198. intel_tile_dims(dev_priv, &tile_width, &tile_height,
  2199. fb->modifier, cpp);
  2200. rot_info->plane[i].offset = offset;
  2201. rot_info->plane[i].stride = DIV_ROUND_UP(fb->pitches[i], tile_width * cpp);
  2202. rot_info->plane[i].width = DIV_ROUND_UP(x + width, tile_width);
  2203. rot_info->plane[i].height = DIV_ROUND_UP(y + height, tile_height);
  2204. intel_fb->rotated[i].pitch =
  2205. rot_info->plane[i].height * tile_height;
  2206. /* how many tiles does this plane need */
  2207. size = rot_info->plane[i].stride * rot_info->plane[i].height;
  2208. /*
  2209. * If the plane isn't horizontally tile aligned,
  2210. * we need one more tile.
  2211. */
  2212. if (x != 0)
  2213. size++;
  2214. /* rotate the x/y offsets to match the GTT view */
  2215. r.x1 = x;
  2216. r.y1 = y;
  2217. r.x2 = x + width;
  2218. r.y2 = y + height;
  2219. drm_rect_rotate(&r,
  2220. rot_info->plane[i].width * tile_width,
  2221. rot_info->plane[i].height * tile_height,
  2222. DRM_ROTATE_270);
  2223. x = r.x1;
  2224. y = r.y1;
  2225. /* rotate the tile dimensions to match the GTT view */
  2226. pitch_tiles = intel_fb->rotated[i].pitch / tile_height;
  2227. swap(tile_width, tile_height);
  2228. /*
  2229. * We only keep the x/y offsets, so push all of the
  2230. * gtt offset into the x/y offsets.
  2231. */
  2232. _intel_adjust_tile_offset(&x, &y, tile_size,
  2233. tile_width, tile_height, pitch_tiles,
  2234. gtt_offset_rotated * tile_size, 0);
  2235. gtt_offset_rotated += rot_info->plane[i].width * rot_info->plane[i].height;
  2236. /*
  2237. * First pixel of the framebuffer from
  2238. * the start of the rotated gtt mapping.
  2239. */
  2240. intel_fb->rotated[i].x = x;
  2241. intel_fb->rotated[i].y = y;
  2242. } else {
  2243. size = DIV_ROUND_UP((y + height) * fb->pitches[i] +
  2244. x * cpp, tile_size);
  2245. }
  2246. /* how many tiles in total needed in the bo */
  2247. max_size = max(max_size, offset + size);
  2248. }
  2249. if (max_size * tile_size > to_intel_framebuffer(fb)->obj->base.size) {
  2250. DRM_DEBUG("fb too big for bo (need %u bytes, have %zu bytes)\n",
  2251. max_size * tile_size, to_intel_framebuffer(fb)->obj->base.size);
  2252. return -EINVAL;
  2253. }
  2254. return 0;
  2255. }
  2256. static int i9xx_format_to_fourcc(int format)
  2257. {
  2258. switch (format) {
  2259. case DISPPLANE_8BPP:
  2260. return DRM_FORMAT_C8;
  2261. case DISPPLANE_BGRX555:
  2262. return DRM_FORMAT_XRGB1555;
  2263. case DISPPLANE_BGRX565:
  2264. return DRM_FORMAT_RGB565;
  2265. default:
  2266. case DISPPLANE_BGRX888:
  2267. return DRM_FORMAT_XRGB8888;
  2268. case DISPPLANE_RGBX888:
  2269. return DRM_FORMAT_XBGR8888;
  2270. case DISPPLANE_BGRX101010:
  2271. return DRM_FORMAT_XRGB2101010;
  2272. case DISPPLANE_RGBX101010:
  2273. return DRM_FORMAT_XBGR2101010;
  2274. }
  2275. }
  2276. static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
  2277. {
  2278. switch (format) {
  2279. case PLANE_CTL_FORMAT_RGB_565:
  2280. return DRM_FORMAT_RGB565;
  2281. default:
  2282. case PLANE_CTL_FORMAT_XRGB_8888:
  2283. if (rgb_order) {
  2284. if (alpha)
  2285. return DRM_FORMAT_ABGR8888;
  2286. else
  2287. return DRM_FORMAT_XBGR8888;
  2288. } else {
  2289. if (alpha)
  2290. return DRM_FORMAT_ARGB8888;
  2291. else
  2292. return DRM_FORMAT_XRGB8888;
  2293. }
  2294. case PLANE_CTL_FORMAT_XRGB_2101010:
  2295. if (rgb_order)
  2296. return DRM_FORMAT_XBGR2101010;
  2297. else
  2298. return DRM_FORMAT_XRGB2101010;
  2299. }
  2300. }
  2301. static bool
  2302. intel_alloc_initial_plane_obj(struct intel_crtc *crtc,
  2303. struct intel_initial_plane_config *plane_config)
  2304. {
  2305. struct drm_device *dev = crtc->base.dev;
  2306. struct drm_i915_private *dev_priv = to_i915(dev);
  2307. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  2308. struct drm_i915_gem_object *obj = NULL;
  2309. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  2310. struct drm_framebuffer *fb = &plane_config->fb->base;
  2311. u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
  2312. u32 size_aligned = round_up(plane_config->base + plane_config->size,
  2313. PAGE_SIZE);
  2314. size_aligned -= base_aligned;
  2315. if (plane_config->size == 0)
  2316. return false;
  2317. /* If the FB is too big, just don't use it since fbdev is not very
  2318. * important and we should probably use that space with FBC or other
  2319. * features. */
  2320. if (size_aligned * 2 > ggtt->stolen_usable_size)
  2321. return false;
  2322. mutex_lock(&dev->struct_mutex);
  2323. obj = i915_gem_object_create_stolen_for_preallocated(dev,
  2324. base_aligned,
  2325. base_aligned,
  2326. size_aligned);
  2327. if (!obj) {
  2328. mutex_unlock(&dev->struct_mutex);
  2329. return false;
  2330. }
  2331. if (plane_config->tiling == I915_TILING_X)
  2332. obj->tiling_and_stride = fb->pitches[0] | I915_TILING_X;
  2333. mode_cmd.pixel_format = fb->pixel_format;
  2334. mode_cmd.width = fb->width;
  2335. mode_cmd.height = fb->height;
  2336. mode_cmd.pitches[0] = fb->pitches[0];
  2337. mode_cmd.modifier[0] = fb->modifier;
  2338. mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
  2339. if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
  2340. &mode_cmd, obj)) {
  2341. DRM_DEBUG_KMS("intel fb init failed\n");
  2342. goto out_unref_obj;
  2343. }
  2344. mutex_unlock(&dev->struct_mutex);
  2345. DRM_DEBUG_KMS("initial plane fb obj %p\n", obj);
  2346. return true;
  2347. out_unref_obj:
  2348. i915_gem_object_put(obj);
  2349. mutex_unlock(&dev->struct_mutex);
  2350. return false;
  2351. }
  2352. /* Update plane->state->fb to match plane->fb after driver-internal updates */
  2353. static void
  2354. update_state_fb(struct drm_plane *plane)
  2355. {
  2356. if (plane->fb == plane->state->fb)
  2357. return;
  2358. if (plane->state->fb)
  2359. drm_framebuffer_unreference(plane->state->fb);
  2360. plane->state->fb = plane->fb;
  2361. if (plane->state->fb)
  2362. drm_framebuffer_reference(plane->state->fb);
  2363. }
  2364. static void
  2365. intel_find_initial_plane_obj(struct intel_crtc *intel_crtc,
  2366. struct intel_initial_plane_config *plane_config)
  2367. {
  2368. struct drm_device *dev = intel_crtc->base.dev;
  2369. struct drm_i915_private *dev_priv = to_i915(dev);
  2370. struct drm_crtc *c;
  2371. struct intel_crtc *i;
  2372. struct drm_i915_gem_object *obj;
  2373. struct drm_plane *primary = intel_crtc->base.primary;
  2374. struct drm_plane_state *plane_state = primary->state;
  2375. struct drm_crtc_state *crtc_state = intel_crtc->base.state;
  2376. struct intel_plane *intel_plane = to_intel_plane(primary);
  2377. struct intel_plane_state *intel_state =
  2378. to_intel_plane_state(plane_state);
  2379. struct drm_framebuffer *fb;
  2380. if (!plane_config->fb)
  2381. return;
  2382. if (intel_alloc_initial_plane_obj(intel_crtc, plane_config)) {
  2383. fb = &plane_config->fb->base;
  2384. goto valid_fb;
  2385. }
  2386. kfree(plane_config->fb);
  2387. /*
  2388. * Failed to alloc the obj, check to see if we should share
  2389. * an fb with another CRTC instead
  2390. */
  2391. for_each_crtc(dev, c) {
  2392. i = to_intel_crtc(c);
  2393. if (c == &intel_crtc->base)
  2394. continue;
  2395. if (!i->active)
  2396. continue;
  2397. fb = c->primary->fb;
  2398. if (!fb)
  2399. continue;
  2400. obj = intel_fb_obj(fb);
  2401. if (i915_gem_object_ggtt_offset(obj, NULL) == plane_config->base) {
  2402. drm_framebuffer_reference(fb);
  2403. goto valid_fb;
  2404. }
  2405. }
  2406. /*
  2407. * We've failed to reconstruct the BIOS FB. Current display state
  2408. * indicates that the primary plane is visible, but has a NULL FB,
  2409. * which will lead to problems later if we don't fix it up. The
  2410. * simplest solution is to just disable the primary plane now and
  2411. * pretend the BIOS never had it enabled.
  2412. */
  2413. to_intel_plane_state(plane_state)->base.visible = false;
  2414. crtc_state->plane_mask &= ~(1 << drm_plane_index(primary));
  2415. intel_pre_disable_primary_noatomic(&intel_crtc->base);
  2416. intel_plane->disable_plane(primary, &intel_crtc->base);
  2417. return;
  2418. valid_fb:
  2419. plane_state->src_x = 0;
  2420. plane_state->src_y = 0;
  2421. plane_state->src_w = fb->width << 16;
  2422. plane_state->src_h = fb->height << 16;
  2423. plane_state->crtc_x = 0;
  2424. plane_state->crtc_y = 0;
  2425. plane_state->crtc_w = fb->width;
  2426. plane_state->crtc_h = fb->height;
  2427. intel_state->base.src = drm_plane_state_src(plane_state);
  2428. intel_state->base.dst = drm_plane_state_dest(plane_state);
  2429. obj = intel_fb_obj(fb);
  2430. if (i915_gem_object_is_tiled(obj))
  2431. dev_priv->preserve_bios_swizzle = true;
  2432. drm_framebuffer_reference(fb);
  2433. primary->fb = primary->state->fb = fb;
  2434. primary->crtc = primary->state->crtc = &intel_crtc->base;
  2435. intel_crtc->base.state->plane_mask |= (1 << drm_plane_index(primary));
  2436. atomic_or(to_intel_plane(primary)->frontbuffer_bit,
  2437. &obj->frontbuffer_bits);
  2438. }
  2439. static int skl_max_plane_width(const struct drm_framebuffer *fb, int plane,
  2440. unsigned int rotation)
  2441. {
  2442. int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
  2443. switch (fb->modifier) {
  2444. case DRM_FORMAT_MOD_NONE:
  2445. case I915_FORMAT_MOD_X_TILED:
  2446. switch (cpp) {
  2447. case 8:
  2448. return 4096;
  2449. case 4:
  2450. case 2:
  2451. case 1:
  2452. return 8192;
  2453. default:
  2454. MISSING_CASE(cpp);
  2455. break;
  2456. }
  2457. break;
  2458. case I915_FORMAT_MOD_Y_TILED:
  2459. case I915_FORMAT_MOD_Yf_TILED:
  2460. switch (cpp) {
  2461. case 8:
  2462. return 2048;
  2463. case 4:
  2464. return 4096;
  2465. case 2:
  2466. case 1:
  2467. return 8192;
  2468. default:
  2469. MISSING_CASE(cpp);
  2470. break;
  2471. }
  2472. break;
  2473. default:
  2474. MISSING_CASE(fb->modifier);
  2475. }
  2476. return 2048;
  2477. }
  2478. static int skl_check_main_surface(struct intel_plane_state *plane_state)
  2479. {
  2480. const struct drm_i915_private *dev_priv = to_i915(plane_state->base.plane->dev);
  2481. const struct drm_framebuffer *fb = plane_state->base.fb;
  2482. unsigned int rotation = plane_state->base.rotation;
  2483. int x = plane_state->base.src.x1 >> 16;
  2484. int y = plane_state->base.src.y1 >> 16;
  2485. int w = drm_rect_width(&plane_state->base.src) >> 16;
  2486. int h = drm_rect_height(&plane_state->base.src) >> 16;
  2487. int max_width = skl_max_plane_width(fb, 0, rotation);
  2488. int max_height = 4096;
  2489. u32 alignment, offset, aux_offset = plane_state->aux.offset;
  2490. if (w > max_width || h > max_height) {
  2491. DRM_DEBUG_KMS("requested Y/RGB source size %dx%d too big (limit %dx%d)\n",
  2492. w, h, max_width, max_height);
  2493. return -EINVAL;
  2494. }
  2495. intel_add_fb_offsets(&x, &y, plane_state, 0);
  2496. offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
  2497. alignment = intel_surf_alignment(dev_priv, fb->modifier);
  2498. /*
  2499. * AUX surface offset is specified as the distance from the
  2500. * main surface offset, and it must be non-negative. Make
  2501. * sure that is what we will get.
  2502. */
  2503. if (offset > aux_offset)
  2504. offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
  2505. offset, aux_offset & ~(alignment - 1));
  2506. /*
  2507. * When using an X-tiled surface, the plane blows up
  2508. * if the x offset + width exceed the stride.
  2509. *
  2510. * TODO: linear and Y-tiled seem fine, Yf untested,
  2511. */
  2512. if (fb->modifier == I915_FORMAT_MOD_X_TILED) {
  2513. int cpp = drm_format_plane_cpp(fb->pixel_format, 0);
  2514. while ((x + w) * cpp > fb->pitches[0]) {
  2515. if (offset == 0) {
  2516. DRM_DEBUG_KMS("Unable to find suitable display surface offset\n");
  2517. return -EINVAL;
  2518. }
  2519. offset = intel_adjust_tile_offset(&x, &y, plane_state, 0,
  2520. offset, offset - alignment);
  2521. }
  2522. }
  2523. plane_state->main.offset = offset;
  2524. plane_state->main.x = x;
  2525. plane_state->main.y = y;
  2526. return 0;
  2527. }
  2528. static int skl_check_nv12_aux_surface(struct intel_plane_state *plane_state)
  2529. {
  2530. const struct drm_framebuffer *fb = plane_state->base.fb;
  2531. unsigned int rotation = plane_state->base.rotation;
  2532. int max_width = skl_max_plane_width(fb, 1, rotation);
  2533. int max_height = 4096;
  2534. int x = plane_state->base.src.x1 >> 17;
  2535. int y = plane_state->base.src.y1 >> 17;
  2536. int w = drm_rect_width(&plane_state->base.src) >> 17;
  2537. int h = drm_rect_height(&plane_state->base.src) >> 17;
  2538. u32 offset;
  2539. intel_add_fb_offsets(&x, &y, plane_state, 1);
  2540. offset = intel_compute_tile_offset(&x, &y, plane_state, 1);
  2541. /* FIXME not quite sure how/if these apply to the chroma plane */
  2542. if (w > max_width || h > max_height) {
  2543. DRM_DEBUG_KMS("CbCr source size %dx%d too big (limit %dx%d)\n",
  2544. w, h, max_width, max_height);
  2545. return -EINVAL;
  2546. }
  2547. plane_state->aux.offset = offset;
  2548. plane_state->aux.x = x;
  2549. plane_state->aux.y = y;
  2550. return 0;
  2551. }
  2552. int skl_check_plane_surface(struct intel_plane_state *plane_state)
  2553. {
  2554. const struct drm_framebuffer *fb = plane_state->base.fb;
  2555. unsigned int rotation = plane_state->base.rotation;
  2556. int ret;
  2557. if (!plane_state->base.visible)
  2558. return 0;
  2559. /* Rotate src coordinates to match rotated GTT view */
  2560. if (drm_rotation_90_or_270(rotation))
  2561. drm_rect_rotate(&plane_state->base.src,
  2562. fb->width << 16, fb->height << 16,
  2563. DRM_ROTATE_270);
  2564. /*
  2565. * Handle the AUX surface first since
  2566. * the main surface setup depends on it.
  2567. */
  2568. if (fb->pixel_format == DRM_FORMAT_NV12) {
  2569. ret = skl_check_nv12_aux_surface(plane_state);
  2570. if (ret)
  2571. return ret;
  2572. } else {
  2573. plane_state->aux.offset = ~0xfff;
  2574. plane_state->aux.x = 0;
  2575. plane_state->aux.y = 0;
  2576. }
  2577. ret = skl_check_main_surface(plane_state);
  2578. if (ret)
  2579. return ret;
  2580. return 0;
  2581. }
  2582. static void i9xx_update_primary_plane(struct drm_plane *primary,
  2583. const struct intel_crtc_state *crtc_state,
  2584. const struct intel_plane_state *plane_state)
  2585. {
  2586. struct drm_i915_private *dev_priv = to_i915(primary->dev);
  2587. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  2588. struct drm_framebuffer *fb = plane_state->base.fb;
  2589. int plane = intel_crtc->plane;
  2590. u32 linear_offset;
  2591. u32 dspcntr;
  2592. i915_reg_t reg = DSPCNTR(plane);
  2593. unsigned int rotation = plane_state->base.rotation;
  2594. int x = plane_state->base.src.x1 >> 16;
  2595. int y = plane_state->base.src.y1 >> 16;
  2596. dspcntr = DISPPLANE_GAMMA_ENABLE;
  2597. dspcntr |= DISPLAY_PLANE_ENABLE;
  2598. if (INTEL_GEN(dev_priv) < 4) {
  2599. if (intel_crtc->pipe == PIPE_B)
  2600. dspcntr |= DISPPLANE_SEL_PIPE_B;
  2601. /* pipesrc and dspsize control the size that is scaled from,
  2602. * which should always be the user's requested size.
  2603. */
  2604. I915_WRITE(DSPSIZE(plane),
  2605. ((crtc_state->pipe_src_h - 1) << 16) |
  2606. (crtc_state->pipe_src_w - 1));
  2607. I915_WRITE(DSPPOS(plane), 0);
  2608. } else if (IS_CHERRYVIEW(dev_priv) && plane == PLANE_B) {
  2609. I915_WRITE(PRIMSIZE(plane),
  2610. ((crtc_state->pipe_src_h - 1) << 16) |
  2611. (crtc_state->pipe_src_w - 1));
  2612. I915_WRITE(PRIMPOS(plane), 0);
  2613. I915_WRITE(PRIMCNSTALPHA(plane), 0);
  2614. }
  2615. switch (fb->pixel_format) {
  2616. case DRM_FORMAT_C8:
  2617. dspcntr |= DISPPLANE_8BPP;
  2618. break;
  2619. case DRM_FORMAT_XRGB1555:
  2620. dspcntr |= DISPPLANE_BGRX555;
  2621. break;
  2622. case DRM_FORMAT_RGB565:
  2623. dspcntr |= DISPPLANE_BGRX565;
  2624. break;
  2625. case DRM_FORMAT_XRGB8888:
  2626. dspcntr |= DISPPLANE_BGRX888;
  2627. break;
  2628. case DRM_FORMAT_XBGR8888:
  2629. dspcntr |= DISPPLANE_RGBX888;
  2630. break;
  2631. case DRM_FORMAT_XRGB2101010:
  2632. dspcntr |= DISPPLANE_BGRX101010;
  2633. break;
  2634. case DRM_FORMAT_XBGR2101010:
  2635. dspcntr |= DISPPLANE_RGBX101010;
  2636. break;
  2637. default:
  2638. BUG();
  2639. }
  2640. if (INTEL_GEN(dev_priv) >= 4 &&
  2641. fb->modifier == I915_FORMAT_MOD_X_TILED)
  2642. dspcntr |= DISPPLANE_TILED;
  2643. if (rotation & DRM_ROTATE_180)
  2644. dspcntr |= DISPPLANE_ROTATE_180;
  2645. if (rotation & DRM_REFLECT_X)
  2646. dspcntr |= DISPPLANE_MIRROR;
  2647. if (IS_G4X(dev_priv))
  2648. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  2649. intel_add_fb_offsets(&x, &y, plane_state, 0);
  2650. if (INTEL_GEN(dev_priv) >= 4)
  2651. intel_crtc->dspaddr_offset =
  2652. intel_compute_tile_offset(&x, &y, plane_state, 0);
  2653. if (rotation & DRM_ROTATE_180) {
  2654. x += crtc_state->pipe_src_w - 1;
  2655. y += crtc_state->pipe_src_h - 1;
  2656. } else if (rotation & DRM_REFLECT_X) {
  2657. x += crtc_state->pipe_src_w - 1;
  2658. }
  2659. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  2660. if (INTEL_GEN(dev_priv) < 4)
  2661. intel_crtc->dspaddr_offset = linear_offset;
  2662. intel_crtc->adjusted_x = x;
  2663. intel_crtc->adjusted_y = y;
  2664. I915_WRITE(reg, dspcntr);
  2665. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  2666. if (INTEL_GEN(dev_priv) >= 4) {
  2667. I915_WRITE(DSPSURF(plane),
  2668. intel_fb_gtt_offset(fb, rotation) +
  2669. intel_crtc->dspaddr_offset);
  2670. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  2671. I915_WRITE(DSPLINOFF(plane), linear_offset);
  2672. } else {
  2673. I915_WRITE(DSPADDR(plane),
  2674. intel_fb_gtt_offset(fb, rotation) +
  2675. intel_crtc->dspaddr_offset);
  2676. }
  2677. POSTING_READ(reg);
  2678. }
  2679. static void i9xx_disable_primary_plane(struct drm_plane *primary,
  2680. struct drm_crtc *crtc)
  2681. {
  2682. struct drm_device *dev = crtc->dev;
  2683. struct drm_i915_private *dev_priv = to_i915(dev);
  2684. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2685. int plane = intel_crtc->plane;
  2686. I915_WRITE(DSPCNTR(plane), 0);
  2687. if (INTEL_INFO(dev_priv)->gen >= 4)
  2688. I915_WRITE(DSPSURF(plane), 0);
  2689. else
  2690. I915_WRITE(DSPADDR(plane), 0);
  2691. POSTING_READ(DSPCNTR(plane));
  2692. }
  2693. static void ironlake_update_primary_plane(struct drm_plane *primary,
  2694. const struct intel_crtc_state *crtc_state,
  2695. const struct intel_plane_state *plane_state)
  2696. {
  2697. struct drm_device *dev = primary->dev;
  2698. struct drm_i915_private *dev_priv = to_i915(dev);
  2699. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  2700. struct drm_framebuffer *fb = plane_state->base.fb;
  2701. int plane = intel_crtc->plane;
  2702. u32 linear_offset;
  2703. u32 dspcntr;
  2704. i915_reg_t reg = DSPCNTR(plane);
  2705. unsigned int rotation = plane_state->base.rotation;
  2706. int x = plane_state->base.src.x1 >> 16;
  2707. int y = plane_state->base.src.y1 >> 16;
  2708. dspcntr = DISPPLANE_GAMMA_ENABLE;
  2709. dspcntr |= DISPLAY_PLANE_ENABLE;
  2710. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  2711. dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
  2712. switch (fb->pixel_format) {
  2713. case DRM_FORMAT_C8:
  2714. dspcntr |= DISPPLANE_8BPP;
  2715. break;
  2716. case DRM_FORMAT_RGB565:
  2717. dspcntr |= DISPPLANE_BGRX565;
  2718. break;
  2719. case DRM_FORMAT_XRGB8888:
  2720. dspcntr |= DISPPLANE_BGRX888;
  2721. break;
  2722. case DRM_FORMAT_XBGR8888:
  2723. dspcntr |= DISPPLANE_RGBX888;
  2724. break;
  2725. case DRM_FORMAT_XRGB2101010:
  2726. dspcntr |= DISPPLANE_BGRX101010;
  2727. break;
  2728. case DRM_FORMAT_XBGR2101010:
  2729. dspcntr |= DISPPLANE_RGBX101010;
  2730. break;
  2731. default:
  2732. BUG();
  2733. }
  2734. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  2735. dspcntr |= DISPPLANE_TILED;
  2736. if (rotation & DRM_ROTATE_180)
  2737. dspcntr |= DISPPLANE_ROTATE_180;
  2738. if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv))
  2739. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  2740. intel_add_fb_offsets(&x, &y, plane_state, 0);
  2741. intel_crtc->dspaddr_offset =
  2742. intel_compute_tile_offset(&x, &y, plane_state, 0);
  2743. /* HSW+ does this automagically in hardware */
  2744. if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
  2745. rotation & DRM_ROTATE_180) {
  2746. x += crtc_state->pipe_src_w - 1;
  2747. y += crtc_state->pipe_src_h - 1;
  2748. }
  2749. linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
  2750. intel_crtc->adjusted_x = x;
  2751. intel_crtc->adjusted_y = y;
  2752. I915_WRITE(reg, dspcntr);
  2753. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  2754. I915_WRITE(DSPSURF(plane),
  2755. intel_fb_gtt_offset(fb, rotation) +
  2756. intel_crtc->dspaddr_offset);
  2757. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  2758. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  2759. } else {
  2760. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  2761. I915_WRITE(DSPLINOFF(plane), linear_offset);
  2762. }
  2763. POSTING_READ(reg);
  2764. }
  2765. u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
  2766. uint64_t fb_modifier, uint32_t pixel_format)
  2767. {
  2768. if (fb_modifier == DRM_FORMAT_MOD_NONE) {
  2769. return 64;
  2770. } else {
  2771. int cpp = drm_format_plane_cpp(pixel_format, 0);
  2772. return intel_tile_width_bytes(dev_priv, fb_modifier, cpp);
  2773. }
  2774. }
  2775. u32 intel_fb_gtt_offset(struct drm_framebuffer *fb,
  2776. unsigned int rotation)
  2777. {
  2778. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  2779. struct i915_ggtt_view view;
  2780. struct i915_vma *vma;
  2781. intel_fill_fb_ggtt_view(&view, fb, rotation);
  2782. vma = i915_gem_object_to_ggtt(obj, &view);
  2783. if (WARN(!vma, "ggtt vma for display object not found! (view=%u)\n",
  2784. view.type))
  2785. return -1;
  2786. return i915_ggtt_offset(vma);
  2787. }
  2788. static void skl_detach_scaler(struct intel_crtc *intel_crtc, int id)
  2789. {
  2790. struct drm_device *dev = intel_crtc->base.dev;
  2791. struct drm_i915_private *dev_priv = to_i915(dev);
  2792. I915_WRITE(SKL_PS_CTRL(intel_crtc->pipe, id), 0);
  2793. I915_WRITE(SKL_PS_WIN_POS(intel_crtc->pipe, id), 0);
  2794. I915_WRITE(SKL_PS_WIN_SZ(intel_crtc->pipe, id), 0);
  2795. }
  2796. /*
  2797. * This function detaches (aka. unbinds) unused scalers in hardware
  2798. */
  2799. static void skl_detach_scalers(struct intel_crtc *intel_crtc)
  2800. {
  2801. struct intel_crtc_scaler_state *scaler_state;
  2802. int i;
  2803. scaler_state = &intel_crtc->config->scaler_state;
  2804. /* loop through and disable scalers that aren't in use */
  2805. for (i = 0; i < intel_crtc->num_scalers; i++) {
  2806. if (!scaler_state->scalers[i].in_use)
  2807. skl_detach_scaler(intel_crtc, i);
  2808. }
  2809. }
  2810. u32 skl_plane_stride(const struct drm_framebuffer *fb, int plane,
  2811. unsigned int rotation)
  2812. {
  2813. const struct drm_i915_private *dev_priv = to_i915(fb->dev);
  2814. u32 stride = intel_fb_pitch(fb, plane, rotation);
  2815. /*
  2816. * The stride is either expressed as a multiple of 64 bytes chunks for
  2817. * linear buffers or in number of tiles for tiled buffers.
  2818. */
  2819. if (drm_rotation_90_or_270(rotation)) {
  2820. int cpp = drm_format_plane_cpp(fb->pixel_format, plane);
  2821. stride /= intel_tile_height(dev_priv, fb->modifier, cpp);
  2822. } else {
  2823. stride /= intel_fb_stride_alignment(dev_priv, fb->modifier,
  2824. fb->pixel_format);
  2825. }
  2826. return stride;
  2827. }
  2828. u32 skl_plane_ctl_format(uint32_t pixel_format)
  2829. {
  2830. switch (pixel_format) {
  2831. case DRM_FORMAT_C8:
  2832. return PLANE_CTL_FORMAT_INDEXED;
  2833. case DRM_FORMAT_RGB565:
  2834. return PLANE_CTL_FORMAT_RGB_565;
  2835. case DRM_FORMAT_XBGR8888:
  2836. return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX;
  2837. case DRM_FORMAT_XRGB8888:
  2838. return PLANE_CTL_FORMAT_XRGB_8888;
  2839. /*
  2840. * XXX: For ARBG/ABGR formats we default to expecting scanout buffers
  2841. * to be already pre-multiplied. We need to add a knob (or a different
  2842. * DRM_FORMAT) for user-space to configure that.
  2843. */
  2844. case DRM_FORMAT_ABGR8888:
  2845. return PLANE_CTL_FORMAT_XRGB_8888 | PLANE_CTL_ORDER_RGBX |
  2846. PLANE_CTL_ALPHA_SW_PREMULTIPLY;
  2847. case DRM_FORMAT_ARGB8888:
  2848. return PLANE_CTL_FORMAT_XRGB_8888 |
  2849. PLANE_CTL_ALPHA_SW_PREMULTIPLY;
  2850. case DRM_FORMAT_XRGB2101010:
  2851. return PLANE_CTL_FORMAT_XRGB_2101010;
  2852. case DRM_FORMAT_XBGR2101010:
  2853. return PLANE_CTL_ORDER_RGBX | PLANE_CTL_FORMAT_XRGB_2101010;
  2854. case DRM_FORMAT_YUYV:
  2855. return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YUYV;
  2856. case DRM_FORMAT_YVYU:
  2857. return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_YVYU;
  2858. case DRM_FORMAT_UYVY:
  2859. return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_UYVY;
  2860. case DRM_FORMAT_VYUY:
  2861. return PLANE_CTL_FORMAT_YUV422 | PLANE_CTL_YUV422_VYUY;
  2862. default:
  2863. MISSING_CASE(pixel_format);
  2864. }
  2865. return 0;
  2866. }
  2867. u32 skl_plane_ctl_tiling(uint64_t fb_modifier)
  2868. {
  2869. switch (fb_modifier) {
  2870. case DRM_FORMAT_MOD_NONE:
  2871. break;
  2872. case I915_FORMAT_MOD_X_TILED:
  2873. return PLANE_CTL_TILED_X;
  2874. case I915_FORMAT_MOD_Y_TILED:
  2875. return PLANE_CTL_TILED_Y;
  2876. case I915_FORMAT_MOD_Yf_TILED:
  2877. return PLANE_CTL_TILED_YF;
  2878. default:
  2879. MISSING_CASE(fb_modifier);
  2880. }
  2881. return 0;
  2882. }
  2883. u32 skl_plane_ctl_rotation(unsigned int rotation)
  2884. {
  2885. switch (rotation) {
  2886. case DRM_ROTATE_0:
  2887. break;
  2888. /*
  2889. * DRM_ROTATE_ is counter clockwise to stay compatible with Xrandr
  2890. * while i915 HW rotation is clockwise, thats why this swapping.
  2891. */
  2892. case DRM_ROTATE_90:
  2893. return PLANE_CTL_ROTATE_270;
  2894. case DRM_ROTATE_180:
  2895. return PLANE_CTL_ROTATE_180;
  2896. case DRM_ROTATE_270:
  2897. return PLANE_CTL_ROTATE_90;
  2898. default:
  2899. MISSING_CASE(rotation);
  2900. }
  2901. return 0;
  2902. }
  2903. static void skylake_update_primary_plane(struct drm_plane *plane,
  2904. const struct intel_crtc_state *crtc_state,
  2905. const struct intel_plane_state *plane_state)
  2906. {
  2907. struct drm_device *dev = plane->dev;
  2908. struct drm_i915_private *dev_priv = to_i915(dev);
  2909. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  2910. struct drm_framebuffer *fb = plane_state->base.fb;
  2911. int pipe = intel_crtc->pipe;
  2912. u32 plane_ctl;
  2913. unsigned int rotation = plane_state->base.rotation;
  2914. u32 stride = skl_plane_stride(fb, 0, rotation);
  2915. u32 surf_addr = plane_state->main.offset;
  2916. int scaler_id = plane_state->scaler_id;
  2917. int src_x = plane_state->main.x;
  2918. int src_y = plane_state->main.y;
  2919. int src_w = drm_rect_width(&plane_state->base.src) >> 16;
  2920. int src_h = drm_rect_height(&plane_state->base.src) >> 16;
  2921. int dst_x = plane_state->base.dst.x1;
  2922. int dst_y = plane_state->base.dst.y1;
  2923. int dst_w = drm_rect_width(&plane_state->base.dst);
  2924. int dst_h = drm_rect_height(&plane_state->base.dst);
  2925. plane_ctl = PLANE_CTL_ENABLE |
  2926. PLANE_CTL_PIPE_GAMMA_ENABLE |
  2927. PLANE_CTL_PIPE_CSC_ENABLE;
  2928. plane_ctl |= skl_plane_ctl_format(fb->pixel_format);
  2929. plane_ctl |= skl_plane_ctl_tiling(fb->modifier);
  2930. plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
  2931. plane_ctl |= skl_plane_ctl_rotation(rotation);
  2932. /* Sizes are 0 based */
  2933. src_w--;
  2934. src_h--;
  2935. dst_w--;
  2936. dst_h--;
  2937. intel_crtc->dspaddr_offset = surf_addr;
  2938. intel_crtc->adjusted_x = src_x;
  2939. intel_crtc->adjusted_y = src_y;
  2940. I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
  2941. I915_WRITE(PLANE_OFFSET(pipe, 0), (src_y << 16) | src_x);
  2942. I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
  2943. I915_WRITE(PLANE_SIZE(pipe, 0), (src_h << 16) | src_w);
  2944. if (scaler_id >= 0) {
  2945. uint32_t ps_ctrl = 0;
  2946. WARN_ON(!dst_w || !dst_h);
  2947. ps_ctrl = PS_SCALER_EN | PS_PLANE_SEL(0) |
  2948. crtc_state->scaler_state.scalers[scaler_id].mode;
  2949. I915_WRITE(SKL_PS_CTRL(pipe, scaler_id), ps_ctrl);
  2950. I915_WRITE(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
  2951. I915_WRITE(SKL_PS_WIN_POS(pipe, scaler_id), (dst_x << 16) | dst_y);
  2952. I915_WRITE(SKL_PS_WIN_SZ(pipe, scaler_id), (dst_w << 16) | dst_h);
  2953. I915_WRITE(PLANE_POS(pipe, 0), 0);
  2954. } else {
  2955. I915_WRITE(PLANE_POS(pipe, 0), (dst_y << 16) | dst_x);
  2956. }
  2957. I915_WRITE(PLANE_SURF(pipe, 0),
  2958. intel_fb_gtt_offset(fb, rotation) + surf_addr);
  2959. POSTING_READ(PLANE_SURF(pipe, 0));
  2960. }
  2961. static void skylake_disable_primary_plane(struct drm_plane *primary,
  2962. struct drm_crtc *crtc)
  2963. {
  2964. struct drm_device *dev = crtc->dev;
  2965. struct drm_i915_private *dev_priv = to_i915(dev);
  2966. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2967. int pipe = intel_crtc->pipe;
  2968. I915_WRITE(PLANE_CTL(pipe, 0), 0);
  2969. I915_WRITE(PLANE_SURF(pipe, 0), 0);
  2970. POSTING_READ(PLANE_SURF(pipe, 0));
  2971. }
  2972. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  2973. static int
  2974. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  2975. int x, int y, enum mode_set_atomic state)
  2976. {
  2977. /* Support for kgdboc is disabled, this needs a major rework. */
  2978. DRM_ERROR("legacy panic handler not supported any more.\n");
  2979. return -ENODEV;
  2980. }
  2981. static void intel_complete_page_flips(struct drm_i915_private *dev_priv)
  2982. {
  2983. struct intel_crtc *crtc;
  2984. for_each_intel_crtc(&dev_priv->drm, crtc)
  2985. intel_finish_page_flip_cs(dev_priv, crtc->pipe);
  2986. }
  2987. static void intel_update_primary_planes(struct drm_device *dev)
  2988. {
  2989. struct drm_crtc *crtc;
  2990. for_each_crtc(dev, crtc) {
  2991. struct intel_plane *plane = to_intel_plane(crtc->primary);
  2992. struct intel_plane_state *plane_state =
  2993. to_intel_plane_state(plane->base.state);
  2994. if (plane_state->base.visible)
  2995. plane->update_plane(&plane->base,
  2996. to_intel_crtc_state(crtc->state),
  2997. plane_state);
  2998. }
  2999. }
  3000. static int
  3001. __intel_display_resume(struct drm_device *dev,
  3002. struct drm_atomic_state *state)
  3003. {
  3004. struct drm_crtc_state *crtc_state;
  3005. struct drm_crtc *crtc;
  3006. int i, ret;
  3007. intel_modeset_setup_hw_state(dev);
  3008. i915_redisable_vga(to_i915(dev));
  3009. if (!state)
  3010. return 0;
  3011. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  3012. /*
  3013. * Force recalculation even if we restore
  3014. * current state. With fast modeset this may not result
  3015. * in a modeset when the state is compatible.
  3016. */
  3017. crtc_state->mode_changed = true;
  3018. }
  3019. /* ignore any reset values/BIOS leftovers in the WM registers */
  3020. to_intel_atomic_state(state)->skip_intermediate_wm = true;
  3021. ret = drm_atomic_commit(state);
  3022. WARN_ON(ret == -EDEADLK);
  3023. return ret;
  3024. }
  3025. static bool gpu_reset_clobbers_display(struct drm_i915_private *dev_priv)
  3026. {
  3027. return intel_has_gpu_reset(dev_priv) &&
  3028. INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv);
  3029. }
  3030. void intel_prepare_reset(struct drm_i915_private *dev_priv)
  3031. {
  3032. struct drm_device *dev = &dev_priv->drm;
  3033. struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
  3034. struct drm_atomic_state *state;
  3035. int ret;
  3036. /*
  3037. * Need mode_config.mutex so that we don't
  3038. * trample ongoing ->detect() and whatnot.
  3039. */
  3040. mutex_lock(&dev->mode_config.mutex);
  3041. drm_modeset_acquire_init(ctx, 0);
  3042. while (1) {
  3043. ret = drm_modeset_lock_all_ctx(dev, ctx);
  3044. if (ret != -EDEADLK)
  3045. break;
  3046. drm_modeset_backoff(ctx);
  3047. }
  3048. /* reset doesn't touch the display, but flips might get nuked anyway, */
  3049. if (!i915.force_reset_modeset_test &&
  3050. !gpu_reset_clobbers_display(dev_priv))
  3051. return;
  3052. /*
  3053. * Disabling the crtcs gracefully seems nicer. Also the
  3054. * g33 docs say we should at least disable all the planes.
  3055. */
  3056. state = drm_atomic_helper_duplicate_state(dev, ctx);
  3057. if (IS_ERR(state)) {
  3058. ret = PTR_ERR(state);
  3059. state = NULL;
  3060. DRM_ERROR("Duplicating state failed with %i\n", ret);
  3061. goto err;
  3062. }
  3063. ret = drm_atomic_helper_disable_all(dev, ctx);
  3064. if (ret) {
  3065. DRM_ERROR("Suspending crtc's failed with %i\n", ret);
  3066. goto err;
  3067. }
  3068. dev_priv->modeset_restore_state = state;
  3069. state->acquire_ctx = ctx;
  3070. return;
  3071. err:
  3072. drm_atomic_state_put(state);
  3073. }
  3074. void intel_finish_reset(struct drm_i915_private *dev_priv)
  3075. {
  3076. struct drm_device *dev = &dev_priv->drm;
  3077. struct drm_modeset_acquire_ctx *ctx = &dev_priv->reset_ctx;
  3078. struct drm_atomic_state *state = dev_priv->modeset_restore_state;
  3079. int ret;
  3080. /*
  3081. * Flips in the rings will be nuked by the reset,
  3082. * so complete all pending flips so that user space
  3083. * will get its events and not get stuck.
  3084. */
  3085. intel_complete_page_flips(dev_priv);
  3086. dev_priv->modeset_restore_state = NULL;
  3087. /* reset doesn't touch the display */
  3088. if (!gpu_reset_clobbers_display(dev_priv)) {
  3089. if (!state) {
  3090. /*
  3091. * Flips in the rings have been nuked by the reset,
  3092. * so update the base address of all primary
  3093. * planes to the the last fb to make sure we're
  3094. * showing the correct fb after a reset.
  3095. *
  3096. * FIXME: Atomic will make this obsolete since we won't schedule
  3097. * CS-based flips (which might get lost in gpu resets) any more.
  3098. */
  3099. intel_update_primary_planes(dev);
  3100. } else {
  3101. ret = __intel_display_resume(dev, state);
  3102. if (ret)
  3103. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3104. }
  3105. } else {
  3106. /*
  3107. * The display has been reset as well,
  3108. * so need a full re-initialization.
  3109. */
  3110. intel_runtime_pm_disable_interrupts(dev_priv);
  3111. intel_runtime_pm_enable_interrupts(dev_priv);
  3112. intel_pps_unlock_regs_wa(dev_priv);
  3113. intel_modeset_init_hw(dev);
  3114. spin_lock_irq(&dev_priv->irq_lock);
  3115. if (dev_priv->display.hpd_irq_setup)
  3116. dev_priv->display.hpd_irq_setup(dev_priv);
  3117. spin_unlock_irq(&dev_priv->irq_lock);
  3118. ret = __intel_display_resume(dev, state);
  3119. if (ret)
  3120. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3121. intel_hpd_init(dev_priv);
  3122. }
  3123. if (state)
  3124. drm_atomic_state_put(state);
  3125. drm_modeset_drop_locks(ctx);
  3126. drm_modeset_acquire_fini(ctx);
  3127. mutex_unlock(&dev->mode_config.mutex);
  3128. }
  3129. static bool abort_flip_on_reset(struct intel_crtc *crtc)
  3130. {
  3131. struct i915_gpu_error *error = &to_i915(crtc->base.dev)->gpu_error;
  3132. if (i915_reset_in_progress(error))
  3133. return true;
  3134. if (crtc->reset_count != i915_reset_count(error))
  3135. return true;
  3136. return false;
  3137. }
  3138. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  3139. {
  3140. struct drm_device *dev = crtc->dev;
  3141. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3142. bool pending;
  3143. if (abort_flip_on_reset(intel_crtc))
  3144. return false;
  3145. spin_lock_irq(&dev->event_lock);
  3146. pending = to_intel_crtc(crtc)->flip_work != NULL;
  3147. spin_unlock_irq(&dev->event_lock);
  3148. return pending;
  3149. }
  3150. static void intel_update_pipe_config(struct intel_crtc *crtc,
  3151. struct intel_crtc_state *old_crtc_state)
  3152. {
  3153. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  3154. struct intel_crtc_state *pipe_config =
  3155. to_intel_crtc_state(crtc->base.state);
  3156. /* drm_atomic_helper_update_legacy_modeset_state might not be called. */
  3157. crtc->base.mode = crtc->base.state->mode;
  3158. DRM_DEBUG_KMS("Updating pipe size %ix%i -> %ix%i\n",
  3159. old_crtc_state->pipe_src_w, old_crtc_state->pipe_src_h,
  3160. pipe_config->pipe_src_w, pipe_config->pipe_src_h);
  3161. /*
  3162. * Update pipe size and adjust fitter if needed: the reason for this is
  3163. * that in compute_mode_changes we check the native mode (not the pfit
  3164. * mode) to see if we can flip rather than do a full mode set. In the
  3165. * fastboot case, we'll flip, but if we don't update the pipesrc and
  3166. * pfit state, we'll end up with a big fb scanned out into the wrong
  3167. * sized surface.
  3168. */
  3169. I915_WRITE(PIPESRC(crtc->pipe),
  3170. ((pipe_config->pipe_src_w - 1) << 16) |
  3171. (pipe_config->pipe_src_h - 1));
  3172. /* on skylake this is done by detaching scalers */
  3173. if (INTEL_GEN(dev_priv) >= 9) {
  3174. skl_detach_scalers(crtc);
  3175. if (pipe_config->pch_pfit.enabled)
  3176. skylake_pfit_enable(crtc);
  3177. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3178. if (pipe_config->pch_pfit.enabled)
  3179. ironlake_pfit_enable(crtc);
  3180. else if (old_crtc_state->pch_pfit.enabled)
  3181. ironlake_pfit_disable(crtc, true);
  3182. }
  3183. }
  3184. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  3185. {
  3186. struct drm_device *dev = crtc->dev;
  3187. struct drm_i915_private *dev_priv = to_i915(dev);
  3188. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3189. int pipe = intel_crtc->pipe;
  3190. i915_reg_t reg;
  3191. u32 temp;
  3192. /* enable normal train */
  3193. reg = FDI_TX_CTL(pipe);
  3194. temp = I915_READ(reg);
  3195. if (IS_IVYBRIDGE(dev_priv)) {
  3196. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  3197. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  3198. } else {
  3199. temp &= ~FDI_LINK_TRAIN_NONE;
  3200. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  3201. }
  3202. I915_WRITE(reg, temp);
  3203. reg = FDI_RX_CTL(pipe);
  3204. temp = I915_READ(reg);
  3205. if (HAS_PCH_CPT(dev_priv)) {
  3206. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  3207. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  3208. } else {
  3209. temp &= ~FDI_LINK_TRAIN_NONE;
  3210. temp |= FDI_LINK_TRAIN_NONE;
  3211. }
  3212. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  3213. /* wait one idle pattern time */
  3214. POSTING_READ(reg);
  3215. udelay(1000);
  3216. /* IVB wants error correction enabled */
  3217. if (IS_IVYBRIDGE(dev_priv))
  3218. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  3219. FDI_FE_ERRC_ENABLE);
  3220. }
  3221. /* The FDI link training functions for ILK/Ibexpeak. */
  3222. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  3223. {
  3224. struct drm_device *dev = crtc->dev;
  3225. struct drm_i915_private *dev_priv = to_i915(dev);
  3226. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3227. int pipe = intel_crtc->pipe;
  3228. i915_reg_t reg;
  3229. u32 temp, tries;
  3230. /* FDI needs bits from pipe first */
  3231. assert_pipe_enabled(dev_priv, pipe);
  3232. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  3233. for train result */
  3234. reg = FDI_RX_IMR(pipe);
  3235. temp = I915_READ(reg);
  3236. temp &= ~FDI_RX_SYMBOL_LOCK;
  3237. temp &= ~FDI_RX_BIT_LOCK;
  3238. I915_WRITE(reg, temp);
  3239. I915_READ(reg);
  3240. udelay(150);
  3241. /* enable CPU FDI TX and PCH FDI RX */
  3242. reg = FDI_TX_CTL(pipe);
  3243. temp = I915_READ(reg);
  3244. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  3245. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
  3246. temp &= ~FDI_LINK_TRAIN_NONE;
  3247. temp |= FDI_LINK_TRAIN_PATTERN_1;
  3248. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  3249. reg = FDI_RX_CTL(pipe);
  3250. temp = I915_READ(reg);
  3251. temp &= ~FDI_LINK_TRAIN_NONE;
  3252. temp |= FDI_LINK_TRAIN_PATTERN_1;
  3253. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  3254. POSTING_READ(reg);
  3255. udelay(150);
  3256. /* Ironlake workaround, enable clock pointer after FDI enable*/
  3257. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  3258. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  3259. FDI_RX_PHASE_SYNC_POINTER_EN);
  3260. reg = FDI_RX_IIR(pipe);
  3261. for (tries = 0; tries < 5; tries++) {
  3262. temp = I915_READ(reg);
  3263. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  3264. if ((temp & FDI_RX_BIT_LOCK)) {
  3265. DRM_DEBUG_KMS("FDI train 1 done.\n");
  3266. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  3267. break;
  3268. }
  3269. }
  3270. if (tries == 5)
  3271. DRM_ERROR("FDI train 1 fail!\n");
  3272. /* Train 2 */
  3273. reg = FDI_TX_CTL(pipe);
  3274. temp = I915_READ(reg);
  3275. temp &= ~FDI_LINK_TRAIN_NONE;
  3276. temp |= FDI_LINK_TRAIN_PATTERN_2;
  3277. I915_WRITE(reg, temp);
  3278. reg = FDI_RX_CTL(pipe);
  3279. temp = I915_READ(reg);
  3280. temp &= ~FDI_LINK_TRAIN_NONE;
  3281. temp |= FDI_LINK_TRAIN_PATTERN_2;
  3282. I915_WRITE(reg, temp);
  3283. POSTING_READ(reg);
  3284. udelay(150);
  3285. reg = FDI_RX_IIR(pipe);
  3286. for (tries = 0; tries < 5; tries++) {
  3287. temp = I915_READ(reg);
  3288. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  3289. if (temp & FDI_RX_SYMBOL_LOCK) {
  3290. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  3291. DRM_DEBUG_KMS("FDI train 2 done.\n");
  3292. break;
  3293. }
  3294. }
  3295. if (tries == 5)
  3296. DRM_ERROR("FDI train 2 fail!\n");
  3297. DRM_DEBUG_KMS("FDI train done\n");
  3298. }
  3299. static const int snb_b_fdi_train_param[] = {
  3300. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  3301. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  3302. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  3303. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  3304. };
  3305. /* The FDI link training functions for SNB/Cougarpoint. */
  3306. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  3307. {
  3308. struct drm_device *dev = crtc->dev;
  3309. struct drm_i915_private *dev_priv = to_i915(dev);
  3310. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3311. int pipe = intel_crtc->pipe;
  3312. i915_reg_t reg;
  3313. u32 temp, i, retry;
  3314. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  3315. for train result */
  3316. reg = FDI_RX_IMR(pipe);
  3317. temp = I915_READ(reg);
  3318. temp &= ~FDI_RX_SYMBOL_LOCK;
  3319. temp &= ~FDI_RX_BIT_LOCK;
  3320. I915_WRITE(reg, temp);
  3321. POSTING_READ(reg);
  3322. udelay(150);
  3323. /* enable CPU FDI TX and PCH FDI RX */
  3324. reg = FDI_TX_CTL(pipe);
  3325. temp = I915_READ(reg);
  3326. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  3327. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
  3328. temp &= ~FDI_LINK_TRAIN_NONE;
  3329. temp |= FDI_LINK_TRAIN_PATTERN_1;
  3330. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  3331. /* SNB-B */
  3332. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  3333. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  3334. I915_WRITE(FDI_RX_MISC(pipe),
  3335. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  3336. reg = FDI_RX_CTL(pipe);
  3337. temp = I915_READ(reg);
  3338. if (HAS_PCH_CPT(dev_priv)) {
  3339. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  3340. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  3341. } else {
  3342. temp &= ~FDI_LINK_TRAIN_NONE;
  3343. temp |= FDI_LINK_TRAIN_PATTERN_1;
  3344. }
  3345. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  3346. POSTING_READ(reg);
  3347. udelay(150);
  3348. for (i = 0; i < 4; i++) {
  3349. reg = FDI_TX_CTL(pipe);
  3350. temp = I915_READ(reg);
  3351. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  3352. temp |= snb_b_fdi_train_param[i];
  3353. I915_WRITE(reg, temp);
  3354. POSTING_READ(reg);
  3355. udelay(500);
  3356. for (retry = 0; retry < 5; retry++) {
  3357. reg = FDI_RX_IIR(pipe);
  3358. temp = I915_READ(reg);
  3359. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  3360. if (temp & FDI_RX_BIT_LOCK) {
  3361. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  3362. DRM_DEBUG_KMS("FDI train 1 done.\n");
  3363. break;
  3364. }
  3365. udelay(50);
  3366. }
  3367. if (retry < 5)
  3368. break;
  3369. }
  3370. if (i == 4)
  3371. DRM_ERROR("FDI train 1 fail!\n");
  3372. /* Train 2 */
  3373. reg = FDI_TX_CTL(pipe);
  3374. temp = I915_READ(reg);
  3375. temp &= ~FDI_LINK_TRAIN_NONE;
  3376. temp |= FDI_LINK_TRAIN_PATTERN_2;
  3377. if (IS_GEN6(dev_priv)) {
  3378. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  3379. /* SNB-B */
  3380. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  3381. }
  3382. I915_WRITE(reg, temp);
  3383. reg = FDI_RX_CTL(pipe);
  3384. temp = I915_READ(reg);
  3385. if (HAS_PCH_CPT(dev_priv)) {
  3386. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  3387. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  3388. } else {
  3389. temp &= ~FDI_LINK_TRAIN_NONE;
  3390. temp |= FDI_LINK_TRAIN_PATTERN_2;
  3391. }
  3392. I915_WRITE(reg, temp);
  3393. POSTING_READ(reg);
  3394. udelay(150);
  3395. for (i = 0; i < 4; i++) {
  3396. reg = FDI_TX_CTL(pipe);
  3397. temp = I915_READ(reg);
  3398. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  3399. temp |= snb_b_fdi_train_param[i];
  3400. I915_WRITE(reg, temp);
  3401. POSTING_READ(reg);
  3402. udelay(500);
  3403. for (retry = 0; retry < 5; retry++) {
  3404. reg = FDI_RX_IIR(pipe);
  3405. temp = I915_READ(reg);
  3406. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  3407. if (temp & FDI_RX_SYMBOL_LOCK) {
  3408. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  3409. DRM_DEBUG_KMS("FDI train 2 done.\n");
  3410. break;
  3411. }
  3412. udelay(50);
  3413. }
  3414. if (retry < 5)
  3415. break;
  3416. }
  3417. if (i == 4)
  3418. DRM_ERROR("FDI train 2 fail!\n");
  3419. DRM_DEBUG_KMS("FDI train done.\n");
  3420. }
  3421. /* Manual link training for Ivy Bridge A0 parts */
  3422. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  3423. {
  3424. struct drm_device *dev = crtc->dev;
  3425. struct drm_i915_private *dev_priv = to_i915(dev);
  3426. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3427. int pipe = intel_crtc->pipe;
  3428. i915_reg_t reg;
  3429. u32 temp, i, j;
  3430. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  3431. for train result */
  3432. reg = FDI_RX_IMR(pipe);
  3433. temp = I915_READ(reg);
  3434. temp &= ~FDI_RX_SYMBOL_LOCK;
  3435. temp &= ~FDI_RX_BIT_LOCK;
  3436. I915_WRITE(reg, temp);
  3437. POSTING_READ(reg);
  3438. udelay(150);
  3439. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  3440. I915_READ(FDI_RX_IIR(pipe)));
  3441. /* Try each vswing and preemphasis setting twice before moving on */
  3442. for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
  3443. /* disable first in case we need to retry */
  3444. reg = FDI_TX_CTL(pipe);
  3445. temp = I915_READ(reg);
  3446. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  3447. temp &= ~FDI_TX_ENABLE;
  3448. I915_WRITE(reg, temp);
  3449. reg = FDI_RX_CTL(pipe);
  3450. temp = I915_READ(reg);
  3451. temp &= ~FDI_LINK_TRAIN_AUTO;
  3452. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  3453. temp &= ~FDI_RX_ENABLE;
  3454. I915_WRITE(reg, temp);
  3455. /* enable CPU FDI TX and PCH FDI RX */
  3456. reg = FDI_TX_CTL(pipe);
  3457. temp = I915_READ(reg);
  3458. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  3459. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
  3460. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  3461. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  3462. temp |= snb_b_fdi_train_param[j/2];
  3463. temp |= FDI_COMPOSITE_SYNC;
  3464. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  3465. I915_WRITE(FDI_RX_MISC(pipe),
  3466. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  3467. reg = FDI_RX_CTL(pipe);
  3468. temp = I915_READ(reg);
  3469. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  3470. temp |= FDI_COMPOSITE_SYNC;
  3471. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  3472. POSTING_READ(reg);
  3473. udelay(1); /* should be 0.5us */
  3474. for (i = 0; i < 4; i++) {
  3475. reg = FDI_RX_IIR(pipe);
  3476. temp = I915_READ(reg);
  3477. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  3478. if (temp & FDI_RX_BIT_LOCK ||
  3479. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  3480. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  3481. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
  3482. i);
  3483. break;
  3484. }
  3485. udelay(1); /* should be 0.5us */
  3486. }
  3487. if (i == 4) {
  3488. DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
  3489. continue;
  3490. }
  3491. /* Train 2 */
  3492. reg = FDI_TX_CTL(pipe);
  3493. temp = I915_READ(reg);
  3494. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  3495. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  3496. I915_WRITE(reg, temp);
  3497. reg = FDI_RX_CTL(pipe);
  3498. temp = I915_READ(reg);
  3499. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  3500. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  3501. I915_WRITE(reg, temp);
  3502. POSTING_READ(reg);
  3503. udelay(2); /* should be 1.5us */
  3504. for (i = 0; i < 4; i++) {
  3505. reg = FDI_RX_IIR(pipe);
  3506. temp = I915_READ(reg);
  3507. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  3508. if (temp & FDI_RX_SYMBOL_LOCK ||
  3509. (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
  3510. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  3511. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
  3512. i);
  3513. goto train_done;
  3514. }
  3515. udelay(2); /* should be 1.5us */
  3516. }
  3517. if (i == 4)
  3518. DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
  3519. }
  3520. train_done:
  3521. DRM_DEBUG_KMS("FDI train done.\n");
  3522. }
  3523. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  3524. {
  3525. struct drm_device *dev = intel_crtc->base.dev;
  3526. struct drm_i915_private *dev_priv = to_i915(dev);
  3527. int pipe = intel_crtc->pipe;
  3528. i915_reg_t reg;
  3529. u32 temp;
  3530. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  3531. reg = FDI_RX_CTL(pipe);
  3532. temp = I915_READ(reg);
  3533. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  3534. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
  3535. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  3536. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  3537. POSTING_READ(reg);
  3538. udelay(200);
  3539. /* Switch from Rawclk to PCDclk */
  3540. temp = I915_READ(reg);
  3541. I915_WRITE(reg, temp | FDI_PCDCLK);
  3542. POSTING_READ(reg);
  3543. udelay(200);
  3544. /* Enable CPU FDI TX PLL, always on for Ironlake */
  3545. reg = FDI_TX_CTL(pipe);
  3546. temp = I915_READ(reg);
  3547. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  3548. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  3549. POSTING_READ(reg);
  3550. udelay(100);
  3551. }
  3552. }
  3553. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  3554. {
  3555. struct drm_device *dev = intel_crtc->base.dev;
  3556. struct drm_i915_private *dev_priv = to_i915(dev);
  3557. int pipe = intel_crtc->pipe;
  3558. i915_reg_t reg;
  3559. u32 temp;
  3560. /* Switch from PCDclk to Rawclk */
  3561. reg = FDI_RX_CTL(pipe);
  3562. temp = I915_READ(reg);
  3563. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  3564. /* Disable CPU FDI TX PLL */
  3565. reg = FDI_TX_CTL(pipe);
  3566. temp = I915_READ(reg);
  3567. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  3568. POSTING_READ(reg);
  3569. udelay(100);
  3570. reg = FDI_RX_CTL(pipe);
  3571. temp = I915_READ(reg);
  3572. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  3573. /* Wait for the clocks to turn off. */
  3574. POSTING_READ(reg);
  3575. udelay(100);
  3576. }
  3577. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  3578. {
  3579. struct drm_device *dev = crtc->dev;
  3580. struct drm_i915_private *dev_priv = to_i915(dev);
  3581. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3582. int pipe = intel_crtc->pipe;
  3583. i915_reg_t reg;
  3584. u32 temp;
  3585. /* disable CPU FDI tx and PCH FDI rx */
  3586. reg = FDI_TX_CTL(pipe);
  3587. temp = I915_READ(reg);
  3588. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  3589. POSTING_READ(reg);
  3590. reg = FDI_RX_CTL(pipe);
  3591. temp = I915_READ(reg);
  3592. temp &= ~(0x7 << 16);
  3593. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  3594. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  3595. POSTING_READ(reg);
  3596. udelay(100);
  3597. /* Ironlake workaround, disable clock pointer after downing FDI */
  3598. if (HAS_PCH_IBX(dev_priv))
  3599. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  3600. /* still set train pattern 1 */
  3601. reg = FDI_TX_CTL(pipe);
  3602. temp = I915_READ(reg);
  3603. temp &= ~FDI_LINK_TRAIN_NONE;
  3604. temp |= FDI_LINK_TRAIN_PATTERN_1;
  3605. I915_WRITE(reg, temp);
  3606. reg = FDI_RX_CTL(pipe);
  3607. temp = I915_READ(reg);
  3608. if (HAS_PCH_CPT(dev_priv)) {
  3609. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  3610. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  3611. } else {
  3612. temp &= ~FDI_LINK_TRAIN_NONE;
  3613. temp |= FDI_LINK_TRAIN_PATTERN_1;
  3614. }
  3615. /* BPC in FDI rx is consistent with that in PIPECONF */
  3616. temp &= ~(0x07 << 16);
  3617. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  3618. I915_WRITE(reg, temp);
  3619. POSTING_READ(reg);
  3620. udelay(100);
  3621. }
  3622. bool intel_has_pending_fb_unpin(struct drm_device *dev)
  3623. {
  3624. struct drm_i915_private *dev_priv = to_i915(dev);
  3625. struct intel_crtc *crtc;
  3626. /* Note that we don't need to be called with mode_config.lock here
  3627. * as our list of CRTC objects is static for the lifetime of the
  3628. * device and so cannot disappear as we iterate. Similarly, we can
  3629. * happily treat the predicates as racy, atomic checks as userspace
  3630. * cannot claim and pin a new fb without at least acquring the
  3631. * struct_mutex and so serialising with us.
  3632. */
  3633. for_each_intel_crtc(dev, crtc) {
  3634. if (atomic_read(&crtc->unpin_work_count) == 0)
  3635. continue;
  3636. if (crtc->flip_work)
  3637. intel_wait_for_vblank(dev_priv, crtc->pipe);
  3638. return true;
  3639. }
  3640. return false;
  3641. }
  3642. static void page_flip_completed(struct intel_crtc *intel_crtc)
  3643. {
  3644. struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
  3645. struct intel_flip_work *work = intel_crtc->flip_work;
  3646. intel_crtc->flip_work = NULL;
  3647. if (work->event)
  3648. drm_crtc_send_vblank_event(&intel_crtc->base, work->event);
  3649. drm_crtc_vblank_put(&intel_crtc->base);
  3650. wake_up_all(&dev_priv->pending_flip_queue);
  3651. queue_work(dev_priv->wq, &work->unpin_work);
  3652. trace_i915_flip_complete(intel_crtc->plane,
  3653. work->pending_flip_obj);
  3654. }
  3655. static int intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  3656. {
  3657. struct drm_device *dev = crtc->dev;
  3658. struct drm_i915_private *dev_priv = to_i915(dev);
  3659. long ret;
  3660. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  3661. ret = wait_event_interruptible_timeout(
  3662. dev_priv->pending_flip_queue,
  3663. !intel_crtc_has_pending_flip(crtc),
  3664. 60*HZ);
  3665. if (ret < 0)
  3666. return ret;
  3667. if (ret == 0) {
  3668. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3669. struct intel_flip_work *work;
  3670. spin_lock_irq(&dev->event_lock);
  3671. work = intel_crtc->flip_work;
  3672. if (work && !is_mmio_work(work)) {
  3673. WARN_ONCE(1, "Removing stuck page flip\n");
  3674. page_flip_completed(intel_crtc);
  3675. }
  3676. spin_unlock_irq(&dev->event_lock);
  3677. }
  3678. return 0;
  3679. }
  3680. void lpt_disable_iclkip(struct drm_i915_private *dev_priv)
  3681. {
  3682. u32 temp;
  3683. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  3684. mutex_lock(&dev_priv->sb_lock);
  3685. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  3686. temp |= SBI_SSCCTL_DISABLE;
  3687. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  3688. mutex_unlock(&dev_priv->sb_lock);
  3689. }
  3690. /* Program iCLKIP clock to the desired frequency */
  3691. static void lpt_program_iclkip(struct drm_crtc *crtc)
  3692. {
  3693. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  3694. int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
  3695. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  3696. u32 temp;
  3697. lpt_disable_iclkip(dev_priv);
  3698. /* The iCLK virtual clock root frequency is in MHz,
  3699. * but the adjusted_mode->crtc_clock in in KHz. To get the
  3700. * divisors, it is necessary to divide one by another, so we
  3701. * convert the virtual clock precision to KHz here for higher
  3702. * precision.
  3703. */
  3704. for (auxdiv = 0; auxdiv < 2; auxdiv++) {
  3705. u32 iclk_virtual_root_freq = 172800 * 1000;
  3706. u32 iclk_pi_range = 64;
  3707. u32 desired_divisor;
  3708. desired_divisor = DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
  3709. clock << auxdiv);
  3710. divsel = (desired_divisor / iclk_pi_range) - 2;
  3711. phaseinc = desired_divisor % iclk_pi_range;
  3712. /*
  3713. * Near 20MHz is a corner case which is
  3714. * out of range for the 7-bit divisor
  3715. */
  3716. if (divsel <= 0x7f)
  3717. break;
  3718. }
  3719. /* This should not happen with any sane values */
  3720. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  3721. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  3722. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  3723. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  3724. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  3725. clock,
  3726. auxdiv,
  3727. divsel,
  3728. phasedir,
  3729. phaseinc);
  3730. mutex_lock(&dev_priv->sb_lock);
  3731. /* Program SSCDIVINTPHASE6 */
  3732. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  3733. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  3734. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  3735. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  3736. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  3737. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  3738. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  3739. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  3740. /* Program SSCAUXDIV */
  3741. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  3742. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  3743. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  3744. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  3745. /* Enable modulator and associated divider */
  3746. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  3747. temp &= ~SBI_SSCCTL_DISABLE;
  3748. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  3749. mutex_unlock(&dev_priv->sb_lock);
  3750. /* Wait for initialization time */
  3751. udelay(24);
  3752. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  3753. }
  3754. int lpt_get_iclkip(struct drm_i915_private *dev_priv)
  3755. {
  3756. u32 divsel, phaseinc, auxdiv;
  3757. u32 iclk_virtual_root_freq = 172800 * 1000;
  3758. u32 iclk_pi_range = 64;
  3759. u32 desired_divisor;
  3760. u32 temp;
  3761. if ((I915_READ(PIXCLK_GATE) & PIXCLK_GATE_UNGATE) == 0)
  3762. return 0;
  3763. mutex_lock(&dev_priv->sb_lock);
  3764. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  3765. if (temp & SBI_SSCCTL_DISABLE) {
  3766. mutex_unlock(&dev_priv->sb_lock);
  3767. return 0;
  3768. }
  3769. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  3770. divsel = (temp & SBI_SSCDIVINTPHASE_DIVSEL_MASK) >>
  3771. SBI_SSCDIVINTPHASE_DIVSEL_SHIFT;
  3772. phaseinc = (temp & SBI_SSCDIVINTPHASE_INCVAL_MASK) >>
  3773. SBI_SSCDIVINTPHASE_INCVAL_SHIFT;
  3774. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  3775. auxdiv = (temp & SBI_SSCAUXDIV_FINALDIV2SEL_MASK) >>
  3776. SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT;
  3777. mutex_unlock(&dev_priv->sb_lock);
  3778. desired_divisor = (divsel + 2) * iclk_pi_range + phaseinc;
  3779. return DIV_ROUND_CLOSEST(iclk_virtual_root_freq,
  3780. desired_divisor << auxdiv);
  3781. }
  3782. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  3783. enum pipe pch_transcoder)
  3784. {
  3785. struct drm_device *dev = crtc->base.dev;
  3786. struct drm_i915_private *dev_priv = to_i915(dev);
  3787. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  3788. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  3789. I915_READ(HTOTAL(cpu_transcoder)));
  3790. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  3791. I915_READ(HBLANK(cpu_transcoder)));
  3792. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  3793. I915_READ(HSYNC(cpu_transcoder)));
  3794. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  3795. I915_READ(VTOTAL(cpu_transcoder)));
  3796. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  3797. I915_READ(VBLANK(cpu_transcoder)));
  3798. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  3799. I915_READ(VSYNC(cpu_transcoder)));
  3800. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  3801. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  3802. }
  3803. static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
  3804. {
  3805. struct drm_i915_private *dev_priv = to_i915(dev);
  3806. uint32_t temp;
  3807. temp = I915_READ(SOUTH_CHICKEN1);
  3808. if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
  3809. return;
  3810. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  3811. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  3812. temp &= ~FDI_BC_BIFURCATION_SELECT;
  3813. if (enable)
  3814. temp |= FDI_BC_BIFURCATION_SELECT;
  3815. DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
  3816. I915_WRITE(SOUTH_CHICKEN1, temp);
  3817. POSTING_READ(SOUTH_CHICKEN1);
  3818. }
  3819. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  3820. {
  3821. struct drm_device *dev = intel_crtc->base.dev;
  3822. switch (intel_crtc->pipe) {
  3823. case PIPE_A:
  3824. break;
  3825. case PIPE_B:
  3826. if (intel_crtc->config->fdi_lanes > 2)
  3827. cpt_set_fdi_bc_bifurcation(dev, false);
  3828. else
  3829. cpt_set_fdi_bc_bifurcation(dev, true);
  3830. break;
  3831. case PIPE_C:
  3832. cpt_set_fdi_bc_bifurcation(dev, true);
  3833. break;
  3834. default:
  3835. BUG();
  3836. }
  3837. }
  3838. /* Return which DP Port should be selected for Transcoder DP control */
  3839. static enum port
  3840. intel_trans_dp_port_sel(struct drm_crtc *crtc)
  3841. {
  3842. struct drm_device *dev = crtc->dev;
  3843. struct intel_encoder *encoder;
  3844. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3845. if (encoder->type == INTEL_OUTPUT_DP ||
  3846. encoder->type == INTEL_OUTPUT_EDP)
  3847. return enc_to_dig_port(&encoder->base)->port;
  3848. }
  3849. return -1;
  3850. }
  3851. /*
  3852. * Enable PCH resources required for PCH ports:
  3853. * - PCH PLLs
  3854. * - FDI training & RX/TX
  3855. * - update transcoder timings
  3856. * - DP transcoding bits
  3857. * - transcoder
  3858. */
  3859. static void ironlake_pch_enable(struct drm_crtc *crtc)
  3860. {
  3861. struct drm_device *dev = crtc->dev;
  3862. struct drm_i915_private *dev_priv = to_i915(dev);
  3863. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3864. int pipe = intel_crtc->pipe;
  3865. u32 temp;
  3866. assert_pch_transcoder_disabled(dev_priv, pipe);
  3867. if (IS_IVYBRIDGE(dev_priv))
  3868. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  3869. /* Write the TU size bits before fdi link training, so that error
  3870. * detection works. */
  3871. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  3872. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  3873. /* For PCH output, training FDI link */
  3874. dev_priv->display.fdi_link_train(crtc);
  3875. /* We need to program the right clock selection before writing the pixel
  3876. * mutliplier into the DPLL. */
  3877. if (HAS_PCH_CPT(dev_priv)) {
  3878. u32 sel;
  3879. temp = I915_READ(PCH_DPLL_SEL);
  3880. temp |= TRANS_DPLL_ENABLE(pipe);
  3881. sel = TRANS_DPLLB_SEL(pipe);
  3882. if (intel_crtc->config->shared_dpll ==
  3883. intel_get_shared_dpll_by_id(dev_priv, DPLL_ID_PCH_PLL_B))
  3884. temp |= sel;
  3885. else
  3886. temp &= ~sel;
  3887. I915_WRITE(PCH_DPLL_SEL, temp);
  3888. }
  3889. /* XXX: pch pll's can be enabled any time before we enable the PCH
  3890. * transcoder, and we actually should do this to not upset any PCH
  3891. * transcoder that already use the clock when we share it.
  3892. *
  3893. * Note that enable_shared_dpll tries to do the right thing, but
  3894. * get_shared_dpll unconditionally resets the pll - we need that to have
  3895. * the right LVDS enable sequence. */
  3896. intel_enable_shared_dpll(intel_crtc);
  3897. /* set transcoder timing, panel must allow it */
  3898. assert_panel_unlocked(dev_priv, pipe);
  3899. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  3900. intel_fdi_normal_train(crtc);
  3901. /* For PCH DP, enable TRANS_DP_CTL */
  3902. if (HAS_PCH_CPT(dev_priv) &&
  3903. intel_crtc_has_dp_encoder(intel_crtc->config)) {
  3904. const struct drm_display_mode *adjusted_mode =
  3905. &intel_crtc->config->base.adjusted_mode;
  3906. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  3907. i915_reg_t reg = TRANS_DP_CTL(pipe);
  3908. temp = I915_READ(reg);
  3909. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  3910. TRANS_DP_SYNC_MASK |
  3911. TRANS_DP_BPC_MASK);
  3912. temp |= TRANS_DP_OUTPUT_ENABLE;
  3913. temp |= bpc << 9; /* same format but at 11:9 */
  3914. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  3915. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  3916. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  3917. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  3918. switch (intel_trans_dp_port_sel(crtc)) {
  3919. case PORT_B:
  3920. temp |= TRANS_DP_PORT_SEL_B;
  3921. break;
  3922. case PORT_C:
  3923. temp |= TRANS_DP_PORT_SEL_C;
  3924. break;
  3925. case PORT_D:
  3926. temp |= TRANS_DP_PORT_SEL_D;
  3927. break;
  3928. default:
  3929. BUG();
  3930. }
  3931. I915_WRITE(reg, temp);
  3932. }
  3933. ironlake_enable_pch_transcoder(dev_priv, pipe);
  3934. }
  3935. static void lpt_pch_enable(struct drm_crtc *crtc)
  3936. {
  3937. struct drm_device *dev = crtc->dev;
  3938. struct drm_i915_private *dev_priv = to_i915(dev);
  3939. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3940. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  3941. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  3942. lpt_program_iclkip(crtc);
  3943. /* Set transcoder timing. */
  3944. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  3945. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  3946. }
  3947. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  3948. {
  3949. struct drm_i915_private *dev_priv = to_i915(dev);
  3950. i915_reg_t dslreg = PIPEDSL(pipe);
  3951. u32 temp;
  3952. temp = I915_READ(dslreg);
  3953. udelay(500);
  3954. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  3955. if (wait_for(I915_READ(dslreg) != temp, 5))
  3956. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  3957. }
  3958. }
  3959. static int
  3960. skl_update_scaler(struct intel_crtc_state *crtc_state, bool force_detach,
  3961. unsigned scaler_user, int *scaler_id, unsigned int rotation,
  3962. int src_w, int src_h, int dst_w, int dst_h)
  3963. {
  3964. struct intel_crtc_scaler_state *scaler_state =
  3965. &crtc_state->scaler_state;
  3966. struct intel_crtc *intel_crtc =
  3967. to_intel_crtc(crtc_state->base.crtc);
  3968. int need_scaling;
  3969. need_scaling = drm_rotation_90_or_270(rotation) ?
  3970. (src_h != dst_w || src_w != dst_h):
  3971. (src_w != dst_w || src_h != dst_h);
  3972. /*
  3973. * if plane is being disabled or scaler is no more required or force detach
  3974. * - free scaler binded to this plane/crtc
  3975. * - in order to do this, update crtc->scaler_usage
  3976. *
  3977. * Here scaler state in crtc_state is set free so that
  3978. * scaler can be assigned to other user. Actual register
  3979. * update to free the scaler is done in plane/panel-fit programming.
  3980. * For this purpose crtc/plane_state->scaler_id isn't reset here.
  3981. */
  3982. if (force_detach || !need_scaling) {
  3983. if (*scaler_id >= 0) {
  3984. scaler_state->scaler_users &= ~(1 << scaler_user);
  3985. scaler_state->scalers[*scaler_id].in_use = 0;
  3986. DRM_DEBUG_KMS("scaler_user index %u.%u: "
  3987. "Staged freeing scaler id %d scaler_users = 0x%x\n",
  3988. intel_crtc->pipe, scaler_user, *scaler_id,
  3989. scaler_state->scaler_users);
  3990. *scaler_id = -1;
  3991. }
  3992. return 0;
  3993. }
  3994. /* range checks */
  3995. if (src_w < SKL_MIN_SRC_W || src_h < SKL_MIN_SRC_H ||
  3996. dst_w < SKL_MIN_DST_W || dst_h < SKL_MIN_DST_H ||
  3997. src_w > SKL_MAX_SRC_W || src_h > SKL_MAX_SRC_H ||
  3998. dst_w > SKL_MAX_DST_W || dst_h > SKL_MAX_DST_H) {
  3999. DRM_DEBUG_KMS("scaler_user index %u.%u: src %ux%u dst %ux%u "
  4000. "size is out of scaler range\n",
  4001. intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h);
  4002. return -EINVAL;
  4003. }
  4004. /* mark this plane as a scaler user in crtc_state */
  4005. scaler_state->scaler_users |= (1 << scaler_user);
  4006. DRM_DEBUG_KMS("scaler_user index %u.%u: "
  4007. "staged scaling request for %ux%u->%ux%u scaler_users = 0x%x\n",
  4008. intel_crtc->pipe, scaler_user, src_w, src_h, dst_w, dst_h,
  4009. scaler_state->scaler_users);
  4010. return 0;
  4011. }
  4012. /**
  4013. * skl_update_scaler_crtc - Stages update to scaler state for a given crtc.
  4014. *
  4015. * @state: crtc's scaler state
  4016. *
  4017. * Return
  4018. * 0 - scaler_usage updated successfully
  4019. * error - requested scaling cannot be supported or other error condition
  4020. */
  4021. int skl_update_scaler_crtc(struct intel_crtc_state *state)
  4022. {
  4023. const struct drm_display_mode *adjusted_mode = &state->base.adjusted_mode;
  4024. return skl_update_scaler(state, !state->base.active, SKL_CRTC_INDEX,
  4025. &state->scaler_state.scaler_id, DRM_ROTATE_0,
  4026. state->pipe_src_w, state->pipe_src_h,
  4027. adjusted_mode->crtc_hdisplay, adjusted_mode->crtc_vdisplay);
  4028. }
  4029. /**
  4030. * skl_update_scaler_plane - Stages update to scaler state for a given plane.
  4031. *
  4032. * @state: crtc's scaler state
  4033. * @plane_state: atomic plane state to update
  4034. *
  4035. * Return
  4036. * 0 - scaler_usage updated successfully
  4037. * error - requested scaling cannot be supported or other error condition
  4038. */
  4039. static int skl_update_scaler_plane(struct intel_crtc_state *crtc_state,
  4040. struct intel_plane_state *plane_state)
  4041. {
  4042. struct intel_plane *intel_plane =
  4043. to_intel_plane(plane_state->base.plane);
  4044. struct drm_framebuffer *fb = plane_state->base.fb;
  4045. int ret;
  4046. bool force_detach = !fb || !plane_state->base.visible;
  4047. ret = skl_update_scaler(crtc_state, force_detach,
  4048. drm_plane_index(&intel_plane->base),
  4049. &plane_state->scaler_id,
  4050. plane_state->base.rotation,
  4051. drm_rect_width(&plane_state->base.src) >> 16,
  4052. drm_rect_height(&plane_state->base.src) >> 16,
  4053. drm_rect_width(&plane_state->base.dst),
  4054. drm_rect_height(&plane_state->base.dst));
  4055. if (ret || plane_state->scaler_id < 0)
  4056. return ret;
  4057. /* check colorkey */
  4058. if (plane_state->ckey.flags != I915_SET_COLORKEY_NONE) {
  4059. DRM_DEBUG_KMS("[PLANE:%d:%s] scaling with color key not allowed",
  4060. intel_plane->base.base.id,
  4061. intel_plane->base.name);
  4062. return -EINVAL;
  4063. }
  4064. /* Check src format */
  4065. switch (fb->pixel_format) {
  4066. case DRM_FORMAT_RGB565:
  4067. case DRM_FORMAT_XBGR8888:
  4068. case DRM_FORMAT_XRGB8888:
  4069. case DRM_FORMAT_ABGR8888:
  4070. case DRM_FORMAT_ARGB8888:
  4071. case DRM_FORMAT_XRGB2101010:
  4072. case DRM_FORMAT_XBGR2101010:
  4073. case DRM_FORMAT_YUYV:
  4074. case DRM_FORMAT_YVYU:
  4075. case DRM_FORMAT_UYVY:
  4076. case DRM_FORMAT_VYUY:
  4077. break;
  4078. default:
  4079. DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d unsupported scaling format 0x%x\n",
  4080. intel_plane->base.base.id, intel_plane->base.name,
  4081. fb->base.id, fb->pixel_format);
  4082. return -EINVAL;
  4083. }
  4084. return 0;
  4085. }
  4086. static void skylake_scaler_disable(struct intel_crtc *crtc)
  4087. {
  4088. int i;
  4089. for (i = 0; i < crtc->num_scalers; i++)
  4090. skl_detach_scaler(crtc, i);
  4091. }
  4092. static void skylake_pfit_enable(struct intel_crtc *crtc)
  4093. {
  4094. struct drm_device *dev = crtc->base.dev;
  4095. struct drm_i915_private *dev_priv = to_i915(dev);
  4096. int pipe = crtc->pipe;
  4097. struct intel_crtc_scaler_state *scaler_state =
  4098. &crtc->config->scaler_state;
  4099. DRM_DEBUG_KMS("for crtc_state = %p\n", crtc->config);
  4100. if (crtc->config->pch_pfit.enabled) {
  4101. int id;
  4102. if (WARN_ON(crtc->config->scaler_state.scaler_id < 0)) {
  4103. DRM_ERROR("Requesting pfit without getting a scaler first\n");
  4104. return;
  4105. }
  4106. id = scaler_state->scaler_id;
  4107. I915_WRITE(SKL_PS_CTRL(pipe, id), PS_SCALER_EN |
  4108. PS_FILTER_MEDIUM | scaler_state->scalers[id].mode);
  4109. I915_WRITE(SKL_PS_WIN_POS(pipe, id), crtc->config->pch_pfit.pos);
  4110. I915_WRITE(SKL_PS_WIN_SZ(pipe, id), crtc->config->pch_pfit.size);
  4111. DRM_DEBUG_KMS("for crtc_state = %p scaler_id = %d\n", crtc->config, id);
  4112. }
  4113. }
  4114. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  4115. {
  4116. struct drm_device *dev = crtc->base.dev;
  4117. struct drm_i915_private *dev_priv = to_i915(dev);
  4118. int pipe = crtc->pipe;
  4119. if (crtc->config->pch_pfit.enabled) {
  4120. /* Force use of hard-coded filter coefficients
  4121. * as some pre-programmed values are broken,
  4122. * e.g. x201.
  4123. */
  4124. if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv))
  4125. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  4126. PF_PIPE_SEL_IVB(pipe));
  4127. else
  4128. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  4129. I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
  4130. I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
  4131. }
  4132. }
  4133. void hsw_enable_ips(struct intel_crtc *crtc)
  4134. {
  4135. struct drm_device *dev = crtc->base.dev;
  4136. struct drm_i915_private *dev_priv = to_i915(dev);
  4137. if (!crtc->config->ips_enabled)
  4138. return;
  4139. /*
  4140. * We can only enable IPS after we enable a plane and wait for a vblank
  4141. * This function is called from post_plane_update, which is run after
  4142. * a vblank wait.
  4143. */
  4144. assert_plane_enabled(dev_priv, crtc->plane);
  4145. if (IS_BROADWELL(dev_priv)) {
  4146. mutex_lock(&dev_priv->rps.hw_lock);
  4147. WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
  4148. mutex_unlock(&dev_priv->rps.hw_lock);
  4149. /* Quoting Art Runyan: "its not safe to expect any particular
  4150. * value in IPS_CTL bit 31 after enabling IPS through the
  4151. * mailbox." Moreover, the mailbox may return a bogus state,
  4152. * so we need to just enable it and continue on.
  4153. */
  4154. } else {
  4155. I915_WRITE(IPS_CTL, IPS_ENABLE);
  4156. /* The bit only becomes 1 in the next vblank, so this wait here
  4157. * is essentially intel_wait_for_vblank. If we don't have this
  4158. * and don't wait for vblanks until the end of crtc_enable, then
  4159. * the HW state readout code will complain that the expected
  4160. * IPS_CTL value is not the one we read. */
  4161. if (intel_wait_for_register(dev_priv,
  4162. IPS_CTL, IPS_ENABLE, IPS_ENABLE,
  4163. 50))
  4164. DRM_ERROR("Timed out waiting for IPS enable\n");
  4165. }
  4166. }
  4167. void hsw_disable_ips(struct intel_crtc *crtc)
  4168. {
  4169. struct drm_device *dev = crtc->base.dev;
  4170. struct drm_i915_private *dev_priv = to_i915(dev);
  4171. if (!crtc->config->ips_enabled)
  4172. return;
  4173. assert_plane_enabled(dev_priv, crtc->plane);
  4174. if (IS_BROADWELL(dev_priv)) {
  4175. mutex_lock(&dev_priv->rps.hw_lock);
  4176. WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
  4177. mutex_unlock(&dev_priv->rps.hw_lock);
  4178. /* wait for pcode to finish disabling IPS, which may take up to 42ms */
  4179. if (intel_wait_for_register(dev_priv,
  4180. IPS_CTL, IPS_ENABLE, 0,
  4181. 42))
  4182. DRM_ERROR("Timed out waiting for IPS disable\n");
  4183. } else {
  4184. I915_WRITE(IPS_CTL, 0);
  4185. POSTING_READ(IPS_CTL);
  4186. }
  4187. /* We need to wait for a vblank before we can disable the plane. */
  4188. intel_wait_for_vblank(dev_priv, crtc->pipe);
  4189. }
  4190. static void intel_crtc_dpms_overlay_disable(struct intel_crtc *intel_crtc)
  4191. {
  4192. if (intel_crtc->overlay) {
  4193. struct drm_device *dev = intel_crtc->base.dev;
  4194. struct drm_i915_private *dev_priv = to_i915(dev);
  4195. mutex_lock(&dev->struct_mutex);
  4196. dev_priv->mm.interruptible = false;
  4197. (void) intel_overlay_switch_off(intel_crtc->overlay);
  4198. dev_priv->mm.interruptible = true;
  4199. mutex_unlock(&dev->struct_mutex);
  4200. }
  4201. /* Let userspace switch the overlay on again. In most cases userspace
  4202. * has to recompute where to put it anyway.
  4203. */
  4204. }
  4205. /**
  4206. * intel_post_enable_primary - Perform operations after enabling primary plane
  4207. * @crtc: the CRTC whose primary plane was just enabled
  4208. *
  4209. * Performs potentially sleeping operations that must be done after the primary
  4210. * plane is enabled, such as updating FBC and IPS. Note that this may be
  4211. * called due to an explicit primary plane update, or due to an implicit
  4212. * re-enable that is caused when a sprite plane is updated to no longer
  4213. * completely hide the primary plane.
  4214. */
  4215. static void
  4216. intel_post_enable_primary(struct drm_crtc *crtc)
  4217. {
  4218. struct drm_device *dev = crtc->dev;
  4219. struct drm_i915_private *dev_priv = to_i915(dev);
  4220. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4221. int pipe = intel_crtc->pipe;
  4222. /*
  4223. * FIXME IPS should be fine as long as one plane is
  4224. * enabled, but in practice it seems to have problems
  4225. * when going from primary only to sprite only and vice
  4226. * versa.
  4227. */
  4228. hsw_enable_ips(intel_crtc);
  4229. /*
  4230. * Gen2 reports pipe underruns whenever all planes are disabled.
  4231. * So don't enable underrun reporting before at least some planes
  4232. * are enabled.
  4233. * FIXME: Need to fix the logic to work when we turn off all planes
  4234. * but leave the pipe running.
  4235. */
  4236. if (IS_GEN2(dev_priv))
  4237. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  4238. /* Underruns don't always raise interrupts, so check manually. */
  4239. intel_check_cpu_fifo_underruns(dev_priv);
  4240. intel_check_pch_fifo_underruns(dev_priv);
  4241. }
  4242. /* FIXME move all this to pre_plane_update() with proper state tracking */
  4243. static void
  4244. intel_pre_disable_primary(struct drm_crtc *crtc)
  4245. {
  4246. struct drm_device *dev = crtc->dev;
  4247. struct drm_i915_private *dev_priv = to_i915(dev);
  4248. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4249. int pipe = intel_crtc->pipe;
  4250. /*
  4251. * Gen2 reports pipe underruns whenever all planes are disabled.
  4252. * So diasble underrun reporting before all the planes get disabled.
  4253. * FIXME: Need to fix the logic to work when we turn off all planes
  4254. * but leave the pipe running.
  4255. */
  4256. if (IS_GEN2(dev_priv))
  4257. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
  4258. /*
  4259. * FIXME IPS should be fine as long as one plane is
  4260. * enabled, but in practice it seems to have problems
  4261. * when going from primary only to sprite only and vice
  4262. * versa.
  4263. */
  4264. hsw_disable_ips(intel_crtc);
  4265. }
  4266. /* FIXME get rid of this and use pre_plane_update */
  4267. static void
  4268. intel_pre_disable_primary_noatomic(struct drm_crtc *crtc)
  4269. {
  4270. struct drm_device *dev = crtc->dev;
  4271. struct drm_i915_private *dev_priv = to_i915(dev);
  4272. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4273. int pipe = intel_crtc->pipe;
  4274. intel_pre_disable_primary(crtc);
  4275. /*
  4276. * Vblank time updates from the shadow to live plane control register
  4277. * are blocked if the memory self-refresh mode is active at that
  4278. * moment. So to make sure the plane gets truly disabled, disable
  4279. * first the self-refresh mode. The self-refresh enable bit in turn
  4280. * will be checked/applied by the HW only at the next frame start
  4281. * event which is after the vblank start event, so we need to have a
  4282. * wait-for-vblank between disabling the plane and the pipe.
  4283. */
  4284. if (HAS_GMCH_DISPLAY(dev_priv)) {
  4285. intel_set_memory_cxsr(dev_priv, false);
  4286. dev_priv->wm.vlv.cxsr = false;
  4287. intel_wait_for_vblank(dev_priv, pipe);
  4288. }
  4289. }
  4290. static void intel_post_plane_update(struct intel_crtc_state *old_crtc_state)
  4291. {
  4292. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  4293. struct drm_atomic_state *old_state = old_crtc_state->base.state;
  4294. struct intel_crtc_state *pipe_config =
  4295. to_intel_crtc_state(crtc->base.state);
  4296. struct drm_plane *primary = crtc->base.primary;
  4297. struct drm_plane_state *old_pri_state =
  4298. drm_atomic_get_existing_plane_state(old_state, primary);
  4299. intel_frontbuffer_flip(to_i915(crtc->base.dev), pipe_config->fb_bits);
  4300. crtc->wm.cxsr_allowed = true;
  4301. if (pipe_config->update_wm_post && pipe_config->base.active)
  4302. intel_update_watermarks(crtc);
  4303. if (old_pri_state) {
  4304. struct intel_plane_state *primary_state =
  4305. to_intel_plane_state(primary->state);
  4306. struct intel_plane_state *old_primary_state =
  4307. to_intel_plane_state(old_pri_state);
  4308. intel_fbc_post_update(crtc);
  4309. if (primary_state->base.visible &&
  4310. (needs_modeset(&pipe_config->base) ||
  4311. !old_primary_state->base.visible))
  4312. intel_post_enable_primary(&crtc->base);
  4313. }
  4314. }
  4315. static void intel_pre_plane_update(struct intel_crtc_state *old_crtc_state)
  4316. {
  4317. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  4318. struct drm_device *dev = crtc->base.dev;
  4319. struct drm_i915_private *dev_priv = to_i915(dev);
  4320. struct intel_crtc_state *pipe_config =
  4321. to_intel_crtc_state(crtc->base.state);
  4322. struct drm_atomic_state *old_state = old_crtc_state->base.state;
  4323. struct drm_plane *primary = crtc->base.primary;
  4324. struct drm_plane_state *old_pri_state =
  4325. drm_atomic_get_existing_plane_state(old_state, primary);
  4326. bool modeset = needs_modeset(&pipe_config->base);
  4327. struct intel_atomic_state *old_intel_state =
  4328. to_intel_atomic_state(old_state);
  4329. if (old_pri_state) {
  4330. struct intel_plane_state *primary_state =
  4331. to_intel_plane_state(primary->state);
  4332. struct intel_plane_state *old_primary_state =
  4333. to_intel_plane_state(old_pri_state);
  4334. intel_fbc_pre_update(crtc, pipe_config, primary_state);
  4335. if (old_primary_state->base.visible &&
  4336. (modeset || !primary_state->base.visible))
  4337. intel_pre_disable_primary(&crtc->base);
  4338. }
  4339. if (pipe_config->disable_cxsr && HAS_GMCH_DISPLAY(dev_priv)) {
  4340. crtc->wm.cxsr_allowed = false;
  4341. /*
  4342. * Vblank time updates from the shadow to live plane control register
  4343. * are blocked if the memory self-refresh mode is active at that
  4344. * moment. So to make sure the plane gets truly disabled, disable
  4345. * first the self-refresh mode. The self-refresh enable bit in turn
  4346. * will be checked/applied by the HW only at the next frame start
  4347. * event which is after the vblank start event, so we need to have a
  4348. * wait-for-vblank between disabling the plane and the pipe.
  4349. */
  4350. if (old_crtc_state->base.active) {
  4351. intel_set_memory_cxsr(dev_priv, false);
  4352. dev_priv->wm.vlv.cxsr = false;
  4353. intel_wait_for_vblank(dev_priv, crtc->pipe);
  4354. }
  4355. }
  4356. /*
  4357. * IVB workaround: must disable low power watermarks for at least
  4358. * one frame before enabling scaling. LP watermarks can be re-enabled
  4359. * when scaling is disabled.
  4360. *
  4361. * WaCxSRDisabledForSpriteScaling:ivb
  4362. */
  4363. if (pipe_config->disable_lp_wm) {
  4364. ilk_disable_lp_wm(dev);
  4365. intel_wait_for_vblank(dev_priv, crtc->pipe);
  4366. }
  4367. /*
  4368. * If we're doing a modeset, we're done. No need to do any pre-vblank
  4369. * watermark programming here.
  4370. */
  4371. if (needs_modeset(&pipe_config->base))
  4372. return;
  4373. /*
  4374. * For platforms that support atomic watermarks, program the
  4375. * 'intermediate' watermarks immediately. On pre-gen9 platforms, these
  4376. * will be the intermediate values that are safe for both pre- and
  4377. * post- vblank; when vblank happens, the 'active' values will be set
  4378. * to the final 'target' values and we'll do this again to get the
  4379. * optimal watermarks. For gen9+ platforms, the values we program here
  4380. * will be the final target values which will get automatically latched
  4381. * at vblank time; no further programming will be necessary.
  4382. *
  4383. * If a platform hasn't been transitioned to atomic watermarks yet,
  4384. * we'll continue to update watermarks the old way, if flags tell
  4385. * us to.
  4386. */
  4387. if (dev_priv->display.initial_watermarks != NULL)
  4388. dev_priv->display.initial_watermarks(old_intel_state,
  4389. pipe_config);
  4390. else if (pipe_config->update_wm_pre)
  4391. intel_update_watermarks(crtc);
  4392. }
  4393. static void intel_crtc_disable_planes(struct drm_crtc *crtc, unsigned plane_mask)
  4394. {
  4395. struct drm_device *dev = crtc->dev;
  4396. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4397. struct drm_plane *p;
  4398. int pipe = intel_crtc->pipe;
  4399. intel_crtc_dpms_overlay_disable(intel_crtc);
  4400. drm_for_each_plane_mask(p, dev, plane_mask)
  4401. to_intel_plane(p)->disable_plane(p, crtc);
  4402. /*
  4403. * FIXME: Once we grow proper nuclear flip support out of this we need
  4404. * to compute the mask of flip planes precisely. For the time being
  4405. * consider this a flip to a NULL plane.
  4406. */
  4407. intel_frontbuffer_flip(to_i915(dev), INTEL_FRONTBUFFER_ALL_MASK(pipe));
  4408. }
  4409. static void intel_encoders_pre_pll_enable(struct drm_crtc *crtc,
  4410. struct intel_crtc_state *crtc_state,
  4411. struct drm_atomic_state *old_state)
  4412. {
  4413. struct drm_connector_state *old_conn_state;
  4414. struct drm_connector *conn;
  4415. int i;
  4416. for_each_connector_in_state(old_state, conn, old_conn_state, i) {
  4417. struct drm_connector_state *conn_state = conn->state;
  4418. struct intel_encoder *encoder =
  4419. to_intel_encoder(conn_state->best_encoder);
  4420. if (conn_state->crtc != crtc)
  4421. continue;
  4422. if (encoder->pre_pll_enable)
  4423. encoder->pre_pll_enable(encoder, crtc_state, conn_state);
  4424. }
  4425. }
  4426. static void intel_encoders_pre_enable(struct drm_crtc *crtc,
  4427. struct intel_crtc_state *crtc_state,
  4428. struct drm_atomic_state *old_state)
  4429. {
  4430. struct drm_connector_state *old_conn_state;
  4431. struct drm_connector *conn;
  4432. int i;
  4433. for_each_connector_in_state(old_state, conn, old_conn_state, i) {
  4434. struct drm_connector_state *conn_state = conn->state;
  4435. struct intel_encoder *encoder =
  4436. to_intel_encoder(conn_state->best_encoder);
  4437. if (conn_state->crtc != crtc)
  4438. continue;
  4439. if (encoder->pre_enable)
  4440. encoder->pre_enable(encoder, crtc_state, conn_state);
  4441. }
  4442. }
  4443. static void intel_encoders_enable(struct drm_crtc *crtc,
  4444. struct intel_crtc_state *crtc_state,
  4445. struct drm_atomic_state *old_state)
  4446. {
  4447. struct drm_connector_state *old_conn_state;
  4448. struct drm_connector *conn;
  4449. int i;
  4450. for_each_connector_in_state(old_state, conn, old_conn_state, i) {
  4451. struct drm_connector_state *conn_state = conn->state;
  4452. struct intel_encoder *encoder =
  4453. to_intel_encoder(conn_state->best_encoder);
  4454. if (conn_state->crtc != crtc)
  4455. continue;
  4456. encoder->enable(encoder, crtc_state, conn_state);
  4457. intel_opregion_notify_encoder(encoder, true);
  4458. }
  4459. }
  4460. static void intel_encoders_disable(struct drm_crtc *crtc,
  4461. struct intel_crtc_state *old_crtc_state,
  4462. struct drm_atomic_state *old_state)
  4463. {
  4464. struct drm_connector_state *old_conn_state;
  4465. struct drm_connector *conn;
  4466. int i;
  4467. for_each_connector_in_state(old_state, conn, old_conn_state, i) {
  4468. struct intel_encoder *encoder =
  4469. to_intel_encoder(old_conn_state->best_encoder);
  4470. if (old_conn_state->crtc != crtc)
  4471. continue;
  4472. intel_opregion_notify_encoder(encoder, false);
  4473. encoder->disable(encoder, old_crtc_state, old_conn_state);
  4474. }
  4475. }
  4476. static void intel_encoders_post_disable(struct drm_crtc *crtc,
  4477. struct intel_crtc_state *old_crtc_state,
  4478. struct drm_atomic_state *old_state)
  4479. {
  4480. struct drm_connector_state *old_conn_state;
  4481. struct drm_connector *conn;
  4482. int i;
  4483. for_each_connector_in_state(old_state, conn, old_conn_state, i) {
  4484. struct intel_encoder *encoder =
  4485. to_intel_encoder(old_conn_state->best_encoder);
  4486. if (old_conn_state->crtc != crtc)
  4487. continue;
  4488. if (encoder->post_disable)
  4489. encoder->post_disable(encoder, old_crtc_state, old_conn_state);
  4490. }
  4491. }
  4492. static void intel_encoders_post_pll_disable(struct drm_crtc *crtc,
  4493. struct intel_crtc_state *old_crtc_state,
  4494. struct drm_atomic_state *old_state)
  4495. {
  4496. struct drm_connector_state *old_conn_state;
  4497. struct drm_connector *conn;
  4498. int i;
  4499. for_each_connector_in_state(old_state, conn, old_conn_state, i) {
  4500. struct intel_encoder *encoder =
  4501. to_intel_encoder(old_conn_state->best_encoder);
  4502. if (old_conn_state->crtc != crtc)
  4503. continue;
  4504. if (encoder->post_pll_disable)
  4505. encoder->post_pll_disable(encoder, old_crtc_state, old_conn_state);
  4506. }
  4507. }
  4508. static void ironlake_crtc_enable(struct intel_crtc_state *pipe_config,
  4509. struct drm_atomic_state *old_state)
  4510. {
  4511. struct drm_crtc *crtc = pipe_config->base.crtc;
  4512. struct drm_device *dev = crtc->dev;
  4513. struct drm_i915_private *dev_priv = to_i915(dev);
  4514. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4515. int pipe = intel_crtc->pipe;
  4516. struct intel_atomic_state *old_intel_state =
  4517. to_intel_atomic_state(old_state);
  4518. if (WARN_ON(intel_crtc->active))
  4519. return;
  4520. /*
  4521. * Sometimes spurious CPU pipe underruns happen during FDI
  4522. * training, at least with VGA+HDMI cloning. Suppress them.
  4523. *
  4524. * On ILK we get an occasional spurious CPU pipe underruns
  4525. * between eDP port A enable and vdd enable. Also PCH port
  4526. * enable seems to result in the occasional CPU pipe underrun.
  4527. *
  4528. * Spurious PCH underruns also occur during PCH enabling.
  4529. */
  4530. if (intel_crtc->config->has_pch_encoder || IS_GEN5(dev_priv))
  4531. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
  4532. if (intel_crtc->config->has_pch_encoder)
  4533. intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
  4534. if (intel_crtc->config->has_pch_encoder)
  4535. intel_prepare_shared_dpll(intel_crtc);
  4536. if (intel_crtc_has_dp_encoder(intel_crtc->config))
  4537. intel_dp_set_m_n(intel_crtc, M1_N1);
  4538. intel_set_pipe_timings(intel_crtc);
  4539. intel_set_pipe_src_size(intel_crtc);
  4540. if (intel_crtc->config->has_pch_encoder) {
  4541. intel_cpu_transcoder_set_m_n(intel_crtc,
  4542. &intel_crtc->config->fdi_m_n, NULL);
  4543. }
  4544. ironlake_set_pipeconf(crtc);
  4545. intel_crtc->active = true;
  4546. intel_encoders_pre_enable(crtc, pipe_config, old_state);
  4547. if (intel_crtc->config->has_pch_encoder) {
  4548. /* Note: FDI PLL enabling _must_ be done before we enable the
  4549. * cpu pipes, hence this is separate from all the other fdi/pch
  4550. * enabling. */
  4551. ironlake_fdi_pll_enable(intel_crtc);
  4552. } else {
  4553. assert_fdi_tx_disabled(dev_priv, pipe);
  4554. assert_fdi_rx_disabled(dev_priv, pipe);
  4555. }
  4556. ironlake_pfit_enable(intel_crtc);
  4557. /*
  4558. * On ILK+ LUT must be loaded before the pipe is running but with
  4559. * clocks enabled
  4560. */
  4561. intel_color_load_luts(&pipe_config->base);
  4562. if (dev_priv->display.initial_watermarks != NULL)
  4563. dev_priv->display.initial_watermarks(old_intel_state, intel_crtc->config);
  4564. intel_enable_pipe(intel_crtc);
  4565. if (intel_crtc->config->has_pch_encoder)
  4566. ironlake_pch_enable(crtc);
  4567. assert_vblank_disabled(crtc);
  4568. drm_crtc_vblank_on(crtc);
  4569. intel_encoders_enable(crtc, pipe_config, old_state);
  4570. if (HAS_PCH_CPT(dev_priv))
  4571. cpt_verify_modeset(dev, intel_crtc->pipe);
  4572. /* Must wait for vblank to avoid spurious PCH FIFO underruns */
  4573. if (intel_crtc->config->has_pch_encoder)
  4574. intel_wait_for_vblank(dev_priv, pipe);
  4575. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  4576. intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
  4577. }
  4578. /* IPS only exists on ULT machines and is tied to pipe A. */
  4579. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  4580. {
  4581. return HAS_IPS(to_i915(crtc->base.dev)) && crtc->pipe == PIPE_A;
  4582. }
  4583. static void haswell_crtc_enable(struct intel_crtc_state *pipe_config,
  4584. struct drm_atomic_state *old_state)
  4585. {
  4586. struct drm_crtc *crtc = pipe_config->base.crtc;
  4587. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  4588. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4589. int pipe = intel_crtc->pipe, hsw_workaround_pipe;
  4590. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  4591. struct intel_atomic_state *old_intel_state =
  4592. to_intel_atomic_state(old_state);
  4593. if (WARN_ON(intel_crtc->active))
  4594. return;
  4595. if (intel_crtc->config->has_pch_encoder)
  4596. intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
  4597. false);
  4598. intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
  4599. if (intel_crtc->config->shared_dpll)
  4600. intel_enable_shared_dpll(intel_crtc);
  4601. if (intel_crtc_has_dp_encoder(intel_crtc->config))
  4602. intel_dp_set_m_n(intel_crtc, M1_N1);
  4603. if (!transcoder_is_dsi(cpu_transcoder))
  4604. intel_set_pipe_timings(intel_crtc);
  4605. intel_set_pipe_src_size(intel_crtc);
  4606. if (cpu_transcoder != TRANSCODER_EDP &&
  4607. !transcoder_is_dsi(cpu_transcoder)) {
  4608. I915_WRITE(PIPE_MULT(cpu_transcoder),
  4609. intel_crtc->config->pixel_multiplier - 1);
  4610. }
  4611. if (intel_crtc->config->has_pch_encoder) {
  4612. intel_cpu_transcoder_set_m_n(intel_crtc,
  4613. &intel_crtc->config->fdi_m_n, NULL);
  4614. }
  4615. if (!transcoder_is_dsi(cpu_transcoder))
  4616. haswell_set_pipeconf(crtc);
  4617. haswell_set_pipemisc(crtc);
  4618. intel_color_set_csc(&pipe_config->base);
  4619. intel_crtc->active = true;
  4620. if (intel_crtc->config->has_pch_encoder)
  4621. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
  4622. else
  4623. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  4624. intel_encoders_pre_enable(crtc, pipe_config, old_state);
  4625. if (intel_crtc->config->has_pch_encoder)
  4626. dev_priv->display.fdi_link_train(crtc);
  4627. if (!transcoder_is_dsi(cpu_transcoder))
  4628. intel_ddi_enable_pipe_clock(intel_crtc);
  4629. if (INTEL_GEN(dev_priv) >= 9)
  4630. skylake_pfit_enable(intel_crtc);
  4631. else
  4632. ironlake_pfit_enable(intel_crtc);
  4633. /*
  4634. * On ILK+ LUT must be loaded before the pipe is running but with
  4635. * clocks enabled
  4636. */
  4637. intel_color_load_luts(&pipe_config->base);
  4638. intel_ddi_set_pipe_settings(crtc);
  4639. if (!transcoder_is_dsi(cpu_transcoder))
  4640. intel_ddi_enable_transcoder_func(crtc);
  4641. if (dev_priv->display.initial_watermarks != NULL)
  4642. dev_priv->display.initial_watermarks(old_intel_state,
  4643. pipe_config);
  4644. else
  4645. intel_update_watermarks(intel_crtc);
  4646. /* XXX: Do the pipe assertions at the right place for BXT DSI. */
  4647. if (!transcoder_is_dsi(cpu_transcoder))
  4648. intel_enable_pipe(intel_crtc);
  4649. if (intel_crtc->config->has_pch_encoder)
  4650. lpt_pch_enable(crtc);
  4651. if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
  4652. intel_ddi_set_vc_payload_alloc(crtc, true);
  4653. assert_vblank_disabled(crtc);
  4654. drm_crtc_vblank_on(crtc);
  4655. intel_encoders_enable(crtc, pipe_config, old_state);
  4656. if (intel_crtc->config->has_pch_encoder) {
  4657. intel_wait_for_vblank(dev_priv, pipe);
  4658. intel_wait_for_vblank(dev_priv, pipe);
  4659. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  4660. intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
  4661. true);
  4662. }
  4663. /* If we change the relative order between pipe/planes enabling, we need
  4664. * to change the workaround. */
  4665. hsw_workaround_pipe = pipe_config->hsw_workaround_pipe;
  4666. if (IS_HASWELL(dev_priv) && hsw_workaround_pipe != INVALID_PIPE) {
  4667. intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
  4668. intel_wait_for_vblank(dev_priv, hsw_workaround_pipe);
  4669. }
  4670. }
  4671. static void ironlake_pfit_disable(struct intel_crtc *crtc, bool force)
  4672. {
  4673. struct drm_device *dev = crtc->base.dev;
  4674. struct drm_i915_private *dev_priv = to_i915(dev);
  4675. int pipe = crtc->pipe;
  4676. /* To avoid upsetting the power well on haswell only disable the pfit if
  4677. * it's in use. The hw state code will make sure we get this right. */
  4678. if (force || crtc->config->pch_pfit.enabled) {
  4679. I915_WRITE(PF_CTL(pipe), 0);
  4680. I915_WRITE(PF_WIN_POS(pipe), 0);
  4681. I915_WRITE(PF_WIN_SZ(pipe), 0);
  4682. }
  4683. }
  4684. static void ironlake_crtc_disable(struct intel_crtc_state *old_crtc_state,
  4685. struct drm_atomic_state *old_state)
  4686. {
  4687. struct drm_crtc *crtc = old_crtc_state->base.crtc;
  4688. struct drm_device *dev = crtc->dev;
  4689. struct drm_i915_private *dev_priv = to_i915(dev);
  4690. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4691. int pipe = intel_crtc->pipe;
  4692. /*
  4693. * Sometimes spurious CPU pipe underruns happen when the
  4694. * pipe is already disabled, but FDI RX/TX is still enabled.
  4695. * Happens at least with VGA+HDMI cloning. Suppress them.
  4696. */
  4697. if (intel_crtc->config->has_pch_encoder) {
  4698. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
  4699. intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
  4700. }
  4701. intel_encoders_disable(crtc, old_crtc_state, old_state);
  4702. drm_crtc_vblank_off(crtc);
  4703. assert_vblank_disabled(crtc);
  4704. intel_disable_pipe(intel_crtc);
  4705. ironlake_pfit_disable(intel_crtc, false);
  4706. if (intel_crtc->config->has_pch_encoder)
  4707. ironlake_fdi_disable(crtc);
  4708. intel_encoders_post_disable(crtc, old_crtc_state, old_state);
  4709. if (intel_crtc->config->has_pch_encoder) {
  4710. ironlake_disable_pch_transcoder(dev_priv, pipe);
  4711. if (HAS_PCH_CPT(dev_priv)) {
  4712. i915_reg_t reg;
  4713. u32 temp;
  4714. /* disable TRANS_DP_CTL */
  4715. reg = TRANS_DP_CTL(pipe);
  4716. temp = I915_READ(reg);
  4717. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  4718. TRANS_DP_PORT_SEL_MASK);
  4719. temp |= TRANS_DP_PORT_SEL_NONE;
  4720. I915_WRITE(reg, temp);
  4721. /* disable DPLL_SEL */
  4722. temp = I915_READ(PCH_DPLL_SEL);
  4723. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  4724. I915_WRITE(PCH_DPLL_SEL, temp);
  4725. }
  4726. ironlake_fdi_pll_disable(intel_crtc);
  4727. }
  4728. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  4729. intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
  4730. }
  4731. static void haswell_crtc_disable(struct intel_crtc_state *old_crtc_state,
  4732. struct drm_atomic_state *old_state)
  4733. {
  4734. struct drm_crtc *crtc = old_crtc_state->base.crtc;
  4735. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  4736. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4737. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  4738. if (intel_crtc->config->has_pch_encoder)
  4739. intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
  4740. false);
  4741. intel_encoders_disable(crtc, old_crtc_state, old_state);
  4742. drm_crtc_vblank_off(crtc);
  4743. assert_vblank_disabled(crtc);
  4744. /* XXX: Do the pipe assertions at the right place for BXT DSI. */
  4745. if (!transcoder_is_dsi(cpu_transcoder))
  4746. intel_disable_pipe(intel_crtc);
  4747. if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DP_MST))
  4748. intel_ddi_set_vc_payload_alloc(crtc, false);
  4749. if (!transcoder_is_dsi(cpu_transcoder))
  4750. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  4751. if (INTEL_GEN(dev_priv) >= 9)
  4752. skylake_scaler_disable(intel_crtc);
  4753. else
  4754. ironlake_pfit_disable(intel_crtc, false);
  4755. if (!transcoder_is_dsi(cpu_transcoder))
  4756. intel_ddi_disable_pipe_clock(intel_crtc);
  4757. intel_encoders_post_disable(crtc, old_crtc_state, old_state);
  4758. if (old_crtc_state->has_pch_encoder)
  4759. intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
  4760. true);
  4761. }
  4762. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  4763. {
  4764. struct drm_device *dev = crtc->base.dev;
  4765. struct drm_i915_private *dev_priv = to_i915(dev);
  4766. struct intel_crtc_state *pipe_config = crtc->config;
  4767. if (!pipe_config->gmch_pfit.control)
  4768. return;
  4769. /*
  4770. * The panel fitter should only be adjusted whilst the pipe is disabled,
  4771. * according to register description and PRM.
  4772. */
  4773. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  4774. assert_pipe_disabled(dev_priv, crtc->pipe);
  4775. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  4776. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  4777. /* Border color in case we don't scale up to the full screen. Black by
  4778. * default, change to something else for debugging. */
  4779. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  4780. }
  4781. static enum intel_display_power_domain port_to_power_domain(enum port port)
  4782. {
  4783. switch (port) {
  4784. case PORT_A:
  4785. return POWER_DOMAIN_PORT_DDI_A_LANES;
  4786. case PORT_B:
  4787. return POWER_DOMAIN_PORT_DDI_B_LANES;
  4788. case PORT_C:
  4789. return POWER_DOMAIN_PORT_DDI_C_LANES;
  4790. case PORT_D:
  4791. return POWER_DOMAIN_PORT_DDI_D_LANES;
  4792. case PORT_E:
  4793. return POWER_DOMAIN_PORT_DDI_E_LANES;
  4794. default:
  4795. MISSING_CASE(port);
  4796. return POWER_DOMAIN_PORT_OTHER;
  4797. }
  4798. }
  4799. static enum intel_display_power_domain port_to_aux_power_domain(enum port port)
  4800. {
  4801. switch (port) {
  4802. case PORT_A:
  4803. return POWER_DOMAIN_AUX_A;
  4804. case PORT_B:
  4805. return POWER_DOMAIN_AUX_B;
  4806. case PORT_C:
  4807. return POWER_DOMAIN_AUX_C;
  4808. case PORT_D:
  4809. return POWER_DOMAIN_AUX_D;
  4810. case PORT_E:
  4811. /* FIXME: Check VBT for actual wiring of PORT E */
  4812. return POWER_DOMAIN_AUX_D;
  4813. default:
  4814. MISSING_CASE(port);
  4815. return POWER_DOMAIN_AUX_A;
  4816. }
  4817. }
  4818. enum intel_display_power_domain
  4819. intel_display_port_power_domain(struct intel_encoder *intel_encoder)
  4820. {
  4821. struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
  4822. struct intel_digital_port *intel_dig_port;
  4823. switch (intel_encoder->type) {
  4824. case INTEL_OUTPUT_UNKNOWN:
  4825. /* Only DDI platforms should ever use this output type */
  4826. WARN_ON_ONCE(!HAS_DDI(dev_priv));
  4827. case INTEL_OUTPUT_DP:
  4828. case INTEL_OUTPUT_HDMI:
  4829. case INTEL_OUTPUT_EDP:
  4830. intel_dig_port = enc_to_dig_port(&intel_encoder->base);
  4831. return port_to_power_domain(intel_dig_port->port);
  4832. case INTEL_OUTPUT_DP_MST:
  4833. intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
  4834. return port_to_power_domain(intel_dig_port->port);
  4835. case INTEL_OUTPUT_ANALOG:
  4836. return POWER_DOMAIN_PORT_CRT;
  4837. case INTEL_OUTPUT_DSI:
  4838. return POWER_DOMAIN_PORT_DSI;
  4839. default:
  4840. return POWER_DOMAIN_PORT_OTHER;
  4841. }
  4842. }
  4843. enum intel_display_power_domain
  4844. intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder)
  4845. {
  4846. struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
  4847. struct intel_digital_port *intel_dig_port;
  4848. switch (intel_encoder->type) {
  4849. case INTEL_OUTPUT_UNKNOWN:
  4850. case INTEL_OUTPUT_HDMI:
  4851. /*
  4852. * Only DDI platforms should ever use these output types.
  4853. * We can get here after the HDMI detect code has already set
  4854. * the type of the shared encoder. Since we can't be sure
  4855. * what's the status of the given connectors, play safe and
  4856. * run the DP detection too.
  4857. */
  4858. WARN_ON_ONCE(!HAS_DDI(dev_priv));
  4859. case INTEL_OUTPUT_DP:
  4860. case INTEL_OUTPUT_EDP:
  4861. intel_dig_port = enc_to_dig_port(&intel_encoder->base);
  4862. return port_to_aux_power_domain(intel_dig_port->port);
  4863. case INTEL_OUTPUT_DP_MST:
  4864. intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
  4865. return port_to_aux_power_domain(intel_dig_port->port);
  4866. default:
  4867. MISSING_CASE(intel_encoder->type);
  4868. return POWER_DOMAIN_AUX_A;
  4869. }
  4870. }
  4871. static unsigned long get_crtc_power_domains(struct drm_crtc *crtc,
  4872. struct intel_crtc_state *crtc_state)
  4873. {
  4874. struct drm_device *dev = crtc->dev;
  4875. struct drm_encoder *encoder;
  4876. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4877. enum pipe pipe = intel_crtc->pipe;
  4878. unsigned long mask;
  4879. enum transcoder transcoder = crtc_state->cpu_transcoder;
  4880. if (!crtc_state->base.active)
  4881. return 0;
  4882. mask = BIT(POWER_DOMAIN_PIPE(pipe));
  4883. mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
  4884. if (crtc_state->pch_pfit.enabled ||
  4885. crtc_state->pch_pfit.force_thru)
  4886. mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
  4887. drm_for_each_encoder_mask(encoder, dev, crtc_state->base.encoder_mask) {
  4888. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  4889. mask |= BIT(intel_display_port_power_domain(intel_encoder));
  4890. }
  4891. if (crtc_state->shared_dpll)
  4892. mask |= BIT(POWER_DOMAIN_PLLS);
  4893. return mask;
  4894. }
  4895. static unsigned long
  4896. modeset_get_crtc_power_domains(struct drm_crtc *crtc,
  4897. struct intel_crtc_state *crtc_state)
  4898. {
  4899. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  4900. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4901. enum intel_display_power_domain domain;
  4902. unsigned long domains, new_domains, old_domains;
  4903. old_domains = intel_crtc->enabled_power_domains;
  4904. intel_crtc->enabled_power_domains = new_domains =
  4905. get_crtc_power_domains(crtc, crtc_state);
  4906. domains = new_domains & ~old_domains;
  4907. for_each_power_domain(domain, domains)
  4908. intel_display_power_get(dev_priv, domain);
  4909. return old_domains & ~new_domains;
  4910. }
  4911. static void modeset_put_power_domains(struct drm_i915_private *dev_priv,
  4912. unsigned long domains)
  4913. {
  4914. enum intel_display_power_domain domain;
  4915. for_each_power_domain(domain, domains)
  4916. intel_display_power_put(dev_priv, domain);
  4917. }
  4918. static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
  4919. {
  4920. int max_cdclk_freq = dev_priv->max_cdclk_freq;
  4921. if (INTEL_INFO(dev_priv)->gen >= 9 ||
  4922. IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  4923. return max_cdclk_freq;
  4924. else if (IS_CHERRYVIEW(dev_priv))
  4925. return max_cdclk_freq*95/100;
  4926. else if (INTEL_INFO(dev_priv)->gen < 4)
  4927. return 2*max_cdclk_freq*90/100;
  4928. else
  4929. return max_cdclk_freq*90/100;
  4930. }
  4931. static int skl_calc_cdclk(int max_pixclk, int vco);
  4932. static void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
  4933. {
  4934. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  4935. u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
  4936. int max_cdclk, vco;
  4937. vco = dev_priv->skl_preferred_vco_freq;
  4938. WARN_ON(vco != 8100000 && vco != 8640000);
  4939. /*
  4940. * Use the lower (vco 8640) cdclk values as a
  4941. * first guess. skl_calc_cdclk() will correct it
  4942. * if the preferred vco is 8100 instead.
  4943. */
  4944. if (limit == SKL_DFSM_CDCLK_LIMIT_675)
  4945. max_cdclk = 617143;
  4946. else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
  4947. max_cdclk = 540000;
  4948. else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
  4949. max_cdclk = 432000;
  4950. else
  4951. max_cdclk = 308571;
  4952. dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
  4953. } else if (IS_BROXTON(dev_priv)) {
  4954. dev_priv->max_cdclk_freq = 624000;
  4955. } else if (IS_BROADWELL(dev_priv)) {
  4956. /*
  4957. * FIXME with extra cooling we can allow
  4958. * 540 MHz for ULX and 675 Mhz for ULT.
  4959. * How can we know if extra cooling is
  4960. * available? PCI ID, VTB, something else?
  4961. */
  4962. if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  4963. dev_priv->max_cdclk_freq = 450000;
  4964. else if (IS_BDW_ULX(dev_priv))
  4965. dev_priv->max_cdclk_freq = 450000;
  4966. else if (IS_BDW_ULT(dev_priv))
  4967. dev_priv->max_cdclk_freq = 540000;
  4968. else
  4969. dev_priv->max_cdclk_freq = 675000;
  4970. } else if (IS_CHERRYVIEW(dev_priv)) {
  4971. dev_priv->max_cdclk_freq = 320000;
  4972. } else if (IS_VALLEYVIEW(dev_priv)) {
  4973. dev_priv->max_cdclk_freq = 400000;
  4974. } else {
  4975. /* otherwise assume cdclk is fixed */
  4976. dev_priv->max_cdclk_freq = dev_priv->cdclk_freq;
  4977. }
  4978. dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
  4979. DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
  4980. dev_priv->max_cdclk_freq);
  4981. DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
  4982. dev_priv->max_dotclk_freq);
  4983. }
  4984. static void intel_update_cdclk(struct drm_i915_private *dev_priv)
  4985. {
  4986. dev_priv->cdclk_freq = dev_priv->display.get_display_clock_speed(dev_priv);
  4987. if (INTEL_GEN(dev_priv) >= 9)
  4988. DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz, VCO: %d kHz, ref: %d kHz\n",
  4989. dev_priv->cdclk_freq, dev_priv->cdclk_pll.vco,
  4990. dev_priv->cdclk_pll.ref);
  4991. else
  4992. DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
  4993. dev_priv->cdclk_freq);
  4994. /*
  4995. * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
  4996. * Programmng [sic] note: bit[9:2] should be programmed to the number
  4997. * of cdclk that generates 4MHz reference clock freq which is used to
  4998. * generate GMBus clock. This will vary with the cdclk freq.
  4999. */
  5000. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  5001. I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->cdclk_freq, 1000));
  5002. }
  5003. /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
  5004. static int skl_cdclk_decimal(int cdclk)
  5005. {
  5006. return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
  5007. }
  5008. static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  5009. {
  5010. int ratio;
  5011. if (cdclk == dev_priv->cdclk_pll.ref)
  5012. return 0;
  5013. switch (cdclk) {
  5014. default:
  5015. MISSING_CASE(cdclk);
  5016. case 144000:
  5017. case 288000:
  5018. case 384000:
  5019. case 576000:
  5020. ratio = 60;
  5021. break;
  5022. case 624000:
  5023. ratio = 65;
  5024. break;
  5025. }
  5026. return dev_priv->cdclk_pll.ref * ratio;
  5027. }
  5028. static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
  5029. {
  5030. I915_WRITE(BXT_DE_PLL_ENABLE, 0);
  5031. /* Timeout 200us */
  5032. if (intel_wait_for_register(dev_priv,
  5033. BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
  5034. 1))
  5035. DRM_ERROR("timeout waiting for DE PLL unlock\n");
  5036. dev_priv->cdclk_pll.vco = 0;
  5037. }
  5038. static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
  5039. {
  5040. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk_pll.ref);
  5041. u32 val;
  5042. val = I915_READ(BXT_DE_PLL_CTL);
  5043. val &= ~BXT_DE_PLL_RATIO_MASK;
  5044. val |= BXT_DE_PLL_RATIO(ratio);
  5045. I915_WRITE(BXT_DE_PLL_CTL, val);
  5046. I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
  5047. /* Timeout 200us */
  5048. if (intel_wait_for_register(dev_priv,
  5049. BXT_DE_PLL_ENABLE,
  5050. BXT_DE_PLL_LOCK,
  5051. BXT_DE_PLL_LOCK,
  5052. 1))
  5053. DRM_ERROR("timeout waiting for DE PLL lock\n");
  5054. dev_priv->cdclk_pll.vco = vco;
  5055. }
  5056. static void bxt_set_cdclk(struct drm_i915_private *dev_priv, int cdclk)
  5057. {
  5058. u32 val, divider;
  5059. int vco, ret;
  5060. vco = bxt_de_pll_vco(dev_priv, cdclk);
  5061. DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
  5062. /* cdclk = vco / 2 / div{1,1.5,2,4} */
  5063. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  5064. case 8:
  5065. divider = BXT_CDCLK_CD2X_DIV_SEL_4;
  5066. break;
  5067. case 4:
  5068. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  5069. break;
  5070. case 3:
  5071. divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
  5072. break;
  5073. case 2:
  5074. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  5075. break;
  5076. default:
  5077. WARN_ON(cdclk != dev_priv->cdclk_pll.ref);
  5078. WARN_ON(vco != 0);
  5079. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  5080. break;
  5081. }
  5082. /* Inform power controller of upcoming frequency change */
  5083. mutex_lock(&dev_priv->rps.hw_lock);
  5084. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  5085. 0x80000000);
  5086. mutex_unlock(&dev_priv->rps.hw_lock);
  5087. if (ret) {
  5088. DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
  5089. ret, cdclk);
  5090. return;
  5091. }
  5092. if (dev_priv->cdclk_pll.vco != 0 &&
  5093. dev_priv->cdclk_pll.vco != vco)
  5094. bxt_de_pll_disable(dev_priv);
  5095. if (dev_priv->cdclk_pll.vco != vco)
  5096. bxt_de_pll_enable(dev_priv, vco);
  5097. val = divider | skl_cdclk_decimal(cdclk);
  5098. /*
  5099. * FIXME if only the cd2x divider needs changing, it could be done
  5100. * without shutting off the pipe (if only one pipe is active).
  5101. */
  5102. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  5103. /*
  5104. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  5105. * enable otherwise.
  5106. */
  5107. if (cdclk >= 500000)
  5108. val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  5109. I915_WRITE(CDCLK_CTL, val);
  5110. mutex_lock(&dev_priv->rps.hw_lock);
  5111. ret = sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  5112. DIV_ROUND_UP(cdclk, 25000));
  5113. mutex_unlock(&dev_priv->rps.hw_lock);
  5114. if (ret) {
  5115. DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
  5116. ret, cdclk);
  5117. return;
  5118. }
  5119. intel_update_cdclk(dev_priv);
  5120. }
  5121. static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
  5122. {
  5123. u32 cdctl, expected;
  5124. intel_update_cdclk(dev_priv);
  5125. if (dev_priv->cdclk_pll.vco == 0 ||
  5126. dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
  5127. goto sanitize;
  5128. /* DPLL okay; verify the cdclock
  5129. *
  5130. * Some BIOS versions leave an incorrect decimal frequency value and
  5131. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  5132. * so sanitize this register.
  5133. */
  5134. cdctl = I915_READ(CDCLK_CTL);
  5135. /*
  5136. * Let's ignore the pipe field, since BIOS could have configured the
  5137. * dividers both synching to an active pipe, or asynchronously
  5138. * (PIPE_NONE).
  5139. */
  5140. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  5141. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  5142. skl_cdclk_decimal(dev_priv->cdclk_freq);
  5143. /*
  5144. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  5145. * enable otherwise.
  5146. */
  5147. if (dev_priv->cdclk_freq >= 500000)
  5148. expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  5149. if (cdctl == expected)
  5150. /* All well; nothing to sanitize */
  5151. return;
  5152. sanitize:
  5153. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  5154. /* force cdclk programming */
  5155. dev_priv->cdclk_freq = 0;
  5156. /* force full PLL disable + enable */
  5157. dev_priv->cdclk_pll.vco = -1;
  5158. }
  5159. void bxt_init_cdclk(struct drm_i915_private *dev_priv)
  5160. {
  5161. bxt_sanitize_cdclk(dev_priv);
  5162. if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0)
  5163. return;
  5164. /*
  5165. * FIXME:
  5166. * - The initial CDCLK needs to be read from VBT.
  5167. * Need to make this change after VBT has changes for BXT.
  5168. */
  5169. bxt_set_cdclk(dev_priv, bxt_calc_cdclk(0));
  5170. }
  5171. void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
  5172. {
  5173. bxt_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref);
  5174. }
  5175. static int skl_calc_cdclk(int max_pixclk, int vco)
  5176. {
  5177. if (vco == 8640000) {
  5178. if (max_pixclk > 540000)
  5179. return 617143;
  5180. else if (max_pixclk > 432000)
  5181. return 540000;
  5182. else if (max_pixclk > 308571)
  5183. return 432000;
  5184. else
  5185. return 308571;
  5186. } else {
  5187. if (max_pixclk > 540000)
  5188. return 675000;
  5189. else if (max_pixclk > 450000)
  5190. return 540000;
  5191. else if (max_pixclk > 337500)
  5192. return 450000;
  5193. else
  5194. return 337500;
  5195. }
  5196. }
  5197. static void
  5198. skl_dpll0_update(struct drm_i915_private *dev_priv)
  5199. {
  5200. u32 val;
  5201. dev_priv->cdclk_pll.ref = 24000;
  5202. dev_priv->cdclk_pll.vco = 0;
  5203. val = I915_READ(LCPLL1_CTL);
  5204. if ((val & LCPLL_PLL_ENABLE) == 0)
  5205. return;
  5206. if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
  5207. return;
  5208. val = I915_READ(DPLL_CTRL1);
  5209. if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
  5210. DPLL_CTRL1_SSC(SKL_DPLL0) |
  5211. DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
  5212. DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
  5213. return;
  5214. switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
  5215. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
  5216. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
  5217. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
  5218. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
  5219. dev_priv->cdclk_pll.vco = 8100000;
  5220. break;
  5221. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
  5222. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
  5223. dev_priv->cdclk_pll.vco = 8640000;
  5224. break;
  5225. default:
  5226. MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  5227. break;
  5228. }
  5229. }
  5230. void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv, int vco)
  5231. {
  5232. bool changed = dev_priv->skl_preferred_vco_freq != vco;
  5233. dev_priv->skl_preferred_vco_freq = vco;
  5234. if (changed)
  5235. intel_update_max_cdclk(dev_priv);
  5236. }
  5237. static void
  5238. skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
  5239. {
  5240. int min_cdclk = skl_calc_cdclk(0, vco);
  5241. u32 val;
  5242. WARN_ON(vco != 8100000 && vco != 8640000);
  5243. /* select the minimum CDCLK before enabling DPLL 0 */
  5244. val = CDCLK_FREQ_337_308 | skl_cdclk_decimal(min_cdclk);
  5245. I915_WRITE(CDCLK_CTL, val);
  5246. POSTING_READ(CDCLK_CTL);
  5247. /*
  5248. * We always enable DPLL0 with the lowest link rate possible, but still
  5249. * taking into account the VCO required to operate the eDP panel at the
  5250. * desired frequency. The usual DP link rates operate with a VCO of
  5251. * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
  5252. * The modeset code is responsible for the selection of the exact link
  5253. * rate later on, with the constraint of choosing a frequency that
  5254. * works with vco.
  5255. */
  5256. val = I915_READ(DPLL_CTRL1);
  5257. val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
  5258. DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  5259. val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
  5260. if (vco == 8640000)
  5261. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
  5262. SKL_DPLL0);
  5263. else
  5264. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
  5265. SKL_DPLL0);
  5266. I915_WRITE(DPLL_CTRL1, val);
  5267. POSTING_READ(DPLL_CTRL1);
  5268. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
  5269. if (intel_wait_for_register(dev_priv,
  5270. LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
  5271. 5))
  5272. DRM_ERROR("DPLL0 not locked\n");
  5273. dev_priv->cdclk_pll.vco = vco;
  5274. /* We'll want to keep using the current vco from now on. */
  5275. skl_set_preferred_cdclk_vco(dev_priv, vco);
  5276. }
  5277. static void
  5278. skl_dpll0_disable(struct drm_i915_private *dev_priv)
  5279. {
  5280. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
  5281. if (intel_wait_for_register(dev_priv,
  5282. LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
  5283. 1))
  5284. DRM_ERROR("Couldn't disable DPLL0\n");
  5285. dev_priv->cdclk_pll.vco = 0;
  5286. }
  5287. static void skl_set_cdclk(struct drm_i915_private *dev_priv, int cdclk, int vco)
  5288. {
  5289. u32 freq_select, pcu_ack;
  5290. int ret;
  5291. WARN_ON((cdclk == 24000) != (vco == 0));
  5292. DRM_DEBUG_DRIVER("Changing CDCLK to %d kHz (VCO %d kHz)\n", cdclk, vco);
  5293. mutex_lock(&dev_priv->rps.hw_lock);
  5294. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  5295. SKL_CDCLK_PREPARE_FOR_CHANGE,
  5296. SKL_CDCLK_READY_FOR_CHANGE,
  5297. SKL_CDCLK_READY_FOR_CHANGE, 3);
  5298. mutex_unlock(&dev_priv->rps.hw_lock);
  5299. if (ret) {
  5300. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  5301. ret);
  5302. return;
  5303. }
  5304. /* set CDCLK_CTL */
  5305. switch (cdclk) {
  5306. case 450000:
  5307. case 432000:
  5308. freq_select = CDCLK_FREQ_450_432;
  5309. pcu_ack = 1;
  5310. break;
  5311. case 540000:
  5312. freq_select = CDCLK_FREQ_540;
  5313. pcu_ack = 2;
  5314. break;
  5315. case 308571:
  5316. case 337500:
  5317. default:
  5318. freq_select = CDCLK_FREQ_337_308;
  5319. pcu_ack = 0;
  5320. break;
  5321. case 617143:
  5322. case 675000:
  5323. freq_select = CDCLK_FREQ_675_617;
  5324. pcu_ack = 3;
  5325. break;
  5326. }
  5327. if (dev_priv->cdclk_pll.vco != 0 &&
  5328. dev_priv->cdclk_pll.vco != vco)
  5329. skl_dpll0_disable(dev_priv);
  5330. if (dev_priv->cdclk_pll.vco != vco)
  5331. skl_dpll0_enable(dev_priv, vco);
  5332. I915_WRITE(CDCLK_CTL, freq_select | skl_cdclk_decimal(cdclk));
  5333. POSTING_READ(CDCLK_CTL);
  5334. /* inform PCU of the change */
  5335. mutex_lock(&dev_priv->rps.hw_lock);
  5336. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL, pcu_ack);
  5337. mutex_unlock(&dev_priv->rps.hw_lock);
  5338. intel_update_cdclk(dev_priv);
  5339. }
  5340. static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
  5341. void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
  5342. {
  5343. skl_set_cdclk(dev_priv, dev_priv->cdclk_pll.ref, 0);
  5344. }
  5345. void skl_init_cdclk(struct drm_i915_private *dev_priv)
  5346. {
  5347. int cdclk, vco;
  5348. skl_sanitize_cdclk(dev_priv);
  5349. if (dev_priv->cdclk_freq != 0 && dev_priv->cdclk_pll.vco != 0) {
  5350. /*
  5351. * Use the current vco as our initial
  5352. * guess as to what the preferred vco is.
  5353. */
  5354. if (dev_priv->skl_preferred_vco_freq == 0)
  5355. skl_set_preferred_cdclk_vco(dev_priv,
  5356. dev_priv->cdclk_pll.vco);
  5357. return;
  5358. }
  5359. vco = dev_priv->skl_preferred_vco_freq;
  5360. if (vco == 0)
  5361. vco = 8100000;
  5362. cdclk = skl_calc_cdclk(0, vco);
  5363. skl_set_cdclk(dev_priv, cdclk, vco);
  5364. }
  5365. static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  5366. {
  5367. uint32_t cdctl, expected;
  5368. /*
  5369. * check if the pre-os intialized the display
  5370. * There is SWF18 scratchpad register defined which is set by the
  5371. * pre-os which can be used by the OS drivers to check the status
  5372. */
  5373. if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
  5374. goto sanitize;
  5375. intel_update_cdclk(dev_priv);
  5376. /* Is PLL enabled and locked ? */
  5377. if (dev_priv->cdclk_pll.vco == 0 ||
  5378. dev_priv->cdclk_freq == dev_priv->cdclk_pll.ref)
  5379. goto sanitize;
  5380. /* DPLL okay; verify the cdclock
  5381. *
  5382. * Noticed in some instances that the freq selection is correct but
  5383. * decimal part is programmed wrong from BIOS where pre-os does not
  5384. * enable display. Verify the same as well.
  5385. */
  5386. cdctl = I915_READ(CDCLK_CTL);
  5387. expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
  5388. skl_cdclk_decimal(dev_priv->cdclk_freq);
  5389. if (cdctl == expected)
  5390. /* All well; nothing to sanitize */
  5391. return;
  5392. sanitize:
  5393. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  5394. /* force cdclk programming */
  5395. dev_priv->cdclk_freq = 0;
  5396. /* force full PLL disable + enable */
  5397. dev_priv->cdclk_pll.vco = -1;
  5398. }
  5399. /* Adjust CDclk dividers to allow high res or save power if possible */
  5400. static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
  5401. {
  5402. struct drm_i915_private *dev_priv = to_i915(dev);
  5403. u32 val, cmd;
  5404. WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
  5405. != dev_priv->cdclk_freq);
  5406. if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
  5407. cmd = 2;
  5408. else if (cdclk == 266667)
  5409. cmd = 1;
  5410. else
  5411. cmd = 0;
  5412. mutex_lock(&dev_priv->rps.hw_lock);
  5413. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  5414. val &= ~DSPFREQGUAR_MASK;
  5415. val |= (cmd << DSPFREQGUAR_SHIFT);
  5416. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  5417. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  5418. DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
  5419. 50)) {
  5420. DRM_ERROR("timed out waiting for CDclk change\n");
  5421. }
  5422. mutex_unlock(&dev_priv->rps.hw_lock);
  5423. mutex_lock(&dev_priv->sb_lock);
  5424. if (cdclk == 400000) {
  5425. u32 divider;
  5426. divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
  5427. /* adjust cdclk divider */
  5428. val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
  5429. val &= ~CCK_FREQUENCY_VALUES;
  5430. val |= divider;
  5431. vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
  5432. if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
  5433. CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
  5434. 50))
  5435. DRM_ERROR("timed out waiting for CDclk change\n");
  5436. }
  5437. /* adjust self-refresh exit latency value */
  5438. val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
  5439. val &= ~0x7f;
  5440. /*
  5441. * For high bandwidth configs, we set a higher latency in the bunit
  5442. * so that the core display fetch happens in time to avoid underruns.
  5443. */
  5444. if (cdclk == 400000)
  5445. val |= 4500 / 250; /* 4.5 usec */
  5446. else
  5447. val |= 3000 / 250; /* 3.0 usec */
  5448. vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
  5449. mutex_unlock(&dev_priv->sb_lock);
  5450. intel_update_cdclk(dev_priv);
  5451. }
  5452. static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
  5453. {
  5454. struct drm_i915_private *dev_priv = to_i915(dev);
  5455. u32 val, cmd;
  5456. WARN_ON(dev_priv->display.get_display_clock_speed(dev_priv)
  5457. != dev_priv->cdclk_freq);
  5458. switch (cdclk) {
  5459. case 333333:
  5460. case 320000:
  5461. case 266667:
  5462. case 200000:
  5463. break;
  5464. default:
  5465. MISSING_CASE(cdclk);
  5466. return;
  5467. }
  5468. /*
  5469. * Specs are full of misinformation, but testing on actual
  5470. * hardware has shown that we just need to write the desired
  5471. * CCK divider into the Punit register.
  5472. */
  5473. cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
  5474. mutex_lock(&dev_priv->rps.hw_lock);
  5475. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  5476. val &= ~DSPFREQGUAR_MASK_CHV;
  5477. val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
  5478. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  5479. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  5480. DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
  5481. 50)) {
  5482. DRM_ERROR("timed out waiting for CDclk change\n");
  5483. }
  5484. mutex_unlock(&dev_priv->rps.hw_lock);
  5485. intel_update_cdclk(dev_priv);
  5486. }
  5487. static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
  5488. int max_pixclk)
  5489. {
  5490. int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
  5491. int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
  5492. /*
  5493. * Really only a few cases to deal with, as only 4 CDclks are supported:
  5494. * 200MHz
  5495. * 267MHz
  5496. * 320/333MHz (depends on HPLL freq)
  5497. * 400MHz (VLV only)
  5498. * So we check to see whether we're above 90% (VLV) or 95% (CHV)
  5499. * of the lower bin and adjust if needed.
  5500. *
  5501. * We seem to get an unstable or solid color picture at 200MHz.
  5502. * Not sure what's wrong. For now use 200MHz only when all pipes
  5503. * are off.
  5504. */
  5505. if (!IS_CHERRYVIEW(dev_priv) &&
  5506. max_pixclk > freq_320*limit/100)
  5507. return 400000;
  5508. else if (max_pixclk > 266667*limit/100)
  5509. return freq_320;
  5510. else if (max_pixclk > 0)
  5511. return 266667;
  5512. else
  5513. return 200000;
  5514. }
  5515. static int bxt_calc_cdclk(int max_pixclk)
  5516. {
  5517. if (max_pixclk > 576000)
  5518. return 624000;
  5519. else if (max_pixclk > 384000)
  5520. return 576000;
  5521. else if (max_pixclk > 288000)
  5522. return 384000;
  5523. else if (max_pixclk > 144000)
  5524. return 288000;
  5525. else
  5526. return 144000;
  5527. }
  5528. /* Compute the max pixel clock for new configuration. */
  5529. static int intel_mode_max_pixclk(struct drm_device *dev,
  5530. struct drm_atomic_state *state)
  5531. {
  5532. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  5533. struct drm_i915_private *dev_priv = to_i915(dev);
  5534. struct drm_crtc *crtc;
  5535. struct drm_crtc_state *crtc_state;
  5536. unsigned max_pixclk = 0, i;
  5537. enum pipe pipe;
  5538. memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
  5539. sizeof(intel_state->min_pixclk));
  5540. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  5541. int pixclk = 0;
  5542. if (crtc_state->enable)
  5543. pixclk = crtc_state->adjusted_mode.crtc_clock;
  5544. intel_state->min_pixclk[i] = pixclk;
  5545. }
  5546. for_each_pipe(dev_priv, pipe)
  5547. max_pixclk = max(intel_state->min_pixclk[pipe], max_pixclk);
  5548. return max_pixclk;
  5549. }
  5550. static int valleyview_modeset_calc_cdclk(struct drm_atomic_state *state)
  5551. {
  5552. struct drm_device *dev = state->dev;
  5553. struct drm_i915_private *dev_priv = to_i915(dev);
  5554. int max_pixclk = intel_mode_max_pixclk(dev, state);
  5555. struct intel_atomic_state *intel_state =
  5556. to_intel_atomic_state(state);
  5557. intel_state->cdclk = intel_state->dev_cdclk =
  5558. valleyview_calc_cdclk(dev_priv, max_pixclk);
  5559. if (!intel_state->active_crtcs)
  5560. intel_state->dev_cdclk = valleyview_calc_cdclk(dev_priv, 0);
  5561. return 0;
  5562. }
  5563. static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
  5564. {
  5565. int max_pixclk = ilk_max_pixel_rate(state);
  5566. struct intel_atomic_state *intel_state =
  5567. to_intel_atomic_state(state);
  5568. intel_state->cdclk = intel_state->dev_cdclk =
  5569. bxt_calc_cdclk(max_pixclk);
  5570. if (!intel_state->active_crtcs)
  5571. intel_state->dev_cdclk = bxt_calc_cdclk(0);
  5572. return 0;
  5573. }
  5574. static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
  5575. {
  5576. unsigned int credits, default_credits;
  5577. if (IS_CHERRYVIEW(dev_priv))
  5578. default_credits = PFI_CREDIT(12);
  5579. else
  5580. default_credits = PFI_CREDIT(8);
  5581. if (dev_priv->cdclk_freq >= dev_priv->czclk_freq) {
  5582. /* CHV suggested value is 31 or 63 */
  5583. if (IS_CHERRYVIEW(dev_priv))
  5584. credits = PFI_CREDIT_63;
  5585. else
  5586. credits = PFI_CREDIT(15);
  5587. } else {
  5588. credits = default_credits;
  5589. }
  5590. /*
  5591. * WA - write default credits before re-programming
  5592. * FIXME: should we also set the resend bit here?
  5593. */
  5594. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  5595. default_credits);
  5596. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  5597. credits | PFI_CREDIT_RESEND);
  5598. /*
  5599. * FIXME is this guaranteed to clear
  5600. * immediately or should we poll for it?
  5601. */
  5602. WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
  5603. }
  5604. static void valleyview_modeset_commit_cdclk(struct drm_atomic_state *old_state)
  5605. {
  5606. struct drm_device *dev = old_state->dev;
  5607. struct drm_i915_private *dev_priv = to_i915(dev);
  5608. struct intel_atomic_state *old_intel_state =
  5609. to_intel_atomic_state(old_state);
  5610. unsigned req_cdclk = old_intel_state->dev_cdclk;
  5611. /*
  5612. * FIXME: We can end up here with all power domains off, yet
  5613. * with a CDCLK frequency other than the minimum. To account
  5614. * for this take the PIPE-A power domain, which covers the HW
  5615. * blocks needed for the following programming. This can be
  5616. * removed once it's guaranteed that we get here either with
  5617. * the minimum CDCLK set, or the required power domains
  5618. * enabled.
  5619. */
  5620. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  5621. if (IS_CHERRYVIEW(dev_priv))
  5622. cherryview_set_cdclk(dev, req_cdclk);
  5623. else
  5624. valleyview_set_cdclk(dev, req_cdclk);
  5625. vlv_program_pfi_credits(dev_priv);
  5626. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  5627. }
  5628. static void valleyview_crtc_enable(struct intel_crtc_state *pipe_config,
  5629. struct drm_atomic_state *old_state)
  5630. {
  5631. struct drm_crtc *crtc = pipe_config->base.crtc;
  5632. struct drm_device *dev = crtc->dev;
  5633. struct drm_i915_private *dev_priv = to_i915(dev);
  5634. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5635. int pipe = intel_crtc->pipe;
  5636. if (WARN_ON(intel_crtc->active))
  5637. return;
  5638. if (intel_crtc_has_dp_encoder(intel_crtc->config))
  5639. intel_dp_set_m_n(intel_crtc, M1_N1);
  5640. intel_set_pipe_timings(intel_crtc);
  5641. intel_set_pipe_src_size(intel_crtc);
  5642. if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
  5643. struct drm_i915_private *dev_priv = to_i915(dev);
  5644. I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
  5645. I915_WRITE(CHV_CANVAS(pipe), 0);
  5646. }
  5647. i9xx_set_pipeconf(intel_crtc);
  5648. intel_crtc->active = true;
  5649. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  5650. intel_encoders_pre_pll_enable(crtc, pipe_config, old_state);
  5651. if (IS_CHERRYVIEW(dev_priv)) {
  5652. chv_prepare_pll(intel_crtc, intel_crtc->config);
  5653. chv_enable_pll(intel_crtc, intel_crtc->config);
  5654. } else {
  5655. vlv_prepare_pll(intel_crtc, intel_crtc->config);
  5656. vlv_enable_pll(intel_crtc, intel_crtc->config);
  5657. }
  5658. intel_encoders_pre_enable(crtc, pipe_config, old_state);
  5659. i9xx_pfit_enable(intel_crtc);
  5660. intel_color_load_luts(&pipe_config->base);
  5661. intel_update_watermarks(intel_crtc);
  5662. intel_enable_pipe(intel_crtc);
  5663. assert_vblank_disabled(crtc);
  5664. drm_crtc_vblank_on(crtc);
  5665. intel_encoders_enable(crtc, pipe_config, old_state);
  5666. }
  5667. static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
  5668. {
  5669. struct drm_device *dev = crtc->base.dev;
  5670. struct drm_i915_private *dev_priv = to_i915(dev);
  5671. I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
  5672. I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
  5673. }
  5674. static void i9xx_crtc_enable(struct intel_crtc_state *pipe_config,
  5675. struct drm_atomic_state *old_state)
  5676. {
  5677. struct drm_crtc *crtc = pipe_config->base.crtc;
  5678. struct drm_device *dev = crtc->dev;
  5679. struct drm_i915_private *dev_priv = to_i915(dev);
  5680. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5681. enum pipe pipe = intel_crtc->pipe;
  5682. if (WARN_ON(intel_crtc->active))
  5683. return;
  5684. i9xx_set_pll_dividers(intel_crtc);
  5685. if (intel_crtc_has_dp_encoder(intel_crtc->config))
  5686. intel_dp_set_m_n(intel_crtc, M1_N1);
  5687. intel_set_pipe_timings(intel_crtc);
  5688. intel_set_pipe_src_size(intel_crtc);
  5689. i9xx_set_pipeconf(intel_crtc);
  5690. intel_crtc->active = true;
  5691. if (!IS_GEN2(dev_priv))
  5692. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
  5693. intel_encoders_pre_enable(crtc, pipe_config, old_state);
  5694. i9xx_enable_pll(intel_crtc);
  5695. i9xx_pfit_enable(intel_crtc);
  5696. intel_color_load_luts(&pipe_config->base);
  5697. intel_update_watermarks(intel_crtc);
  5698. intel_enable_pipe(intel_crtc);
  5699. assert_vblank_disabled(crtc);
  5700. drm_crtc_vblank_on(crtc);
  5701. intel_encoders_enable(crtc, pipe_config, old_state);
  5702. }
  5703. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  5704. {
  5705. struct drm_device *dev = crtc->base.dev;
  5706. struct drm_i915_private *dev_priv = to_i915(dev);
  5707. if (!crtc->config->gmch_pfit.control)
  5708. return;
  5709. assert_pipe_disabled(dev_priv, crtc->pipe);
  5710. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  5711. I915_READ(PFIT_CONTROL));
  5712. I915_WRITE(PFIT_CONTROL, 0);
  5713. }
  5714. static void i9xx_crtc_disable(struct intel_crtc_state *old_crtc_state,
  5715. struct drm_atomic_state *old_state)
  5716. {
  5717. struct drm_crtc *crtc = old_crtc_state->base.crtc;
  5718. struct drm_device *dev = crtc->dev;
  5719. struct drm_i915_private *dev_priv = to_i915(dev);
  5720. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5721. int pipe = intel_crtc->pipe;
  5722. /*
  5723. * On gen2 planes are double buffered but the pipe isn't, so we must
  5724. * wait for planes to fully turn off before disabling the pipe.
  5725. */
  5726. if (IS_GEN2(dev_priv))
  5727. intel_wait_for_vblank(dev_priv, pipe);
  5728. intel_encoders_disable(crtc, old_crtc_state, old_state);
  5729. drm_crtc_vblank_off(crtc);
  5730. assert_vblank_disabled(crtc);
  5731. intel_disable_pipe(intel_crtc);
  5732. i9xx_pfit_disable(intel_crtc);
  5733. intel_encoders_post_disable(crtc, old_crtc_state, old_state);
  5734. if (!intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_DSI)) {
  5735. if (IS_CHERRYVIEW(dev_priv))
  5736. chv_disable_pll(dev_priv, pipe);
  5737. else if (IS_VALLEYVIEW(dev_priv))
  5738. vlv_disable_pll(dev_priv, pipe);
  5739. else
  5740. i9xx_disable_pll(intel_crtc);
  5741. }
  5742. intel_encoders_post_pll_disable(crtc, old_crtc_state, old_state);
  5743. if (!IS_GEN2(dev_priv))
  5744. intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
  5745. }
  5746. static void intel_crtc_disable_noatomic(struct drm_crtc *crtc)
  5747. {
  5748. struct intel_encoder *encoder;
  5749. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5750. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  5751. enum intel_display_power_domain domain;
  5752. unsigned long domains;
  5753. struct drm_atomic_state *state;
  5754. struct intel_crtc_state *crtc_state;
  5755. int ret;
  5756. if (!intel_crtc->active)
  5757. return;
  5758. if (to_intel_plane_state(crtc->primary->state)->base.visible) {
  5759. WARN_ON(intel_crtc->flip_work);
  5760. intel_pre_disable_primary_noatomic(crtc);
  5761. intel_crtc_disable_planes(crtc, 1 << drm_plane_index(crtc->primary));
  5762. to_intel_plane_state(crtc->primary->state)->base.visible = false;
  5763. }
  5764. state = drm_atomic_state_alloc(crtc->dev);
  5765. state->acquire_ctx = crtc->dev->mode_config.acquire_ctx;
  5766. /* Everything's already locked, -EDEADLK can't happen. */
  5767. crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
  5768. ret = drm_atomic_add_affected_connectors(state, crtc);
  5769. WARN_ON(IS_ERR(crtc_state) || ret);
  5770. dev_priv->display.crtc_disable(crtc_state, state);
  5771. drm_atomic_state_put(state);
  5772. DRM_DEBUG_KMS("[CRTC:%d:%s] hw state adjusted, was enabled, now disabled\n",
  5773. crtc->base.id, crtc->name);
  5774. WARN_ON(drm_atomic_set_mode_for_crtc(crtc->state, NULL) < 0);
  5775. crtc->state->active = false;
  5776. intel_crtc->active = false;
  5777. crtc->enabled = false;
  5778. crtc->state->connector_mask = 0;
  5779. crtc->state->encoder_mask = 0;
  5780. for_each_encoder_on_crtc(crtc->dev, crtc, encoder)
  5781. encoder->base.crtc = NULL;
  5782. intel_fbc_disable(intel_crtc);
  5783. intel_update_watermarks(intel_crtc);
  5784. intel_disable_shared_dpll(intel_crtc);
  5785. domains = intel_crtc->enabled_power_domains;
  5786. for_each_power_domain(domain, domains)
  5787. intel_display_power_put(dev_priv, domain);
  5788. intel_crtc->enabled_power_domains = 0;
  5789. dev_priv->active_crtcs &= ~(1 << intel_crtc->pipe);
  5790. dev_priv->min_pixclk[intel_crtc->pipe] = 0;
  5791. }
  5792. /*
  5793. * turn all crtc's off, but do not adjust state
  5794. * This has to be paired with a call to intel_modeset_setup_hw_state.
  5795. */
  5796. int intel_display_suspend(struct drm_device *dev)
  5797. {
  5798. struct drm_i915_private *dev_priv = to_i915(dev);
  5799. struct drm_atomic_state *state;
  5800. int ret;
  5801. state = drm_atomic_helper_suspend(dev);
  5802. ret = PTR_ERR_OR_ZERO(state);
  5803. if (ret)
  5804. DRM_ERROR("Suspending crtc's failed with %i\n", ret);
  5805. else
  5806. dev_priv->modeset_restore_state = state;
  5807. return ret;
  5808. }
  5809. void intel_encoder_destroy(struct drm_encoder *encoder)
  5810. {
  5811. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  5812. drm_encoder_cleanup(encoder);
  5813. kfree(intel_encoder);
  5814. }
  5815. /* Cross check the actual hw state with our own modeset state tracking (and it's
  5816. * internal consistency). */
  5817. static void intel_connector_verify_state(struct intel_connector *connector)
  5818. {
  5819. struct drm_crtc *crtc = connector->base.state->crtc;
  5820. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  5821. connector->base.base.id,
  5822. connector->base.name);
  5823. if (connector->get_hw_state(connector)) {
  5824. struct intel_encoder *encoder = connector->encoder;
  5825. struct drm_connector_state *conn_state = connector->base.state;
  5826. I915_STATE_WARN(!crtc,
  5827. "connector enabled without attached crtc\n");
  5828. if (!crtc)
  5829. return;
  5830. I915_STATE_WARN(!crtc->state->active,
  5831. "connector is active, but attached crtc isn't\n");
  5832. if (!encoder || encoder->type == INTEL_OUTPUT_DP_MST)
  5833. return;
  5834. I915_STATE_WARN(conn_state->best_encoder != &encoder->base,
  5835. "atomic encoder doesn't match attached encoder\n");
  5836. I915_STATE_WARN(conn_state->crtc != encoder->base.crtc,
  5837. "attached encoder crtc differs from connector crtc\n");
  5838. } else {
  5839. I915_STATE_WARN(crtc && crtc->state->active,
  5840. "attached crtc is active, but connector isn't\n");
  5841. I915_STATE_WARN(!crtc && connector->base.state->best_encoder,
  5842. "best encoder set without crtc!\n");
  5843. }
  5844. }
  5845. int intel_connector_init(struct intel_connector *connector)
  5846. {
  5847. drm_atomic_helper_connector_reset(&connector->base);
  5848. if (!connector->base.state)
  5849. return -ENOMEM;
  5850. return 0;
  5851. }
  5852. struct intel_connector *intel_connector_alloc(void)
  5853. {
  5854. struct intel_connector *connector;
  5855. connector = kzalloc(sizeof *connector, GFP_KERNEL);
  5856. if (!connector)
  5857. return NULL;
  5858. if (intel_connector_init(connector) < 0) {
  5859. kfree(connector);
  5860. return NULL;
  5861. }
  5862. return connector;
  5863. }
  5864. /* Simple connector->get_hw_state implementation for encoders that support only
  5865. * one connector and no cloning and hence the encoder state determines the state
  5866. * of the connector. */
  5867. bool intel_connector_get_hw_state(struct intel_connector *connector)
  5868. {
  5869. enum pipe pipe = 0;
  5870. struct intel_encoder *encoder = connector->encoder;
  5871. return encoder->get_hw_state(encoder, &pipe);
  5872. }
  5873. static int pipe_required_fdi_lanes(struct intel_crtc_state *crtc_state)
  5874. {
  5875. if (crtc_state->base.enable && crtc_state->has_pch_encoder)
  5876. return crtc_state->fdi_lanes;
  5877. return 0;
  5878. }
  5879. static int ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  5880. struct intel_crtc_state *pipe_config)
  5881. {
  5882. struct drm_i915_private *dev_priv = to_i915(dev);
  5883. struct drm_atomic_state *state = pipe_config->base.state;
  5884. struct intel_crtc *other_crtc;
  5885. struct intel_crtc_state *other_crtc_state;
  5886. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  5887. pipe_name(pipe), pipe_config->fdi_lanes);
  5888. if (pipe_config->fdi_lanes > 4) {
  5889. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  5890. pipe_name(pipe), pipe_config->fdi_lanes);
  5891. return -EINVAL;
  5892. }
  5893. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  5894. if (pipe_config->fdi_lanes > 2) {
  5895. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  5896. pipe_config->fdi_lanes);
  5897. return -EINVAL;
  5898. } else {
  5899. return 0;
  5900. }
  5901. }
  5902. if (INTEL_INFO(dev_priv)->num_pipes == 2)
  5903. return 0;
  5904. /* Ivybridge 3 pipe is really complicated */
  5905. switch (pipe) {
  5906. case PIPE_A:
  5907. return 0;
  5908. case PIPE_B:
  5909. if (pipe_config->fdi_lanes <= 2)
  5910. return 0;
  5911. other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_C);
  5912. other_crtc_state =
  5913. intel_atomic_get_crtc_state(state, other_crtc);
  5914. if (IS_ERR(other_crtc_state))
  5915. return PTR_ERR(other_crtc_state);
  5916. if (pipe_required_fdi_lanes(other_crtc_state) > 0) {
  5917. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  5918. pipe_name(pipe), pipe_config->fdi_lanes);
  5919. return -EINVAL;
  5920. }
  5921. return 0;
  5922. case PIPE_C:
  5923. if (pipe_config->fdi_lanes > 2) {
  5924. DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
  5925. pipe_name(pipe), pipe_config->fdi_lanes);
  5926. return -EINVAL;
  5927. }
  5928. other_crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_B);
  5929. other_crtc_state =
  5930. intel_atomic_get_crtc_state(state, other_crtc);
  5931. if (IS_ERR(other_crtc_state))
  5932. return PTR_ERR(other_crtc_state);
  5933. if (pipe_required_fdi_lanes(other_crtc_state) > 2) {
  5934. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  5935. return -EINVAL;
  5936. }
  5937. return 0;
  5938. default:
  5939. BUG();
  5940. }
  5941. }
  5942. #define RETRY 1
  5943. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  5944. struct intel_crtc_state *pipe_config)
  5945. {
  5946. struct drm_device *dev = intel_crtc->base.dev;
  5947. const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  5948. int lane, link_bw, fdi_dotclock, ret;
  5949. bool needs_recompute = false;
  5950. retry:
  5951. /* FDI is a binary signal running at ~2.7GHz, encoding
  5952. * each output octet as 10 bits. The actual frequency
  5953. * is stored as a divider into a 100MHz clock, and the
  5954. * mode pixel clock is stored in units of 1KHz.
  5955. * Hence the bw of each lane in terms of the mode signal
  5956. * is:
  5957. */
  5958. link_bw = intel_fdi_link_freq(to_i915(dev), pipe_config);
  5959. fdi_dotclock = adjusted_mode->crtc_clock;
  5960. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  5961. pipe_config->pipe_bpp);
  5962. pipe_config->fdi_lanes = lane;
  5963. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  5964. link_bw, &pipe_config->fdi_m_n);
  5965. ret = ironlake_check_fdi_lanes(dev, intel_crtc->pipe, pipe_config);
  5966. if (ret == -EINVAL && pipe_config->pipe_bpp > 6*3) {
  5967. pipe_config->pipe_bpp -= 2*3;
  5968. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  5969. pipe_config->pipe_bpp);
  5970. needs_recompute = true;
  5971. pipe_config->bw_constrained = true;
  5972. goto retry;
  5973. }
  5974. if (needs_recompute)
  5975. return RETRY;
  5976. return ret;
  5977. }
  5978. static bool pipe_config_supports_ips(struct drm_i915_private *dev_priv,
  5979. struct intel_crtc_state *pipe_config)
  5980. {
  5981. if (pipe_config->pipe_bpp > 24)
  5982. return false;
  5983. /* HSW can handle pixel rate up to cdclk? */
  5984. if (IS_HASWELL(dev_priv))
  5985. return true;
  5986. /*
  5987. * We compare against max which means we must take
  5988. * the increased cdclk requirement into account when
  5989. * calculating the new cdclk.
  5990. *
  5991. * Should measure whether using a lower cdclk w/o IPS
  5992. */
  5993. return ilk_pipe_pixel_rate(pipe_config) <=
  5994. dev_priv->max_cdclk_freq * 95 / 100;
  5995. }
  5996. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  5997. struct intel_crtc_state *pipe_config)
  5998. {
  5999. struct drm_device *dev = crtc->base.dev;
  6000. struct drm_i915_private *dev_priv = to_i915(dev);
  6001. pipe_config->ips_enabled = i915.enable_ips &&
  6002. hsw_crtc_supports_ips(crtc) &&
  6003. pipe_config_supports_ips(dev_priv, pipe_config);
  6004. }
  6005. static bool intel_crtc_supports_double_wide(const struct intel_crtc *crtc)
  6006. {
  6007. const struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  6008. /* GDG double wide on either pipe, otherwise pipe A only */
  6009. return INTEL_INFO(dev_priv)->gen < 4 &&
  6010. (crtc->pipe == PIPE_A || IS_I915G(dev_priv));
  6011. }
  6012. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  6013. struct intel_crtc_state *pipe_config)
  6014. {
  6015. struct drm_device *dev = crtc->base.dev;
  6016. struct drm_i915_private *dev_priv = to_i915(dev);
  6017. const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  6018. int clock_limit = dev_priv->max_dotclk_freq;
  6019. if (INTEL_GEN(dev_priv) < 4) {
  6020. clock_limit = dev_priv->max_cdclk_freq * 9 / 10;
  6021. /*
  6022. * Enable double wide mode when the dot clock
  6023. * is > 90% of the (display) core speed.
  6024. */
  6025. if (intel_crtc_supports_double_wide(crtc) &&
  6026. adjusted_mode->crtc_clock > clock_limit) {
  6027. clock_limit = dev_priv->max_dotclk_freq;
  6028. pipe_config->double_wide = true;
  6029. }
  6030. }
  6031. if (adjusted_mode->crtc_clock > clock_limit) {
  6032. DRM_DEBUG_KMS("requested pixel clock (%d kHz) too high (max: %d kHz, double wide: %s)\n",
  6033. adjusted_mode->crtc_clock, clock_limit,
  6034. yesno(pipe_config->double_wide));
  6035. return -EINVAL;
  6036. }
  6037. /*
  6038. * Pipe horizontal size must be even in:
  6039. * - DVO ganged mode
  6040. * - LVDS dual channel mode
  6041. * - Double wide pipe
  6042. */
  6043. if ((intel_crtc_has_type(pipe_config, INTEL_OUTPUT_LVDS) &&
  6044. intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
  6045. pipe_config->pipe_src_w &= ~1;
  6046. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  6047. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  6048. */
  6049. if ((INTEL_GEN(dev_priv) > 4 || IS_G4X(dev_priv)) &&
  6050. adjusted_mode->crtc_hsync_start == adjusted_mode->crtc_hdisplay)
  6051. return -EINVAL;
  6052. if (HAS_IPS(dev_priv))
  6053. hsw_compute_ips_config(crtc, pipe_config);
  6054. if (pipe_config->has_pch_encoder)
  6055. return ironlake_fdi_compute_config(crtc, pipe_config);
  6056. return 0;
  6057. }
  6058. static int skylake_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6059. {
  6060. u32 cdctl;
  6061. skl_dpll0_update(dev_priv);
  6062. if (dev_priv->cdclk_pll.vco == 0)
  6063. return dev_priv->cdclk_pll.ref;
  6064. cdctl = I915_READ(CDCLK_CTL);
  6065. if (dev_priv->cdclk_pll.vco == 8640000) {
  6066. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  6067. case CDCLK_FREQ_450_432:
  6068. return 432000;
  6069. case CDCLK_FREQ_337_308:
  6070. return 308571;
  6071. case CDCLK_FREQ_540:
  6072. return 540000;
  6073. case CDCLK_FREQ_675_617:
  6074. return 617143;
  6075. default:
  6076. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  6077. }
  6078. } else {
  6079. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  6080. case CDCLK_FREQ_450_432:
  6081. return 450000;
  6082. case CDCLK_FREQ_337_308:
  6083. return 337500;
  6084. case CDCLK_FREQ_540:
  6085. return 540000;
  6086. case CDCLK_FREQ_675_617:
  6087. return 675000;
  6088. default:
  6089. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  6090. }
  6091. }
  6092. return dev_priv->cdclk_pll.ref;
  6093. }
  6094. static void bxt_de_pll_update(struct drm_i915_private *dev_priv)
  6095. {
  6096. u32 val;
  6097. dev_priv->cdclk_pll.ref = 19200;
  6098. dev_priv->cdclk_pll.vco = 0;
  6099. val = I915_READ(BXT_DE_PLL_ENABLE);
  6100. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  6101. return;
  6102. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  6103. return;
  6104. val = I915_READ(BXT_DE_PLL_CTL);
  6105. dev_priv->cdclk_pll.vco = (val & BXT_DE_PLL_RATIO_MASK) *
  6106. dev_priv->cdclk_pll.ref;
  6107. }
  6108. static int broxton_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6109. {
  6110. u32 divider;
  6111. int div, vco;
  6112. bxt_de_pll_update(dev_priv);
  6113. vco = dev_priv->cdclk_pll.vco;
  6114. if (vco == 0)
  6115. return dev_priv->cdclk_pll.ref;
  6116. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  6117. switch (divider) {
  6118. case BXT_CDCLK_CD2X_DIV_SEL_1:
  6119. div = 2;
  6120. break;
  6121. case BXT_CDCLK_CD2X_DIV_SEL_1_5:
  6122. div = 3;
  6123. break;
  6124. case BXT_CDCLK_CD2X_DIV_SEL_2:
  6125. div = 4;
  6126. break;
  6127. case BXT_CDCLK_CD2X_DIV_SEL_4:
  6128. div = 8;
  6129. break;
  6130. default:
  6131. MISSING_CASE(divider);
  6132. return dev_priv->cdclk_pll.ref;
  6133. }
  6134. return DIV_ROUND_CLOSEST(vco, div);
  6135. }
  6136. static int broadwell_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6137. {
  6138. uint32_t lcpll = I915_READ(LCPLL_CTL);
  6139. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  6140. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  6141. return 800000;
  6142. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  6143. return 450000;
  6144. else if (freq == LCPLL_CLK_FREQ_450)
  6145. return 450000;
  6146. else if (freq == LCPLL_CLK_FREQ_54O_BDW)
  6147. return 540000;
  6148. else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
  6149. return 337500;
  6150. else
  6151. return 675000;
  6152. }
  6153. static int haswell_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6154. {
  6155. uint32_t lcpll = I915_READ(LCPLL_CTL);
  6156. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  6157. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  6158. return 800000;
  6159. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  6160. return 450000;
  6161. else if (freq == LCPLL_CLK_FREQ_450)
  6162. return 450000;
  6163. else if (IS_HSW_ULT(dev_priv))
  6164. return 337500;
  6165. else
  6166. return 540000;
  6167. }
  6168. static int valleyview_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6169. {
  6170. return vlv_get_cck_clock_hpll(dev_priv, "cdclk",
  6171. CCK_DISPLAY_CLOCK_CONTROL);
  6172. }
  6173. static int ilk_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6174. {
  6175. return 450000;
  6176. }
  6177. static int i945_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6178. {
  6179. return 400000;
  6180. }
  6181. static int i915_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6182. {
  6183. return 333333;
  6184. }
  6185. static int i9xx_misc_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6186. {
  6187. return 200000;
  6188. }
  6189. static int pnv_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6190. {
  6191. struct pci_dev *pdev = dev_priv->drm.pdev;
  6192. u16 gcfgc = 0;
  6193. pci_read_config_word(pdev, GCFGC, &gcfgc);
  6194. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  6195. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  6196. return 266667;
  6197. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  6198. return 333333;
  6199. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  6200. return 444444;
  6201. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  6202. return 200000;
  6203. default:
  6204. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  6205. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  6206. return 133333;
  6207. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  6208. return 166667;
  6209. }
  6210. }
  6211. static int i915gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6212. {
  6213. struct pci_dev *pdev = dev_priv->drm.pdev;
  6214. u16 gcfgc = 0;
  6215. pci_read_config_word(pdev, GCFGC, &gcfgc);
  6216. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  6217. return 133333;
  6218. else {
  6219. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  6220. case GC_DISPLAY_CLOCK_333_MHZ:
  6221. return 333333;
  6222. default:
  6223. case GC_DISPLAY_CLOCK_190_200_MHZ:
  6224. return 190000;
  6225. }
  6226. }
  6227. }
  6228. static int i865_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6229. {
  6230. return 266667;
  6231. }
  6232. static int i85x_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6233. {
  6234. struct pci_dev *pdev = dev_priv->drm.pdev;
  6235. u16 hpllcc = 0;
  6236. /*
  6237. * 852GM/852GMV only supports 133 MHz and the HPLLCC
  6238. * encoding is different :(
  6239. * FIXME is this the right way to detect 852GM/852GMV?
  6240. */
  6241. if (pdev->revision == 0x1)
  6242. return 133333;
  6243. pci_bus_read_config_word(pdev->bus,
  6244. PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
  6245. /* Assume that the hardware is in the high speed state. This
  6246. * should be the default.
  6247. */
  6248. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  6249. case GC_CLOCK_133_200:
  6250. case GC_CLOCK_133_200_2:
  6251. case GC_CLOCK_100_200:
  6252. return 200000;
  6253. case GC_CLOCK_166_250:
  6254. return 250000;
  6255. case GC_CLOCK_100_133:
  6256. return 133333;
  6257. case GC_CLOCK_133_266:
  6258. case GC_CLOCK_133_266_2:
  6259. case GC_CLOCK_166_266:
  6260. return 266667;
  6261. }
  6262. /* Shouldn't happen */
  6263. return 0;
  6264. }
  6265. static int i830_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6266. {
  6267. return 133333;
  6268. }
  6269. static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
  6270. {
  6271. static const unsigned int blb_vco[8] = {
  6272. [0] = 3200000,
  6273. [1] = 4000000,
  6274. [2] = 5333333,
  6275. [3] = 4800000,
  6276. [4] = 6400000,
  6277. };
  6278. static const unsigned int pnv_vco[8] = {
  6279. [0] = 3200000,
  6280. [1] = 4000000,
  6281. [2] = 5333333,
  6282. [3] = 4800000,
  6283. [4] = 2666667,
  6284. };
  6285. static const unsigned int cl_vco[8] = {
  6286. [0] = 3200000,
  6287. [1] = 4000000,
  6288. [2] = 5333333,
  6289. [3] = 6400000,
  6290. [4] = 3333333,
  6291. [5] = 3566667,
  6292. [6] = 4266667,
  6293. };
  6294. static const unsigned int elk_vco[8] = {
  6295. [0] = 3200000,
  6296. [1] = 4000000,
  6297. [2] = 5333333,
  6298. [3] = 4800000,
  6299. };
  6300. static const unsigned int ctg_vco[8] = {
  6301. [0] = 3200000,
  6302. [1] = 4000000,
  6303. [2] = 5333333,
  6304. [3] = 6400000,
  6305. [4] = 2666667,
  6306. [5] = 4266667,
  6307. };
  6308. const unsigned int *vco_table;
  6309. unsigned int vco;
  6310. uint8_t tmp = 0;
  6311. /* FIXME other chipsets? */
  6312. if (IS_GM45(dev_priv))
  6313. vco_table = ctg_vco;
  6314. else if (IS_G4X(dev_priv))
  6315. vco_table = elk_vco;
  6316. else if (IS_CRESTLINE(dev_priv))
  6317. vco_table = cl_vco;
  6318. else if (IS_PINEVIEW(dev_priv))
  6319. vco_table = pnv_vco;
  6320. else if (IS_G33(dev_priv))
  6321. vco_table = blb_vco;
  6322. else
  6323. return 0;
  6324. tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
  6325. vco = vco_table[tmp & 0x7];
  6326. if (vco == 0)
  6327. DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
  6328. else
  6329. DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
  6330. return vco;
  6331. }
  6332. static int gm45_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6333. {
  6334. struct pci_dev *pdev = dev_priv->drm.pdev;
  6335. unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
  6336. uint16_t tmp = 0;
  6337. pci_read_config_word(pdev, GCFGC, &tmp);
  6338. cdclk_sel = (tmp >> 12) & 0x1;
  6339. switch (vco) {
  6340. case 2666667:
  6341. case 4000000:
  6342. case 5333333:
  6343. return cdclk_sel ? 333333 : 222222;
  6344. case 3200000:
  6345. return cdclk_sel ? 320000 : 228571;
  6346. default:
  6347. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n", vco, tmp);
  6348. return 222222;
  6349. }
  6350. }
  6351. static int i965gm_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6352. {
  6353. struct pci_dev *pdev = dev_priv->drm.pdev;
  6354. static const uint8_t div_3200[] = { 16, 10, 8 };
  6355. static const uint8_t div_4000[] = { 20, 12, 10 };
  6356. static const uint8_t div_5333[] = { 24, 16, 14 };
  6357. const uint8_t *div_table;
  6358. unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
  6359. uint16_t tmp = 0;
  6360. pci_read_config_word(pdev, GCFGC, &tmp);
  6361. cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
  6362. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  6363. goto fail;
  6364. switch (vco) {
  6365. case 3200000:
  6366. div_table = div_3200;
  6367. break;
  6368. case 4000000:
  6369. div_table = div_4000;
  6370. break;
  6371. case 5333333:
  6372. div_table = div_5333;
  6373. break;
  6374. default:
  6375. goto fail;
  6376. }
  6377. return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
  6378. fail:
  6379. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n", vco, tmp);
  6380. return 200000;
  6381. }
  6382. static int g33_get_display_clock_speed(struct drm_i915_private *dev_priv)
  6383. {
  6384. struct pci_dev *pdev = dev_priv->drm.pdev;
  6385. static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
  6386. static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
  6387. static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
  6388. static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
  6389. const uint8_t *div_table;
  6390. unsigned int cdclk_sel, vco = intel_hpll_vco(dev_priv);
  6391. uint16_t tmp = 0;
  6392. pci_read_config_word(pdev, GCFGC, &tmp);
  6393. cdclk_sel = (tmp >> 4) & 0x7;
  6394. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  6395. goto fail;
  6396. switch (vco) {
  6397. case 3200000:
  6398. div_table = div_3200;
  6399. break;
  6400. case 4000000:
  6401. div_table = div_4000;
  6402. break;
  6403. case 4800000:
  6404. div_table = div_4800;
  6405. break;
  6406. case 5333333:
  6407. div_table = div_5333;
  6408. break;
  6409. default:
  6410. goto fail;
  6411. }
  6412. return DIV_ROUND_CLOSEST(vco, div_table[cdclk_sel]);
  6413. fail:
  6414. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n", vco, tmp);
  6415. return 190476;
  6416. }
  6417. static void
  6418. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  6419. {
  6420. while (*num > DATA_LINK_M_N_MASK ||
  6421. *den > DATA_LINK_M_N_MASK) {
  6422. *num >>= 1;
  6423. *den >>= 1;
  6424. }
  6425. }
  6426. static void compute_m_n(unsigned int m, unsigned int n,
  6427. uint32_t *ret_m, uint32_t *ret_n)
  6428. {
  6429. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  6430. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  6431. intel_reduce_m_n_ratio(ret_m, ret_n);
  6432. }
  6433. void
  6434. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  6435. int pixel_clock, int link_clock,
  6436. struct intel_link_m_n *m_n)
  6437. {
  6438. m_n->tu = 64;
  6439. compute_m_n(bits_per_pixel * pixel_clock,
  6440. link_clock * nlanes * 8,
  6441. &m_n->gmch_m, &m_n->gmch_n);
  6442. compute_m_n(pixel_clock, link_clock,
  6443. &m_n->link_m, &m_n->link_n);
  6444. }
  6445. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  6446. {
  6447. if (i915.panel_use_ssc >= 0)
  6448. return i915.panel_use_ssc != 0;
  6449. return dev_priv->vbt.lvds_use_ssc
  6450. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  6451. }
  6452. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  6453. {
  6454. return (1 << dpll->n) << 16 | dpll->m2;
  6455. }
  6456. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  6457. {
  6458. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  6459. }
  6460. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  6461. struct intel_crtc_state *crtc_state,
  6462. struct dpll *reduced_clock)
  6463. {
  6464. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  6465. u32 fp, fp2 = 0;
  6466. if (IS_PINEVIEW(dev_priv)) {
  6467. fp = pnv_dpll_compute_fp(&crtc_state->dpll);
  6468. if (reduced_clock)
  6469. fp2 = pnv_dpll_compute_fp(reduced_clock);
  6470. } else {
  6471. fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
  6472. if (reduced_clock)
  6473. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  6474. }
  6475. crtc_state->dpll_hw_state.fp0 = fp;
  6476. crtc->lowfreq_avail = false;
  6477. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
  6478. reduced_clock) {
  6479. crtc_state->dpll_hw_state.fp1 = fp2;
  6480. crtc->lowfreq_avail = true;
  6481. } else {
  6482. crtc_state->dpll_hw_state.fp1 = fp;
  6483. }
  6484. }
  6485. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
  6486. pipe)
  6487. {
  6488. u32 reg_val;
  6489. /*
  6490. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  6491. * and set it to a reasonable value instead.
  6492. */
  6493. reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
  6494. reg_val &= 0xffffff00;
  6495. reg_val |= 0x00000030;
  6496. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
  6497. reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
  6498. reg_val &= 0x8cffffff;
  6499. reg_val = 0x8c000000;
  6500. vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
  6501. reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
  6502. reg_val &= 0xffffff00;
  6503. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
  6504. reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
  6505. reg_val &= 0x00ffffff;
  6506. reg_val |= 0xb0000000;
  6507. vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
  6508. }
  6509. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  6510. struct intel_link_m_n *m_n)
  6511. {
  6512. struct drm_device *dev = crtc->base.dev;
  6513. struct drm_i915_private *dev_priv = to_i915(dev);
  6514. int pipe = crtc->pipe;
  6515. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  6516. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  6517. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  6518. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  6519. }
  6520. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  6521. struct intel_link_m_n *m_n,
  6522. struct intel_link_m_n *m2_n2)
  6523. {
  6524. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  6525. int pipe = crtc->pipe;
  6526. enum transcoder transcoder = crtc->config->cpu_transcoder;
  6527. if (INTEL_GEN(dev_priv) >= 5) {
  6528. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  6529. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  6530. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  6531. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  6532. /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
  6533. * for gen < 8) and if DRRS is supported (to make sure the
  6534. * registers are not unnecessarily accessed).
  6535. */
  6536. if (m2_n2 && (IS_CHERRYVIEW(dev_priv) ||
  6537. INTEL_GEN(dev_priv) < 8) && crtc->config->has_drrs) {
  6538. I915_WRITE(PIPE_DATA_M2(transcoder),
  6539. TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
  6540. I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
  6541. I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
  6542. I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
  6543. }
  6544. } else {
  6545. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  6546. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  6547. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  6548. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  6549. }
  6550. }
  6551. void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
  6552. {
  6553. struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
  6554. if (m_n == M1_N1) {
  6555. dp_m_n = &crtc->config->dp_m_n;
  6556. dp_m2_n2 = &crtc->config->dp_m2_n2;
  6557. } else if (m_n == M2_N2) {
  6558. /*
  6559. * M2_N2 registers are not supported. Hence m2_n2 divider value
  6560. * needs to be programmed into M1_N1.
  6561. */
  6562. dp_m_n = &crtc->config->dp_m2_n2;
  6563. } else {
  6564. DRM_ERROR("Unsupported divider value\n");
  6565. return;
  6566. }
  6567. if (crtc->config->has_pch_encoder)
  6568. intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
  6569. else
  6570. intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
  6571. }
  6572. static void vlv_compute_dpll(struct intel_crtc *crtc,
  6573. struct intel_crtc_state *pipe_config)
  6574. {
  6575. pipe_config->dpll_hw_state.dpll = DPLL_INTEGRATED_REF_CLK_VLV |
  6576. DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  6577. if (crtc->pipe != PIPE_A)
  6578. pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  6579. /* DPLL not used with DSI, but still need the rest set up */
  6580. if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
  6581. pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE |
  6582. DPLL_EXT_BUFFER_ENABLE_VLV;
  6583. pipe_config->dpll_hw_state.dpll_md =
  6584. (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  6585. }
  6586. static void chv_compute_dpll(struct intel_crtc *crtc,
  6587. struct intel_crtc_state *pipe_config)
  6588. {
  6589. pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLK_CHV |
  6590. DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
  6591. if (crtc->pipe != PIPE_A)
  6592. pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  6593. /* DPLL not used with DSI, but still need the rest set up */
  6594. if (!intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DSI))
  6595. pipe_config->dpll_hw_state.dpll |= DPLL_VCO_ENABLE;
  6596. pipe_config->dpll_hw_state.dpll_md =
  6597. (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  6598. }
  6599. static void vlv_prepare_pll(struct intel_crtc *crtc,
  6600. const struct intel_crtc_state *pipe_config)
  6601. {
  6602. struct drm_device *dev = crtc->base.dev;
  6603. struct drm_i915_private *dev_priv = to_i915(dev);
  6604. enum pipe pipe = crtc->pipe;
  6605. u32 mdiv;
  6606. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  6607. u32 coreclk, reg_val;
  6608. /* Enable Refclk */
  6609. I915_WRITE(DPLL(pipe),
  6610. pipe_config->dpll_hw_state.dpll &
  6611. ~(DPLL_VCO_ENABLE | DPLL_EXT_BUFFER_ENABLE_VLV));
  6612. /* No need to actually set up the DPLL with DSI */
  6613. if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
  6614. return;
  6615. mutex_lock(&dev_priv->sb_lock);
  6616. bestn = pipe_config->dpll.n;
  6617. bestm1 = pipe_config->dpll.m1;
  6618. bestm2 = pipe_config->dpll.m2;
  6619. bestp1 = pipe_config->dpll.p1;
  6620. bestp2 = pipe_config->dpll.p2;
  6621. /* See eDP HDMI DPIO driver vbios notes doc */
  6622. /* PLL B needs special handling */
  6623. if (pipe == PIPE_B)
  6624. vlv_pllb_recal_opamp(dev_priv, pipe);
  6625. /* Set up Tx target for periodic Rcomp update */
  6626. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
  6627. /* Disable target IRef on PLL */
  6628. reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
  6629. reg_val &= 0x00ffffff;
  6630. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
  6631. /* Disable fast lock */
  6632. vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
  6633. /* Set idtafcrecal before PLL is enabled */
  6634. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  6635. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  6636. mdiv |= ((bestn << DPIO_N_SHIFT));
  6637. mdiv |= (1 << DPIO_K_SHIFT);
  6638. /*
  6639. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  6640. * but we don't support that).
  6641. * Note: don't use the DAC post divider as it seems unstable.
  6642. */
  6643. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  6644. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
  6645. mdiv |= DPIO_ENABLE_CALIBRATION;
  6646. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
  6647. /* Set HBR and RBR LPF coefficients */
  6648. if (pipe_config->port_clock == 162000 ||
  6649. intel_crtc_has_type(crtc->config, INTEL_OUTPUT_ANALOG) ||
  6650. intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI))
  6651. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
  6652. 0x009f0003);
  6653. else
  6654. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
  6655. 0x00d0000f);
  6656. if (intel_crtc_has_dp_encoder(pipe_config)) {
  6657. /* Use SSC source */
  6658. if (pipe == PIPE_A)
  6659. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
  6660. 0x0df40000);
  6661. else
  6662. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
  6663. 0x0df70000);
  6664. } else { /* HDMI or VGA */
  6665. /* Use bend source */
  6666. if (pipe == PIPE_A)
  6667. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
  6668. 0x0df70000);
  6669. else
  6670. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
  6671. 0x0df40000);
  6672. }
  6673. coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
  6674. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  6675. if (intel_crtc_has_dp_encoder(crtc->config))
  6676. coreclk |= 0x01000000;
  6677. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
  6678. vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
  6679. mutex_unlock(&dev_priv->sb_lock);
  6680. }
  6681. static void chv_prepare_pll(struct intel_crtc *crtc,
  6682. const struct intel_crtc_state *pipe_config)
  6683. {
  6684. struct drm_device *dev = crtc->base.dev;
  6685. struct drm_i915_private *dev_priv = to_i915(dev);
  6686. enum pipe pipe = crtc->pipe;
  6687. enum dpio_channel port = vlv_pipe_to_channel(pipe);
  6688. u32 loopfilter, tribuf_calcntr;
  6689. u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
  6690. u32 dpio_val;
  6691. int vco;
  6692. /* Enable Refclk and SSC */
  6693. I915_WRITE(DPLL(pipe),
  6694. pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
  6695. /* No need to actually set up the DPLL with DSI */
  6696. if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
  6697. return;
  6698. bestn = pipe_config->dpll.n;
  6699. bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
  6700. bestm1 = pipe_config->dpll.m1;
  6701. bestm2 = pipe_config->dpll.m2 >> 22;
  6702. bestp1 = pipe_config->dpll.p1;
  6703. bestp2 = pipe_config->dpll.p2;
  6704. vco = pipe_config->dpll.vco;
  6705. dpio_val = 0;
  6706. loopfilter = 0;
  6707. mutex_lock(&dev_priv->sb_lock);
  6708. /* p1 and p2 divider */
  6709. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
  6710. 5 << DPIO_CHV_S1_DIV_SHIFT |
  6711. bestp1 << DPIO_CHV_P1_DIV_SHIFT |
  6712. bestp2 << DPIO_CHV_P2_DIV_SHIFT |
  6713. 1 << DPIO_CHV_K_DIV_SHIFT);
  6714. /* Feedback post-divider - m2 */
  6715. vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
  6716. /* Feedback refclk divider - n and m1 */
  6717. vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
  6718. DPIO_CHV_M1_DIV_BY_2 |
  6719. 1 << DPIO_CHV_N_DIV_SHIFT);
  6720. /* M2 fraction division */
  6721. vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
  6722. /* M2 fraction division enable */
  6723. dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
  6724. dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
  6725. dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
  6726. if (bestm2_frac)
  6727. dpio_val |= DPIO_CHV_FRAC_DIV_EN;
  6728. vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
  6729. /* Program digital lock detect threshold */
  6730. dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
  6731. dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
  6732. DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
  6733. dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
  6734. if (!bestm2_frac)
  6735. dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
  6736. vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
  6737. /* Loop filter */
  6738. if (vco == 5400000) {
  6739. loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
  6740. loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
  6741. loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
  6742. tribuf_calcntr = 0x9;
  6743. } else if (vco <= 6200000) {
  6744. loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
  6745. loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
  6746. loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
  6747. tribuf_calcntr = 0x9;
  6748. } else if (vco <= 6480000) {
  6749. loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
  6750. loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
  6751. loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
  6752. tribuf_calcntr = 0x8;
  6753. } else {
  6754. /* Not supported. Apply the same limits as in the max case */
  6755. loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
  6756. loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
  6757. loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
  6758. tribuf_calcntr = 0;
  6759. }
  6760. vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
  6761. dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
  6762. dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
  6763. dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
  6764. vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
  6765. /* AFC Recal */
  6766. vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
  6767. vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
  6768. DPIO_AFC_RECAL);
  6769. mutex_unlock(&dev_priv->sb_lock);
  6770. }
  6771. /**
  6772. * vlv_force_pll_on - forcibly enable just the PLL
  6773. * @dev_priv: i915 private structure
  6774. * @pipe: pipe PLL to enable
  6775. * @dpll: PLL configuration
  6776. *
  6777. * Enable the PLL for @pipe using the supplied @dpll config. To be used
  6778. * in cases where we need the PLL enabled even when @pipe is not going to
  6779. * be enabled.
  6780. */
  6781. int vlv_force_pll_on(struct drm_i915_private *dev_priv, enum pipe pipe,
  6782. const struct dpll *dpll)
  6783. {
  6784. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  6785. struct intel_crtc_state *pipe_config;
  6786. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6787. if (!pipe_config)
  6788. return -ENOMEM;
  6789. pipe_config->base.crtc = &crtc->base;
  6790. pipe_config->pixel_multiplier = 1;
  6791. pipe_config->dpll = *dpll;
  6792. if (IS_CHERRYVIEW(dev_priv)) {
  6793. chv_compute_dpll(crtc, pipe_config);
  6794. chv_prepare_pll(crtc, pipe_config);
  6795. chv_enable_pll(crtc, pipe_config);
  6796. } else {
  6797. vlv_compute_dpll(crtc, pipe_config);
  6798. vlv_prepare_pll(crtc, pipe_config);
  6799. vlv_enable_pll(crtc, pipe_config);
  6800. }
  6801. kfree(pipe_config);
  6802. return 0;
  6803. }
  6804. /**
  6805. * vlv_force_pll_off - forcibly disable just the PLL
  6806. * @dev_priv: i915 private structure
  6807. * @pipe: pipe PLL to disable
  6808. *
  6809. * Disable the PLL for @pipe. To be used in cases where we need
  6810. * the PLL enabled even when @pipe is not going to be enabled.
  6811. */
  6812. void vlv_force_pll_off(struct drm_i915_private *dev_priv, enum pipe pipe)
  6813. {
  6814. if (IS_CHERRYVIEW(dev_priv))
  6815. chv_disable_pll(dev_priv, pipe);
  6816. else
  6817. vlv_disable_pll(dev_priv, pipe);
  6818. }
  6819. static void i9xx_compute_dpll(struct intel_crtc *crtc,
  6820. struct intel_crtc_state *crtc_state,
  6821. struct dpll *reduced_clock)
  6822. {
  6823. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  6824. u32 dpll;
  6825. struct dpll *clock = &crtc_state->dpll;
  6826. i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
  6827. dpll = DPLL_VGA_MODE_DIS;
  6828. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
  6829. dpll |= DPLLB_MODE_LVDS;
  6830. else
  6831. dpll |= DPLLB_MODE_DAC_SERIAL;
  6832. if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) || IS_G33(dev_priv)) {
  6833. dpll |= (crtc_state->pixel_multiplier - 1)
  6834. << SDVO_MULTIPLIER_SHIFT_HIRES;
  6835. }
  6836. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
  6837. intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
  6838. dpll |= DPLL_SDVO_HIGH_SPEED;
  6839. if (intel_crtc_has_dp_encoder(crtc_state))
  6840. dpll |= DPLL_SDVO_HIGH_SPEED;
  6841. /* compute bitmask from p1 value */
  6842. if (IS_PINEVIEW(dev_priv))
  6843. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  6844. else {
  6845. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  6846. if (IS_G4X(dev_priv) && reduced_clock)
  6847. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  6848. }
  6849. switch (clock->p2) {
  6850. case 5:
  6851. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  6852. break;
  6853. case 7:
  6854. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  6855. break;
  6856. case 10:
  6857. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  6858. break;
  6859. case 14:
  6860. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  6861. break;
  6862. }
  6863. if (INTEL_GEN(dev_priv) >= 4)
  6864. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  6865. if (crtc_state->sdvo_tv_clock)
  6866. dpll |= PLL_REF_INPUT_TVCLKINBC;
  6867. else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
  6868. intel_panel_use_ssc(dev_priv))
  6869. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  6870. else
  6871. dpll |= PLL_REF_INPUT_DREFCLK;
  6872. dpll |= DPLL_VCO_ENABLE;
  6873. crtc_state->dpll_hw_state.dpll = dpll;
  6874. if (INTEL_GEN(dev_priv) >= 4) {
  6875. u32 dpll_md = (crtc_state->pixel_multiplier - 1)
  6876. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  6877. crtc_state->dpll_hw_state.dpll_md = dpll_md;
  6878. }
  6879. }
  6880. static void i8xx_compute_dpll(struct intel_crtc *crtc,
  6881. struct intel_crtc_state *crtc_state,
  6882. struct dpll *reduced_clock)
  6883. {
  6884. struct drm_device *dev = crtc->base.dev;
  6885. struct drm_i915_private *dev_priv = to_i915(dev);
  6886. u32 dpll;
  6887. struct dpll *clock = &crtc_state->dpll;
  6888. i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
  6889. dpll = DPLL_VGA_MODE_DIS;
  6890. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  6891. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  6892. } else {
  6893. if (clock->p1 == 2)
  6894. dpll |= PLL_P1_DIVIDE_BY_TWO;
  6895. else
  6896. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  6897. if (clock->p2 == 4)
  6898. dpll |= PLL_P2_DIVIDE_BY_4;
  6899. }
  6900. if (!IS_I830(dev_priv) &&
  6901. intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO))
  6902. dpll |= DPLL_DVO_2X_MODE;
  6903. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
  6904. intel_panel_use_ssc(dev_priv))
  6905. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  6906. else
  6907. dpll |= PLL_REF_INPUT_DREFCLK;
  6908. dpll |= DPLL_VCO_ENABLE;
  6909. crtc_state->dpll_hw_state.dpll = dpll;
  6910. }
  6911. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  6912. {
  6913. struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
  6914. enum pipe pipe = intel_crtc->pipe;
  6915. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  6916. const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
  6917. uint32_t crtc_vtotal, crtc_vblank_end;
  6918. int vsyncshift = 0;
  6919. /* We need to be careful not to changed the adjusted mode, for otherwise
  6920. * the hw state checker will get angry at the mismatch. */
  6921. crtc_vtotal = adjusted_mode->crtc_vtotal;
  6922. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  6923. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  6924. /* the chip adds 2 halflines automatically */
  6925. crtc_vtotal -= 1;
  6926. crtc_vblank_end -= 1;
  6927. if (intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
  6928. vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
  6929. else
  6930. vsyncshift = adjusted_mode->crtc_hsync_start -
  6931. adjusted_mode->crtc_htotal / 2;
  6932. if (vsyncshift < 0)
  6933. vsyncshift += adjusted_mode->crtc_htotal;
  6934. }
  6935. if (INTEL_GEN(dev_priv) > 3)
  6936. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  6937. I915_WRITE(HTOTAL(cpu_transcoder),
  6938. (adjusted_mode->crtc_hdisplay - 1) |
  6939. ((adjusted_mode->crtc_htotal - 1) << 16));
  6940. I915_WRITE(HBLANK(cpu_transcoder),
  6941. (adjusted_mode->crtc_hblank_start - 1) |
  6942. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  6943. I915_WRITE(HSYNC(cpu_transcoder),
  6944. (adjusted_mode->crtc_hsync_start - 1) |
  6945. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  6946. I915_WRITE(VTOTAL(cpu_transcoder),
  6947. (adjusted_mode->crtc_vdisplay - 1) |
  6948. ((crtc_vtotal - 1) << 16));
  6949. I915_WRITE(VBLANK(cpu_transcoder),
  6950. (adjusted_mode->crtc_vblank_start - 1) |
  6951. ((crtc_vblank_end - 1) << 16));
  6952. I915_WRITE(VSYNC(cpu_transcoder),
  6953. (adjusted_mode->crtc_vsync_start - 1) |
  6954. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  6955. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  6956. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  6957. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  6958. * bits. */
  6959. if (IS_HASWELL(dev_priv) && cpu_transcoder == TRANSCODER_EDP &&
  6960. (pipe == PIPE_B || pipe == PIPE_C))
  6961. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  6962. }
  6963. static void intel_set_pipe_src_size(struct intel_crtc *intel_crtc)
  6964. {
  6965. struct drm_device *dev = intel_crtc->base.dev;
  6966. struct drm_i915_private *dev_priv = to_i915(dev);
  6967. enum pipe pipe = intel_crtc->pipe;
  6968. /* pipesrc controls the size that is scaled from, which should
  6969. * always be the user's requested size.
  6970. */
  6971. I915_WRITE(PIPESRC(pipe),
  6972. ((intel_crtc->config->pipe_src_w - 1) << 16) |
  6973. (intel_crtc->config->pipe_src_h - 1));
  6974. }
  6975. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  6976. struct intel_crtc_state *pipe_config)
  6977. {
  6978. struct drm_device *dev = crtc->base.dev;
  6979. struct drm_i915_private *dev_priv = to_i915(dev);
  6980. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  6981. uint32_t tmp;
  6982. tmp = I915_READ(HTOTAL(cpu_transcoder));
  6983. pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  6984. pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  6985. tmp = I915_READ(HBLANK(cpu_transcoder));
  6986. pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  6987. pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  6988. tmp = I915_READ(HSYNC(cpu_transcoder));
  6989. pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  6990. pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  6991. tmp = I915_READ(VTOTAL(cpu_transcoder));
  6992. pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  6993. pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  6994. tmp = I915_READ(VBLANK(cpu_transcoder));
  6995. pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  6996. pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  6997. tmp = I915_READ(VSYNC(cpu_transcoder));
  6998. pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  6999. pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  7000. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  7001. pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  7002. pipe_config->base.adjusted_mode.crtc_vtotal += 1;
  7003. pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
  7004. }
  7005. }
  7006. static void intel_get_pipe_src_size(struct intel_crtc *crtc,
  7007. struct intel_crtc_state *pipe_config)
  7008. {
  7009. struct drm_device *dev = crtc->base.dev;
  7010. struct drm_i915_private *dev_priv = to_i915(dev);
  7011. u32 tmp;
  7012. tmp = I915_READ(PIPESRC(crtc->pipe));
  7013. pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
  7014. pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
  7015. pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
  7016. pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
  7017. }
  7018. void intel_mode_from_pipe_config(struct drm_display_mode *mode,
  7019. struct intel_crtc_state *pipe_config)
  7020. {
  7021. mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
  7022. mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
  7023. mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
  7024. mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
  7025. mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
  7026. mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
  7027. mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
  7028. mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
  7029. mode->flags = pipe_config->base.adjusted_mode.flags;
  7030. mode->type = DRM_MODE_TYPE_DRIVER;
  7031. mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
  7032. mode->flags |= pipe_config->base.adjusted_mode.flags;
  7033. mode->hsync = drm_mode_hsync(mode);
  7034. mode->vrefresh = drm_mode_vrefresh(mode);
  7035. drm_mode_set_name(mode);
  7036. }
  7037. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  7038. {
  7039. struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
  7040. uint32_t pipeconf;
  7041. pipeconf = 0;
  7042. if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
  7043. (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
  7044. pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
  7045. if (intel_crtc->config->double_wide)
  7046. pipeconf |= PIPECONF_DOUBLE_WIDE;
  7047. /* only g4x and later have fancy bpc/dither controls */
  7048. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  7049. IS_CHERRYVIEW(dev_priv)) {
  7050. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  7051. if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
  7052. pipeconf |= PIPECONF_DITHER_EN |
  7053. PIPECONF_DITHER_TYPE_SP;
  7054. switch (intel_crtc->config->pipe_bpp) {
  7055. case 18:
  7056. pipeconf |= PIPECONF_6BPC;
  7057. break;
  7058. case 24:
  7059. pipeconf |= PIPECONF_8BPC;
  7060. break;
  7061. case 30:
  7062. pipeconf |= PIPECONF_10BPC;
  7063. break;
  7064. default:
  7065. /* Case prevented by intel_choose_pipe_bpp_dither. */
  7066. BUG();
  7067. }
  7068. }
  7069. if (HAS_PIPE_CXSR(dev_priv)) {
  7070. if (intel_crtc->lowfreq_avail) {
  7071. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  7072. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  7073. } else {
  7074. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  7075. }
  7076. }
  7077. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
  7078. if (INTEL_GEN(dev_priv) < 4 ||
  7079. intel_crtc_has_type(intel_crtc->config, INTEL_OUTPUT_SDVO))
  7080. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  7081. else
  7082. pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
  7083. } else
  7084. pipeconf |= PIPECONF_PROGRESSIVE;
  7085. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  7086. intel_crtc->config->limited_color_range)
  7087. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  7088. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  7089. POSTING_READ(PIPECONF(intel_crtc->pipe));
  7090. }
  7091. static int i8xx_crtc_compute_clock(struct intel_crtc *crtc,
  7092. struct intel_crtc_state *crtc_state)
  7093. {
  7094. struct drm_device *dev = crtc->base.dev;
  7095. struct drm_i915_private *dev_priv = to_i915(dev);
  7096. const struct intel_limit *limit;
  7097. int refclk = 48000;
  7098. memset(&crtc_state->dpll_hw_state, 0,
  7099. sizeof(crtc_state->dpll_hw_state));
  7100. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  7101. if (intel_panel_use_ssc(dev_priv)) {
  7102. refclk = dev_priv->vbt.lvds_ssc_freq;
  7103. DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
  7104. }
  7105. limit = &intel_limits_i8xx_lvds;
  7106. } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DVO)) {
  7107. limit = &intel_limits_i8xx_dvo;
  7108. } else {
  7109. limit = &intel_limits_i8xx_dac;
  7110. }
  7111. if (!crtc_state->clock_set &&
  7112. !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
  7113. refclk, NULL, &crtc_state->dpll)) {
  7114. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  7115. return -EINVAL;
  7116. }
  7117. i8xx_compute_dpll(crtc, crtc_state, NULL);
  7118. return 0;
  7119. }
  7120. static int g4x_crtc_compute_clock(struct intel_crtc *crtc,
  7121. struct intel_crtc_state *crtc_state)
  7122. {
  7123. struct drm_device *dev = crtc->base.dev;
  7124. struct drm_i915_private *dev_priv = to_i915(dev);
  7125. const struct intel_limit *limit;
  7126. int refclk = 96000;
  7127. memset(&crtc_state->dpll_hw_state, 0,
  7128. sizeof(crtc_state->dpll_hw_state));
  7129. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  7130. if (intel_panel_use_ssc(dev_priv)) {
  7131. refclk = dev_priv->vbt.lvds_ssc_freq;
  7132. DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
  7133. }
  7134. if (intel_is_dual_link_lvds(dev))
  7135. limit = &intel_limits_g4x_dual_channel_lvds;
  7136. else
  7137. limit = &intel_limits_g4x_single_channel_lvds;
  7138. } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI) ||
  7139. intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG)) {
  7140. limit = &intel_limits_g4x_hdmi;
  7141. } else if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO)) {
  7142. limit = &intel_limits_g4x_sdvo;
  7143. } else {
  7144. /* The option is for other outputs */
  7145. limit = &intel_limits_i9xx_sdvo;
  7146. }
  7147. if (!crtc_state->clock_set &&
  7148. !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
  7149. refclk, NULL, &crtc_state->dpll)) {
  7150. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  7151. return -EINVAL;
  7152. }
  7153. i9xx_compute_dpll(crtc, crtc_state, NULL);
  7154. return 0;
  7155. }
  7156. static int pnv_crtc_compute_clock(struct intel_crtc *crtc,
  7157. struct intel_crtc_state *crtc_state)
  7158. {
  7159. struct drm_device *dev = crtc->base.dev;
  7160. struct drm_i915_private *dev_priv = to_i915(dev);
  7161. const struct intel_limit *limit;
  7162. int refclk = 96000;
  7163. memset(&crtc_state->dpll_hw_state, 0,
  7164. sizeof(crtc_state->dpll_hw_state));
  7165. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  7166. if (intel_panel_use_ssc(dev_priv)) {
  7167. refclk = dev_priv->vbt.lvds_ssc_freq;
  7168. DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
  7169. }
  7170. limit = &intel_limits_pineview_lvds;
  7171. } else {
  7172. limit = &intel_limits_pineview_sdvo;
  7173. }
  7174. if (!crtc_state->clock_set &&
  7175. !pnv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
  7176. refclk, NULL, &crtc_state->dpll)) {
  7177. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  7178. return -EINVAL;
  7179. }
  7180. i9xx_compute_dpll(crtc, crtc_state, NULL);
  7181. return 0;
  7182. }
  7183. static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
  7184. struct intel_crtc_state *crtc_state)
  7185. {
  7186. struct drm_device *dev = crtc->base.dev;
  7187. struct drm_i915_private *dev_priv = to_i915(dev);
  7188. const struct intel_limit *limit;
  7189. int refclk = 96000;
  7190. memset(&crtc_state->dpll_hw_state, 0,
  7191. sizeof(crtc_state->dpll_hw_state));
  7192. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  7193. if (intel_panel_use_ssc(dev_priv)) {
  7194. refclk = dev_priv->vbt.lvds_ssc_freq;
  7195. DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
  7196. }
  7197. limit = &intel_limits_i9xx_lvds;
  7198. } else {
  7199. limit = &intel_limits_i9xx_sdvo;
  7200. }
  7201. if (!crtc_state->clock_set &&
  7202. !i9xx_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
  7203. refclk, NULL, &crtc_state->dpll)) {
  7204. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  7205. return -EINVAL;
  7206. }
  7207. i9xx_compute_dpll(crtc, crtc_state, NULL);
  7208. return 0;
  7209. }
  7210. static int chv_crtc_compute_clock(struct intel_crtc *crtc,
  7211. struct intel_crtc_state *crtc_state)
  7212. {
  7213. int refclk = 100000;
  7214. const struct intel_limit *limit = &intel_limits_chv;
  7215. memset(&crtc_state->dpll_hw_state, 0,
  7216. sizeof(crtc_state->dpll_hw_state));
  7217. if (!crtc_state->clock_set &&
  7218. !chv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
  7219. refclk, NULL, &crtc_state->dpll)) {
  7220. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  7221. return -EINVAL;
  7222. }
  7223. chv_compute_dpll(crtc, crtc_state);
  7224. return 0;
  7225. }
  7226. static int vlv_crtc_compute_clock(struct intel_crtc *crtc,
  7227. struct intel_crtc_state *crtc_state)
  7228. {
  7229. int refclk = 100000;
  7230. const struct intel_limit *limit = &intel_limits_vlv;
  7231. memset(&crtc_state->dpll_hw_state, 0,
  7232. sizeof(crtc_state->dpll_hw_state));
  7233. if (!crtc_state->clock_set &&
  7234. !vlv_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
  7235. refclk, NULL, &crtc_state->dpll)) {
  7236. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  7237. return -EINVAL;
  7238. }
  7239. vlv_compute_dpll(crtc, crtc_state);
  7240. return 0;
  7241. }
  7242. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  7243. struct intel_crtc_state *pipe_config)
  7244. {
  7245. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  7246. uint32_t tmp;
  7247. if (INTEL_GEN(dev_priv) <= 3 &&
  7248. (IS_I830(dev_priv) || !IS_MOBILE(dev_priv)))
  7249. return;
  7250. tmp = I915_READ(PFIT_CONTROL);
  7251. if (!(tmp & PFIT_ENABLE))
  7252. return;
  7253. /* Check whether the pfit is attached to our pipe. */
  7254. if (INTEL_GEN(dev_priv) < 4) {
  7255. if (crtc->pipe != PIPE_B)
  7256. return;
  7257. } else {
  7258. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  7259. return;
  7260. }
  7261. pipe_config->gmch_pfit.control = tmp;
  7262. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  7263. }
  7264. static void vlv_crtc_clock_get(struct intel_crtc *crtc,
  7265. struct intel_crtc_state *pipe_config)
  7266. {
  7267. struct drm_device *dev = crtc->base.dev;
  7268. struct drm_i915_private *dev_priv = to_i915(dev);
  7269. int pipe = pipe_config->cpu_transcoder;
  7270. struct dpll clock;
  7271. u32 mdiv;
  7272. int refclk = 100000;
  7273. /* In case of DSI, DPLL will not be used */
  7274. if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
  7275. return;
  7276. mutex_lock(&dev_priv->sb_lock);
  7277. mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
  7278. mutex_unlock(&dev_priv->sb_lock);
  7279. clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
  7280. clock.m2 = mdiv & DPIO_M2DIV_MASK;
  7281. clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
  7282. clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
  7283. clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
  7284. pipe_config->port_clock = vlv_calc_dpll_params(refclk, &clock);
  7285. }
  7286. static void
  7287. i9xx_get_initial_plane_config(struct intel_crtc *crtc,
  7288. struct intel_initial_plane_config *plane_config)
  7289. {
  7290. struct drm_device *dev = crtc->base.dev;
  7291. struct drm_i915_private *dev_priv = to_i915(dev);
  7292. u32 val, base, offset;
  7293. int pipe = crtc->pipe, plane = crtc->plane;
  7294. int fourcc, pixel_format;
  7295. unsigned int aligned_height;
  7296. struct drm_framebuffer *fb;
  7297. struct intel_framebuffer *intel_fb;
  7298. val = I915_READ(DSPCNTR(plane));
  7299. if (!(val & DISPLAY_PLANE_ENABLE))
  7300. return;
  7301. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  7302. if (!intel_fb) {
  7303. DRM_DEBUG_KMS("failed to alloc fb\n");
  7304. return;
  7305. }
  7306. fb = &intel_fb->base;
  7307. if (INTEL_GEN(dev_priv) >= 4) {
  7308. if (val & DISPPLANE_TILED) {
  7309. plane_config->tiling = I915_TILING_X;
  7310. fb->modifier = I915_FORMAT_MOD_X_TILED;
  7311. }
  7312. }
  7313. pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
  7314. fourcc = i9xx_format_to_fourcc(pixel_format);
  7315. fb->pixel_format = fourcc;
  7316. fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
  7317. if (INTEL_GEN(dev_priv) >= 4) {
  7318. if (plane_config->tiling)
  7319. offset = I915_READ(DSPTILEOFF(plane));
  7320. else
  7321. offset = I915_READ(DSPLINOFF(plane));
  7322. base = I915_READ(DSPSURF(plane)) & 0xfffff000;
  7323. } else {
  7324. base = I915_READ(DSPADDR(plane));
  7325. }
  7326. plane_config->base = base;
  7327. val = I915_READ(PIPESRC(pipe));
  7328. fb->width = ((val >> 16) & 0xfff) + 1;
  7329. fb->height = ((val >> 0) & 0xfff) + 1;
  7330. val = I915_READ(DSPSTRIDE(pipe));
  7331. fb->pitches[0] = val & 0xffffffc0;
  7332. aligned_height = intel_fb_align_height(dev, fb->height,
  7333. fb->pixel_format,
  7334. fb->modifier);
  7335. plane_config->size = fb->pitches[0] * aligned_height;
  7336. DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
  7337. pipe_name(pipe), plane, fb->width, fb->height,
  7338. fb->bits_per_pixel, base, fb->pitches[0],
  7339. plane_config->size);
  7340. plane_config->fb = intel_fb;
  7341. }
  7342. static void chv_crtc_clock_get(struct intel_crtc *crtc,
  7343. struct intel_crtc_state *pipe_config)
  7344. {
  7345. struct drm_device *dev = crtc->base.dev;
  7346. struct drm_i915_private *dev_priv = to_i915(dev);
  7347. int pipe = pipe_config->cpu_transcoder;
  7348. enum dpio_channel port = vlv_pipe_to_channel(pipe);
  7349. struct dpll clock;
  7350. u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2, pll_dw3;
  7351. int refclk = 100000;
  7352. /* In case of DSI, DPLL will not be used */
  7353. if ((pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE) == 0)
  7354. return;
  7355. mutex_lock(&dev_priv->sb_lock);
  7356. cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
  7357. pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
  7358. pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
  7359. pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
  7360. pll_dw3 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
  7361. mutex_unlock(&dev_priv->sb_lock);
  7362. clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
  7363. clock.m2 = (pll_dw0 & 0xff) << 22;
  7364. if (pll_dw3 & DPIO_CHV_FRAC_DIV_EN)
  7365. clock.m2 |= pll_dw2 & 0x3fffff;
  7366. clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
  7367. clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
  7368. clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
  7369. pipe_config->port_clock = chv_calc_dpll_params(refclk, &clock);
  7370. }
  7371. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  7372. struct intel_crtc_state *pipe_config)
  7373. {
  7374. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  7375. enum intel_display_power_domain power_domain;
  7376. uint32_t tmp;
  7377. bool ret;
  7378. power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
  7379. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  7380. return false;
  7381. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  7382. pipe_config->shared_dpll = NULL;
  7383. ret = false;
  7384. tmp = I915_READ(PIPECONF(crtc->pipe));
  7385. if (!(tmp & PIPECONF_ENABLE))
  7386. goto out;
  7387. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  7388. IS_CHERRYVIEW(dev_priv)) {
  7389. switch (tmp & PIPECONF_BPC_MASK) {
  7390. case PIPECONF_6BPC:
  7391. pipe_config->pipe_bpp = 18;
  7392. break;
  7393. case PIPECONF_8BPC:
  7394. pipe_config->pipe_bpp = 24;
  7395. break;
  7396. case PIPECONF_10BPC:
  7397. pipe_config->pipe_bpp = 30;
  7398. break;
  7399. default:
  7400. break;
  7401. }
  7402. }
  7403. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  7404. (tmp & PIPECONF_COLOR_RANGE_SELECT))
  7405. pipe_config->limited_color_range = true;
  7406. if (INTEL_GEN(dev_priv) < 4)
  7407. pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
  7408. intel_get_pipe_timings(crtc, pipe_config);
  7409. intel_get_pipe_src_size(crtc, pipe_config);
  7410. i9xx_get_pfit_config(crtc, pipe_config);
  7411. if (INTEL_GEN(dev_priv) >= 4) {
  7412. /* No way to read it out on pipes B and C */
  7413. if (IS_CHERRYVIEW(dev_priv) && crtc->pipe != PIPE_A)
  7414. tmp = dev_priv->chv_dpll_md[crtc->pipe];
  7415. else
  7416. tmp = I915_READ(DPLL_MD(crtc->pipe));
  7417. pipe_config->pixel_multiplier =
  7418. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  7419. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  7420. pipe_config->dpll_hw_state.dpll_md = tmp;
  7421. } else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
  7422. IS_G33(dev_priv)) {
  7423. tmp = I915_READ(DPLL(crtc->pipe));
  7424. pipe_config->pixel_multiplier =
  7425. ((tmp & SDVO_MULTIPLIER_MASK)
  7426. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  7427. } else {
  7428. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  7429. * port and will be fixed up in the encoder->get_config
  7430. * function. */
  7431. pipe_config->pixel_multiplier = 1;
  7432. }
  7433. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  7434. if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
  7435. /*
  7436. * DPLL_DVO_2X_MODE must be enabled for both DPLLs
  7437. * on 830. Filter it out here so that we don't
  7438. * report errors due to that.
  7439. */
  7440. if (IS_I830(dev_priv))
  7441. pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
  7442. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  7443. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  7444. } else {
  7445. /* Mask out read-only status bits. */
  7446. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  7447. DPLL_PORTC_READY_MASK |
  7448. DPLL_PORTB_READY_MASK);
  7449. }
  7450. if (IS_CHERRYVIEW(dev_priv))
  7451. chv_crtc_clock_get(crtc, pipe_config);
  7452. else if (IS_VALLEYVIEW(dev_priv))
  7453. vlv_crtc_clock_get(crtc, pipe_config);
  7454. else
  7455. i9xx_crtc_clock_get(crtc, pipe_config);
  7456. /*
  7457. * Normally the dotclock is filled in by the encoder .get_config()
  7458. * but in case the pipe is enabled w/o any ports we need a sane
  7459. * default.
  7460. */
  7461. pipe_config->base.adjusted_mode.crtc_clock =
  7462. pipe_config->port_clock / pipe_config->pixel_multiplier;
  7463. ret = true;
  7464. out:
  7465. intel_display_power_put(dev_priv, power_domain);
  7466. return ret;
  7467. }
  7468. static void ironlake_init_pch_refclk(struct drm_device *dev)
  7469. {
  7470. struct drm_i915_private *dev_priv = to_i915(dev);
  7471. struct intel_encoder *encoder;
  7472. int i;
  7473. u32 val, final;
  7474. bool has_lvds = false;
  7475. bool has_cpu_edp = false;
  7476. bool has_panel = false;
  7477. bool has_ck505 = false;
  7478. bool can_ssc = false;
  7479. bool using_ssc_source = false;
  7480. /* We need to take the global config into account */
  7481. for_each_intel_encoder(dev, encoder) {
  7482. switch (encoder->type) {
  7483. case INTEL_OUTPUT_LVDS:
  7484. has_panel = true;
  7485. has_lvds = true;
  7486. break;
  7487. case INTEL_OUTPUT_EDP:
  7488. has_panel = true;
  7489. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  7490. has_cpu_edp = true;
  7491. break;
  7492. default:
  7493. break;
  7494. }
  7495. }
  7496. if (HAS_PCH_IBX(dev_priv)) {
  7497. has_ck505 = dev_priv->vbt.display_clock_mode;
  7498. can_ssc = has_ck505;
  7499. } else {
  7500. has_ck505 = false;
  7501. can_ssc = true;
  7502. }
  7503. /* Check if any DPLLs are using the SSC source */
  7504. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7505. u32 temp = I915_READ(PCH_DPLL(i));
  7506. if (!(temp & DPLL_VCO_ENABLE))
  7507. continue;
  7508. if ((temp & PLL_REF_INPUT_MASK) ==
  7509. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  7510. using_ssc_source = true;
  7511. break;
  7512. }
  7513. }
  7514. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d using_ssc_source %d\n",
  7515. has_panel, has_lvds, has_ck505, using_ssc_source);
  7516. /* Ironlake: try to setup display ref clock before DPLL
  7517. * enabling. This is only under driver's control after
  7518. * PCH B stepping, previous chipset stepping should be
  7519. * ignoring this setting.
  7520. */
  7521. val = I915_READ(PCH_DREF_CONTROL);
  7522. /* As we must carefully and slowly disable/enable each source in turn,
  7523. * compute the final state we want first and check if we need to
  7524. * make any changes at all.
  7525. */
  7526. final = val;
  7527. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  7528. if (has_ck505)
  7529. final |= DREF_NONSPREAD_CK505_ENABLE;
  7530. else
  7531. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  7532. final &= ~DREF_SSC_SOURCE_MASK;
  7533. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  7534. final &= ~DREF_SSC1_ENABLE;
  7535. if (has_panel) {
  7536. final |= DREF_SSC_SOURCE_ENABLE;
  7537. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  7538. final |= DREF_SSC1_ENABLE;
  7539. if (has_cpu_edp) {
  7540. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  7541. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  7542. else
  7543. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  7544. } else
  7545. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  7546. } else if (using_ssc_source) {
  7547. final |= DREF_SSC_SOURCE_ENABLE;
  7548. final |= DREF_SSC1_ENABLE;
  7549. }
  7550. if (final == val)
  7551. return;
  7552. /* Always enable nonspread source */
  7553. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  7554. if (has_ck505)
  7555. val |= DREF_NONSPREAD_CK505_ENABLE;
  7556. else
  7557. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  7558. if (has_panel) {
  7559. val &= ~DREF_SSC_SOURCE_MASK;
  7560. val |= DREF_SSC_SOURCE_ENABLE;
  7561. /* SSC must be turned on before enabling the CPU output */
  7562. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  7563. DRM_DEBUG_KMS("Using SSC on panel\n");
  7564. val |= DREF_SSC1_ENABLE;
  7565. } else
  7566. val &= ~DREF_SSC1_ENABLE;
  7567. /* Get SSC going before enabling the outputs */
  7568. I915_WRITE(PCH_DREF_CONTROL, val);
  7569. POSTING_READ(PCH_DREF_CONTROL);
  7570. udelay(200);
  7571. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  7572. /* Enable CPU source on CPU attached eDP */
  7573. if (has_cpu_edp) {
  7574. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  7575. DRM_DEBUG_KMS("Using SSC on eDP\n");
  7576. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  7577. } else
  7578. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  7579. } else
  7580. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  7581. I915_WRITE(PCH_DREF_CONTROL, val);
  7582. POSTING_READ(PCH_DREF_CONTROL);
  7583. udelay(200);
  7584. } else {
  7585. DRM_DEBUG_KMS("Disabling CPU source output\n");
  7586. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  7587. /* Turn off CPU output */
  7588. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  7589. I915_WRITE(PCH_DREF_CONTROL, val);
  7590. POSTING_READ(PCH_DREF_CONTROL);
  7591. udelay(200);
  7592. if (!using_ssc_source) {
  7593. DRM_DEBUG_KMS("Disabling SSC source\n");
  7594. /* Turn off the SSC source */
  7595. val &= ~DREF_SSC_SOURCE_MASK;
  7596. val |= DREF_SSC_SOURCE_DISABLE;
  7597. /* Turn off SSC1 */
  7598. val &= ~DREF_SSC1_ENABLE;
  7599. I915_WRITE(PCH_DREF_CONTROL, val);
  7600. POSTING_READ(PCH_DREF_CONTROL);
  7601. udelay(200);
  7602. }
  7603. }
  7604. BUG_ON(val != final);
  7605. }
  7606. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  7607. {
  7608. uint32_t tmp;
  7609. tmp = I915_READ(SOUTH_CHICKEN2);
  7610. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  7611. I915_WRITE(SOUTH_CHICKEN2, tmp);
  7612. if (wait_for_us(I915_READ(SOUTH_CHICKEN2) &
  7613. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  7614. DRM_ERROR("FDI mPHY reset assert timeout\n");
  7615. tmp = I915_READ(SOUTH_CHICKEN2);
  7616. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  7617. I915_WRITE(SOUTH_CHICKEN2, tmp);
  7618. if (wait_for_us((I915_READ(SOUTH_CHICKEN2) &
  7619. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  7620. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  7621. }
  7622. /* WaMPhyProgramming:hsw */
  7623. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  7624. {
  7625. uint32_t tmp;
  7626. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  7627. tmp &= ~(0xFF << 24);
  7628. tmp |= (0x12 << 24);
  7629. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  7630. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  7631. tmp |= (1 << 11);
  7632. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  7633. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  7634. tmp |= (1 << 11);
  7635. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  7636. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  7637. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  7638. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  7639. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  7640. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  7641. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  7642. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  7643. tmp &= ~(7 << 13);
  7644. tmp |= (5 << 13);
  7645. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  7646. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  7647. tmp &= ~(7 << 13);
  7648. tmp |= (5 << 13);
  7649. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  7650. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  7651. tmp &= ~0xFF;
  7652. tmp |= 0x1C;
  7653. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  7654. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  7655. tmp &= ~0xFF;
  7656. tmp |= 0x1C;
  7657. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  7658. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  7659. tmp &= ~(0xFF << 16);
  7660. tmp |= (0x1C << 16);
  7661. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  7662. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  7663. tmp &= ~(0xFF << 16);
  7664. tmp |= (0x1C << 16);
  7665. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  7666. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  7667. tmp |= (1 << 27);
  7668. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  7669. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  7670. tmp |= (1 << 27);
  7671. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  7672. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  7673. tmp &= ~(0xF << 28);
  7674. tmp |= (4 << 28);
  7675. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  7676. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  7677. tmp &= ~(0xF << 28);
  7678. tmp |= (4 << 28);
  7679. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  7680. }
  7681. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  7682. * Programming" based on the parameters passed:
  7683. * - Sequence to enable CLKOUT_DP
  7684. * - Sequence to enable CLKOUT_DP without spread
  7685. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  7686. */
  7687. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  7688. bool with_fdi)
  7689. {
  7690. struct drm_i915_private *dev_priv = to_i915(dev);
  7691. uint32_t reg, tmp;
  7692. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  7693. with_spread = true;
  7694. if (WARN(HAS_PCH_LPT_LP(dev_priv) &&
  7695. with_fdi, "LP PCH doesn't have FDI\n"))
  7696. with_fdi = false;
  7697. mutex_lock(&dev_priv->sb_lock);
  7698. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  7699. tmp &= ~SBI_SSCCTL_DISABLE;
  7700. tmp |= SBI_SSCCTL_PATHALT;
  7701. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  7702. udelay(24);
  7703. if (with_spread) {
  7704. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  7705. tmp &= ~SBI_SSCCTL_PATHALT;
  7706. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  7707. if (with_fdi) {
  7708. lpt_reset_fdi_mphy(dev_priv);
  7709. lpt_program_fdi_mphy(dev_priv);
  7710. }
  7711. }
  7712. reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
  7713. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  7714. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  7715. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  7716. mutex_unlock(&dev_priv->sb_lock);
  7717. }
  7718. /* Sequence to disable CLKOUT_DP */
  7719. static void lpt_disable_clkout_dp(struct drm_device *dev)
  7720. {
  7721. struct drm_i915_private *dev_priv = to_i915(dev);
  7722. uint32_t reg, tmp;
  7723. mutex_lock(&dev_priv->sb_lock);
  7724. reg = HAS_PCH_LPT_LP(dev_priv) ? SBI_GEN0 : SBI_DBUFF0;
  7725. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  7726. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  7727. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  7728. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  7729. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  7730. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  7731. tmp |= SBI_SSCCTL_PATHALT;
  7732. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  7733. udelay(32);
  7734. }
  7735. tmp |= SBI_SSCCTL_DISABLE;
  7736. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  7737. }
  7738. mutex_unlock(&dev_priv->sb_lock);
  7739. }
  7740. #define BEND_IDX(steps) ((50 + (steps)) / 5)
  7741. static const uint16_t sscdivintphase[] = {
  7742. [BEND_IDX( 50)] = 0x3B23,
  7743. [BEND_IDX( 45)] = 0x3B23,
  7744. [BEND_IDX( 40)] = 0x3C23,
  7745. [BEND_IDX( 35)] = 0x3C23,
  7746. [BEND_IDX( 30)] = 0x3D23,
  7747. [BEND_IDX( 25)] = 0x3D23,
  7748. [BEND_IDX( 20)] = 0x3E23,
  7749. [BEND_IDX( 15)] = 0x3E23,
  7750. [BEND_IDX( 10)] = 0x3F23,
  7751. [BEND_IDX( 5)] = 0x3F23,
  7752. [BEND_IDX( 0)] = 0x0025,
  7753. [BEND_IDX( -5)] = 0x0025,
  7754. [BEND_IDX(-10)] = 0x0125,
  7755. [BEND_IDX(-15)] = 0x0125,
  7756. [BEND_IDX(-20)] = 0x0225,
  7757. [BEND_IDX(-25)] = 0x0225,
  7758. [BEND_IDX(-30)] = 0x0325,
  7759. [BEND_IDX(-35)] = 0x0325,
  7760. [BEND_IDX(-40)] = 0x0425,
  7761. [BEND_IDX(-45)] = 0x0425,
  7762. [BEND_IDX(-50)] = 0x0525,
  7763. };
  7764. /*
  7765. * Bend CLKOUT_DP
  7766. * steps -50 to 50 inclusive, in steps of 5
  7767. * < 0 slow down the clock, > 0 speed up the clock, 0 == no bend (135MHz)
  7768. * change in clock period = -(steps / 10) * 5.787 ps
  7769. */
  7770. static void lpt_bend_clkout_dp(struct drm_i915_private *dev_priv, int steps)
  7771. {
  7772. uint32_t tmp;
  7773. int idx = BEND_IDX(steps);
  7774. if (WARN_ON(steps % 5 != 0))
  7775. return;
  7776. if (WARN_ON(idx >= ARRAY_SIZE(sscdivintphase)))
  7777. return;
  7778. mutex_lock(&dev_priv->sb_lock);
  7779. if (steps % 10 != 0)
  7780. tmp = 0xAAAAAAAB;
  7781. else
  7782. tmp = 0x00000000;
  7783. intel_sbi_write(dev_priv, SBI_SSCDITHPHASE, tmp, SBI_ICLK);
  7784. tmp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE, SBI_ICLK);
  7785. tmp &= 0xffff0000;
  7786. tmp |= sscdivintphase[idx];
  7787. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE, tmp, SBI_ICLK);
  7788. mutex_unlock(&dev_priv->sb_lock);
  7789. }
  7790. #undef BEND_IDX
  7791. static void lpt_init_pch_refclk(struct drm_device *dev)
  7792. {
  7793. struct intel_encoder *encoder;
  7794. bool has_vga = false;
  7795. for_each_intel_encoder(dev, encoder) {
  7796. switch (encoder->type) {
  7797. case INTEL_OUTPUT_ANALOG:
  7798. has_vga = true;
  7799. break;
  7800. default:
  7801. break;
  7802. }
  7803. }
  7804. if (has_vga) {
  7805. lpt_bend_clkout_dp(to_i915(dev), 0);
  7806. lpt_enable_clkout_dp(dev, true, true);
  7807. } else {
  7808. lpt_disable_clkout_dp(dev);
  7809. }
  7810. }
  7811. /*
  7812. * Initialize reference clocks when the driver loads
  7813. */
  7814. void intel_init_pch_refclk(struct drm_device *dev)
  7815. {
  7816. struct drm_i915_private *dev_priv = to_i915(dev);
  7817. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv))
  7818. ironlake_init_pch_refclk(dev);
  7819. else if (HAS_PCH_LPT(dev_priv))
  7820. lpt_init_pch_refclk(dev);
  7821. }
  7822. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  7823. {
  7824. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  7825. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  7826. int pipe = intel_crtc->pipe;
  7827. uint32_t val;
  7828. val = 0;
  7829. switch (intel_crtc->config->pipe_bpp) {
  7830. case 18:
  7831. val |= PIPECONF_6BPC;
  7832. break;
  7833. case 24:
  7834. val |= PIPECONF_8BPC;
  7835. break;
  7836. case 30:
  7837. val |= PIPECONF_10BPC;
  7838. break;
  7839. case 36:
  7840. val |= PIPECONF_12BPC;
  7841. break;
  7842. default:
  7843. /* Case prevented by intel_choose_pipe_bpp_dither. */
  7844. BUG();
  7845. }
  7846. if (intel_crtc->config->dither)
  7847. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  7848. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  7849. val |= PIPECONF_INTERLACED_ILK;
  7850. else
  7851. val |= PIPECONF_PROGRESSIVE;
  7852. if (intel_crtc->config->limited_color_range)
  7853. val |= PIPECONF_COLOR_RANGE_SELECT;
  7854. I915_WRITE(PIPECONF(pipe), val);
  7855. POSTING_READ(PIPECONF(pipe));
  7856. }
  7857. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  7858. {
  7859. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  7860. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  7861. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  7862. u32 val = 0;
  7863. if (IS_HASWELL(dev_priv) && intel_crtc->config->dither)
  7864. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  7865. if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  7866. val |= PIPECONF_INTERLACED_ILK;
  7867. else
  7868. val |= PIPECONF_PROGRESSIVE;
  7869. I915_WRITE(PIPECONF(cpu_transcoder), val);
  7870. POSTING_READ(PIPECONF(cpu_transcoder));
  7871. }
  7872. static void haswell_set_pipemisc(struct drm_crtc *crtc)
  7873. {
  7874. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  7875. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  7876. if (IS_BROADWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 9) {
  7877. u32 val = 0;
  7878. switch (intel_crtc->config->pipe_bpp) {
  7879. case 18:
  7880. val |= PIPEMISC_DITHER_6_BPC;
  7881. break;
  7882. case 24:
  7883. val |= PIPEMISC_DITHER_8_BPC;
  7884. break;
  7885. case 30:
  7886. val |= PIPEMISC_DITHER_10_BPC;
  7887. break;
  7888. case 36:
  7889. val |= PIPEMISC_DITHER_12_BPC;
  7890. break;
  7891. default:
  7892. /* Case prevented by pipe_config_set_bpp. */
  7893. BUG();
  7894. }
  7895. if (intel_crtc->config->dither)
  7896. val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
  7897. I915_WRITE(PIPEMISC(intel_crtc->pipe), val);
  7898. }
  7899. }
  7900. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  7901. {
  7902. /*
  7903. * Account for spread spectrum to avoid
  7904. * oversubscribing the link. Max center spread
  7905. * is 2.5%; use 5% for safety's sake.
  7906. */
  7907. u32 bps = target_clock * bpp * 21 / 20;
  7908. return DIV_ROUND_UP(bps, link_bw * 8);
  7909. }
  7910. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  7911. {
  7912. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  7913. }
  7914. static void ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  7915. struct intel_crtc_state *crtc_state,
  7916. struct dpll *reduced_clock)
  7917. {
  7918. struct drm_crtc *crtc = &intel_crtc->base;
  7919. struct drm_device *dev = crtc->dev;
  7920. struct drm_i915_private *dev_priv = to_i915(dev);
  7921. u32 dpll, fp, fp2;
  7922. int factor;
  7923. /* Enable autotuning of the PLL clock (if permissible) */
  7924. factor = 21;
  7925. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  7926. if ((intel_panel_use_ssc(dev_priv) &&
  7927. dev_priv->vbt.lvds_ssc_freq == 100000) ||
  7928. (HAS_PCH_IBX(dev_priv) && intel_is_dual_link_lvds(dev)))
  7929. factor = 25;
  7930. } else if (crtc_state->sdvo_tv_clock)
  7931. factor = 20;
  7932. fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
  7933. if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
  7934. fp |= FP_CB_TUNE;
  7935. if (reduced_clock) {
  7936. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  7937. if (reduced_clock->m < factor * reduced_clock->n)
  7938. fp2 |= FP_CB_TUNE;
  7939. } else {
  7940. fp2 = fp;
  7941. }
  7942. dpll = 0;
  7943. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS))
  7944. dpll |= DPLLB_MODE_LVDS;
  7945. else
  7946. dpll |= DPLLB_MODE_DAC_SERIAL;
  7947. dpll |= (crtc_state->pixel_multiplier - 1)
  7948. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  7949. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_SDVO) ||
  7950. intel_crtc_has_type(crtc_state, INTEL_OUTPUT_HDMI))
  7951. dpll |= DPLL_SDVO_HIGH_SPEED;
  7952. if (intel_crtc_has_dp_encoder(crtc_state))
  7953. dpll |= DPLL_SDVO_HIGH_SPEED;
  7954. /*
  7955. * The high speed IO clock is only really required for
  7956. * SDVO/HDMI/DP, but we also enable it for CRT to make it
  7957. * possible to share the DPLL between CRT and HDMI. Enabling
  7958. * the clock needlessly does no real harm, except use up a
  7959. * bit of power potentially.
  7960. *
  7961. * We'll limit this to IVB with 3 pipes, since it has only two
  7962. * DPLLs and so DPLL sharing is the only way to get three pipes
  7963. * driving PCH ports at the same time. On SNB we could do this,
  7964. * and potentially avoid enabling the second DPLL, but it's not
  7965. * clear if it''s a win or loss power wise. No point in doing
  7966. * this on ILK at all since it has a fixed DPLL<->pipe mapping.
  7967. */
  7968. if (INTEL_INFO(dev_priv)->num_pipes == 3 &&
  7969. intel_crtc_has_type(crtc_state, INTEL_OUTPUT_ANALOG))
  7970. dpll |= DPLL_SDVO_HIGH_SPEED;
  7971. /* compute bitmask from p1 value */
  7972. dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  7973. /* also FPA1 */
  7974. dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  7975. switch (crtc_state->dpll.p2) {
  7976. case 5:
  7977. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  7978. break;
  7979. case 7:
  7980. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  7981. break;
  7982. case 10:
  7983. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  7984. break;
  7985. case 14:
  7986. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  7987. break;
  7988. }
  7989. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
  7990. intel_panel_use_ssc(dev_priv))
  7991. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  7992. else
  7993. dpll |= PLL_REF_INPUT_DREFCLK;
  7994. dpll |= DPLL_VCO_ENABLE;
  7995. crtc_state->dpll_hw_state.dpll = dpll;
  7996. crtc_state->dpll_hw_state.fp0 = fp;
  7997. crtc_state->dpll_hw_state.fp1 = fp2;
  7998. }
  7999. static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
  8000. struct intel_crtc_state *crtc_state)
  8001. {
  8002. struct drm_device *dev = crtc->base.dev;
  8003. struct drm_i915_private *dev_priv = to_i915(dev);
  8004. struct dpll reduced_clock;
  8005. bool has_reduced_clock = false;
  8006. struct intel_shared_dpll *pll;
  8007. const struct intel_limit *limit;
  8008. int refclk = 120000;
  8009. memset(&crtc_state->dpll_hw_state, 0,
  8010. sizeof(crtc_state->dpll_hw_state));
  8011. crtc->lowfreq_avail = false;
  8012. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  8013. if (!crtc_state->has_pch_encoder)
  8014. return 0;
  8015. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS)) {
  8016. if (intel_panel_use_ssc(dev_priv)) {
  8017. DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
  8018. dev_priv->vbt.lvds_ssc_freq);
  8019. refclk = dev_priv->vbt.lvds_ssc_freq;
  8020. }
  8021. if (intel_is_dual_link_lvds(dev)) {
  8022. if (refclk == 100000)
  8023. limit = &intel_limits_ironlake_dual_lvds_100m;
  8024. else
  8025. limit = &intel_limits_ironlake_dual_lvds;
  8026. } else {
  8027. if (refclk == 100000)
  8028. limit = &intel_limits_ironlake_single_lvds_100m;
  8029. else
  8030. limit = &intel_limits_ironlake_single_lvds;
  8031. }
  8032. } else {
  8033. limit = &intel_limits_ironlake_dac;
  8034. }
  8035. if (!crtc_state->clock_set &&
  8036. !g4x_find_best_dpll(limit, crtc_state, crtc_state->port_clock,
  8037. refclk, NULL, &crtc_state->dpll)) {
  8038. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  8039. return -EINVAL;
  8040. }
  8041. ironlake_compute_dpll(crtc, crtc_state,
  8042. has_reduced_clock ? &reduced_clock : NULL);
  8043. pll = intel_get_shared_dpll(crtc, crtc_state, NULL);
  8044. if (pll == NULL) {
  8045. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  8046. pipe_name(crtc->pipe));
  8047. return -EINVAL;
  8048. }
  8049. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_LVDS) &&
  8050. has_reduced_clock)
  8051. crtc->lowfreq_avail = true;
  8052. return 0;
  8053. }
  8054. static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
  8055. struct intel_link_m_n *m_n)
  8056. {
  8057. struct drm_device *dev = crtc->base.dev;
  8058. struct drm_i915_private *dev_priv = to_i915(dev);
  8059. enum pipe pipe = crtc->pipe;
  8060. m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
  8061. m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
  8062. m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
  8063. & ~TU_SIZE_MASK;
  8064. m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
  8065. m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
  8066. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  8067. }
  8068. static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
  8069. enum transcoder transcoder,
  8070. struct intel_link_m_n *m_n,
  8071. struct intel_link_m_n *m2_n2)
  8072. {
  8073. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  8074. enum pipe pipe = crtc->pipe;
  8075. if (INTEL_GEN(dev_priv) >= 5) {
  8076. m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
  8077. m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
  8078. m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  8079. & ~TU_SIZE_MASK;
  8080. m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  8081. m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  8082. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  8083. /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
  8084. * gen < 8) and if DRRS is supported (to make sure the
  8085. * registers are not unnecessarily read).
  8086. */
  8087. if (m2_n2 && INTEL_GEN(dev_priv) < 8 &&
  8088. crtc->config->has_drrs) {
  8089. m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
  8090. m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
  8091. m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
  8092. & ~TU_SIZE_MASK;
  8093. m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
  8094. m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
  8095. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  8096. }
  8097. } else {
  8098. m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
  8099. m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
  8100. m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
  8101. & ~TU_SIZE_MASK;
  8102. m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
  8103. m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
  8104. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  8105. }
  8106. }
  8107. void intel_dp_get_m_n(struct intel_crtc *crtc,
  8108. struct intel_crtc_state *pipe_config)
  8109. {
  8110. if (pipe_config->has_pch_encoder)
  8111. intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
  8112. else
  8113. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  8114. &pipe_config->dp_m_n,
  8115. &pipe_config->dp_m2_n2);
  8116. }
  8117. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  8118. struct intel_crtc_state *pipe_config)
  8119. {
  8120. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  8121. &pipe_config->fdi_m_n, NULL);
  8122. }
  8123. static void skylake_get_pfit_config(struct intel_crtc *crtc,
  8124. struct intel_crtc_state *pipe_config)
  8125. {
  8126. struct drm_device *dev = crtc->base.dev;
  8127. struct drm_i915_private *dev_priv = to_i915(dev);
  8128. struct intel_crtc_scaler_state *scaler_state = &pipe_config->scaler_state;
  8129. uint32_t ps_ctrl = 0;
  8130. int id = -1;
  8131. int i;
  8132. /* find scaler attached to this pipe */
  8133. for (i = 0; i < crtc->num_scalers; i++) {
  8134. ps_ctrl = I915_READ(SKL_PS_CTRL(crtc->pipe, i));
  8135. if (ps_ctrl & PS_SCALER_EN && !(ps_ctrl & PS_PLANE_SEL_MASK)) {
  8136. id = i;
  8137. pipe_config->pch_pfit.enabled = true;
  8138. pipe_config->pch_pfit.pos = I915_READ(SKL_PS_WIN_POS(crtc->pipe, i));
  8139. pipe_config->pch_pfit.size = I915_READ(SKL_PS_WIN_SZ(crtc->pipe, i));
  8140. break;
  8141. }
  8142. }
  8143. scaler_state->scaler_id = id;
  8144. if (id >= 0) {
  8145. scaler_state->scaler_users |= (1 << SKL_CRTC_INDEX);
  8146. } else {
  8147. scaler_state->scaler_users &= ~(1 << SKL_CRTC_INDEX);
  8148. }
  8149. }
  8150. static void
  8151. skylake_get_initial_plane_config(struct intel_crtc *crtc,
  8152. struct intel_initial_plane_config *plane_config)
  8153. {
  8154. struct drm_device *dev = crtc->base.dev;
  8155. struct drm_i915_private *dev_priv = to_i915(dev);
  8156. u32 val, base, offset, stride_mult, tiling;
  8157. int pipe = crtc->pipe;
  8158. int fourcc, pixel_format;
  8159. unsigned int aligned_height;
  8160. struct drm_framebuffer *fb;
  8161. struct intel_framebuffer *intel_fb;
  8162. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  8163. if (!intel_fb) {
  8164. DRM_DEBUG_KMS("failed to alloc fb\n");
  8165. return;
  8166. }
  8167. fb = &intel_fb->base;
  8168. val = I915_READ(PLANE_CTL(pipe, 0));
  8169. if (!(val & PLANE_CTL_ENABLE))
  8170. goto error;
  8171. pixel_format = val & PLANE_CTL_FORMAT_MASK;
  8172. fourcc = skl_format_to_fourcc(pixel_format,
  8173. val & PLANE_CTL_ORDER_RGBX,
  8174. val & PLANE_CTL_ALPHA_MASK);
  8175. fb->pixel_format = fourcc;
  8176. fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
  8177. tiling = val & PLANE_CTL_TILED_MASK;
  8178. switch (tiling) {
  8179. case PLANE_CTL_TILED_LINEAR:
  8180. fb->modifier = DRM_FORMAT_MOD_NONE;
  8181. break;
  8182. case PLANE_CTL_TILED_X:
  8183. plane_config->tiling = I915_TILING_X;
  8184. fb->modifier = I915_FORMAT_MOD_X_TILED;
  8185. break;
  8186. case PLANE_CTL_TILED_Y:
  8187. fb->modifier = I915_FORMAT_MOD_Y_TILED;
  8188. break;
  8189. case PLANE_CTL_TILED_YF:
  8190. fb->modifier = I915_FORMAT_MOD_Yf_TILED;
  8191. break;
  8192. default:
  8193. MISSING_CASE(tiling);
  8194. goto error;
  8195. }
  8196. base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
  8197. plane_config->base = base;
  8198. offset = I915_READ(PLANE_OFFSET(pipe, 0));
  8199. val = I915_READ(PLANE_SIZE(pipe, 0));
  8200. fb->height = ((val >> 16) & 0xfff) + 1;
  8201. fb->width = ((val >> 0) & 0x1fff) + 1;
  8202. val = I915_READ(PLANE_STRIDE(pipe, 0));
  8203. stride_mult = intel_fb_stride_alignment(dev_priv, fb->modifier,
  8204. fb->pixel_format);
  8205. fb->pitches[0] = (val & 0x3ff) * stride_mult;
  8206. aligned_height = intel_fb_align_height(dev, fb->height,
  8207. fb->pixel_format,
  8208. fb->modifier);
  8209. plane_config->size = fb->pitches[0] * aligned_height;
  8210. DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
  8211. pipe_name(pipe), fb->width, fb->height,
  8212. fb->bits_per_pixel, base, fb->pitches[0],
  8213. plane_config->size);
  8214. plane_config->fb = intel_fb;
  8215. return;
  8216. error:
  8217. kfree(intel_fb);
  8218. }
  8219. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  8220. struct intel_crtc_state *pipe_config)
  8221. {
  8222. struct drm_device *dev = crtc->base.dev;
  8223. struct drm_i915_private *dev_priv = to_i915(dev);
  8224. uint32_t tmp;
  8225. tmp = I915_READ(PF_CTL(crtc->pipe));
  8226. if (tmp & PF_ENABLE) {
  8227. pipe_config->pch_pfit.enabled = true;
  8228. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  8229. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  8230. /* We currently do not free assignements of panel fitters on
  8231. * ivb/hsw (since we don't use the higher upscaling modes which
  8232. * differentiates them) so just WARN about this case for now. */
  8233. if (IS_GEN7(dev_priv)) {
  8234. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  8235. PF_PIPE_SEL_IVB(crtc->pipe));
  8236. }
  8237. }
  8238. }
  8239. static void
  8240. ironlake_get_initial_plane_config(struct intel_crtc *crtc,
  8241. struct intel_initial_plane_config *plane_config)
  8242. {
  8243. struct drm_device *dev = crtc->base.dev;
  8244. struct drm_i915_private *dev_priv = to_i915(dev);
  8245. u32 val, base, offset;
  8246. int pipe = crtc->pipe;
  8247. int fourcc, pixel_format;
  8248. unsigned int aligned_height;
  8249. struct drm_framebuffer *fb;
  8250. struct intel_framebuffer *intel_fb;
  8251. val = I915_READ(DSPCNTR(pipe));
  8252. if (!(val & DISPLAY_PLANE_ENABLE))
  8253. return;
  8254. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  8255. if (!intel_fb) {
  8256. DRM_DEBUG_KMS("failed to alloc fb\n");
  8257. return;
  8258. }
  8259. fb = &intel_fb->base;
  8260. if (INTEL_GEN(dev_priv) >= 4) {
  8261. if (val & DISPPLANE_TILED) {
  8262. plane_config->tiling = I915_TILING_X;
  8263. fb->modifier = I915_FORMAT_MOD_X_TILED;
  8264. }
  8265. }
  8266. pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
  8267. fourcc = i9xx_format_to_fourcc(pixel_format);
  8268. fb->pixel_format = fourcc;
  8269. fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
  8270. base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
  8271. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  8272. offset = I915_READ(DSPOFFSET(pipe));
  8273. } else {
  8274. if (plane_config->tiling)
  8275. offset = I915_READ(DSPTILEOFF(pipe));
  8276. else
  8277. offset = I915_READ(DSPLINOFF(pipe));
  8278. }
  8279. plane_config->base = base;
  8280. val = I915_READ(PIPESRC(pipe));
  8281. fb->width = ((val >> 16) & 0xfff) + 1;
  8282. fb->height = ((val >> 0) & 0xfff) + 1;
  8283. val = I915_READ(DSPSTRIDE(pipe));
  8284. fb->pitches[0] = val & 0xffffffc0;
  8285. aligned_height = intel_fb_align_height(dev, fb->height,
  8286. fb->pixel_format,
  8287. fb->modifier);
  8288. plane_config->size = fb->pitches[0] * aligned_height;
  8289. DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
  8290. pipe_name(pipe), fb->width, fb->height,
  8291. fb->bits_per_pixel, base, fb->pitches[0],
  8292. plane_config->size);
  8293. plane_config->fb = intel_fb;
  8294. }
  8295. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  8296. struct intel_crtc_state *pipe_config)
  8297. {
  8298. struct drm_device *dev = crtc->base.dev;
  8299. struct drm_i915_private *dev_priv = to_i915(dev);
  8300. enum intel_display_power_domain power_domain;
  8301. uint32_t tmp;
  8302. bool ret;
  8303. power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
  8304. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  8305. return false;
  8306. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  8307. pipe_config->shared_dpll = NULL;
  8308. ret = false;
  8309. tmp = I915_READ(PIPECONF(crtc->pipe));
  8310. if (!(tmp & PIPECONF_ENABLE))
  8311. goto out;
  8312. switch (tmp & PIPECONF_BPC_MASK) {
  8313. case PIPECONF_6BPC:
  8314. pipe_config->pipe_bpp = 18;
  8315. break;
  8316. case PIPECONF_8BPC:
  8317. pipe_config->pipe_bpp = 24;
  8318. break;
  8319. case PIPECONF_10BPC:
  8320. pipe_config->pipe_bpp = 30;
  8321. break;
  8322. case PIPECONF_12BPC:
  8323. pipe_config->pipe_bpp = 36;
  8324. break;
  8325. default:
  8326. break;
  8327. }
  8328. if (tmp & PIPECONF_COLOR_RANGE_SELECT)
  8329. pipe_config->limited_color_range = true;
  8330. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  8331. struct intel_shared_dpll *pll;
  8332. enum intel_dpll_id pll_id;
  8333. pipe_config->has_pch_encoder = true;
  8334. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  8335. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  8336. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  8337. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  8338. if (HAS_PCH_IBX(dev_priv)) {
  8339. /*
  8340. * The pipe->pch transcoder and pch transcoder->pll
  8341. * mapping is fixed.
  8342. */
  8343. pll_id = (enum intel_dpll_id) crtc->pipe;
  8344. } else {
  8345. tmp = I915_READ(PCH_DPLL_SEL);
  8346. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  8347. pll_id = DPLL_ID_PCH_PLL_B;
  8348. else
  8349. pll_id= DPLL_ID_PCH_PLL_A;
  8350. }
  8351. pipe_config->shared_dpll =
  8352. intel_get_shared_dpll_by_id(dev_priv, pll_id);
  8353. pll = pipe_config->shared_dpll;
  8354. WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
  8355. &pipe_config->dpll_hw_state));
  8356. tmp = pipe_config->dpll_hw_state.dpll;
  8357. pipe_config->pixel_multiplier =
  8358. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  8359. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  8360. ironlake_pch_clock_get(crtc, pipe_config);
  8361. } else {
  8362. pipe_config->pixel_multiplier = 1;
  8363. }
  8364. intel_get_pipe_timings(crtc, pipe_config);
  8365. intel_get_pipe_src_size(crtc, pipe_config);
  8366. ironlake_get_pfit_config(crtc, pipe_config);
  8367. ret = true;
  8368. out:
  8369. intel_display_power_put(dev_priv, power_domain);
  8370. return ret;
  8371. }
  8372. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  8373. {
  8374. struct drm_device *dev = &dev_priv->drm;
  8375. struct intel_crtc *crtc;
  8376. for_each_intel_crtc(dev, crtc)
  8377. I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
  8378. pipe_name(crtc->pipe));
  8379. I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  8380. I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
  8381. I915_STATE_WARN(I915_READ(WRPLL_CTL(0)) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
  8382. I915_STATE_WARN(I915_READ(WRPLL_CTL(1)) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
  8383. I915_STATE_WARN(I915_READ(PP_STATUS(0)) & PP_ON, "Panel power on\n");
  8384. I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  8385. "CPU PWM1 enabled\n");
  8386. if (IS_HASWELL(dev_priv))
  8387. I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  8388. "CPU PWM2 enabled\n");
  8389. I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  8390. "PCH PWM1 enabled\n");
  8391. I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  8392. "Utility pin enabled\n");
  8393. I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  8394. /*
  8395. * In theory we can still leave IRQs enabled, as long as only the HPD
  8396. * interrupts remain enabled. We used to check for that, but since it's
  8397. * gen-specific and since we only disable LCPLL after we fully disable
  8398. * the interrupts, the check below should be enough.
  8399. */
  8400. I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
  8401. }
  8402. static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
  8403. {
  8404. if (IS_HASWELL(dev_priv))
  8405. return I915_READ(D_COMP_HSW);
  8406. else
  8407. return I915_READ(D_COMP_BDW);
  8408. }
  8409. static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
  8410. {
  8411. if (IS_HASWELL(dev_priv)) {
  8412. mutex_lock(&dev_priv->rps.hw_lock);
  8413. if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
  8414. val))
  8415. DRM_DEBUG_KMS("Failed to write to D_COMP\n");
  8416. mutex_unlock(&dev_priv->rps.hw_lock);
  8417. } else {
  8418. I915_WRITE(D_COMP_BDW, val);
  8419. POSTING_READ(D_COMP_BDW);
  8420. }
  8421. }
  8422. /*
  8423. * This function implements pieces of two sequences from BSpec:
  8424. * - Sequence for display software to disable LCPLL
  8425. * - Sequence for display software to allow package C8+
  8426. * The steps implemented here are just the steps that actually touch the LCPLL
  8427. * register. Callers should take care of disabling all the display engine
  8428. * functions, doing the mode unset, fixing interrupts, etc.
  8429. */
  8430. static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  8431. bool switch_to_fclk, bool allow_power_down)
  8432. {
  8433. uint32_t val;
  8434. assert_can_disable_lcpll(dev_priv);
  8435. val = I915_READ(LCPLL_CTL);
  8436. if (switch_to_fclk) {
  8437. val |= LCPLL_CD_SOURCE_FCLK;
  8438. I915_WRITE(LCPLL_CTL, val);
  8439. if (wait_for_us(I915_READ(LCPLL_CTL) &
  8440. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  8441. DRM_ERROR("Switching to FCLK failed\n");
  8442. val = I915_READ(LCPLL_CTL);
  8443. }
  8444. val |= LCPLL_PLL_DISABLE;
  8445. I915_WRITE(LCPLL_CTL, val);
  8446. POSTING_READ(LCPLL_CTL);
  8447. if (intel_wait_for_register(dev_priv, LCPLL_CTL, LCPLL_PLL_LOCK, 0, 1))
  8448. DRM_ERROR("LCPLL still locked\n");
  8449. val = hsw_read_dcomp(dev_priv);
  8450. val |= D_COMP_COMP_DISABLE;
  8451. hsw_write_dcomp(dev_priv, val);
  8452. ndelay(100);
  8453. if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
  8454. 1))
  8455. DRM_ERROR("D_COMP RCOMP still in progress\n");
  8456. if (allow_power_down) {
  8457. val = I915_READ(LCPLL_CTL);
  8458. val |= LCPLL_POWER_DOWN_ALLOW;
  8459. I915_WRITE(LCPLL_CTL, val);
  8460. POSTING_READ(LCPLL_CTL);
  8461. }
  8462. }
  8463. /*
  8464. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  8465. * source.
  8466. */
  8467. static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  8468. {
  8469. uint32_t val;
  8470. val = I915_READ(LCPLL_CTL);
  8471. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  8472. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  8473. return;
  8474. /*
  8475. * Make sure we're not on PC8 state before disabling PC8, otherwise
  8476. * we'll hang the machine. To prevent PC8 state, just enable force_wake.
  8477. */
  8478. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  8479. if (val & LCPLL_POWER_DOWN_ALLOW) {
  8480. val &= ~LCPLL_POWER_DOWN_ALLOW;
  8481. I915_WRITE(LCPLL_CTL, val);
  8482. POSTING_READ(LCPLL_CTL);
  8483. }
  8484. val = hsw_read_dcomp(dev_priv);
  8485. val |= D_COMP_COMP_FORCE;
  8486. val &= ~D_COMP_COMP_DISABLE;
  8487. hsw_write_dcomp(dev_priv, val);
  8488. val = I915_READ(LCPLL_CTL);
  8489. val &= ~LCPLL_PLL_DISABLE;
  8490. I915_WRITE(LCPLL_CTL, val);
  8491. if (intel_wait_for_register(dev_priv,
  8492. LCPLL_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
  8493. 5))
  8494. DRM_ERROR("LCPLL not locked yet\n");
  8495. if (val & LCPLL_CD_SOURCE_FCLK) {
  8496. val = I915_READ(LCPLL_CTL);
  8497. val &= ~LCPLL_CD_SOURCE_FCLK;
  8498. I915_WRITE(LCPLL_CTL, val);
  8499. if (wait_for_us((I915_READ(LCPLL_CTL) &
  8500. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  8501. DRM_ERROR("Switching back to LCPLL failed\n");
  8502. }
  8503. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  8504. intel_update_cdclk(dev_priv);
  8505. }
  8506. /*
  8507. * Package states C8 and deeper are really deep PC states that can only be
  8508. * reached when all the devices on the system allow it, so even if the graphics
  8509. * device allows PC8+, it doesn't mean the system will actually get to these
  8510. * states. Our driver only allows PC8+ when going into runtime PM.
  8511. *
  8512. * The requirements for PC8+ are that all the outputs are disabled, the power
  8513. * well is disabled and most interrupts are disabled, and these are also
  8514. * requirements for runtime PM. When these conditions are met, we manually do
  8515. * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
  8516. * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
  8517. * hang the machine.
  8518. *
  8519. * When we really reach PC8 or deeper states (not just when we allow it) we lose
  8520. * the state of some registers, so when we come back from PC8+ we need to
  8521. * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
  8522. * need to take care of the registers kept by RC6. Notice that this happens even
  8523. * if we don't put the device in PCI D3 state (which is what currently happens
  8524. * because of the runtime PM support).
  8525. *
  8526. * For more, read "Display Sequences for Package C8" on the hardware
  8527. * documentation.
  8528. */
  8529. void hsw_enable_pc8(struct drm_i915_private *dev_priv)
  8530. {
  8531. struct drm_device *dev = &dev_priv->drm;
  8532. uint32_t val;
  8533. DRM_DEBUG_KMS("Enabling package C8+\n");
  8534. if (HAS_PCH_LPT_LP(dev_priv)) {
  8535. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  8536. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  8537. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  8538. }
  8539. lpt_disable_clkout_dp(dev);
  8540. hsw_disable_lcpll(dev_priv, true, true);
  8541. }
  8542. void hsw_disable_pc8(struct drm_i915_private *dev_priv)
  8543. {
  8544. struct drm_device *dev = &dev_priv->drm;
  8545. uint32_t val;
  8546. DRM_DEBUG_KMS("Disabling package C8+\n");
  8547. hsw_restore_lcpll(dev_priv);
  8548. lpt_init_pch_refclk(dev);
  8549. if (HAS_PCH_LPT_LP(dev_priv)) {
  8550. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  8551. val |= PCH_LP_PARTITION_LEVEL_DISABLE;
  8552. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  8553. }
  8554. }
  8555. static void bxt_modeset_commit_cdclk(struct drm_atomic_state *old_state)
  8556. {
  8557. struct drm_device *dev = old_state->dev;
  8558. struct intel_atomic_state *old_intel_state =
  8559. to_intel_atomic_state(old_state);
  8560. unsigned int req_cdclk = old_intel_state->dev_cdclk;
  8561. bxt_set_cdclk(to_i915(dev), req_cdclk);
  8562. }
  8563. static int bdw_adjust_min_pipe_pixel_rate(struct intel_crtc_state *crtc_state,
  8564. int pixel_rate)
  8565. {
  8566. struct drm_i915_private *dev_priv = to_i915(crtc_state->base.crtc->dev);
  8567. /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
  8568. if (IS_BROADWELL(dev_priv) && crtc_state->ips_enabled)
  8569. pixel_rate = DIV_ROUND_UP(pixel_rate * 100, 95);
  8570. /* BSpec says "Do not use DisplayPort with CDCLK less than
  8571. * 432 MHz, audio enabled, port width x4, and link rate
  8572. * HBR2 (5.4 GHz), or else there may be audio corruption or
  8573. * screen corruption."
  8574. */
  8575. if (intel_crtc_has_dp_encoder(crtc_state) &&
  8576. crtc_state->has_audio &&
  8577. crtc_state->port_clock >= 540000 &&
  8578. crtc_state->lane_count == 4)
  8579. pixel_rate = max(432000, pixel_rate);
  8580. return pixel_rate;
  8581. }
  8582. /* compute the max rate for new configuration */
  8583. static int ilk_max_pixel_rate(struct drm_atomic_state *state)
  8584. {
  8585. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  8586. struct drm_i915_private *dev_priv = to_i915(state->dev);
  8587. struct drm_crtc *crtc;
  8588. struct drm_crtc_state *cstate;
  8589. struct intel_crtc_state *crtc_state;
  8590. unsigned max_pixel_rate = 0, i;
  8591. enum pipe pipe;
  8592. memcpy(intel_state->min_pixclk, dev_priv->min_pixclk,
  8593. sizeof(intel_state->min_pixclk));
  8594. for_each_crtc_in_state(state, crtc, cstate, i) {
  8595. int pixel_rate;
  8596. crtc_state = to_intel_crtc_state(cstate);
  8597. if (!crtc_state->base.enable) {
  8598. intel_state->min_pixclk[i] = 0;
  8599. continue;
  8600. }
  8601. pixel_rate = ilk_pipe_pixel_rate(crtc_state);
  8602. if (IS_BROADWELL(dev_priv) || IS_GEN9(dev_priv))
  8603. pixel_rate = bdw_adjust_min_pipe_pixel_rate(crtc_state,
  8604. pixel_rate);
  8605. intel_state->min_pixclk[i] = pixel_rate;
  8606. }
  8607. for_each_pipe(dev_priv, pipe)
  8608. max_pixel_rate = max(intel_state->min_pixclk[pipe], max_pixel_rate);
  8609. return max_pixel_rate;
  8610. }
  8611. static void broadwell_set_cdclk(struct drm_device *dev, int cdclk)
  8612. {
  8613. struct drm_i915_private *dev_priv = to_i915(dev);
  8614. uint32_t val, data;
  8615. int ret;
  8616. if (WARN((I915_READ(LCPLL_CTL) &
  8617. (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
  8618. LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
  8619. LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
  8620. LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
  8621. "trying to change cdclk frequency with cdclk not enabled\n"))
  8622. return;
  8623. mutex_lock(&dev_priv->rps.hw_lock);
  8624. ret = sandybridge_pcode_write(dev_priv,
  8625. BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
  8626. mutex_unlock(&dev_priv->rps.hw_lock);
  8627. if (ret) {
  8628. DRM_ERROR("failed to inform pcode about cdclk change\n");
  8629. return;
  8630. }
  8631. val = I915_READ(LCPLL_CTL);
  8632. val |= LCPLL_CD_SOURCE_FCLK;
  8633. I915_WRITE(LCPLL_CTL, val);
  8634. if (wait_for_us(I915_READ(LCPLL_CTL) &
  8635. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  8636. DRM_ERROR("Switching to FCLK failed\n");
  8637. val = I915_READ(LCPLL_CTL);
  8638. val &= ~LCPLL_CLK_FREQ_MASK;
  8639. switch (cdclk) {
  8640. case 450000:
  8641. val |= LCPLL_CLK_FREQ_450;
  8642. data = 0;
  8643. break;
  8644. case 540000:
  8645. val |= LCPLL_CLK_FREQ_54O_BDW;
  8646. data = 1;
  8647. break;
  8648. case 337500:
  8649. val |= LCPLL_CLK_FREQ_337_5_BDW;
  8650. data = 2;
  8651. break;
  8652. case 675000:
  8653. val |= LCPLL_CLK_FREQ_675_BDW;
  8654. data = 3;
  8655. break;
  8656. default:
  8657. WARN(1, "invalid cdclk frequency\n");
  8658. return;
  8659. }
  8660. I915_WRITE(LCPLL_CTL, val);
  8661. val = I915_READ(LCPLL_CTL);
  8662. val &= ~LCPLL_CD_SOURCE_FCLK;
  8663. I915_WRITE(LCPLL_CTL, val);
  8664. if (wait_for_us((I915_READ(LCPLL_CTL) &
  8665. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  8666. DRM_ERROR("Switching back to LCPLL failed\n");
  8667. mutex_lock(&dev_priv->rps.hw_lock);
  8668. sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ, data);
  8669. mutex_unlock(&dev_priv->rps.hw_lock);
  8670. I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
  8671. intel_update_cdclk(dev_priv);
  8672. WARN(cdclk != dev_priv->cdclk_freq,
  8673. "cdclk requested %d kHz but got %d kHz\n",
  8674. cdclk, dev_priv->cdclk_freq);
  8675. }
  8676. static int broadwell_calc_cdclk(int max_pixclk)
  8677. {
  8678. if (max_pixclk > 540000)
  8679. return 675000;
  8680. else if (max_pixclk > 450000)
  8681. return 540000;
  8682. else if (max_pixclk > 337500)
  8683. return 450000;
  8684. else
  8685. return 337500;
  8686. }
  8687. static int broadwell_modeset_calc_cdclk(struct drm_atomic_state *state)
  8688. {
  8689. struct drm_i915_private *dev_priv = to_i915(state->dev);
  8690. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  8691. int max_pixclk = ilk_max_pixel_rate(state);
  8692. int cdclk;
  8693. /*
  8694. * FIXME should also account for plane ratio
  8695. * once 64bpp pixel formats are supported.
  8696. */
  8697. cdclk = broadwell_calc_cdclk(max_pixclk);
  8698. if (cdclk > dev_priv->max_cdclk_freq) {
  8699. DRM_DEBUG_KMS("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  8700. cdclk, dev_priv->max_cdclk_freq);
  8701. return -EINVAL;
  8702. }
  8703. intel_state->cdclk = intel_state->dev_cdclk = cdclk;
  8704. if (!intel_state->active_crtcs)
  8705. intel_state->dev_cdclk = broadwell_calc_cdclk(0);
  8706. return 0;
  8707. }
  8708. static void broadwell_modeset_commit_cdclk(struct drm_atomic_state *old_state)
  8709. {
  8710. struct drm_device *dev = old_state->dev;
  8711. struct intel_atomic_state *old_intel_state =
  8712. to_intel_atomic_state(old_state);
  8713. unsigned req_cdclk = old_intel_state->dev_cdclk;
  8714. broadwell_set_cdclk(dev, req_cdclk);
  8715. }
  8716. static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
  8717. {
  8718. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  8719. struct drm_i915_private *dev_priv = to_i915(state->dev);
  8720. const int max_pixclk = ilk_max_pixel_rate(state);
  8721. int vco = intel_state->cdclk_pll_vco;
  8722. int cdclk;
  8723. /*
  8724. * FIXME should also account for plane ratio
  8725. * once 64bpp pixel formats are supported.
  8726. */
  8727. cdclk = skl_calc_cdclk(max_pixclk, vco);
  8728. /*
  8729. * FIXME move the cdclk caclulation to
  8730. * compute_config() so we can fail gracegully.
  8731. */
  8732. if (cdclk > dev_priv->max_cdclk_freq) {
  8733. DRM_ERROR("requested cdclk (%d kHz) exceeds max (%d kHz)\n",
  8734. cdclk, dev_priv->max_cdclk_freq);
  8735. cdclk = dev_priv->max_cdclk_freq;
  8736. }
  8737. intel_state->cdclk = intel_state->dev_cdclk = cdclk;
  8738. if (!intel_state->active_crtcs)
  8739. intel_state->dev_cdclk = skl_calc_cdclk(0, vco);
  8740. return 0;
  8741. }
  8742. static void skl_modeset_commit_cdclk(struct drm_atomic_state *old_state)
  8743. {
  8744. struct drm_i915_private *dev_priv = to_i915(old_state->dev);
  8745. struct intel_atomic_state *intel_state = to_intel_atomic_state(old_state);
  8746. unsigned int req_cdclk = intel_state->dev_cdclk;
  8747. unsigned int req_vco = intel_state->cdclk_pll_vco;
  8748. skl_set_cdclk(dev_priv, req_cdclk, req_vco);
  8749. }
  8750. static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
  8751. struct intel_crtc_state *crtc_state)
  8752. {
  8753. if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI)) {
  8754. if (!intel_ddi_pll_select(crtc, crtc_state))
  8755. return -EINVAL;
  8756. }
  8757. crtc->lowfreq_avail = false;
  8758. return 0;
  8759. }
  8760. static void bxt_get_ddi_pll(struct drm_i915_private *dev_priv,
  8761. enum port port,
  8762. struct intel_crtc_state *pipe_config)
  8763. {
  8764. enum intel_dpll_id id;
  8765. switch (port) {
  8766. case PORT_A:
  8767. id = DPLL_ID_SKL_DPLL0;
  8768. break;
  8769. case PORT_B:
  8770. id = DPLL_ID_SKL_DPLL1;
  8771. break;
  8772. case PORT_C:
  8773. id = DPLL_ID_SKL_DPLL2;
  8774. break;
  8775. default:
  8776. DRM_ERROR("Incorrect port type\n");
  8777. return;
  8778. }
  8779. pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
  8780. }
  8781. static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
  8782. enum port port,
  8783. struct intel_crtc_state *pipe_config)
  8784. {
  8785. enum intel_dpll_id id;
  8786. u32 temp;
  8787. temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
  8788. id = temp >> (port * 3 + 1);
  8789. if (WARN_ON(id < SKL_DPLL0 || id > SKL_DPLL3))
  8790. return;
  8791. pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
  8792. }
  8793. static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
  8794. enum port port,
  8795. struct intel_crtc_state *pipe_config)
  8796. {
  8797. enum intel_dpll_id id;
  8798. uint32_t ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
  8799. switch (ddi_pll_sel) {
  8800. case PORT_CLK_SEL_WRPLL1:
  8801. id = DPLL_ID_WRPLL1;
  8802. break;
  8803. case PORT_CLK_SEL_WRPLL2:
  8804. id = DPLL_ID_WRPLL2;
  8805. break;
  8806. case PORT_CLK_SEL_SPLL:
  8807. id = DPLL_ID_SPLL;
  8808. break;
  8809. case PORT_CLK_SEL_LCPLL_810:
  8810. id = DPLL_ID_LCPLL_810;
  8811. break;
  8812. case PORT_CLK_SEL_LCPLL_1350:
  8813. id = DPLL_ID_LCPLL_1350;
  8814. break;
  8815. case PORT_CLK_SEL_LCPLL_2700:
  8816. id = DPLL_ID_LCPLL_2700;
  8817. break;
  8818. default:
  8819. MISSING_CASE(ddi_pll_sel);
  8820. /* fall through */
  8821. case PORT_CLK_SEL_NONE:
  8822. return;
  8823. }
  8824. pipe_config->shared_dpll = intel_get_shared_dpll_by_id(dev_priv, id);
  8825. }
  8826. static bool hsw_get_transcoder_state(struct intel_crtc *crtc,
  8827. struct intel_crtc_state *pipe_config,
  8828. unsigned long *power_domain_mask)
  8829. {
  8830. struct drm_device *dev = crtc->base.dev;
  8831. struct drm_i915_private *dev_priv = to_i915(dev);
  8832. enum intel_display_power_domain power_domain;
  8833. u32 tmp;
  8834. /*
  8835. * The pipe->transcoder mapping is fixed with the exception of the eDP
  8836. * transcoder handled below.
  8837. */
  8838. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  8839. /*
  8840. * XXX: Do intel_display_power_get_if_enabled before reading this (for
  8841. * consistency and less surprising code; it's in always on power).
  8842. */
  8843. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  8844. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  8845. enum pipe trans_edp_pipe;
  8846. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  8847. default:
  8848. WARN(1, "unknown pipe linked to edp transcoder\n");
  8849. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  8850. case TRANS_DDI_EDP_INPUT_A_ON:
  8851. trans_edp_pipe = PIPE_A;
  8852. break;
  8853. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  8854. trans_edp_pipe = PIPE_B;
  8855. break;
  8856. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  8857. trans_edp_pipe = PIPE_C;
  8858. break;
  8859. }
  8860. if (trans_edp_pipe == crtc->pipe)
  8861. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  8862. }
  8863. power_domain = POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder);
  8864. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  8865. return false;
  8866. *power_domain_mask |= BIT(power_domain);
  8867. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  8868. return tmp & PIPECONF_ENABLE;
  8869. }
  8870. static bool bxt_get_dsi_transcoder_state(struct intel_crtc *crtc,
  8871. struct intel_crtc_state *pipe_config,
  8872. unsigned long *power_domain_mask)
  8873. {
  8874. struct drm_device *dev = crtc->base.dev;
  8875. struct drm_i915_private *dev_priv = to_i915(dev);
  8876. enum intel_display_power_domain power_domain;
  8877. enum port port;
  8878. enum transcoder cpu_transcoder;
  8879. u32 tmp;
  8880. for_each_port_masked(port, BIT(PORT_A) | BIT(PORT_C)) {
  8881. if (port == PORT_A)
  8882. cpu_transcoder = TRANSCODER_DSI_A;
  8883. else
  8884. cpu_transcoder = TRANSCODER_DSI_C;
  8885. power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
  8886. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  8887. continue;
  8888. *power_domain_mask |= BIT(power_domain);
  8889. /*
  8890. * The PLL needs to be enabled with a valid divider
  8891. * configuration, otherwise accessing DSI registers will hang
  8892. * the machine. See BSpec North Display Engine
  8893. * registers/MIPI[BXT]. We can break out here early, since we
  8894. * need the same DSI PLL to be enabled for both DSI ports.
  8895. */
  8896. if (!intel_dsi_pll_is_enabled(dev_priv))
  8897. break;
  8898. /* XXX: this works for video mode only */
  8899. tmp = I915_READ(BXT_MIPI_PORT_CTRL(port));
  8900. if (!(tmp & DPI_ENABLE))
  8901. continue;
  8902. tmp = I915_READ(MIPI_CTRL(port));
  8903. if ((tmp & BXT_PIPE_SELECT_MASK) != BXT_PIPE_SELECT(crtc->pipe))
  8904. continue;
  8905. pipe_config->cpu_transcoder = cpu_transcoder;
  8906. break;
  8907. }
  8908. return transcoder_is_dsi(pipe_config->cpu_transcoder);
  8909. }
  8910. static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
  8911. struct intel_crtc_state *pipe_config)
  8912. {
  8913. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  8914. struct intel_shared_dpll *pll;
  8915. enum port port;
  8916. uint32_t tmp;
  8917. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  8918. port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
  8919. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  8920. skylake_get_ddi_pll(dev_priv, port, pipe_config);
  8921. else if (IS_BROXTON(dev_priv))
  8922. bxt_get_ddi_pll(dev_priv, port, pipe_config);
  8923. else
  8924. haswell_get_ddi_pll(dev_priv, port, pipe_config);
  8925. pll = pipe_config->shared_dpll;
  8926. if (pll) {
  8927. WARN_ON(!pll->funcs.get_hw_state(dev_priv, pll,
  8928. &pipe_config->dpll_hw_state));
  8929. }
  8930. /*
  8931. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  8932. * DDI E. So just check whether this pipe is wired to DDI E and whether
  8933. * the PCH transcoder is on.
  8934. */
  8935. if (INTEL_GEN(dev_priv) < 9 &&
  8936. (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  8937. pipe_config->has_pch_encoder = true;
  8938. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  8939. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  8940. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  8941. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  8942. }
  8943. }
  8944. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  8945. struct intel_crtc_state *pipe_config)
  8946. {
  8947. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  8948. enum intel_display_power_domain power_domain;
  8949. unsigned long power_domain_mask;
  8950. bool active;
  8951. power_domain = POWER_DOMAIN_PIPE(crtc->pipe);
  8952. if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
  8953. return false;
  8954. power_domain_mask = BIT(power_domain);
  8955. pipe_config->shared_dpll = NULL;
  8956. active = hsw_get_transcoder_state(crtc, pipe_config, &power_domain_mask);
  8957. if (IS_BROXTON(dev_priv) &&
  8958. bxt_get_dsi_transcoder_state(crtc, pipe_config, &power_domain_mask)) {
  8959. WARN_ON(active);
  8960. active = true;
  8961. }
  8962. if (!active)
  8963. goto out;
  8964. if (!transcoder_is_dsi(pipe_config->cpu_transcoder)) {
  8965. haswell_get_ddi_port_state(crtc, pipe_config);
  8966. intel_get_pipe_timings(crtc, pipe_config);
  8967. }
  8968. intel_get_pipe_src_size(crtc, pipe_config);
  8969. pipe_config->gamma_mode =
  8970. I915_READ(GAMMA_MODE(crtc->pipe)) & GAMMA_MODE_MODE_MASK;
  8971. if (INTEL_GEN(dev_priv) >= 9) {
  8972. skl_init_scalers(dev_priv, crtc, pipe_config);
  8973. pipe_config->scaler_state.scaler_id = -1;
  8974. pipe_config->scaler_state.scaler_users &= ~(1 << SKL_CRTC_INDEX);
  8975. }
  8976. power_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  8977. if (intel_display_power_get_if_enabled(dev_priv, power_domain)) {
  8978. power_domain_mask |= BIT(power_domain);
  8979. if (INTEL_GEN(dev_priv) >= 9)
  8980. skylake_get_pfit_config(crtc, pipe_config);
  8981. else
  8982. ironlake_get_pfit_config(crtc, pipe_config);
  8983. }
  8984. if (IS_HASWELL(dev_priv))
  8985. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  8986. (I915_READ(IPS_CTL) & IPS_ENABLE);
  8987. if (pipe_config->cpu_transcoder != TRANSCODER_EDP &&
  8988. !transcoder_is_dsi(pipe_config->cpu_transcoder)) {
  8989. pipe_config->pixel_multiplier =
  8990. I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
  8991. } else {
  8992. pipe_config->pixel_multiplier = 1;
  8993. }
  8994. out:
  8995. for_each_power_domain(power_domain, power_domain_mask)
  8996. intel_display_power_put(dev_priv, power_domain);
  8997. return active;
  8998. }
  8999. static void i845_update_cursor(struct drm_crtc *crtc, u32 base,
  9000. const struct intel_plane_state *plane_state)
  9001. {
  9002. struct drm_device *dev = crtc->dev;
  9003. struct drm_i915_private *dev_priv = to_i915(dev);
  9004. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9005. uint32_t cntl = 0, size = 0;
  9006. if (plane_state && plane_state->base.visible) {
  9007. unsigned int width = plane_state->base.crtc_w;
  9008. unsigned int height = plane_state->base.crtc_h;
  9009. unsigned int stride = roundup_pow_of_two(width) * 4;
  9010. switch (stride) {
  9011. default:
  9012. WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
  9013. width, stride);
  9014. stride = 256;
  9015. /* fallthrough */
  9016. case 256:
  9017. case 512:
  9018. case 1024:
  9019. case 2048:
  9020. break;
  9021. }
  9022. cntl |= CURSOR_ENABLE |
  9023. CURSOR_GAMMA_ENABLE |
  9024. CURSOR_FORMAT_ARGB |
  9025. CURSOR_STRIDE(stride);
  9026. size = (height << 12) | width;
  9027. }
  9028. if (intel_crtc->cursor_cntl != 0 &&
  9029. (intel_crtc->cursor_base != base ||
  9030. intel_crtc->cursor_size != size ||
  9031. intel_crtc->cursor_cntl != cntl)) {
  9032. /* On these chipsets we can only modify the base/size/stride
  9033. * whilst the cursor is disabled.
  9034. */
  9035. I915_WRITE(CURCNTR(PIPE_A), 0);
  9036. POSTING_READ(CURCNTR(PIPE_A));
  9037. intel_crtc->cursor_cntl = 0;
  9038. }
  9039. if (intel_crtc->cursor_base != base) {
  9040. I915_WRITE(CURBASE(PIPE_A), base);
  9041. intel_crtc->cursor_base = base;
  9042. }
  9043. if (intel_crtc->cursor_size != size) {
  9044. I915_WRITE(CURSIZE, size);
  9045. intel_crtc->cursor_size = size;
  9046. }
  9047. if (intel_crtc->cursor_cntl != cntl) {
  9048. I915_WRITE(CURCNTR(PIPE_A), cntl);
  9049. POSTING_READ(CURCNTR(PIPE_A));
  9050. intel_crtc->cursor_cntl = cntl;
  9051. }
  9052. }
  9053. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base,
  9054. const struct intel_plane_state *plane_state)
  9055. {
  9056. struct drm_device *dev = crtc->dev;
  9057. struct drm_i915_private *dev_priv = to_i915(dev);
  9058. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9059. int pipe = intel_crtc->pipe;
  9060. uint32_t cntl = 0;
  9061. if (plane_state && plane_state->base.visible) {
  9062. cntl = MCURSOR_GAMMA_ENABLE;
  9063. switch (plane_state->base.crtc_w) {
  9064. case 64:
  9065. cntl |= CURSOR_MODE_64_ARGB_AX;
  9066. break;
  9067. case 128:
  9068. cntl |= CURSOR_MODE_128_ARGB_AX;
  9069. break;
  9070. case 256:
  9071. cntl |= CURSOR_MODE_256_ARGB_AX;
  9072. break;
  9073. default:
  9074. MISSING_CASE(plane_state->base.crtc_w);
  9075. return;
  9076. }
  9077. cntl |= pipe << 28; /* Connect to correct pipe */
  9078. if (HAS_DDI(dev_priv))
  9079. cntl |= CURSOR_PIPE_CSC_ENABLE;
  9080. if (plane_state->base.rotation & DRM_ROTATE_180)
  9081. cntl |= CURSOR_ROTATE_180;
  9082. }
  9083. if (intel_crtc->cursor_cntl != cntl) {
  9084. I915_WRITE(CURCNTR(pipe), cntl);
  9085. POSTING_READ(CURCNTR(pipe));
  9086. intel_crtc->cursor_cntl = cntl;
  9087. }
  9088. /* and commit changes on next vblank */
  9089. I915_WRITE(CURBASE(pipe), base);
  9090. POSTING_READ(CURBASE(pipe));
  9091. intel_crtc->cursor_base = base;
  9092. }
  9093. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  9094. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  9095. const struct intel_plane_state *plane_state)
  9096. {
  9097. struct drm_device *dev = crtc->dev;
  9098. struct drm_i915_private *dev_priv = to_i915(dev);
  9099. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9100. int pipe = intel_crtc->pipe;
  9101. u32 base = intel_crtc->cursor_addr;
  9102. u32 pos = 0;
  9103. if (plane_state) {
  9104. int x = plane_state->base.crtc_x;
  9105. int y = plane_state->base.crtc_y;
  9106. if (x < 0) {
  9107. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  9108. x = -x;
  9109. }
  9110. pos |= x << CURSOR_X_SHIFT;
  9111. if (y < 0) {
  9112. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  9113. y = -y;
  9114. }
  9115. pos |= y << CURSOR_Y_SHIFT;
  9116. /* ILK+ do this automagically */
  9117. if (HAS_GMCH_DISPLAY(dev_priv) &&
  9118. plane_state->base.rotation & DRM_ROTATE_180) {
  9119. base += (plane_state->base.crtc_h *
  9120. plane_state->base.crtc_w - 1) * 4;
  9121. }
  9122. }
  9123. I915_WRITE(CURPOS(pipe), pos);
  9124. if (IS_845G(dev_priv) || IS_I865G(dev_priv))
  9125. i845_update_cursor(crtc, base, plane_state);
  9126. else
  9127. i9xx_update_cursor(crtc, base, plane_state);
  9128. }
  9129. static bool cursor_size_ok(struct drm_i915_private *dev_priv,
  9130. uint32_t width, uint32_t height)
  9131. {
  9132. if (width == 0 || height == 0)
  9133. return false;
  9134. /*
  9135. * 845g/865g are special in that they are only limited by
  9136. * the width of their cursors, the height is arbitrary up to
  9137. * the precision of the register. Everything else requires
  9138. * square cursors, limited to a few power-of-two sizes.
  9139. */
  9140. if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
  9141. if ((width & 63) != 0)
  9142. return false;
  9143. if (width > (IS_845G(dev_priv) ? 64 : 512))
  9144. return false;
  9145. if (height > 1023)
  9146. return false;
  9147. } else {
  9148. switch (width | height) {
  9149. case 256:
  9150. case 128:
  9151. if (IS_GEN2(dev_priv))
  9152. return false;
  9153. case 64:
  9154. break;
  9155. default:
  9156. return false;
  9157. }
  9158. }
  9159. return true;
  9160. }
  9161. /* VESA 640x480x72Hz mode to set on the pipe */
  9162. static struct drm_display_mode load_detect_mode = {
  9163. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  9164. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  9165. };
  9166. struct drm_framebuffer *
  9167. __intel_framebuffer_create(struct drm_device *dev,
  9168. struct drm_mode_fb_cmd2 *mode_cmd,
  9169. struct drm_i915_gem_object *obj)
  9170. {
  9171. struct intel_framebuffer *intel_fb;
  9172. int ret;
  9173. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  9174. if (!intel_fb)
  9175. return ERR_PTR(-ENOMEM);
  9176. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  9177. if (ret)
  9178. goto err;
  9179. return &intel_fb->base;
  9180. err:
  9181. kfree(intel_fb);
  9182. return ERR_PTR(ret);
  9183. }
  9184. static struct drm_framebuffer *
  9185. intel_framebuffer_create(struct drm_device *dev,
  9186. struct drm_mode_fb_cmd2 *mode_cmd,
  9187. struct drm_i915_gem_object *obj)
  9188. {
  9189. struct drm_framebuffer *fb;
  9190. int ret;
  9191. ret = i915_mutex_lock_interruptible(dev);
  9192. if (ret)
  9193. return ERR_PTR(ret);
  9194. fb = __intel_framebuffer_create(dev, mode_cmd, obj);
  9195. mutex_unlock(&dev->struct_mutex);
  9196. return fb;
  9197. }
  9198. static u32
  9199. intel_framebuffer_pitch_for_width(int width, int bpp)
  9200. {
  9201. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  9202. return ALIGN(pitch, 64);
  9203. }
  9204. static u32
  9205. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  9206. {
  9207. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  9208. return PAGE_ALIGN(pitch * mode->vdisplay);
  9209. }
  9210. static struct drm_framebuffer *
  9211. intel_framebuffer_create_for_mode(struct drm_device *dev,
  9212. struct drm_display_mode *mode,
  9213. int depth, int bpp)
  9214. {
  9215. struct drm_framebuffer *fb;
  9216. struct drm_i915_gem_object *obj;
  9217. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  9218. obj = i915_gem_object_create(dev,
  9219. intel_framebuffer_size_for_mode(mode, bpp));
  9220. if (IS_ERR(obj))
  9221. return ERR_CAST(obj);
  9222. mode_cmd.width = mode->hdisplay;
  9223. mode_cmd.height = mode->vdisplay;
  9224. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  9225. bpp);
  9226. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  9227. fb = intel_framebuffer_create(dev, &mode_cmd, obj);
  9228. if (IS_ERR(fb))
  9229. i915_gem_object_put(obj);
  9230. return fb;
  9231. }
  9232. static struct drm_framebuffer *
  9233. mode_fits_in_fbdev(struct drm_device *dev,
  9234. struct drm_display_mode *mode)
  9235. {
  9236. #ifdef CONFIG_DRM_FBDEV_EMULATION
  9237. struct drm_i915_private *dev_priv = to_i915(dev);
  9238. struct drm_i915_gem_object *obj;
  9239. struct drm_framebuffer *fb;
  9240. if (!dev_priv->fbdev)
  9241. return NULL;
  9242. if (!dev_priv->fbdev->fb)
  9243. return NULL;
  9244. obj = dev_priv->fbdev->fb->obj;
  9245. BUG_ON(!obj);
  9246. fb = &dev_priv->fbdev->fb->base;
  9247. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  9248. fb->bits_per_pixel))
  9249. return NULL;
  9250. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  9251. return NULL;
  9252. drm_framebuffer_reference(fb);
  9253. return fb;
  9254. #else
  9255. return NULL;
  9256. #endif
  9257. }
  9258. static int intel_modeset_setup_plane_state(struct drm_atomic_state *state,
  9259. struct drm_crtc *crtc,
  9260. struct drm_display_mode *mode,
  9261. struct drm_framebuffer *fb,
  9262. int x, int y)
  9263. {
  9264. struct drm_plane_state *plane_state;
  9265. int hdisplay, vdisplay;
  9266. int ret;
  9267. plane_state = drm_atomic_get_plane_state(state, crtc->primary);
  9268. if (IS_ERR(plane_state))
  9269. return PTR_ERR(plane_state);
  9270. if (mode)
  9271. drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
  9272. else
  9273. hdisplay = vdisplay = 0;
  9274. ret = drm_atomic_set_crtc_for_plane(plane_state, fb ? crtc : NULL);
  9275. if (ret)
  9276. return ret;
  9277. drm_atomic_set_fb_for_plane(plane_state, fb);
  9278. plane_state->crtc_x = 0;
  9279. plane_state->crtc_y = 0;
  9280. plane_state->crtc_w = hdisplay;
  9281. plane_state->crtc_h = vdisplay;
  9282. plane_state->src_x = x << 16;
  9283. plane_state->src_y = y << 16;
  9284. plane_state->src_w = hdisplay << 16;
  9285. plane_state->src_h = vdisplay << 16;
  9286. return 0;
  9287. }
  9288. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  9289. struct drm_display_mode *mode,
  9290. struct intel_load_detect_pipe *old,
  9291. struct drm_modeset_acquire_ctx *ctx)
  9292. {
  9293. struct intel_crtc *intel_crtc;
  9294. struct intel_encoder *intel_encoder =
  9295. intel_attached_encoder(connector);
  9296. struct drm_crtc *possible_crtc;
  9297. struct drm_encoder *encoder = &intel_encoder->base;
  9298. struct drm_crtc *crtc = NULL;
  9299. struct drm_device *dev = encoder->dev;
  9300. struct drm_i915_private *dev_priv = to_i915(dev);
  9301. struct drm_framebuffer *fb;
  9302. struct drm_mode_config *config = &dev->mode_config;
  9303. struct drm_atomic_state *state = NULL, *restore_state = NULL;
  9304. struct drm_connector_state *connector_state;
  9305. struct intel_crtc_state *crtc_state;
  9306. int ret, i = -1;
  9307. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  9308. connector->base.id, connector->name,
  9309. encoder->base.id, encoder->name);
  9310. old->restore_state = NULL;
  9311. retry:
  9312. ret = drm_modeset_lock(&config->connection_mutex, ctx);
  9313. if (ret)
  9314. goto fail;
  9315. /*
  9316. * Algorithm gets a little messy:
  9317. *
  9318. * - if the connector already has an assigned crtc, use it (but make
  9319. * sure it's on first)
  9320. *
  9321. * - try to find the first unused crtc that can drive this connector,
  9322. * and use that if we find one
  9323. */
  9324. /* See if we already have a CRTC for this connector */
  9325. if (connector->state->crtc) {
  9326. crtc = connector->state->crtc;
  9327. ret = drm_modeset_lock(&crtc->mutex, ctx);
  9328. if (ret)
  9329. goto fail;
  9330. /* Make sure the crtc and connector are running */
  9331. goto found;
  9332. }
  9333. /* Find an unused one (if possible) */
  9334. for_each_crtc(dev, possible_crtc) {
  9335. i++;
  9336. if (!(encoder->possible_crtcs & (1 << i)))
  9337. continue;
  9338. ret = drm_modeset_lock(&possible_crtc->mutex, ctx);
  9339. if (ret)
  9340. goto fail;
  9341. if (possible_crtc->state->enable) {
  9342. drm_modeset_unlock(&possible_crtc->mutex);
  9343. continue;
  9344. }
  9345. crtc = possible_crtc;
  9346. break;
  9347. }
  9348. /*
  9349. * If we didn't find an unused CRTC, don't use any.
  9350. */
  9351. if (!crtc) {
  9352. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  9353. goto fail;
  9354. }
  9355. found:
  9356. intel_crtc = to_intel_crtc(crtc);
  9357. ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
  9358. if (ret)
  9359. goto fail;
  9360. state = drm_atomic_state_alloc(dev);
  9361. restore_state = drm_atomic_state_alloc(dev);
  9362. if (!state || !restore_state) {
  9363. ret = -ENOMEM;
  9364. goto fail;
  9365. }
  9366. state->acquire_ctx = ctx;
  9367. restore_state->acquire_ctx = ctx;
  9368. connector_state = drm_atomic_get_connector_state(state, connector);
  9369. if (IS_ERR(connector_state)) {
  9370. ret = PTR_ERR(connector_state);
  9371. goto fail;
  9372. }
  9373. ret = drm_atomic_set_crtc_for_connector(connector_state, crtc);
  9374. if (ret)
  9375. goto fail;
  9376. crtc_state = intel_atomic_get_crtc_state(state, intel_crtc);
  9377. if (IS_ERR(crtc_state)) {
  9378. ret = PTR_ERR(crtc_state);
  9379. goto fail;
  9380. }
  9381. crtc_state->base.active = crtc_state->base.enable = true;
  9382. if (!mode)
  9383. mode = &load_detect_mode;
  9384. /* We need a framebuffer large enough to accommodate all accesses
  9385. * that the plane may generate whilst we perform load detection.
  9386. * We can not rely on the fbcon either being present (we get called
  9387. * during its initialisation to detect all boot displays, or it may
  9388. * not even exist) or that it is large enough to satisfy the
  9389. * requested mode.
  9390. */
  9391. fb = mode_fits_in_fbdev(dev, mode);
  9392. if (fb == NULL) {
  9393. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  9394. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  9395. } else
  9396. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  9397. if (IS_ERR(fb)) {
  9398. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  9399. goto fail;
  9400. }
  9401. ret = intel_modeset_setup_plane_state(state, crtc, mode, fb, 0, 0);
  9402. if (ret)
  9403. goto fail;
  9404. drm_framebuffer_unreference(fb);
  9405. ret = drm_atomic_set_mode_for_crtc(&crtc_state->base, mode);
  9406. if (ret)
  9407. goto fail;
  9408. ret = PTR_ERR_OR_ZERO(drm_atomic_get_connector_state(restore_state, connector));
  9409. if (!ret)
  9410. ret = PTR_ERR_OR_ZERO(drm_atomic_get_crtc_state(restore_state, crtc));
  9411. if (!ret)
  9412. ret = PTR_ERR_OR_ZERO(drm_atomic_get_plane_state(restore_state, crtc->primary));
  9413. if (ret) {
  9414. DRM_DEBUG_KMS("Failed to create a copy of old state to restore: %i\n", ret);
  9415. goto fail;
  9416. }
  9417. ret = drm_atomic_commit(state);
  9418. if (ret) {
  9419. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  9420. goto fail;
  9421. }
  9422. old->restore_state = restore_state;
  9423. drm_atomic_state_put(state);
  9424. /* let the connector get through one full cycle before testing */
  9425. intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
  9426. return true;
  9427. fail:
  9428. if (state) {
  9429. drm_atomic_state_put(state);
  9430. state = NULL;
  9431. }
  9432. if (restore_state) {
  9433. drm_atomic_state_put(restore_state);
  9434. restore_state = NULL;
  9435. }
  9436. if (ret == -EDEADLK) {
  9437. drm_modeset_backoff(ctx);
  9438. goto retry;
  9439. }
  9440. return false;
  9441. }
  9442. void intel_release_load_detect_pipe(struct drm_connector *connector,
  9443. struct intel_load_detect_pipe *old,
  9444. struct drm_modeset_acquire_ctx *ctx)
  9445. {
  9446. struct intel_encoder *intel_encoder =
  9447. intel_attached_encoder(connector);
  9448. struct drm_encoder *encoder = &intel_encoder->base;
  9449. struct drm_atomic_state *state = old->restore_state;
  9450. int ret;
  9451. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  9452. connector->base.id, connector->name,
  9453. encoder->base.id, encoder->name);
  9454. if (!state)
  9455. return;
  9456. ret = drm_atomic_commit(state);
  9457. if (ret)
  9458. DRM_DEBUG_KMS("Couldn't release load detect pipe: %i\n", ret);
  9459. drm_atomic_state_put(state);
  9460. }
  9461. static int i9xx_pll_refclk(struct drm_device *dev,
  9462. const struct intel_crtc_state *pipe_config)
  9463. {
  9464. struct drm_i915_private *dev_priv = to_i915(dev);
  9465. u32 dpll = pipe_config->dpll_hw_state.dpll;
  9466. if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
  9467. return dev_priv->vbt.lvds_ssc_freq;
  9468. else if (HAS_PCH_SPLIT(dev_priv))
  9469. return 120000;
  9470. else if (!IS_GEN2(dev_priv))
  9471. return 96000;
  9472. else
  9473. return 48000;
  9474. }
  9475. /* Returns the clock of the currently programmed mode of the given pipe. */
  9476. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  9477. struct intel_crtc_state *pipe_config)
  9478. {
  9479. struct drm_device *dev = crtc->base.dev;
  9480. struct drm_i915_private *dev_priv = to_i915(dev);
  9481. int pipe = pipe_config->cpu_transcoder;
  9482. u32 dpll = pipe_config->dpll_hw_state.dpll;
  9483. u32 fp;
  9484. struct dpll clock;
  9485. int port_clock;
  9486. int refclk = i9xx_pll_refclk(dev, pipe_config);
  9487. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  9488. fp = pipe_config->dpll_hw_state.fp0;
  9489. else
  9490. fp = pipe_config->dpll_hw_state.fp1;
  9491. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  9492. if (IS_PINEVIEW(dev_priv)) {
  9493. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  9494. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  9495. } else {
  9496. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  9497. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  9498. }
  9499. if (!IS_GEN2(dev_priv)) {
  9500. if (IS_PINEVIEW(dev_priv))
  9501. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  9502. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  9503. else
  9504. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  9505. DPLL_FPA01_P1_POST_DIV_SHIFT);
  9506. switch (dpll & DPLL_MODE_MASK) {
  9507. case DPLLB_MODE_DAC_SERIAL:
  9508. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  9509. 5 : 10;
  9510. break;
  9511. case DPLLB_MODE_LVDS:
  9512. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  9513. 7 : 14;
  9514. break;
  9515. default:
  9516. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  9517. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  9518. return;
  9519. }
  9520. if (IS_PINEVIEW(dev_priv))
  9521. port_clock = pnv_calc_dpll_params(refclk, &clock);
  9522. else
  9523. port_clock = i9xx_calc_dpll_params(refclk, &clock);
  9524. } else {
  9525. u32 lvds = IS_I830(dev_priv) ? 0 : I915_READ(LVDS);
  9526. bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
  9527. if (is_lvds) {
  9528. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  9529. DPLL_FPA01_P1_POST_DIV_SHIFT);
  9530. if (lvds & LVDS_CLKB_POWER_UP)
  9531. clock.p2 = 7;
  9532. else
  9533. clock.p2 = 14;
  9534. } else {
  9535. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  9536. clock.p1 = 2;
  9537. else {
  9538. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  9539. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  9540. }
  9541. if (dpll & PLL_P2_DIVIDE_BY_4)
  9542. clock.p2 = 4;
  9543. else
  9544. clock.p2 = 2;
  9545. }
  9546. port_clock = i9xx_calc_dpll_params(refclk, &clock);
  9547. }
  9548. /*
  9549. * This value includes pixel_multiplier. We will use
  9550. * port_clock to compute adjusted_mode.crtc_clock in the
  9551. * encoder's get_config() function.
  9552. */
  9553. pipe_config->port_clock = port_clock;
  9554. }
  9555. int intel_dotclock_calculate(int link_freq,
  9556. const struct intel_link_m_n *m_n)
  9557. {
  9558. /*
  9559. * The calculation for the data clock is:
  9560. * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
  9561. * But we want to avoid losing precison if possible, so:
  9562. * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
  9563. *
  9564. * and the link clock is simpler:
  9565. * link_clock = (m * link_clock) / n
  9566. */
  9567. if (!m_n->link_n)
  9568. return 0;
  9569. return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
  9570. }
  9571. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  9572. struct intel_crtc_state *pipe_config)
  9573. {
  9574. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  9575. /* read out port_clock from the DPLL */
  9576. i9xx_crtc_clock_get(crtc, pipe_config);
  9577. /*
  9578. * In case there is an active pipe without active ports,
  9579. * we may need some idea for the dotclock anyway.
  9580. * Calculate one based on the FDI configuration.
  9581. */
  9582. pipe_config->base.adjusted_mode.crtc_clock =
  9583. intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
  9584. &pipe_config->fdi_m_n);
  9585. }
  9586. /** Returns the currently programmed mode of the given pipe. */
  9587. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  9588. struct drm_crtc *crtc)
  9589. {
  9590. struct drm_i915_private *dev_priv = to_i915(dev);
  9591. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9592. enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
  9593. struct drm_display_mode *mode;
  9594. struct intel_crtc_state *pipe_config;
  9595. int htot = I915_READ(HTOTAL(cpu_transcoder));
  9596. int hsync = I915_READ(HSYNC(cpu_transcoder));
  9597. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  9598. int vsync = I915_READ(VSYNC(cpu_transcoder));
  9599. enum pipe pipe = intel_crtc->pipe;
  9600. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  9601. if (!mode)
  9602. return NULL;
  9603. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  9604. if (!pipe_config) {
  9605. kfree(mode);
  9606. return NULL;
  9607. }
  9608. /*
  9609. * Construct a pipe_config sufficient for getting the clock info
  9610. * back out of crtc_clock_get.
  9611. *
  9612. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  9613. * to use a real value here instead.
  9614. */
  9615. pipe_config->cpu_transcoder = (enum transcoder) pipe;
  9616. pipe_config->pixel_multiplier = 1;
  9617. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(pipe));
  9618. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(pipe));
  9619. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(pipe));
  9620. i9xx_crtc_clock_get(intel_crtc, pipe_config);
  9621. mode->clock = pipe_config->port_clock / pipe_config->pixel_multiplier;
  9622. mode->hdisplay = (htot & 0xffff) + 1;
  9623. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  9624. mode->hsync_start = (hsync & 0xffff) + 1;
  9625. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  9626. mode->vdisplay = (vtot & 0xffff) + 1;
  9627. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  9628. mode->vsync_start = (vsync & 0xffff) + 1;
  9629. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  9630. drm_mode_set_name(mode);
  9631. kfree(pipe_config);
  9632. return mode;
  9633. }
  9634. static void intel_crtc_destroy(struct drm_crtc *crtc)
  9635. {
  9636. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9637. struct drm_device *dev = crtc->dev;
  9638. struct intel_flip_work *work;
  9639. spin_lock_irq(&dev->event_lock);
  9640. work = intel_crtc->flip_work;
  9641. intel_crtc->flip_work = NULL;
  9642. spin_unlock_irq(&dev->event_lock);
  9643. if (work) {
  9644. cancel_work_sync(&work->mmio_work);
  9645. cancel_work_sync(&work->unpin_work);
  9646. kfree(work);
  9647. }
  9648. drm_crtc_cleanup(crtc);
  9649. kfree(intel_crtc);
  9650. }
  9651. static void intel_unpin_work_fn(struct work_struct *__work)
  9652. {
  9653. struct intel_flip_work *work =
  9654. container_of(__work, struct intel_flip_work, unpin_work);
  9655. struct intel_crtc *crtc = to_intel_crtc(work->crtc);
  9656. struct drm_device *dev = crtc->base.dev;
  9657. struct drm_plane *primary = crtc->base.primary;
  9658. if (is_mmio_work(work))
  9659. flush_work(&work->mmio_work);
  9660. mutex_lock(&dev->struct_mutex);
  9661. intel_unpin_fb_obj(work->old_fb, primary->state->rotation);
  9662. i915_gem_object_put(work->pending_flip_obj);
  9663. mutex_unlock(&dev->struct_mutex);
  9664. i915_gem_request_put(work->flip_queued_req);
  9665. intel_frontbuffer_flip_complete(to_i915(dev),
  9666. to_intel_plane(primary)->frontbuffer_bit);
  9667. intel_fbc_post_update(crtc);
  9668. drm_framebuffer_unreference(work->old_fb);
  9669. BUG_ON(atomic_read(&crtc->unpin_work_count) == 0);
  9670. atomic_dec(&crtc->unpin_work_count);
  9671. kfree(work);
  9672. }
  9673. /* Is 'a' after or equal to 'b'? */
  9674. static bool g4x_flip_count_after_eq(u32 a, u32 b)
  9675. {
  9676. return !((a - b) & 0x80000000);
  9677. }
  9678. static bool __pageflip_finished_cs(struct intel_crtc *crtc,
  9679. struct intel_flip_work *work)
  9680. {
  9681. struct drm_device *dev = crtc->base.dev;
  9682. struct drm_i915_private *dev_priv = to_i915(dev);
  9683. if (abort_flip_on_reset(crtc))
  9684. return true;
  9685. /*
  9686. * The relevant registers doen't exist on pre-ctg.
  9687. * As the flip done interrupt doesn't trigger for mmio
  9688. * flips on gmch platforms, a flip count check isn't
  9689. * really needed there. But since ctg has the registers,
  9690. * include it in the check anyway.
  9691. */
  9692. if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
  9693. return true;
  9694. /*
  9695. * BDW signals flip done immediately if the plane
  9696. * is disabled, even if the plane enable is already
  9697. * armed to occur at the next vblank :(
  9698. */
  9699. /*
  9700. * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
  9701. * used the same base address. In that case the mmio flip might
  9702. * have completed, but the CS hasn't even executed the flip yet.
  9703. *
  9704. * A flip count check isn't enough as the CS might have updated
  9705. * the base address just after start of vblank, but before we
  9706. * managed to process the interrupt. This means we'd complete the
  9707. * CS flip too soon.
  9708. *
  9709. * Combining both checks should get us a good enough result. It may
  9710. * still happen that the CS flip has been executed, but has not
  9711. * yet actually completed. But in case the base address is the same
  9712. * anyway, we don't really care.
  9713. */
  9714. return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
  9715. crtc->flip_work->gtt_offset &&
  9716. g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_G4X(crtc->pipe)),
  9717. crtc->flip_work->flip_count);
  9718. }
  9719. static bool
  9720. __pageflip_finished_mmio(struct intel_crtc *crtc,
  9721. struct intel_flip_work *work)
  9722. {
  9723. /*
  9724. * MMIO work completes when vblank is different from
  9725. * flip_queued_vblank.
  9726. *
  9727. * Reset counter value doesn't matter, this is handled by
  9728. * i915_wait_request finishing early, so no need to handle
  9729. * reset here.
  9730. */
  9731. return intel_crtc_get_vblank_counter(crtc) != work->flip_queued_vblank;
  9732. }
  9733. static bool pageflip_finished(struct intel_crtc *crtc,
  9734. struct intel_flip_work *work)
  9735. {
  9736. if (!atomic_read(&work->pending))
  9737. return false;
  9738. smp_rmb();
  9739. if (is_mmio_work(work))
  9740. return __pageflip_finished_mmio(crtc, work);
  9741. else
  9742. return __pageflip_finished_cs(crtc, work);
  9743. }
  9744. void intel_finish_page_flip_cs(struct drm_i915_private *dev_priv, int pipe)
  9745. {
  9746. struct drm_device *dev = &dev_priv->drm;
  9747. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  9748. struct intel_flip_work *work;
  9749. unsigned long flags;
  9750. /* Ignore early vblank irqs */
  9751. if (!crtc)
  9752. return;
  9753. /*
  9754. * This is called both by irq handlers and the reset code (to complete
  9755. * lost pageflips) so needs the full irqsave spinlocks.
  9756. */
  9757. spin_lock_irqsave(&dev->event_lock, flags);
  9758. work = crtc->flip_work;
  9759. if (work != NULL &&
  9760. !is_mmio_work(work) &&
  9761. pageflip_finished(crtc, work))
  9762. page_flip_completed(crtc);
  9763. spin_unlock_irqrestore(&dev->event_lock, flags);
  9764. }
  9765. void intel_finish_page_flip_mmio(struct drm_i915_private *dev_priv, int pipe)
  9766. {
  9767. struct drm_device *dev = &dev_priv->drm;
  9768. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  9769. struct intel_flip_work *work;
  9770. unsigned long flags;
  9771. /* Ignore early vblank irqs */
  9772. if (!crtc)
  9773. return;
  9774. /*
  9775. * This is called both by irq handlers and the reset code (to complete
  9776. * lost pageflips) so needs the full irqsave spinlocks.
  9777. */
  9778. spin_lock_irqsave(&dev->event_lock, flags);
  9779. work = crtc->flip_work;
  9780. if (work != NULL &&
  9781. is_mmio_work(work) &&
  9782. pageflip_finished(crtc, work))
  9783. page_flip_completed(crtc);
  9784. spin_unlock_irqrestore(&dev->event_lock, flags);
  9785. }
  9786. static inline void intel_mark_page_flip_active(struct intel_crtc *crtc,
  9787. struct intel_flip_work *work)
  9788. {
  9789. work->flip_queued_vblank = intel_crtc_get_vblank_counter(crtc);
  9790. /* Ensure that the work item is consistent when activating it ... */
  9791. smp_mb__before_atomic();
  9792. atomic_set(&work->pending, 1);
  9793. }
  9794. static int intel_gen2_queue_flip(struct drm_device *dev,
  9795. struct drm_crtc *crtc,
  9796. struct drm_framebuffer *fb,
  9797. struct drm_i915_gem_object *obj,
  9798. struct drm_i915_gem_request *req,
  9799. uint32_t flags)
  9800. {
  9801. struct intel_ring *ring = req->ring;
  9802. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9803. u32 flip_mask;
  9804. int ret;
  9805. ret = intel_ring_begin(req, 6);
  9806. if (ret)
  9807. return ret;
  9808. /* Can't queue multiple flips, so wait for the previous
  9809. * one to finish before executing the next.
  9810. */
  9811. if (intel_crtc->plane)
  9812. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  9813. else
  9814. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  9815. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  9816. intel_ring_emit(ring, MI_NOOP);
  9817. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  9818. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  9819. intel_ring_emit(ring, fb->pitches[0]);
  9820. intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
  9821. intel_ring_emit(ring, 0); /* aux display base address, unused */
  9822. return 0;
  9823. }
  9824. static int intel_gen3_queue_flip(struct drm_device *dev,
  9825. struct drm_crtc *crtc,
  9826. struct drm_framebuffer *fb,
  9827. struct drm_i915_gem_object *obj,
  9828. struct drm_i915_gem_request *req,
  9829. uint32_t flags)
  9830. {
  9831. struct intel_ring *ring = req->ring;
  9832. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9833. u32 flip_mask;
  9834. int ret;
  9835. ret = intel_ring_begin(req, 6);
  9836. if (ret)
  9837. return ret;
  9838. if (intel_crtc->plane)
  9839. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  9840. else
  9841. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  9842. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  9843. intel_ring_emit(ring, MI_NOOP);
  9844. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  9845. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  9846. intel_ring_emit(ring, fb->pitches[0]);
  9847. intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
  9848. intel_ring_emit(ring, MI_NOOP);
  9849. return 0;
  9850. }
  9851. static int intel_gen4_queue_flip(struct drm_device *dev,
  9852. struct drm_crtc *crtc,
  9853. struct drm_framebuffer *fb,
  9854. struct drm_i915_gem_object *obj,
  9855. struct drm_i915_gem_request *req,
  9856. uint32_t flags)
  9857. {
  9858. struct intel_ring *ring = req->ring;
  9859. struct drm_i915_private *dev_priv = to_i915(dev);
  9860. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9861. uint32_t pf, pipesrc;
  9862. int ret;
  9863. ret = intel_ring_begin(req, 4);
  9864. if (ret)
  9865. return ret;
  9866. /* i965+ uses the linear or tiled offsets from the
  9867. * Display Registers (which do not change across a page-flip)
  9868. * so we need only reprogram the base address.
  9869. */
  9870. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  9871. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  9872. intel_ring_emit(ring, fb->pitches[0]);
  9873. intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset |
  9874. intel_fb_modifier_to_tiling(fb->modifier));
  9875. /* XXX Enabling the panel-fitter across page-flip is so far
  9876. * untested on non-native modes, so ignore it for now.
  9877. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  9878. */
  9879. pf = 0;
  9880. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  9881. intel_ring_emit(ring, pf | pipesrc);
  9882. return 0;
  9883. }
  9884. static int intel_gen6_queue_flip(struct drm_device *dev,
  9885. struct drm_crtc *crtc,
  9886. struct drm_framebuffer *fb,
  9887. struct drm_i915_gem_object *obj,
  9888. struct drm_i915_gem_request *req,
  9889. uint32_t flags)
  9890. {
  9891. struct intel_ring *ring = req->ring;
  9892. struct drm_i915_private *dev_priv = to_i915(dev);
  9893. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9894. uint32_t pf, pipesrc;
  9895. int ret;
  9896. ret = intel_ring_begin(req, 4);
  9897. if (ret)
  9898. return ret;
  9899. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  9900. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  9901. intel_ring_emit(ring, fb->pitches[0] |
  9902. intel_fb_modifier_to_tiling(fb->modifier));
  9903. intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
  9904. /* Contrary to the suggestions in the documentation,
  9905. * "Enable Panel Fitter" does not seem to be required when page
  9906. * flipping with a non-native mode, and worse causes a normal
  9907. * modeset to fail.
  9908. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  9909. */
  9910. pf = 0;
  9911. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  9912. intel_ring_emit(ring, pf | pipesrc);
  9913. return 0;
  9914. }
  9915. static int intel_gen7_queue_flip(struct drm_device *dev,
  9916. struct drm_crtc *crtc,
  9917. struct drm_framebuffer *fb,
  9918. struct drm_i915_gem_object *obj,
  9919. struct drm_i915_gem_request *req,
  9920. uint32_t flags)
  9921. {
  9922. struct drm_i915_private *dev_priv = to_i915(dev);
  9923. struct intel_ring *ring = req->ring;
  9924. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  9925. uint32_t plane_bit = 0;
  9926. int len, ret;
  9927. switch (intel_crtc->plane) {
  9928. case PLANE_A:
  9929. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  9930. break;
  9931. case PLANE_B:
  9932. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  9933. break;
  9934. case PLANE_C:
  9935. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  9936. break;
  9937. default:
  9938. WARN_ONCE(1, "unknown plane in flip command\n");
  9939. return -ENODEV;
  9940. }
  9941. len = 4;
  9942. if (req->engine->id == RCS) {
  9943. len += 6;
  9944. /*
  9945. * On Gen 8, SRM is now taking an extra dword to accommodate
  9946. * 48bits addresses, and we need a NOOP for the batch size to
  9947. * stay even.
  9948. */
  9949. if (IS_GEN8(dev_priv))
  9950. len += 2;
  9951. }
  9952. /*
  9953. * BSpec MI_DISPLAY_FLIP for IVB:
  9954. * "The full packet must be contained within the same cache line."
  9955. *
  9956. * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
  9957. * cacheline, if we ever start emitting more commands before
  9958. * the MI_DISPLAY_FLIP we may need to first emit everything else,
  9959. * then do the cacheline alignment, and finally emit the
  9960. * MI_DISPLAY_FLIP.
  9961. */
  9962. ret = intel_ring_cacheline_align(req);
  9963. if (ret)
  9964. return ret;
  9965. ret = intel_ring_begin(req, len);
  9966. if (ret)
  9967. return ret;
  9968. /* Unmask the flip-done completion message. Note that the bspec says that
  9969. * we should do this for both the BCS and RCS, and that we must not unmask
  9970. * more than one flip event at any time (or ensure that one flip message
  9971. * can be sent by waiting for flip-done prior to queueing new flips).
  9972. * Experimentation says that BCS works despite DERRMR masking all
  9973. * flip-done completion events and that unmasking all planes at once
  9974. * for the RCS also doesn't appear to drop events. Setting the DERRMR
  9975. * to zero does lead to lockups within MI_DISPLAY_FLIP.
  9976. */
  9977. if (req->engine->id == RCS) {
  9978. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  9979. intel_ring_emit_reg(ring, DERRMR);
  9980. intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
  9981. DERRMR_PIPEB_PRI_FLIP_DONE |
  9982. DERRMR_PIPEC_PRI_FLIP_DONE));
  9983. if (IS_GEN8(dev_priv))
  9984. intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8 |
  9985. MI_SRM_LRM_GLOBAL_GTT);
  9986. else
  9987. intel_ring_emit(ring, MI_STORE_REGISTER_MEM |
  9988. MI_SRM_LRM_GLOBAL_GTT);
  9989. intel_ring_emit_reg(ring, DERRMR);
  9990. intel_ring_emit(ring,
  9991. i915_ggtt_offset(req->engine->scratch) + 256);
  9992. if (IS_GEN8(dev_priv)) {
  9993. intel_ring_emit(ring, 0);
  9994. intel_ring_emit(ring, MI_NOOP);
  9995. }
  9996. }
  9997. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  9998. intel_ring_emit(ring, fb->pitches[0] |
  9999. intel_fb_modifier_to_tiling(fb->modifier));
  10000. intel_ring_emit(ring, intel_crtc->flip_work->gtt_offset);
  10001. intel_ring_emit(ring, (MI_NOOP));
  10002. return 0;
  10003. }
  10004. static bool use_mmio_flip(struct intel_engine_cs *engine,
  10005. struct drm_i915_gem_object *obj)
  10006. {
  10007. /*
  10008. * This is not being used for older platforms, because
  10009. * non-availability of flip done interrupt forces us to use
  10010. * CS flips. Older platforms derive flip done using some clever
  10011. * tricks involving the flip_pending status bits and vblank irqs.
  10012. * So using MMIO flips there would disrupt this mechanism.
  10013. */
  10014. if (engine == NULL)
  10015. return true;
  10016. if (INTEL_GEN(engine->i915) < 5)
  10017. return false;
  10018. if (i915.use_mmio_flip < 0)
  10019. return false;
  10020. else if (i915.use_mmio_flip > 0)
  10021. return true;
  10022. else if (i915.enable_execlists)
  10023. return true;
  10024. return engine != i915_gem_object_last_write_engine(obj);
  10025. }
  10026. static void skl_do_mmio_flip(struct intel_crtc *intel_crtc,
  10027. unsigned int rotation,
  10028. struct intel_flip_work *work)
  10029. {
  10030. struct drm_device *dev = intel_crtc->base.dev;
  10031. struct drm_i915_private *dev_priv = to_i915(dev);
  10032. struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
  10033. const enum pipe pipe = intel_crtc->pipe;
  10034. u32 ctl, stride = skl_plane_stride(fb, 0, rotation);
  10035. ctl = I915_READ(PLANE_CTL(pipe, 0));
  10036. ctl &= ~PLANE_CTL_TILED_MASK;
  10037. switch (fb->modifier) {
  10038. case DRM_FORMAT_MOD_NONE:
  10039. break;
  10040. case I915_FORMAT_MOD_X_TILED:
  10041. ctl |= PLANE_CTL_TILED_X;
  10042. break;
  10043. case I915_FORMAT_MOD_Y_TILED:
  10044. ctl |= PLANE_CTL_TILED_Y;
  10045. break;
  10046. case I915_FORMAT_MOD_Yf_TILED:
  10047. ctl |= PLANE_CTL_TILED_YF;
  10048. break;
  10049. default:
  10050. MISSING_CASE(fb->modifier);
  10051. }
  10052. /*
  10053. * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
  10054. * PLANE_SURF updates, the update is then guaranteed to be atomic.
  10055. */
  10056. I915_WRITE(PLANE_CTL(pipe, 0), ctl);
  10057. I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
  10058. I915_WRITE(PLANE_SURF(pipe, 0), work->gtt_offset);
  10059. POSTING_READ(PLANE_SURF(pipe, 0));
  10060. }
  10061. static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc,
  10062. struct intel_flip_work *work)
  10063. {
  10064. struct drm_device *dev = intel_crtc->base.dev;
  10065. struct drm_i915_private *dev_priv = to_i915(dev);
  10066. struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
  10067. i915_reg_t reg = DSPCNTR(intel_crtc->plane);
  10068. u32 dspcntr;
  10069. dspcntr = I915_READ(reg);
  10070. if (fb->modifier == I915_FORMAT_MOD_X_TILED)
  10071. dspcntr |= DISPPLANE_TILED;
  10072. else
  10073. dspcntr &= ~DISPPLANE_TILED;
  10074. I915_WRITE(reg, dspcntr);
  10075. I915_WRITE(DSPSURF(intel_crtc->plane), work->gtt_offset);
  10076. POSTING_READ(DSPSURF(intel_crtc->plane));
  10077. }
  10078. static void intel_mmio_flip_work_func(struct work_struct *w)
  10079. {
  10080. struct intel_flip_work *work =
  10081. container_of(w, struct intel_flip_work, mmio_work);
  10082. struct intel_crtc *crtc = to_intel_crtc(work->crtc);
  10083. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  10084. struct intel_framebuffer *intel_fb =
  10085. to_intel_framebuffer(crtc->base.primary->fb);
  10086. struct drm_i915_gem_object *obj = intel_fb->obj;
  10087. WARN_ON(i915_gem_object_wait(obj, 0, MAX_SCHEDULE_TIMEOUT, NULL) < 0);
  10088. intel_pipe_update_start(crtc);
  10089. if (INTEL_GEN(dev_priv) >= 9)
  10090. skl_do_mmio_flip(crtc, work->rotation, work);
  10091. else
  10092. /* use_mmio_flip() retricts MMIO flips to ilk+ */
  10093. ilk_do_mmio_flip(crtc, work);
  10094. intel_pipe_update_end(crtc, work);
  10095. }
  10096. static int intel_default_queue_flip(struct drm_device *dev,
  10097. struct drm_crtc *crtc,
  10098. struct drm_framebuffer *fb,
  10099. struct drm_i915_gem_object *obj,
  10100. struct drm_i915_gem_request *req,
  10101. uint32_t flags)
  10102. {
  10103. return -ENODEV;
  10104. }
  10105. static bool __pageflip_stall_check_cs(struct drm_i915_private *dev_priv,
  10106. struct intel_crtc *intel_crtc,
  10107. struct intel_flip_work *work)
  10108. {
  10109. u32 addr, vblank;
  10110. if (!atomic_read(&work->pending))
  10111. return false;
  10112. smp_rmb();
  10113. vblank = intel_crtc_get_vblank_counter(intel_crtc);
  10114. if (work->flip_ready_vblank == 0) {
  10115. if (work->flip_queued_req &&
  10116. !i915_gem_request_completed(work->flip_queued_req))
  10117. return false;
  10118. work->flip_ready_vblank = vblank;
  10119. }
  10120. if (vblank - work->flip_ready_vblank < 3)
  10121. return false;
  10122. /* Potential stall - if we see that the flip has happened,
  10123. * assume a missed interrupt. */
  10124. if (INTEL_GEN(dev_priv) >= 4)
  10125. addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
  10126. else
  10127. addr = I915_READ(DSPADDR(intel_crtc->plane));
  10128. /* There is a potential issue here with a false positive after a flip
  10129. * to the same address. We could address this by checking for a
  10130. * non-incrementing frame counter.
  10131. */
  10132. return addr == work->gtt_offset;
  10133. }
  10134. void intel_check_page_flip(struct drm_i915_private *dev_priv, int pipe)
  10135. {
  10136. struct drm_device *dev = &dev_priv->drm;
  10137. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  10138. struct intel_flip_work *work;
  10139. WARN_ON(!in_interrupt());
  10140. if (crtc == NULL)
  10141. return;
  10142. spin_lock(&dev->event_lock);
  10143. work = crtc->flip_work;
  10144. if (work != NULL && !is_mmio_work(work) &&
  10145. __pageflip_stall_check_cs(dev_priv, crtc, work)) {
  10146. WARN_ONCE(1,
  10147. "Kicking stuck page flip: queued at %d, now %d\n",
  10148. work->flip_queued_vblank, intel_crtc_get_vblank_counter(crtc));
  10149. page_flip_completed(crtc);
  10150. work = NULL;
  10151. }
  10152. if (work != NULL && !is_mmio_work(work) &&
  10153. intel_crtc_get_vblank_counter(crtc) - work->flip_queued_vblank > 1)
  10154. intel_queue_rps_boost_for_request(work->flip_queued_req);
  10155. spin_unlock(&dev->event_lock);
  10156. }
  10157. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  10158. struct drm_framebuffer *fb,
  10159. struct drm_pending_vblank_event *event,
  10160. uint32_t page_flip_flags)
  10161. {
  10162. struct drm_device *dev = crtc->dev;
  10163. struct drm_i915_private *dev_priv = to_i915(dev);
  10164. struct drm_framebuffer *old_fb = crtc->primary->fb;
  10165. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  10166. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  10167. struct drm_plane *primary = crtc->primary;
  10168. enum pipe pipe = intel_crtc->pipe;
  10169. struct intel_flip_work *work;
  10170. struct intel_engine_cs *engine;
  10171. bool mmio_flip;
  10172. struct drm_i915_gem_request *request;
  10173. struct i915_vma *vma;
  10174. int ret;
  10175. /*
  10176. * drm_mode_page_flip_ioctl() should already catch this, but double
  10177. * check to be safe. In the future we may enable pageflipping from
  10178. * a disabled primary plane.
  10179. */
  10180. if (WARN_ON(intel_fb_obj(old_fb) == NULL))
  10181. return -EBUSY;
  10182. /* Can't change pixel format via MI display flips. */
  10183. if (fb->pixel_format != crtc->primary->fb->pixel_format)
  10184. return -EINVAL;
  10185. /*
  10186. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  10187. * Note that pitch changes could also affect these register.
  10188. */
  10189. if (INTEL_GEN(dev_priv) > 3 &&
  10190. (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
  10191. fb->pitches[0] != crtc->primary->fb->pitches[0]))
  10192. return -EINVAL;
  10193. if (i915_terminally_wedged(&dev_priv->gpu_error))
  10194. goto out_hang;
  10195. work = kzalloc(sizeof(*work), GFP_KERNEL);
  10196. if (work == NULL)
  10197. return -ENOMEM;
  10198. work->event = event;
  10199. work->crtc = crtc;
  10200. work->old_fb = old_fb;
  10201. INIT_WORK(&work->unpin_work, intel_unpin_work_fn);
  10202. ret = drm_crtc_vblank_get(crtc);
  10203. if (ret)
  10204. goto free_work;
  10205. /* We borrow the event spin lock for protecting flip_work */
  10206. spin_lock_irq(&dev->event_lock);
  10207. if (intel_crtc->flip_work) {
  10208. /* Before declaring the flip queue wedged, check if
  10209. * the hardware completed the operation behind our backs.
  10210. */
  10211. if (pageflip_finished(intel_crtc, intel_crtc->flip_work)) {
  10212. DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
  10213. page_flip_completed(intel_crtc);
  10214. } else {
  10215. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  10216. spin_unlock_irq(&dev->event_lock);
  10217. drm_crtc_vblank_put(crtc);
  10218. kfree(work);
  10219. return -EBUSY;
  10220. }
  10221. }
  10222. intel_crtc->flip_work = work;
  10223. spin_unlock_irq(&dev->event_lock);
  10224. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  10225. flush_workqueue(dev_priv->wq);
  10226. /* Reference the objects for the scheduled work. */
  10227. drm_framebuffer_reference(work->old_fb);
  10228. crtc->primary->fb = fb;
  10229. update_state_fb(crtc->primary);
  10230. work->pending_flip_obj = i915_gem_object_get(obj);
  10231. ret = i915_mutex_lock_interruptible(dev);
  10232. if (ret)
  10233. goto cleanup;
  10234. intel_crtc->reset_count = i915_reset_count(&dev_priv->gpu_error);
  10235. if (i915_reset_in_progress_or_wedged(&dev_priv->gpu_error)) {
  10236. ret = -EIO;
  10237. goto unlock;
  10238. }
  10239. atomic_inc(&intel_crtc->unpin_work_count);
  10240. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  10241. work->flip_count = I915_READ(PIPE_FLIPCOUNT_G4X(pipe)) + 1;
  10242. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  10243. engine = dev_priv->engine[BCS];
  10244. if (fb->modifier != old_fb->modifier)
  10245. /* vlv: DISPLAY_FLIP fails to change tiling */
  10246. engine = NULL;
  10247. } else if (IS_IVYBRIDGE(dev_priv) || IS_HASWELL(dev_priv)) {
  10248. engine = dev_priv->engine[BCS];
  10249. } else if (INTEL_GEN(dev_priv) >= 7) {
  10250. engine = i915_gem_object_last_write_engine(obj);
  10251. if (engine == NULL || engine->id != RCS)
  10252. engine = dev_priv->engine[BCS];
  10253. } else {
  10254. engine = dev_priv->engine[RCS];
  10255. }
  10256. mmio_flip = use_mmio_flip(engine, obj);
  10257. vma = intel_pin_and_fence_fb_obj(fb, primary->state->rotation);
  10258. if (IS_ERR(vma)) {
  10259. ret = PTR_ERR(vma);
  10260. goto cleanup_pending;
  10261. }
  10262. work->gtt_offset = intel_fb_gtt_offset(fb, primary->state->rotation);
  10263. work->gtt_offset += intel_crtc->dspaddr_offset;
  10264. work->rotation = crtc->primary->state->rotation;
  10265. /*
  10266. * There's the potential that the next frame will not be compatible with
  10267. * FBC, so we want to call pre_update() before the actual page flip.
  10268. * The problem is that pre_update() caches some information about the fb
  10269. * object, so we want to do this only after the object is pinned. Let's
  10270. * be on the safe side and do this immediately before scheduling the
  10271. * flip.
  10272. */
  10273. intel_fbc_pre_update(intel_crtc, intel_crtc->config,
  10274. to_intel_plane_state(primary->state));
  10275. if (mmio_flip) {
  10276. INIT_WORK(&work->mmio_work, intel_mmio_flip_work_func);
  10277. queue_work(system_unbound_wq, &work->mmio_work);
  10278. } else {
  10279. request = i915_gem_request_alloc(engine, engine->last_context);
  10280. if (IS_ERR(request)) {
  10281. ret = PTR_ERR(request);
  10282. goto cleanup_unpin;
  10283. }
  10284. ret = i915_gem_request_await_object(request, obj, false);
  10285. if (ret)
  10286. goto cleanup_request;
  10287. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, request,
  10288. page_flip_flags);
  10289. if (ret)
  10290. goto cleanup_request;
  10291. intel_mark_page_flip_active(intel_crtc, work);
  10292. work->flip_queued_req = i915_gem_request_get(request);
  10293. i915_add_request_no_flush(request);
  10294. }
  10295. i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
  10296. i915_gem_track_fb(intel_fb_obj(old_fb), obj,
  10297. to_intel_plane(primary)->frontbuffer_bit);
  10298. mutex_unlock(&dev->struct_mutex);
  10299. intel_frontbuffer_flip_prepare(to_i915(dev),
  10300. to_intel_plane(primary)->frontbuffer_bit);
  10301. trace_i915_flip_request(intel_crtc->plane, obj);
  10302. return 0;
  10303. cleanup_request:
  10304. i915_add_request_no_flush(request);
  10305. cleanup_unpin:
  10306. intel_unpin_fb_obj(fb, crtc->primary->state->rotation);
  10307. cleanup_pending:
  10308. atomic_dec(&intel_crtc->unpin_work_count);
  10309. unlock:
  10310. mutex_unlock(&dev->struct_mutex);
  10311. cleanup:
  10312. crtc->primary->fb = old_fb;
  10313. update_state_fb(crtc->primary);
  10314. i915_gem_object_put(obj);
  10315. drm_framebuffer_unreference(work->old_fb);
  10316. spin_lock_irq(&dev->event_lock);
  10317. intel_crtc->flip_work = NULL;
  10318. spin_unlock_irq(&dev->event_lock);
  10319. drm_crtc_vblank_put(crtc);
  10320. free_work:
  10321. kfree(work);
  10322. if (ret == -EIO) {
  10323. struct drm_atomic_state *state;
  10324. struct drm_plane_state *plane_state;
  10325. out_hang:
  10326. state = drm_atomic_state_alloc(dev);
  10327. if (!state)
  10328. return -ENOMEM;
  10329. state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
  10330. retry:
  10331. plane_state = drm_atomic_get_plane_state(state, primary);
  10332. ret = PTR_ERR_OR_ZERO(plane_state);
  10333. if (!ret) {
  10334. drm_atomic_set_fb_for_plane(plane_state, fb);
  10335. ret = drm_atomic_set_crtc_for_plane(plane_state, crtc);
  10336. if (!ret)
  10337. ret = drm_atomic_commit(state);
  10338. }
  10339. if (ret == -EDEADLK) {
  10340. drm_modeset_backoff(state->acquire_ctx);
  10341. drm_atomic_state_clear(state);
  10342. goto retry;
  10343. }
  10344. drm_atomic_state_put(state);
  10345. if (ret == 0 && event) {
  10346. spin_lock_irq(&dev->event_lock);
  10347. drm_crtc_send_vblank_event(crtc, event);
  10348. spin_unlock_irq(&dev->event_lock);
  10349. }
  10350. }
  10351. return ret;
  10352. }
  10353. /**
  10354. * intel_wm_need_update - Check whether watermarks need updating
  10355. * @plane: drm plane
  10356. * @state: new plane state
  10357. *
  10358. * Check current plane state versus the new one to determine whether
  10359. * watermarks need to be recalculated.
  10360. *
  10361. * Returns true or false.
  10362. */
  10363. static bool intel_wm_need_update(struct drm_plane *plane,
  10364. struct drm_plane_state *state)
  10365. {
  10366. struct intel_plane_state *new = to_intel_plane_state(state);
  10367. struct intel_plane_state *cur = to_intel_plane_state(plane->state);
  10368. /* Update watermarks on tiling or size changes. */
  10369. if (new->base.visible != cur->base.visible)
  10370. return true;
  10371. if (!cur->base.fb || !new->base.fb)
  10372. return false;
  10373. if (cur->base.fb->modifier != new->base.fb->modifier ||
  10374. cur->base.rotation != new->base.rotation ||
  10375. drm_rect_width(&new->base.src) != drm_rect_width(&cur->base.src) ||
  10376. drm_rect_height(&new->base.src) != drm_rect_height(&cur->base.src) ||
  10377. drm_rect_width(&new->base.dst) != drm_rect_width(&cur->base.dst) ||
  10378. drm_rect_height(&new->base.dst) != drm_rect_height(&cur->base.dst))
  10379. return true;
  10380. return false;
  10381. }
  10382. static bool needs_scaling(struct intel_plane_state *state)
  10383. {
  10384. int src_w = drm_rect_width(&state->base.src) >> 16;
  10385. int src_h = drm_rect_height(&state->base.src) >> 16;
  10386. int dst_w = drm_rect_width(&state->base.dst);
  10387. int dst_h = drm_rect_height(&state->base.dst);
  10388. return (src_w != dst_w || src_h != dst_h);
  10389. }
  10390. int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
  10391. struct drm_plane_state *plane_state)
  10392. {
  10393. struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc_state);
  10394. struct drm_crtc *crtc = crtc_state->crtc;
  10395. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  10396. struct drm_plane *plane = plane_state->plane;
  10397. struct drm_device *dev = crtc->dev;
  10398. struct drm_i915_private *dev_priv = to_i915(dev);
  10399. struct intel_plane_state *old_plane_state =
  10400. to_intel_plane_state(plane->state);
  10401. bool mode_changed = needs_modeset(crtc_state);
  10402. bool was_crtc_enabled = crtc->state->active;
  10403. bool is_crtc_enabled = crtc_state->active;
  10404. bool turn_off, turn_on, visible, was_visible;
  10405. struct drm_framebuffer *fb = plane_state->fb;
  10406. int ret;
  10407. if (INTEL_GEN(dev_priv) >= 9 && plane->type != DRM_PLANE_TYPE_CURSOR) {
  10408. ret = skl_update_scaler_plane(
  10409. to_intel_crtc_state(crtc_state),
  10410. to_intel_plane_state(plane_state));
  10411. if (ret)
  10412. return ret;
  10413. }
  10414. was_visible = old_plane_state->base.visible;
  10415. visible = to_intel_plane_state(plane_state)->base.visible;
  10416. if (!was_crtc_enabled && WARN_ON(was_visible))
  10417. was_visible = false;
  10418. /*
  10419. * Visibility is calculated as if the crtc was on, but
  10420. * after scaler setup everything depends on it being off
  10421. * when the crtc isn't active.
  10422. *
  10423. * FIXME this is wrong for watermarks. Watermarks should also
  10424. * be computed as if the pipe would be active. Perhaps move
  10425. * per-plane wm computation to the .check_plane() hook, and
  10426. * only combine the results from all planes in the current place?
  10427. */
  10428. if (!is_crtc_enabled)
  10429. to_intel_plane_state(plane_state)->base.visible = visible = false;
  10430. if (!was_visible && !visible)
  10431. return 0;
  10432. if (fb != old_plane_state->base.fb)
  10433. pipe_config->fb_changed = true;
  10434. turn_off = was_visible && (!visible || mode_changed);
  10435. turn_on = visible && (!was_visible || mode_changed);
  10436. DRM_DEBUG_ATOMIC("[CRTC:%d:%s] has [PLANE:%d:%s] with fb %i\n",
  10437. intel_crtc->base.base.id,
  10438. intel_crtc->base.name,
  10439. plane->base.id, plane->name,
  10440. fb ? fb->base.id : -1);
  10441. DRM_DEBUG_ATOMIC("[PLANE:%d:%s] visible %i -> %i, off %i, on %i, ms %i\n",
  10442. plane->base.id, plane->name,
  10443. was_visible, visible,
  10444. turn_off, turn_on, mode_changed);
  10445. if (turn_on) {
  10446. pipe_config->update_wm_pre = true;
  10447. /* must disable cxsr around plane enable/disable */
  10448. if (plane->type != DRM_PLANE_TYPE_CURSOR)
  10449. pipe_config->disable_cxsr = true;
  10450. } else if (turn_off) {
  10451. pipe_config->update_wm_post = true;
  10452. /* must disable cxsr around plane enable/disable */
  10453. if (plane->type != DRM_PLANE_TYPE_CURSOR)
  10454. pipe_config->disable_cxsr = true;
  10455. } else if (intel_wm_need_update(plane, plane_state)) {
  10456. /* FIXME bollocks */
  10457. pipe_config->update_wm_pre = true;
  10458. pipe_config->update_wm_post = true;
  10459. }
  10460. /* Pre-gen9 platforms need two-step watermark updates */
  10461. if ((pipe_config->update_wm_pre || pipe_config->update_wm_post) &&
  10462. INTEL_GEN(dev_priv) < 9 && dev_priv->display.optimize_watermarks)
  10463. to_intel_crtc_state(crtc_state)->wm.need_postvbl_update = true;
  10464. if (visible || was_visible)
  10465. pipe_config->fb_bits |= to_intel_plane(plane)->frontbuffer_bit;
  10466. /*
  10467. * WaCxSRDisabledForSpriteScaling:ivb
  10468. *
  10469. * cstate->update_wm was already set above, so this flag will
  10470. * take effect when we commit and program watermarks.
  10471. */
  10472. if (plane->type == DRM_PLANE_TYPE_OVERLAY && IS_IVYBRIDGE(dev_priv) &&
  10473. needs_scaling(to_intel_plane_state(plane_state)) &&
  10474. !needs_scaling(old_plane_state))
  10475. pipe_config->disable_lp_wm = true;
  10476. return 0;
  10477. }
  10478. static bool encoders_cloneable(const struct intel_encoder *a,
  10479. const struct intel_encoder *b)
  10480. {
  10481. /* masks could be asymmetric, so check both ways */
  10482. return a == b || (a->cloneable & (1 << b->type) &&
  10483. b->cloneable & (1 << a->type));
  10484. }
  10485. static bool check_single_encoder_cloning(struct drm_atomic_state *state,
  10486. struct intel_crtc *crtc,
  10487. struct intel_encoder *encoder)
  10488. {
  10489. struct intel_encoder *source_encoder;
  10490. struct drm_connector *connector;
  10491. struct drm_connector_state *connector_state;
  10492. int i;
  10493. for_each_connector_in_state(state, connector, connector_state, i) {
  10494. if (connector_state->crtc != &crtc->base)
  10495. continue;
  10496. source_encoder =
  10497. to_intel_encoder(connector_state->best_encoder);
  10498. if (!encoders_cloneable(encoder, source_encoder))
  10499. return false;
  10500. }
  10501. return true;
  10502. }
  10503. static int intel_crtc_atomic_check(struct drm_crtc *crtc,
  10504. struct drm_crtc_state *crtc_state)
  10505. {
  10506. struct drm_device *dev = crtc->dev;
  10507. struct drm_i915_private *dev_priv = to_i915(dev);
  10508. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  10509. struct intel_crtc_state *pipe_config =
  10510. to_intel_crtc_state(crtc_state);
  10511. struct drm_atomic_state *state = crtc_state->state;
  10512. int ret;
  10513. bool mode_changed = needs_modeset(crtc_state);
  10514. if (mode_changed && !crtc_state->active)
  10515. pipe_config->update_wm_post = true;
  10516. if (mode_changed && crtc_state->enable &&
  10517. dev_priv->display.crtc_compute_clock &&
  10518. !WARN_ON(pipe_config->shared_dpll)) {
  10519. ret = dev_priv->display.crtc_compute_clock(intel_crtc,
  10520. pipe_config);
  10521. if (ret)
  10522. return ret;
  10523. }
  10524. if (crtc_state->color_mgmt_changed) {
  10525. ret = intel_color_check(crtc, crtc_state);
  10526. if (ret)
  10527. return ret;
  10528. /*
  10529. * Changing color management on Intel hardware is
  10530. * handled as part of planes update.
  10531. */
  10532. crtc_state->planes_changed = true;
  10533. }
  10534. ret = 0;
  10535. if (dev_priv->display.compute_pipe_wm) {
  10536. ret = dev_priv->display.compute_pipe_wm(pipe_config);
  10537. if (ret) {
  10538. DRM_DEBUG_KMS("Target pipe watermarks are invalid\n");
  10539. return ret;
  10540. }
  10541. }
  10542. if (dev_priv->display.compute_intermediate_wm &&
  10543. !to_intel_atomic_state(state)->skip_intermediate_wm) {
  10544. if (WARN_ON(!dev_priv->display.compute_pipe_wm))
  10545. return 0;
  10546. /*
  10547. * Calculate 'intermediate' watermarks that satisfy both the
  10548. * old state and the new state. We can program these
  10549. * immediately.
  10550. */
  10551. ret = dev_priv->display.compute_intermediate_wm(dev,
  10552. intel_crtc,
  10553. pipe_config);
  10554. if (ret) {
  10555. DRM_DEBUG_KMS("No valid intermediate pipe watermarks are possible\n");
  10556. return ret;
  10557. }
  10558. } else if (dev_priv->display.compute_intermediate_wm) {
  10559. if (HAS_PCH_SPLIT(dev_priv) && INTEL_GEN(dev_priv) < 9)
  10560. pipe_config->wm.ilk.intermediate = pipe_config->wm.ilk.optimal;
  10561. }
  10562. if (INTEL_GEN(dev_priv) >= 9) {
  10563. if (mode_changed)
  10564. ret = skl_update_scaler_crtc(pipe_config);
  10565. if (!ret)
  10566. ret = intel_atomic_setup_scalers(dev, intel_crtc,
  10567. pipe_config);
  10568. }
  10569. return ret;
  10570. }
  10571. static const struct drm_crtc_helper_funcs intel_helper_funcs = {
  10572. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  10573. .atomic_begin = intel_begin_crtc_commit,
  10574. .atomic_flush = intel_finish_crtc_commit,
  10575. .atomic_check = intel_crtc_atomic_check,
  10576. };
  10577. static void intel_modeset_update_connector_atomic_state(struct drm_device *dev)
  10578. {
  10579. struct intel_connector *connector;
  10580. for_each_intel_connector(dev, connector) {
  10581. if (connector->base.state->crtc)
  10582. drm_connector_unreference(&connector->base);
  10583. if (connector->base.encoder) {
  10584. connector->base.state->best_encoder =
  10585. connector->base.encoder;
  10586. connector->base.state->crtc =
  10587. connector->base.encoder->crtc;
  10588. drm_connector_reference(&connector->base);
  10589. } else {
  10590. connector->base.state->best_encoder = NULL;
  10591. connector->base.state->crtc = NULL;
  10592. }
  10593. }
  10594. }
  10595. static void
  10596. connected_sink_compute_bpp(struct intel_connector *connector,
  10597. struct intel_crtc_state *pipe_config)
  10598. {
  10599. const struct drm_display_info *info = &connector->base.display_info;
  10600. int bpp = pipe_config->pipe_bpp;
  10601. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  10602. connector->base.base.id,
  10603. connector->base.name);
  10604. /* Don't use an invalid EDID bpc value */
  10605. if (info->bpc != 0 && info->bpc * 3 < bpp) {
  10606. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  10607. bpp, info->bpc * 3);
  10608. pipe_config->pipe_bpp = info->bpc * 3;
  10609. }
  10610. /* Clamp bpp to 8 on screens without EDID 1.4 */
  10611. if (info->bpc == 0 && bpp > 24) {
  10612. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  10613. bpp);
  10614. pipe_config->pipe_bpp = 24;
  10615. }
  10616. }
  10617. static int
  10618. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  10619. struct intel_crtc_state *pipe_config)
  10620. {
  10621. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  10622. struct drm_atomic_state *state;
  10623. struct drm_connector *connector;
  10624. struct drm_connector_state *connector_state;
  10625. int bpp, i;
  10626. if ((IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  10627. IS_CHERRYVIEW(dev_priv)))
  10628. bpp = 10*3;
  10629. else if (INTEL_GEN(dev_priv) >= 5)
  10630. bpp = 12*3;
  10631. else
  10632. bpp = 8*3;
  10633. pipe_config->pipe_bpp = bpp;
  10634. state = pipe_config->base.state;
  10635. /* Clamp display bpp to EDID value */
  10636. for_each_connector_in_state(state, connector, connector_state, i) {
  10637. if (connector_state->crtc != &crtc->base)
  10638. continue;
  10639. connected_sink_compute_bpp(to_intel_connector(connector),
  10640. pipe_config);
  10641. }
  10642. return bpp;
  10643. }
  10644. static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
  10645. {
  10646. DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
  10647. "type: 0x%x flags: 0x%x\n",
  10648. mode->crtc_clock,
  10649. mode->crtc_hdisplay, mode->crtc_hsync_start,
  10650. mode->crtc_hsync_end, mode->crtc_htotal,
  10651. mode->crtc_vdisplay, mode->crtc_vsync_start,
  10652. mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
  10653. }
  10654. static inline void
  10655. intel_dump_m_n_config(struct intel_crtc_state *pipe_config, char *id,
  10656. unsigned int lane_count, struct intel_link_m_n *m_n)
  10657. {
  10658. DRM_DEBUG_KMS("%s: lanes: %i; gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  10659. id, lane_count,
  10660. m_n->gmch_m, m_n->gmch_n,
  10661. m_n->link_m, m_n->link_n, m_n->tu);
  10662. }
  10663. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  10664. struct intel_crtc_state *pipe_config,
  10665. const char *context)
  10666. {
  10667. struct drm_device *dev = crtc->base.dev;
  10668. struct drm_i915_private *dev_priv = to_i915(dev);
  10669. struct drm_plane *plane;
  10670. struct intel_plane *intel_plane;
  10671. struct intel_plane_state *state;
  10672. struct drm_framebuffer *fb;
  10673. DRM_DEBUG_KMS("[CRTC:%d:%s]%s\n",
  10674. crtc->base.base.id, crtc->base.name, context);
  10675. DRM_DEBUG_KMS("cpu_transcoder: %s, pipe bpp: %i, dithering: %i\n",
  10676. transcoder_name(pipe_config->cpu_transcoder),
  10677. pipe_config->pipe_bpp, pipe_config->dither);
  10678. if (pipe_config->has_pch_encoder)
  10679. intel_dump_m_n_config(pipe_config, "fdi",
  10680. pipe_config->fdi_lanes,
  10681. &pipe_config->fdi_m_n);
  10682. if (intel_crtc_has_dp_encoder(pipe_config)) {
  10683. intel_dump_m_n_config(pipe_config, "dp m_n",
  10684. pipe_config->lane_count, &pipe_config->dp_m_n);
  10685. if (pipe_config->has_drrs)
  10686. intel_dump_m_n_config(pipe_config, "dp m2_n2",
  10687. pipe_config->lane_count,
  10688. &pipe_config->dp_m2_n2);
  10689. }
  10690. DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
  10691. pipe_config->has_audio, pipe_config->has_infoframe);
  10692. DRM_DEBUG_KMS("requested mode:\n");
  10693. drm_mode_debug_printmodeline(&pipe_config->base.mode);
  10694. DRM_DEBUG_KMS("adjusted mode:\n");
  10695. drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
  10696. intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
  10697. DRM_DEBUG_KMS("port clock: %d, pipe src size: %dx%d\n",
  10698. pipe_config->port_clock,
  10699. pipe_config->pipe_src_w, pipe_config->pipe_src_h);
  10700. if (INTEL_GEN(dev_priv) >= 9)
  10701. DRM_DEBUG_KMS("num_scalers: %d, scaler_users: 0x%x, scaler_id: %d\n",
  10702. crtc->num_scalers,
  10703. pipe_config->scaler_state.scaler_users,
  10704. pipe_config->scaler_state.scaler_id);
  10705. if (HAS_GMCH_DISPLAY(dev_priv))
  10706. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  10707. pipe_config->gmch_pfit.control,
  10708. pipe_config->gmch_pfit.pgm_ratios,
  10709. pipe_config->gmch_pfit.lvds_border_bits);
  10710. else
  10711. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
  10712. pipe_config->pch_pfit.pos,
  10713. pipe_config->pch_pfit.size,
  10714. enableddisabled(pipe_config->pch_pfit.enabled));
  10715. DRM_DEBUG_KMS("ips: %i, double wide: %i\n",
  10716. pipe_config->ips_enabled, pipe_config->double_wide);
  10717. if (IS_BROXTON(dev_priv)) {
  10718. DRM_DEBUG_KMS("dpll_hw_state: ebb0: 0x%x, ebb4: 0x%x,"
  10719. "pll0: 0x%x, pll1: 0x%x, pll2: 0x%x, pll3: 0x%x, "
  10720. "pll6: 0x%x, pll8: 0x%x, pll9: 0x%x, pll10: 0x%x, pcsdw12: 0x%x\n",
  10721. pipe_config->dpll_hw_state.ebb0,
  10722. pipe_config->dpll_hw_state.ebb4,
  10723. pipe_config->dpll_hw_state.pll0,
  10724. pipe_config->dpll_hw_state.pll1,
  10725. pipe_config->dpll_hw_state.pll2,
  10726. pipe_config->dpll_hw_state.pll3,
  10727. pipe_config->dpll_hw_state.pll6,
  10728. pipe_config->dpll_hw_state.pll8,
  10729. pipe_config->dpll_hw_state.pll9,
  10730. pipe_config->dpll_hw_state.pll10,
  10731. pipe_config->dpll_hw_state.pcsdw12);
  10732. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  10733. DRM_DEBUG_KMS("dpll_hw_state: "
  10734. "ctrl1: 0x%x, cfgcr1: 0x%x, cfgcr2: 0x%x\n",
  10735. pipe_config->dpll_hw_state.ctrl1,
  10736. pipe_config->dpll_hw_state.cfgcr1,
  10737. pipe_config->dpll_hw_state.cfgcr2);
  10738. } else if (HAS_DDI(dev_priv)) {
  10739. DRM_DEBUG_KMS("dpll_hw_state: wrpll: 0x%x spll: 0x%x\n",
  10740. pipe_config->dpll_hw_state.wrpll,
  10741. pipe_config->dpll_hw_state.spll);
  10742. } else {
  10743. DRM_DEBUG_KMS("dpll_hw_state: dpll: 0x%x, dpll_md: 0x%x, "
  10744. "fp0: 0x%x, fp1: 0x%x\n",
  10745. pipe_config->dpll_hw_state.dpll,
  10746. pipe_config->dpll_hw_state.dpll_md,
  10747. pipe_config->dpll_hw_state.fp0,
  10748. pipe_config->dpll_hw_state.fp1);
  10749. }
  10750. DRM_DEBUG_KMS("planes on this crtc\n");
  10751. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  10752. struct drm_format_name_buf format_name;
  10753. intel_plane = to_intel_plane(plane);
  10754. if (intel_plane->pipe != crtc->pipe)
  10755. continue;
  10756. state = to_intel_plane_state(plane->state);
  10757. fb = state->base.fb;
  10758. if (!fb) {
  10759. DRM_DEBUG_KMS("[PLANE:%d:%s] disabled, scaler_id = %d\n",
  10760. plane->base.id, plane->name, state->scaler_id);
  10761. continue;
  10762. }
  10763. DRM_DEBUG_KMS("[PLANE:%d:%s] FB:%d, fb = %ux%u format = %s\n",
  10764. plane->base.id, plane->name,
  10765. fb->base.id, fb->width, fb->height,
  10766. drm_get_format_name(fb->pixel_format, &format_name));
  10767. if (INTEL_GEN(dev_priv) >= 9)
  10768. DRM_DEBUG_KMS("\tscaler:%d src %dx%d+%d+%d dst %dx%d+%d+%d\n",
  10769. state->scaler_id,
  10770. state->base.src.x1 >> 16,
  10771. state->base.src.y1 >> 16,
  10772. drm_rect_width(&state->base.src) >> 16,
  10773. drm_rect_height(&state->base.src) >> 16,
  10774. state->base.dst.x1, state->base.dst.y1,
  10775. drm_rect_width(&state->base.dst),
  10776. drm_rect_height(&state->base.dst));
  10777. }
  10778. }
  10779. static bool check_digital_port_conflicts(struct drm_atomic_state *state)
  10780. {
  10781. struct drm_device *dev = state->dev;
  10782. struct drm_connector *connector;
  10783. unsigned int used_ports = 0;
  10784. unsigned int used_mst_ports = 0;
  10785. /*
  10786. * Walk the connector list instead of the encoder
  10787. * list to detect the problem on ddi platforms
  10788. * where there's just one encoder per digital port.
  10789. */
  10790. drm_for_each_connector(connector, dev) {
  10791. struct drm_connector_state *connector_state;
  10792. struct intel_encoder *encoder;
  10793. connector_state = drm_atomic_get_existing_connector_state(state, connector);
  10794. if (!connector_state)
  10795. connector_state = connector->state;
  10796. if (!connector_state->best_encoder)
  10797. continue;
  10798. encoder = to_intel_encoder(connector_state->best_encoder);
  10799. WARN_ON(!connector_state->crtc);
  10800. switch (encoder->type) {
  10801. unsigned int port_mask;
  10802. case INTEL_OUTPUT_UNKNOWN:
  10803. if (WARN_ON(!HAS_DDI(to_i915(dev))))
  10804. break;
  10805. case INTEL_OUTPUT_DP:
  10806. case INTEL_OUTPUT_HDMI:
  10807. case INTEL_OUTPUT_EDP:
  10808. port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
  10809. /* the same port mustn't appear more than once */
  10810. if (used_ports & port_mask)
  10811. return false;
  10812. used_ports |= port_mask;
  10813. break;
  10814. case INTEL_OUTPUT_DP_MST:
  10815. used_mst_ports |=
  10816. 1 << enc_to_mst(&encoder->base)->primary->port;
  10817. break;
  10818. default:
  10819. break;
  10820. }
  10821. }
  10822. /* can't mix MST and SST/HDMI on the same port */
  10823. if (used_ports & used_mst_ports)
  10824. return false;
  10825. return true;
  10826. }
  10827. static void
  10828. clear_intel_crtc_state(struct intel_crtc_state *crtc_state)
  10829. {
  10830. struct drm_crtc_state tmp_state;
  10831. struct intel_crtc_scaler_state scaler_state;
  10832. struct intel_dpll_hw_state dpll_hw_state;
  10833. struct intel_shared_dpll *shared_dpll;
  10834. bool force_thru;
  10835. /* FIXME: before the switch to atomic started, a new pipe_config was
  10836. * kzalloc'd. Code that depends on any field being zero should be
  10837. * fixed, so that the crtc_state can be safely duplicated. For now,
  10838. * only fields that are know to not cause problems are preserved. */
  10839. tmp_state = crtc_state->base;
  10840. scaler_state = crtc_state->scaler_state;
  10841. shared_dpll = crtc_state->shared_dpll;
  10842. dpll_hw_state = crtc_state->dpll_hw_state;
  10843. force_thru = crtc_state->pch_pfit.force_thru;
  10844. memset(crtc_state, 0, sizeof *crtc_state);
  10845. crtc_state->base = tmp_state;
  10846. crtc_state->scaler_state = scaler_state;
  10847. crtc_state->shared_dpll = shared_dpll;
  10848. crtc_state->dpll_hw_state = dpll_hw_state;
  10849. crtc_state->pch_pfit.force_thru = force_thru;
  10850. }
  10851. static int
  10852. intel_modeset_pipe_config(struct drm_crtc *crtc,
  10853. struct intel_crtc_state *pipe_config)
  10854. {
  10855. struct drm_atomic_state *state = pipe_config->base.state;
  10856. struct intel_encoder *encoder;
  10857. struct drm_connector *connector;
  10858. struct drm_connector_state *connector_state;
  10859. int base_bpp, ret = -EINVAL;
  10860. int i;
  10861. bool retry = true;
  10862. clear_intel_crtc_state(pipe_config);
  10863. pipe_config->cpu_transcoder =
  10864. (enum transcoder) to_intel_crtc(crtc)->pipe;
  10865. /*
  10866. * Sanitize sync polarity flags based on requested ones. If neither
  10867. * positive or negative polarity is requested, treat this as meaning
  10868. * negative polarity.
  10869. */
  10870. if (!(pipe_config->base.adjusted_mode.flags &
  10871. (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
  10872. pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  10873. if (!(pipe_config->base.adjusted_mode.flags &
  10874. (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
  10875. pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  10876. base_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  10877. pipe_config);
  10878. if (base_bpp < 0)
  10879. goto fail;
  10880. /*
  10881. * Determine the real pipe dimensions. Note that stereo modes can
  10882. * increase the actual pipe size due to the frame doubling and
  10883. * insertion of additional space for blanks between the frame. This
  10884. * is stored in the crtc timings. We use the requested mode to do this
  10885. * computation to clearly distinguish it from the adjusted mode, which
  10886. * can be changed by the connectors in the below retry loop.
  10887. */
  10888. drm_crtc_get_hv_timing(&pipe_config->base.mode,
  10889. &pipe_config->pipe_src_w,
  10890. &pipe_config->pipe_src_h);
  10891. for_each_connector_in_state(state, connector, connector_state, i) {
  10892. if (connector_state->crtc != crtc)
  10893. continue;
  10894. encoder = to_intel_encoder(connector_state->best_encoder);
  10895. if (!check_single_encoder_cloning(state, to_intel_crtc(crtc), encoder)) {
  10896. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  10897. goto fail;
  10898. }
  10899. /*
  10900. * Determine output_types before calling the .compute_config()
  10901. * hooks so that the hooks can use this information safely.
  10902. */
  10903. pipe_config->output_types |= 1 << encoder->type;
  10904. }
  10905. encoder_retry:
  10906. /* Ensure the port clock defaults are reset when retrying. */
  10907. pipe_config->port_clock = 0;
  10908. pipe_config->pixel_multiplier = 1;
  10909. /* Fill in default crtc timings, allow encoders to overwrite them. */
  10910. drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
  10911. CRTC_STEREO_DOUBLE);
  10912. /* Pass our mode to the connectors and the CRTC to give them a chance to
  10913. * adjust it according to limitations or connector properties, and also
  10914. * a chance to reject the mode entirely.
  10915. */
  10916. for_each_connector_in_state(state, connector, connector_state, i) {
  10917. if (connector_state->crtc != crtc)
  10918. continue;
  10919. encoder = to_intel_encoder(connector_state->best_encoder);
  10920. if (!(encoder->compute_config(encoder, pipe_config, connector_state))) {
  10921. DRM_DEBUG_KMS("Encoder config failure\n");
  10922. goto fail;
  10923. }
  10924. }
  10925. /* Set default port clock if not overwritten by the encoder. Needs to be
  10926. * done afterwards in case the encoder adjusts the mode. */
  10927. if (!pipe_config->port_clock)
  10928. pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
  10929. * pipe_config->pixel_multiplier;
  10930. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  10931. if (ret < 0) {
  10932. DRM_DEBUG_KMS("CRTC fixup failed\n");
  10933. goto fail;
  10934. }
  10935. if (ret == RETRY) {
  10936. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  10937. ret = -EINVAL;
  10938. goto fail;
  10939. }
  10940. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  10941. retry = false;
  10942. goto encoder_retry;
  10943. }
  10944. /* Dithering seems to not pass-through bits correctly when it should, so
  10945. * only enable it on 6bpc panels. */
  10946. pipe_config->dither = pipe_config->pipe_bpp == 6*3;
  10947. DRM_DEBUG_KMS("hw max bpp: %i, pipe bpp: %i, dithering: %i\n",
  10948. base_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  10949. fail:
  10950. return ret;
  10951. }
  10952. static void
  10953. intel_modeset_update_crtc_state(struct drm_atomic_state *state)
  10954. {
  10955. struct drm_crtc *crtc;
  10956. struct drm_crtc_state *crtc_state;
  10957. int i;
  10958. /* Double check state. */
  10959. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  10960. to_intel_crtc(crtc)->config = to_intel_crtc_state(crtc->state);
  10961. /* Update hwmode for vblank functions */
  10962. if (crtc->state->active)
  10963. crtc->hwmode = crtc->state->adjusted_mode;
  10964. else
  10965. crtc->hwmode.crtc_clock = 0;
  10966. /*
  10967. * Update legacy state to satisfy fbc code. This can
  10968. * be removed when fbc uses the atomic state.
  10969. */
  10970. if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
  10971. struct drm_plane_state *plane_state = crtc->primary->state;
  10972. crtc->primary->fb = plane_state->fb;
  10973. crtc->x = plane_state->src_x >> 16;
  10974. crtc->y = plane_state->src_y >> 16;
  10975. }
  10976. }
  10977. }
  10978. static bool intel_fuzzy_clock_check(int clock1, int clock2)
  10979. {
  10980. int diff;
  10981. if (clock1 == clock2)
  10982. return true;
  10983. if (!clock1 || !clock2)
  10984. return false;
  10985. diff = abs(clock1 - clock2);
  10986. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  10987. return true;
  10988. return false;
  10989. }
  10990. static bool
  10991. intel_compare_m_n(unsigned int m, unsigned int n,
  10992. unsigned int m2, unsigned int n2,
  10993. bool exact)
  10994. {
  10995. if (m == m2 && n == n2)
  10996. return true;
  10997. if (exact || !m || !n || !m2 || !n2)
  10998. return false;
  10999. BUILD_BUG_ON(DATA_LINK_M_N_MASK > INT_MAX);
  11000. if (n > n2) {
  11001. while (n > n2) {
  11002. m2 <<= 1;
  11003. n2 <<= 1;
  11004. }
  11005. } else if (n < n2) {
  11006. while (n < n2) {
  11007. m <<= 1;
  11008. n <<= 1;
  11009. }
  11010. }
  11011. if (n != n2)
  11012. return false;
  11013. return intel_fuzzy_clock_check(m, m2);
  11014. }
  11015. static bool
  11016. intel_compare_link_m_n(const struct intel_link_m_n *m_n,
  11017. struct intel_link_m_n *m2_n2,
  11018. bool adjust)
  11019. {
  11020. if (m_n->tu == m2_n2->tu &&
  11021. intel_compare_m_n(m_n->gmch_m, m_n->gmch_n,
  11022. m2_n2->gmch_m, m2_n2->gmch_n, !adjust) &&
  11023. intel_compare_m_n(m_n->link_m, m_n->link_n,
  11024. m2_n2->link_m, m2_n2->link_n, !adjust)) {
  11025. if (adjust)
  11026. *m2_n2 = *m_n;
  11027. return true;
  11028. }
  11029. return false;
  11030. }
  11031. static bool
  11032. intel_pipe_config_compare(struct drm_i915_private *dev_priv,
  11033. struct intel_crtc_state *current_config,
  11034. struct intel_crtc_state *pipe_config,
  11035. bool adjust)
  11036. {
  11037. bool ret = true;
  11038. #define INTEL_ERR_OR_DBG_KMS(fmt, ...) \
  11039. do { \
  11040. if (!adjust) \
  11041. DRM_ERROR(fmt, ##__VA_ARGS__); \
  11042. else \
  11043. DRM_DEBUG_KMS(fmt, ##__VA_ARGS__); \
  11044. } while (0)
  11045. #define PIPE_CONF_CHECK_X(name) \
  11046. if (current_config->name != pipe_config->name) { \
  11047. INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
  11048. "(expected 0x%08x, found 0x%08x)\n", \
  11049. current_config->name, \
  11050. pipe_config->name); \
  11051. ret = false; \
  11052. }
  11053. #define PIPE_CONF_CHECK_I(name) \
  11054. if (current_config->name != pipe_config->name) { \
  11055. INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
  11056. "(expected %i, found %i)\n", \
  11057. current_config->name, \
  11058. pipe_config->name); \
  11059. ret = false; \
  11060. }
  11061. #define PIPE_CONF_CHECK_P(name) \
  11062. if (current_config->name != pipe_config->name) { \
  11063. INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
  11064. "(expected %p, found %p)\n", \
  11065. current_config->name, \
  11066. pipe_config->name); \
  11067. ret = false; \
  11068. }
  11069. #define PIPE_CONF_CHECK_M_N(name) \
  11070. if (!intel_compare_link_m_n(&current_config->name, \
  11071. &pipe_config->name,\
  11072. adjust)) { \
  11073. INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
  11074. "(expected tu %i gmch %i/%i link %i/%i, " \
  11075. "found tu %i, gmch %i/%i link %i/%i)\n", \
  11076. current_config->name.tu, \
  11077. current_config->name.gmch_m, \
  11078. current_config->name.gmch_n, \
  11079. current_config->name.link_m, \
  11080. current_config->name.link_n, \
  11081. pipe_config->name.tu, \
  11082. pipe_config->name.gmch_m, \
  11083. pipe_config->name.gmch_n, \
  11084. pipe_config->name.link_m, \
  11085. pipe_config->name.link_n); \
  11086. ret = false; \
  11087. }
  11088. /* This is required for BDW+ where there is only one set of registers for
  11089. * switching between high and low RR.
  11090. * This macro can be used whenever a comparison has to be made between one
  11091. * hw state and multiple sw state variables.
  11092. */
  11093. #define PIPE_CONF_CHECK_M_N_ALT(name, alt_name) \
  11094. if (!intel_compare_link_m_n(&current_config->name, \
  11095. &pipe_config->name, adjust) && \
  11096. !intel_compare_link_m_n(&current_config->alt_name, \
  11097. &pipe_config->name, adjust)) { \
  11098. INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
  11099. "(expected tu %i gmch %i/%i link %i/%i, " \
  11100. "or tu %i gmch %i/%i link %i/%i, " \
  11101. "found tu %i, gmch %i/%i link %i/%i)\n", \
  11102. current_config->name.tu, \
  11103. current_config->name.gmch_m, \
  11104. current_config->name.gmch_n, \
  11105. current_config->name.link_m, \
  11106. current_config->name.link_n, \
  11107. current_config->alt_name.tu, \
  11108. current_config->alt_name.gmch_m, \
  11109. current_config->alt_name.gmch_n, \
  11110. current_config->alt_name.link_m, \
  11111. current_config->alt_name.link_n, \
  11112. pipe_config->name.tu, \
  11113. pipe_config->name.gmch_m, \
  11114. pipe_config->name.gmch_n, \
  11115. pipe_config->name.link_m, \
  11116. pipe_config->name.link_n); \
  11117. ret = false; \
  11118. }
  11119. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  11120. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  11121. INTEL_ERR_OR_DBG_KMS("mismatch in " #name "(" #mask ") " \
  11122. "(expected %i, found %i)\n", \
  11123. current_config->name & (mask), \
  11124. pipe_config->name & (mask)); \
  11125. ret = false; \
  11126. }
  11127. #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
  11128. if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
  11129. INTEL_ERR_OR_DBG_KMS("mismatch in " #name " " \
  11130. "(expected %i, found %i)\n", \
  11131. current_config->name, \
  11132. pipe_config->name); \
  11133. ret = false; \
  11134. }
  11135. #define PIPE_CONF_QUIRK(quirk) \
  11136. ((current_config->quirks | pipe_config->quirks) & (quirk))
  11137. PIPE_CONF_CHECK_I(cpu_transcoder);
  11138. PIPE_CONF_CHECK_I(has_pch_encoder);
  11139. PIPE_CONF_CHECK_I(fdi_lanes);
  11140. PIPE_CONF_CHECK_M_N(fdi_m_n);
  11141. PIPE_CONF_CHECK_I(lane_count);
  11142. PIPE_CONF_CHECK_X(lane_lat_optim_mask);
  11143. if (INTEL_GEN(dev_priv) < 8) {
  11144. PIPE_CONF_CHECK_M_N(dp_m_n);
  11145. if (current_config->has_drrs)
  11146. PIPE_CONF_CHECK_M_N(dp_m2_n2);
  11147. } else
  11148. PIPE_CONF_CHECK_M_N_ALT(dp_m_n, dp_m2_n2);
  11149. PIPE_CONF_CHECK_X(output_types);
  11150. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
  11151. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
  11152. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
  11153. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
  11154. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
  11155. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
  11156. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
  11157. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
  11158. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
  11159. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
  11160. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
  11161. PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
  11162. PIPE_CONF_CHECK_I(pixel_multiplier);
  11163. PIPE_CONF_CHECK_I(has_hdmi_sink);
  11164. if ((INTEL_GEN(dev_priv) < 8 && !IS_HASWELL(dev_priv)) ||
  11165. IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  11166. PIPE_CONF_CHECK_I(limited_color_range);
  11167. PIPE_CONF_CHECK_I(has_infoframe);
  11168. PIPE_CONF_CHECK_I(has_audio);
  11169. PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
  11170. DRM_MODE_FLAG_INTERLACE);
  11171. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  11172. PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
  11173. DRM_MODE_FLAG_PHSYNC);
  11174. PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
  11175. DRM_MODE_FLAG_NHSYNC);
  11176. PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
  11177. DRM_MODE_FLAG_PVSYNC);
  11178. PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
  11179. DRM_MODE_FLAG_NVSYNC);
  11180. }
  11181. PIPE_CONF_CHECK_X(gmch_pfit.control);
  11182. /* pfit ratios are autocomputed by the hw on gen4+ */
  11183. if (INTEL_GEN(dev_priv) < 4)
  11184. PIPE_CONF_CHECK_X(gmch_pfit.pgm_ratios);
  11185. PIPE_CONF_CHECK_X(gmch_pfit.lvds_border_bits);
  11186. if (!adjust) {
  11187. PIPE_CONF_CHECK_I(pipe_src_w);
  11188. PIPE_CONF_CHECK_I(pipe_src_h);
  11189. PIPE_CONF_CHECK_I(pch_pfit.enabled);
  11190. if (current_config->pch_pfit.enabled) {
  11191. PIPE_CONF_CHECK_X(pch_pfit.pos);
  11192. PIPE_CONF_CHECK_X(pch_pfit.size);
  11193. }
  11194. PIPE_CONF_CHECK_I(scaler_state.scaler_id);
  11195. }
  11196. /* BDW+ don't expose a synchronous way to read the state */
  11197. if (IS_HASWELL(dev_priv))
  11198. PIPE_CONF_CHECK_I(ips_enabled);
  11199. PIPE_CONF_CHECK_I(double_wide);
  11200. PIPE_CONF_CHECK_P(shared_dpll);
  11201. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  11202. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  11203. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  11204. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  11205. PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
  11206. PIPE_CONF_CHECK_X(dpll_hw_state.spll);
  11207. PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
  11208. PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
  11209. PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
  11210. PIPE_CONF_CHECK_X(dsi_pll.ctrl);
  11211. PIPE_CONF_CHECK_X(dsi_pll.div);
  11212. if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5)
  11213. PIPE_CONF_CHECK_I(pipe_bpp);
  11214. PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
  11215. PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
  11216. #undef PIPE_CONF_CHECK_X
  11217. #undef PIPE_CONF_CHECK_I
  11218. #undef PIPE_CONF_CHECK_P
  11219. #undef PIPE_CONF_CHECK_FLAGS
  11220. #undef PIPE_CONF_CHECK_CLOCK_FUZZY
  11221. #undef PIPE_CONF_QUIRK
  11222. #undef INTEL_ERR_OR_DBG_KMS
  11223. return ret;
  11224. }
  11225. static void intel_pipe_config_sanity_check(struct drm_i915_private *dev_priv,
  11226. const struct intel_crtc_state *pipe_config)
  11227. {
  11228. if (pipe_config->has_pch_encoder) {
  11229. int fdi_dotclock = intel_dotclock_calculate(intel_fdi_link_freq(dev_priv, pipe_config),
  11230. &pipe_config->fdi_m_n);
  11231. int dotclock = pipe_config->base.adjusted_mode.crtc_clock;
  11232. /*
  11233. * FDI already provided one idea for the dotclock.
  11234. * Yell if the encoder disagrees.
  11235. */
  11236. WARN(!intel_fuzzy_clock_check(fdi_dotclock, dotclock),
  11237. "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
  11238. fdi_dotclock, dotclock);
  11239. }
  11240. }
  11241. static void verify_wm_state(struct drm_crtc *crtc,
  11242. struct drm_crtc_state *new_state)
  11243. {
  11244. struct drm_i915_private *dev_priv = to_i915(crtc->dev);
  11245. struct skl_ddb_allocation hw_ddb, *sw_ddb;
  11246. struct skl_pipe_wm hw_wm, *sw_wm;
  11247. struct skl_plane_wm *hw_plane_wm, *sw_plane_wm;
  11248. struct skl_ddb_entry *hw_ddb_entry, *sw_ddb_entry;
  11249. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  11250. const enum pipe pipe = intel_crtc->pipe;
  11251. int plane, level, max_level = ilk_wm_max_level(dev_priv);
  11252. if (INTEL_GEN(dev_priv) < 9 || !new_state->active)
  11253. return;
  11254. skl_pipe_wm_get_hw_state(crtc, &hw_wm);
  11255. sw_wm = &to_intel_crtc_state(new_state)->wm.skl.optimal;
  11256. skl_ddb_get_hw_state(dev_priv, &hw_ddb);
  11257. sw_ddb = &dev_priv->wm.skl_hw.ddb;
  11258. /* planes */
  11259. for_each_universal_plane(dev_priv, pipe, plane) {
  11260. hw_plane_wm = &hw_wm.planes[plane];
  11261. sw_plane_wm = &sw_wm->planes[plane];
  11262. /* Watermarks */
  11263. for (level = 0; level <= max_level; level++) {
  11264. if (skl_wm_level_equals(&hw_plane_wm->wm[level],
  11265. &sw_plane_wm->wm[level]))
  11266. continue;
  11267. DRM_ERROR("mismatch in WM pipe %c plane %d level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
  11268. pipe_name(pipe), plane + 1, level,
  11269. sw_plane_wm->wm[level].plane_en,
  11270. sw_plane_wm->wm[level].plane_res_b,
  11271. sw_plane_wm->wm[level].plane_res_l,
  11272. hw_plane_wm->wm[level].plane_en,
  11273. hw_plane_wm->wm[level].plane_res_b,
  11274. hw_plane_wm->wm[level].plane_res_l);
  11275. }
  11276. if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
  11277. &sw_plane_wm->trans_wm)) {
  11278. DRM_ERROR("mismatch in trans WM pipe %c plane %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
  11279. pipe_name(pipe), plane + 1,
  11280. sw_plane_wm->trans_wm.plane_en,
  11281. sw_plane_wm->trans_wm.plane_res_b,
  11282. sw_plane_wm->trans_wm.plane_res_l,
  11283. hw_plane_wm->trans_wm.plane_en,
  11284. hw_plane_wm->trans_wm.plane_res_b,
  11285. hw_plane_wm->trans_wm.plane_res_l);
  11286. }
  11287. /* DDB */
  11288. hw_ddb_entry = &hw_ddb.plane[pipe][plane];
  11289. sw_ddb_entry = &sw_ddb->plane[pipe][plane];
  11290. if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
  11291. DRM_ERROR("mismatch in DDB state pipe %c plane %d (expected (%u,%u), found (%u,%u))\n",
  11292. pipe_name(pipe), plane + 1,
  11293. sw_ddb_entry->start, sw_ddb_entry->end,
  11294. hw_ddb_entry->start, hw_ddb_entry->end);
  11295. }
  11296. }
  11297. /*
  11298. * cursor
  11299. * If the cursor plane isn't active, we may not have updated it's ddb
  11300. * allocation. In that case since the ddb allocation will be updated
  11301. * once the plane becomes visible, we can skip this check
  11302. */
  11303. if (intel_crtc->cursor_addr) {
  11304. hw_plane_wm = &hw_wm.planes[PLANE_CURSOR];
  11305. sw_plane_wm = &sw_wm->planes[PLANE_CURSOR];
  11306. /* Watermarks */
  11307. for (level = 0; level <= max_level; level++) {
  11308. if (skl_wm_level_equals(&hw_plane_wm->wm[level],
  11309. &sw_plane_wm->wm[level]))
  11310. continue;
  11311. DRM_ERROR("mismatch in WM pipe %c cursor level %d (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
  11312. pipe_name(pipe), level,
  11313. sw_plane_wm->wm[level].plane_en,
  11314. sw_plane_wm->wm[level].plane_res_b,
  11315. sw_plane_wm->wm[level].plane_res_l,
  11316. hw_plane_wm->wm[level].plane_en,
  11317. hw_plane_wm->wm[level].plane_res_b,
  11318. hw_plane_wm->wm[level].plane_res_l);
  11319. }
  11320. if (!skl_wm_level_equals(&hw_plane_wm->trans_wm,
  11321. &sw_plane_wm->trans_wm)) {
  11322. DRM_ERROR("mismatch in trans WM pipe %c cursor (expected e=%d b=%u l=%u, got e=%d b=%u l=%u)\n",
  11323. pipe_name(pipe),
  11324. sw_plane_wm->trans_wm.plane_en,
  11325. sw_plane_wm->trans_wm.plane_res_b,
  11326. sw_plane_wm->trans_wm.plane_res_l,
  11327. hw_plane_wm->trans_wm.plane_en,
  11328. hw_plane_wm->trans_wm.plane_res_b,
  11329. hw_plane_wm->trans_wm.plane_res_l);
  11330. }
  11331. /* DDB */
  11332. hw_ddb_entry = &hw_ddb.plane[pipe][PLANE_CURSOR];
  11333. sw_ddb_entry = &sw_ddb->plane[pipe][PLANE_CURSOR];
  11334. if (!skl_ddb_entry_equal(hw_ddb_entry, sw_ddb_entry)) {
  11335. DRM_ERROR("mismatch in DDB state pipe %c cursor (expected (%u,%u), found (%u,%u))\n",
  11336. pipe_name(pipe),
  11337. sw_ddb_entry->start, sw_ddb_entry->end,
  11338. hw_ddb_entry->start, hw_ddb_entry->end);
  11339. }
  11340. }
  11341. }
  11342. static void
  11343. verify_connector_state(struct drm_device *dev,
  11344. struct drm_atomic_state *state,
  11345. struct drm_crtc *crtc)
  11346. {
  11347. struct drm_connector *connector;
  11348. struct drm_connector_state *old_conn_state;
  11349. int i;
  11350. for_each_connector_in_state(state, connector, old_conn_state, i) {
  11351. struct drm_encoder *encoder = connector->encoder;
  11352. struct drm_connector_state *state = connector->state;
  11353. if (state->crtc != crtc)
  11354. continue;
  11355. intel_connector_verify_state(to_intel_connector(connector));
  11356. I915_STATE_WARN(state->best_encoder != encoder,
  11357. "connector's atomic encoder doesn't match legacy encoder\n");
  11358. }
  11359. }
  11360. static void
  11361. verify_encoder_state(struct drm_device *dev)
  11362. {
  11363. struct intel_encoder *encoder;
  11364. struct intel_connector *connector;
  11365. for_each_intel_encoder(dev, encoder) {
  11366. bool enabled = false;
  11367. enum pipe pipe;
  11368. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  11369. encoder->base.base.id,
  11370. encoder->base.name);
  11371. for_each_intel_connector(dev, connector) {
  11372. if (connector->base.state->best_encoder != &encoder->base)
  11373. continue;
  11374. enabled = true;
  11375. I915_STATE_WARN(connector->base.state->crtc !=
  11376. encoder->base.crtc,
  11377. "connector's crtc doesn't match encoder crtc\n");
  11378. }
  11379. I915_STATE_WARN(!!encoder->base.crtc != enabled,
  11380. "encoder's enabled state mismatch "
  11381. "(expected %i, found %i)\n",
  11382. !!encoder->base.crtc, enabled);
  11383. if (!encoder->base.crtc) {
  11384. bool active;
  11385. active = encoder->get_hw_state(encoder, &pipe);
  11386. I915_STATE_WARN(active,
  11387. "encoder detached but still enabled on pipe %c.\n",
  11388. pipe_name(pipe));
  11389. }
  11390. }
  11391. }
  11392. static void
  11393. verify_crtc_state(struct drm_crtc *crtc,
  11394. struct drm_crtc_state *old_crtc_state,
  11395. struct drm_crtc_state *new_crtc_state)
  11396. {
  11397. struct drm_device *dev = crtc->dev;
  11398. struct drm_i915_private *dev_priv = to_i915(dev);
  11399. struct intel_encoder *encoder;
  11400. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  11401. struct intel_crtc_state *pipe_config, *sw_config;
  11402. struct drm_atomic_state *old_state;
  11403. bool active;
  11404. old_state = old_crtc_state->state;
  11405. __drm_atomic_helper_crtc_destroy_state(old_crtc_state);
  11406. pipe_config = to_intel_crtc_state(old_crtc_state);
  11407. memset(pipe_config, 0, sizeof(*pipe_config));
  11408. pipe_config->base.crtc = crtc;
  11409. pipe_config->base.state = old_state;
  11410. DRM_DEBUG_KMS("[CRTC:%d:%s]\n", crtc->base.id, crtc->name);
  11411. active = dev_priv->display.get_pipe_config(intel_crtc, pipe_config);
  11412. /* hw state is inconsistent with the pipe quirk */
  11413. if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
  11414. (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
  11415. active = new_crtc_state->active;
  11416. I915_STATE_WARN(new_crtc_state->active != active,
  11417. "crtc active state doesn't match with hw state "
  11418. "(expected %i, found %i)\n", new_crtc_state->active, active);
  11419. I915_STATE_WARN(intel_crtc->active != new_crtc_state->active,
  11420. "transitional active state does not match atomic hw state "
  11421. "(expected %i, found %i)\n", new_crtc_state->active, intel_crtc->active);
  11422. for_each_encoder_on_crtc(dev, crtc, encoder) {
  11423. enum pipe pipe;
  11424. active = encoder->get_hw_state(encoder, &pipe);
  11425. I915_STATE_WARN(active != new_crtc_state->active,
  11426. "[ENCODER:%i] active %i with crtc active %i\n",
  11427. encoder->base.base.id, active, new_crtc_state->active);
  11428. I915_STATE_WARN(active && intel_crtc->pipe != pipe,
  11429. "Encoder connected to wrong pipe %c\n",
  11430. pipe_name(pipe));
  11431. if (active) {
  11432. pipe_config->output_types |= 1 << encoder->type;
  11433. encoder->get_config(encoder, pipe_config);
  11434. }
  11435. }
  11436. if (!new_crtc_state->active)
  11437. return;
  11438. intel_pipe_config_sanity_check(dev_priv, pipe_config);
  11439. sw_config = to_intel_crtc_state(crtc->state);
  11440. if (!intel_pipe_config_compare(dev_priv, sw_config,
  11441. pipe_config, false)) {
  11442. I915_STATE_WARN(1, "pipe state doesn't match!\n");
  11443. intel_dump_pipe_config(intel_crtc, pipe_config,
  11444. "[hw state]");
  11445. intel_dump_pipe_config(intel_crtc, sw_config,
  11446. "[sw state]");
  11447. }
  11448. }
  11449. static void
  11450. verify_single_dpll_state(struct drm_i915_private *dev_priv,
  11451. struct intel_shared_dpll *pll,
  11452. struct drm_crtc *crtc,
  11453. struct drm_crtc_state *new_state)
  11454. {
  11455. struct intel_dpll_hw_state dpll_hw_state;
  11456. unsigned crtc_mask;
  11457. bool active;
  11458. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  11459. DRM_DEBUG_KMS("%s\n", pll->name);
  11460. active = pll->funcs.get_hw_state(dev_priv, pll, &dpll_hw_state);
  11461. if (!(pll->flags & INTEL_DPLL_ALWAYS_ON)) {
  11462. I915_STATE_WARN(!pll->on && pll->active_mask,
  11463. "pll in active use but not on in sw tracking\n");
  11464. I915_STATE_WARN(pll->on && !pll->active_mask,
  11465. "pll is on but not used by any active crtc\n");
  11466. I915_STATE_WARN(pll->on != active,
  11467. "pll on state mismatch (expected %i, found %i)\n",
  11468. pll->on, active);
  11469. }
  11470. if (!crtc) {
  11471. I915_STATE_WARN(pll->active_mask & ~pll->config.crtc_mask,
  11472. "more active pll users than references: %x vs %x\n",
  11473. pll->active_mask, pll->config.crtc_mask);
  11474. return;
  11475. }
  11476. crtc_mask = 1 << drm_crtc_index(crtc);
  11477. if (new_state->active)
  11478. I915_STATE_WARN(!(pll->active_mask & crtc_mask),
  11479. "pll active mismatch (expected pipe %c in active mask 0x%02x)\n",
  11480. pipe_name(drm_crtc_index(crtc)), pll->active_mask);
  11481. else
  11482. I915_STATE_WARN(pll->active_mask & crtc_mask,
  11483. "pll active mismatch (didn't expect pipe %c in active mask 0x%02x)\n",
  11484. pipe_name(drm_crtc_index(crtc)), pll->active_mask);
  11485. I915_STATE_WARN(!(pll->config.crtc_mask & crtc_mask),
  11486. "pll enabled crtcs mismatch (expected 0x%x in 0x%02x)\n",
  11487. crtc_mask, pll->config.crtc_mask);
  11488. I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state,
  11489. &dpll_hw_state,
  11490. sizeof(dpll_hw_state)),
  11491. "pll hw state mismatch\n");
  11492. }
  11493. static void
  11494. verify_shared_dpll_state(struct drm_device *dev, struct drm_crtc *crtc,
  11495. struct drm_crtc_state *old_crtc_state,
  11496. struct drm_crtc_state *new_crtc_state)
  11497. {
  11498. struct drm_i915_private *dev_priv = to_i915(dev);
  11499. struct intel_crtc_state *old_state = to_intel_crtc_state(old_crtc_state);
  11500. struct intel_crtc_state *new_state = to_intel_crtc_state(new_crtc_state);
  11501. if (new_state->shared_dpll)
  11502. verify_single_dpll_state(dev_priv, new_state->shared_dpll, crtc, new_crtc_state);
  11503. if (old_state->shared_dpll &&
  11504. old_state->shared_dpll != new_state->shared_dpll) {
  11505. unsigned crtc_mask = 1 << drm_crtc_index(crtc);
  11506. struct intel_shared_dpll *pll = old_state->shared_dpll;
  11507. I915_STATE_WARN(pll->active_mask & crtc_mask,
  11508. "pll active mismatch (didn't expect pipe %c in active mask)\n",
  11509. pipe_name(drm_crtc_index(crtc)));
  11510. I915_STATE_WARN(pll->config.crtc_mask & crtc_mask,
  11511. "pll enabled crtcs mismatch (found %x in enabled mask)\n",
  11512. pipe_name(drm_crtc_index(crtc)));
  11513. }
  11514. }
  11515. static void
  11516. intel_modeset_verify_crtc(struct drm_crtc *crtc,
  11517. struct drm_atomic_state *state,
  11518. struct drm_crtc_state *old_state,
  11519. struct drm_crtc_state *new_state)
  11520. {
  11521. if (!needs_modeset(new_state) &&
  11522. !to_intel_crtc_state(new_state)->update_pipe)
  11523. return;
  11524. verify_wm_state(crtc, new_state);
  11525. verify_connector_state(crtc->dev, state, crtc);
  11526. verify_crtc_state(crtc, old_state, new_state);
  11527. verify_shared_dpll_state(crtc->dev, crtc, old_state, new_state);
  11528. }
  11529. static void
  11530. verify_disabled_dpll_state(struct drm_device *dev)
  11531. {
  11532. struct drm_i915_private *dev_priv = to_i915(dev);
  11533. int i;
  11534. for (i = 0; i < dev_priv->num_shared_dpll; i++)
  11535. verify_single_dpll_state(dev_priv, &dev_priv->shared_dplls[i], NULL, NULL);
  11536. }
  11537. static void
  11538. intel_modeset_verify_disabled(struct drm_device *dev,
  11539. struct drm_atomic_state *state)
  11540. {
  11541. verify_encoder_state(dev);
  11542. verify_connector_state(dev, state, NULL);
  11543. verify_disabled_dpll_state(dev);
  11544. }
  11545. static void update_scanline_offset(struct intel_crtc *crtc)
  11546. {
  11547. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  11548. /*
  11549. * The scanline counter increments at the leading edge of hsync.
  11550. *
  11551. * On most platforms it starts counting from vtotal-1 on the
  11552. * first active line. That means the scanline counter value is
  11553. * always one less than what we would expect. Ie. just after
  11554. * start of vblank, which also occurs at start of hsync (on the
  11555. * last active line), the scanline counter will read vblank_start-1.
  11556. *
  11557. * On gen2 the scanline counter starts counting from 1 instead
  11558. * of vtotal-1, so we have to subtract one (or rather add vtotal-1
  11559. * to keep the value positive), instead of adding one.
  11560. *
  11561. * On HSW+ the behaviour of the scanline counter depends on the output
  11562. * type. For DP ports it behaves like most other platforms, but on HDMI
  11563. * there's an extra 1 line difference. So we need to add two instead of
  11564. * one to the value.
  11565. */
  11566. if (IS_GEN2(dev_priv)) {
  11567. const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
  11568. int vtotal;
  11569. vtotal = adjusted_mode->crtc_vtotal;
  11570. if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
  11571. vtotal /= 2;
  11572. crtc->scanline_offset = vtotal - 1;
  11573. } else if (HAS_DDI(dev_priv) &&
  11574. intel_crtc_has_type(crtc->config, INTEL_OUTPUT_HDMI)) {
  11575. crtc->scanline_offset = 2;
  11576. } else
  11577. crtc->scanline_offset = 1;
  11578. }
  11579. static void intel_modeset_clear_plls(struct drm_atomic_state *state)
  11580. {
  11581. struct drm_device *dev = state->dev;
  11582. struct drm_i915_private *dev_priv = to_i915(dev);
  11583. struct intel_shared_dpll_config *shared_dpll = NULL;
  11584. struct drm_crtc *crtc;
  11585. struct drm_crtc_state *crtc_state;
  11586. int i;
  11587. if (!dev_priv->display.crtc_compute_clock)
  11588. return;
  11589. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  11590. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  11591. struct intel_shared_dpll *old_dpll =
  11592. to_intel_crtc_state(crtc->state)->shared_dpll;
  11593. if (!needs_modeset(crtc_state))
  11594. continue;
  11595. to_intel_crtc_state(crtc_state)->shared_dpll = NULL;
  11596. if (!old_dpll)
  11597. continue;
  11598. if (!shared_dpll)
  11599. shared_dpll = intel_atomic_get_shared_dpll_state(state);
  11600. intel_shared_dpll_config_put(shared_dpll, old_dpll, intel_crtc);
  11601. }
  11602. }
  11603. /*
  11604. * This implements the workaround described in the "notes" section of the mode
  11605. * set sequence documentation. When going from no pipes or single pipe to
  11606. * multiple pipes, and planes are enabled after the pipe, we need to wait at
  11607. * least 2 vblanks on the first pipe before enabling planes on the second pipe.
  11608. */
  11609. static int haswell_mode_set_planes_workaround(struct drm_atomic_state *state)
  11610. {
  11611. struct drm_crtc_state *crtc_state;
  11612. struct intel_crtc *intel_crtc;
  11613. struct drm_crtc *crtc;
  11614. struct intel_crtc_state *first_crtc_state = NULL;
  11615. struct intel_crtc_state *other_crtc_state = NULL;
  11616. enum pipe first_pipe = INVALID_PIPE, enabled_pipe = INVALID_PIPE;
  11617. int i;
  11618. /* look at all crtc's that are going to be enabled in during modeset */
  11619. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  11620. intel_crtc = to_intel_crtc(crtc);
  11621. if (!crtc_state->active || !needs_modeset(crtc_state))
  11622. continue;
  11623. if (first_crtc_state) {
  11624. other_crtc_state = to_intel_crtc_state(crtc_state);
  11625. break;
  11626. } else {
  11627. first_crtc_state = to_intel_crtc_state(crtc_state);
  11628. first_pipe = intel_crtc->pipe;
  11629. }
  11630. }
  11631. /* No workaround needed? */
  11632. if (!first_crtc_state)
  11633. return 0;
  11634. /* w/a possibly needed, check how many crtc's are already enabled. */
  11635. for_each_intel_crtc(state->dev, intel_crtc) {
  11636. struct intel_crtc_state *pipe_config;
  11637. pipe_config = intel_atomic_get_crtc_state(state, intel_crtc);
  11638. if (IS_ERR(pipe_config))
  11639. return PTR_ERR(pipe_config);
  11640. pipe_config->hsw_workaround_pipe = INVALID_PIPE;
  11641. if (!pipe_config->base.active ||
  11642. needs_modeset(&pipe_config->base))
  11643. continue;
  11644. /* 2 or more enabled crtcs means no need for w/a */
  11645. if (enabled_pipe != INVALID_PIPE)
  11646. return 0;
  11647. enabled_pipe = intel_crtc->pipe;
  11648. }
  11649. if (enabled_pipe != INVALID_PIPE)
  11650. first_crtc_state->hsw_workaround_pipe = enabled_pipe;
  11651. else if (other_crtc_state)
  11652. other_crtc_state->hsw_workaround_pipe = first_pipe;
  11653. return 0;
  11654. }
  11655. static int intel_modeset_all_pipes(struct drm_atomic_state *state)
  11656. {
  11657. struct drm_crtc *crtc;
  11658. struct drm_crtc_state *crtc_state;
  11659. int ret = 0;
  11660. /* add all active pipes to the state */
  11661. for_each_crtc(state->dev, crtc) {
  11662. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  11663. if (IS_ERR(crtc_state))
  11664. return PTR_ERR(crtc_state);
  11665. if (!crtc_state->active || needs_modeset(crtc_state))
  11666. continue;
  11667. crtc_state->mode_changed = true;
  11668. ret = drm_atomic_add_affected_connectors(state, crtc);
  11669. if (ret)
  11670. break;
  11671. ret = drm_atomic_add_affected_planes(state, crtc);
  11672. if (ret)
  11673. break;
  11674. }
  11675. return ret;
  11676. }
  11677. static int intel_modeset_checks(struct drm_atomic_state *state)
  11678. {
  11679. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  11680. struct drm_i915_private *dev_priv = to_i915(state->dev);
  11681. struct drm_crtc *crtc;
  11682. struct drm_crtc_state *crtc_state;
  11683. int ret = 0, i;
  11684. if (!check_digital_port_conflicts(state)) {
  11685. DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
  11686. return -EINVAL;
  11687. }
  11688. intel_state->modeset = true;
  11689. intel_state->active_crtcs = dev_priv->active_crtcs;
  11690. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  11691. if (crtc_state->active)
  11692. intel_state->active_crtcs |= 1 << i;
  11693. else
  11694. intel_state->active_crtcs &= ~(1 << i);
  11695. if (crtc_state->active != crtc->state->active)
  11696. intel_state->active_pipe_changes |= drm_crtc_mask(crtc);
  11697. }
  11698. /*
  11699. * See if the config requires any additional preparation, e.g.
  11700. * to adjust global state with pipes off. We need to do this
  11701. * here so we can get the modeset_pipe updated config for the new
  11702. * mode set on this crtc. For other crtcs we need to use the
  11703. * adjusted_mode bits in the crtc directly.
  11704. */
  11705. if (dev_priv->display.modeset_calc_cdclk) {
  11706. if (!intel_state->cdclk_pll_vco)
  11707. intel_state->cdclk_pll_vco = dev_priv->cdclk_pll.vco;
  11708. if (!intel_state->cdclk_pll_vco)
  11709. intel_state->cdclk_pll_vco = dev_priv->skl_preferred_vco_freq;
  11710. ret = dev_priv->display.modeset_calc_cdclk(state);
  11711. if (ret < 0)
  11712. return ret;
  11713. if (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
  11714. intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco)
  11715. ret = intel_modeset_all_pipes(state);
  11716. if (ret < 0)
  11717. return ret;
  11718. DRM_DEBUG_KMS("New cdclk calculated to be atomic %u, actual %u\n",
  11719. intel_state->cdclk, intel_state->dev_cdclk);
  11720. } else {
  11721. to_intel_atomic_state(state)->cdclk = dev_priv->atomic_cdclk_freq;
  11722. }
  11723. intel_modeset_clear_plls(state);
  11724. if (IS_HASWELL(dev_priv))
  11725. return haswell_mode_set_planes_workaround(state);
  11726. return 0;
  11727. }
  11728. /*
  11729. * Handle calculation of various watermark data at the end of the atomic check
  11730. * phase. The code here should be run after the per-crtc and per-plane 'check'
  11731. * handlers to ensure that all derived state has been updated.
  11732. */
  11733. static int calc_watermark_data(struct drm_atomic_state *state)
  11734. {
  11735. struct drm_device *dev = state->dev;
  11736. struct drm_i915_private *dev_priv = to_i915(dev);
  11737. /* Is there platform-specific watermark information to calculate? */
  11738. if (dev_priv->display.compute_global_watermarks)
  11739. return dev_priv->display.compute_global_watermarks(state);
  11740. return 0;
  11741. }
  11742. /**
  11743. * intel_atomic_check - validate state object
  11744. * @dev: drm device
  11745. * @state: state to validate
  11746. */
  11747. static int intel_atomic_check(struct drm_device *dev,
  11748. struct drm_atomic_state *state)
  11749. {
  11750. struct drm_i915_private *dev_priv = to_i915(dev);
  11751. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  11752. struct drm_crtc *crtc;
  11753. struct drm_crtc_state *crtc_state;
  11754. int ret, i;
  11755. bool any_ms = false;
  11756. ret = drm_atomic_helper_check_modeset(dev, state);
  11757. if (ret)
  11758. return ret;
  11759. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  11760. struct intel_crtc_state *pipe_config =
  11761. to_intel_crtc_state(crtc_state);
  11762. /* Catch I915_MODE_FLAG_INHERITED */
  11763. if (crtc_state->mode.private_flags != crtc->state->mode.private_flags)
  11764. crtc_state->mode_changed = true;
  11765. if (!needs_modeset(crtc_state))
  11766. continue;
  11767. if (!crtc_state->enable) {
  11768. any_ms = true;
  11769. continue;
  11770. }
  11771. /* FIXME: For only active_changed we shouldn't need to do any
  11772. * state recomputation at all. */
  11773. ret = drm_atomic_add_affected_connectors(state, crtc);
  11774. if (ret)
  11775. return ret;
  11776. ret = intel_modeset_pipe_config(crtc, pipe_config);
  11777. if (ret) {
  11778. intel_dump_pipe_config(to_intel_crtc(crtc),
  11779. pipe_config, "[failed]");
  11780. return ret;
  11781. }
  11782. if (i915.fastboot &&
  11783. intel_pipe_config_compare(dev_priv,
  11784. to_intel_crtc_state(crtc->state),
  11785. pipe_config, true)) {
  11786. crtc_state->mode_changed = false;
  11787. to_intel_crtc_state(crtc_state)->update_pipe = true;
  11788. }
  11789. if (needs_modeset(crtc_state))
  11790. any_ms = true;
  11791. ret = drm_atomic_add_affected_planes(state, crtc);
  11792. if (ret)
  11793. return ret;
  11794. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  11795. needs_modeset(crtc_state) ?
  11796. "[modeset]" : "[fastset]");
  11797. }
  11798. if (any_ms) {
  11799. ret = intel_modeset_checks(state);
  11800. if (ret)
  11801. return ret;
  11802. } else {
  11803. intel_state->cdclk = dev_priv->atomic_cdclk_freq;
  11804. }
  11805. ret = drm_atomic_helper_check_planes(dev, state);
  11806. if (ret)
  11807. return ret;
  11808. intel_fbc_choose_crtc(dev_priv, state);
  11809. return calc_watermark_data(state);
  11810. }
  11811. static int intel_atomic_prepare_commit(struct drm_device *dev,
  11812. struct drm_atomic_state *state)
  11813. {
  11814. struct drm_i915_private *dev_priv = to_i915(dev);
  11815. struct drm_crtc_state *crtc_state;
  11816. struct drm_crtc *crtc;
  11817. int i, ret;
  11818. for_each_crtc_in_state(state, crtc, crtc_state, i) {
  11819. if (state->legacy_cursor_update)
  11820. continue;
  11821. ret = intel_crtc_wait_for_pending_flips(crtc);
  11822. if (ret)
  11823. return ret;
  11824. if (atomic_read(&to_intel_crtc(crtc)->unpin_work_count) >= 2)
  11825. flush_workqueue(dev_priv->wq);
  11826. }
  11827. ret = mutex_lock_interruptible(&dev->struct_mutex);
  11828. if (ret)
  11829. return ret;
  11830. ret = drm_atomic_helper_prepare_planes(dev, state);
  11831. mutex_unlock(&dev->struct_mutex);
  11832. return ret;
  11833. }
  11834. u32 intel_crtc_get_vblank_counter(struct intel_crtc *crtc)
  11835. {
  11836. struct drm_device *dev = crtc->base.dev;
  11837. if (!dev->max_vblank_count)
  11838. return drm_accurate_vblank_count(&crtc->base);
  11839. return dev->driver->get_vblank_counter(dev, crtc->pipe);
  11840. }
  11841. static void intel_atomic_wait_for_vblanks(struct drm_device *dev,
  11842. struct drm_i915_private *dev_priv,
  11843. unsigned crtc_mask)
  11844. {
  11845. unsigned last_vblank_count[I915_MAX_PIPES];
  11846. enum pipe pipe;
  11847. int ret;
  11848. if (!crtc_mask)
  11849. return;
  11850. for_each_pipe(dev_priv, pipe) {
  11851. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
  11852. pipe);
  11853. if (!((1 << pipe) & crtc_mask))
  11854. continue;
  11855. ret = drm_crtc_vblank_get(&crtc->base);
  11856. if (WARN_ON(ret != 0)) {
  11857. crtc_mask &= ~(1 << pipe);
  11858. continue;
  11859. }
  11860. last_vblank_count[pipe] = drm_crtc_vblank_count(&crtc->base);
  11861. }
  11862. for_each_pipe(dev_priv, pipe) {
  11863. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
  11864. pipe);
  11865. long lret;
  11866. if (!((1 << pipe) & crtc_mask))
  11867. continue;
  11868. lret = wait_event_timeout(dev->vblank[pipe].queue,
  11869. last_vblank_count[pipe] !=
  11870. drm_crtc_vblank_count(&crtc->base),
  11871. msecs_to_jiffies(50));
  11872. WARN(!lret, "pipe %c vblank wait timed out\n", pipe_name(pipe));
  11873. drm_crtc_vblank_put(&crtc->base);
  11874. }
  11875. }
  11876. static bool needs_vblank_wait(struct intel_crtc_state *crtc_state)
  11877. {
  11878. /* fb updated, need to unpin old fb */
  11879. if (crtc_state->fb_changed)
  11880. return true;
  11881. /* wm changes, need vblank before final wm's */
  11882. if (crtc_state->update_wm_post)
  11883. return true;
  11884. /*
  11885. * cxsr is re-enabled after vblank.
  11886. * This is already handled by crtc_state->update_wm_post,
  11887. * but added for clarity.
  11888. */
  11889. if (crtc_state->disable_cxsr)
  11890. return true;
  11891. return false;
  11892. }
  11893. static void intel_update_crtc(struct drm_crtc *crtc,
  11894. struct drm_atomic_state *state,
  11895. struct drm_crtc_state *old_crtc_state,
  11896. unsigned int *crtc_vblank_mask)
  11897. {
  11898. struct drm_device *dev = crtc->dev;
  11899. struct drm_i915_private *dev_priv = to_i915(dev);
  11900. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  11901. struct intel_crtc_state *pipe_config = to_intel_crtc_state(crtc->state);
  11902. bool modeset = needs_modeset(crtc->state);
  11903. if (modeset) {
  11904. update_scanline_offset(intel_crtc);
  11905. dev_priv->display.crtc_enable(pipe_config, state);
  11906. } else {
  11907. intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
  11908. }
  11909. if (drm_atomic_get_existing_plane_state(state, crtc->primary)) {
  11910. intel_fbc_enable(
  11911. intel_crtc, pipe_config,
  11912. to_intel_plane_state(crtc->primary->state));
  11913. }
  11914. drm_atomic_helper_commit_planes_on_crtc(old_crtc_state);
  11915. if (needs_vblank_wait(pipe_config))
  11916. *crtc_vblank_mask |= drm_crtc_mask(crtc);
  11917. }
  11918. static void intel_update_crtcs(struct drm_atomic_state *state,
  11919. unsigned int *crtc_vblank_mask)
  11920. {
  11921. struct drm_crtc *crtc;
  11922. struct drm_crtc_state *old_crtc_state;
  11923. int i;
  11924. for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
  11925. if (!crtc->state->active)
  11926. continue;
  11927. intel_update_crtc(crtc, state, old_crtc_state,
  11928. crtc_vblank_mask);
  11929. }
  11930. }
  11931. static void skl_update_crtcs(struct drm_atomic_state *state,
  11932. unsigned int *crtc_vblank_mask)
  11933. {
  11934. struct drm_i915_private *dev_priv = to_i915(state->dev);
  11935. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  11936. struct drm_crtc *crtc;
  11937. struct intel_crtc *intel_crtc;
  11938. struct drm_crtc_state *old_crtc_state;
  11939. struct intel_crtc_state *cstate;
  11940. unsigned int updated = 0;
  11941. bool progress;
  11942. enum pipe pipe;
  11943. int i;
  11944. const struct skl_ddb_entry *entries[I915_MAX_PIPES] = {};
  11945. for_each_crtc_in_state(state, crtc, old_crtc_state, i)
  11946. /* ignore allocations for crtc's that have been turned off. */
  11947. if (crtc->state->active)
  11948. entries[i] = &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb;
  11949. /*
  11950. * Whenever the number of active pipes changes, we need to make sure we
  11951. * update the pipes in the right order so that their ddb allocations
  11952. * never overlap with eachother inbetween CRTC updates. Otherwise we'll
  11953. * cause pipe underruns and other bad stuff.
  11954. */
  11955. do {
  11956. progress = false;
  11957. for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
  11958. bool vbl_wait = false;
  11959. unsigned int cmask = drm_crtc_mask(crtc);
  11960. intel_crtc = to_intel_crtc(crtc);
  11961. cstate = to_intel_crtc_state(crtc->state);
  11962. pipe = intel_crtc->pipe;
  11963. if (updated & cmask || !cstate->base.active)
  11964. continue;
  11965. if (skl_ddb_allocation_overlaps(entries, &cstate->wm.skl.ddb, i))
  11966. continue;
  11967. updated |= cmask;
  11968. entries[i] = &cstate->wm.skl.ddb;
  11969. /*
  11970. * If this is an already active pipe, it's DDB changed,
  11971. * and this isn't the last pipe that needs updating
  11972. * then we need to wait for a vblank to pass for the
  11973. * new ddb allocation to take effect.
  11974. */
  11975. if (!skl_ddb_entry_equal(&cstate->wm.skl.ddb,
  11976. &to_intel_crtc_state(old_crtc_state)->wm.skl.ddb) &&
  11977. !crtc->state->active_changed &&
  11978. intel_state->wm_results.dirty_pipes != updated)
  11979. vbl_wait = true;
  11980. intel_update_crtc(crtc, state, old_crtc_state,
  11981. crtc_vblank_mask);
  11982. if (vbl_wait)
  11983. intel_wait_for_vblank(dev_priv, pipe);
  11984. progress = true;
  11985. }
  11986. } while (progress);
  11987. }
  11988. static void intel_atomic_commit_tail(struct drm_atomic_state *state)
  11989. {
  11990. struct drm_device *dev = state->dev;
  11991. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  11992. struct drm_i915_private *dev_priv = to_i915(dev);
  11993. struct drm_crtc_state *old_crtc_state;
  11994. struct drm_crtc *crtc;
  11995. struct intel_crtc_state *intel_cstate;
  11996. bool hw_check = intel_state->modeset;
  11997. unsigned long put_domains[I915_MAX_PIPES] = {};
  11998. unsigned crtc_vblank_mask = 0;
  11999. int i;
  12000. drm_atomic_helper_wait_for_dependencies(state);
  12001. if (intel_state->modeset)
  12002. intel_display_power_get(dev_priv, POWER_DOMAIN_MODESET);
  12003. for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
  12004. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  12005. if (needs_modeset(crtc->state) ||
  12006. to_intel_crtc_state(crtc->state)->update_pipe) {
  12007. hw_check = true;
  12008. put_domains[to_intel_crtc(crtc)->pipe] =
  12009. modeset_get_crtc_power_domains(crtc,
  12010. to_intel_crtc_state(crtc->state));
  12011. }
  12012. if (!needs_modeset(crtc->state))
  12013. continue;
  12014. intel_pre_plane_update(to_intel_crtc_state(old_crtc_state));
  12015. if (old_crtc_state->active) {
  12016. intel_crtc_disable_planes(crtc, old_crtc_state->plane_mask);
  12017. dev_priv->display.crtc_disable(to_intel_crtc_state(old_crtc_state), state);
  12018. intel_crtc->active = false;
  12019. intel_fbc_disable(intel_crtc);
  12020. intel_disable_shared_dpll(intel_crtc);
  12021. /*
  12022. * Underruns don't always raise
  12023. * interrupts, so check manually.
  12024. */
  12025. intel_check_cpu_fifo_underruns(dev_priv);
  12026. intel_check_pch_fifo_underruns(dev_priv);
  12027. if (!crtc->state->active) {
  12028. /*
  12029. * Make sure we don't call initial_watermarks
  12030. * for ILK-style watermark updates.
  12031. */
  12032. if (dev_priv->display.atomic_update_watermarks)
  12033. dev_priv->display.initial_watermarks(intel_state,
  12034. to_intel_crtc_state(crtc->state));
  12035. else
  12036. intel_update_watermarks(intel_crtc);
  12037. }
  12038. }
  12039. }
  12040. /* Only after disabling all output pipelines that will be changed can we
  12041. * update the the output configuration. */
  12042. intel_modeset_update_crtc_state(state);
  12043. if (intel_state->modeset) {
  12044. drm_atomic_helper_update_legacy_modeset_state(state->dev, state);
  12045. if (dev_priv->display.modeset_commit_cdclk &&
  12046. (intel_state->dev_cdclk != dev_priv->cdclk_freq ||
  12047. intel_state->cdclk_pll_vco != dev_priv->cdclk_pll.vco))
  12048. dev_priv->display.modeset_commit_cdclk(state);
  12049. /*
  12050. * SKL workaround: bspec recommends we disable the SAGV when we
  12051. * have more then one pipe enabled
  12052. */
  12053. if (!intel_can_enable_sagv(state))
  12054. intel_disable_sagv(dev_priv);
  12055. intel_modeset_verify_disabled(dev, state);
  12056. }
  12057. /* Complete the events for pipes that have now been disabled */
  12058. for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
  12059. bool modeset = needs_modeset(crtc->state);
  12060. /* Complete events for now disable pipes here. */
  12061. if (modeset && !crtc->state->active && crtc->state->event) {
  12062. spin_lock_irq(&dev->event_lock);
  12063. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  12064. spin_unlock_irq(&dev->event_lock);
  12065. crtc->state->event = NULL;
  12066. }
  12067. }
  12068. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  12069. dev_priv->display.update_crtcs(state, &crtc_vblank_mask);
  12070. /* FIXME: We should call drm_atomic_helper_commit_hw_done() here
  12071. * already, but still need the state for the delayed optimization. To
  12072. * fix this:
  12073. * - wrap the optimization/post_plane_update stuff into a per-crtc work.
  12074. * - schedule that vblank worker _before_ calling hw_done
  12075. * - at the start of commit_tail, cancel it _synchrously
  12076. * - switch over to the vblank wait helper in the core after that since
  12077. * we don't need out special handling any more.
  12078. */
  12079. if (!state->legacy_cursor_update)
  12080. intel_atomic_wait_for_vblanks(dev, dev_priv, crtc_vblank_mask);
  12081. /*
  12082. * Now that the vblank has passed, we can go ahead and program the
  12083. * optimal watermarks on platforms that need two-step watermark
  12084. * programming.
  12085. *
  12086. * TODO: Move this (and other cleanup) to an async worker eventually.
  12087. */
  12088. for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
  12089. intel_cstate = to_intel_crtc_state(crtc->state);
  12090. if (dev_priv->display.optimize_watermarks)
  12091. dev_priv->display.optimize_watermarks(intel_state,
  12092. intel_cstate);
  12093. }
  12094. for_each_crtc_in_state(state, crtc, old_crtc_state, i) {
  12095. intel_post_plane_update(to_intel_crtc_state(old_crtc_state));
  12096. if (put_domains[i])
  12097. modeset_put_power_domains(dev_priv, put_domains[i]);
  12098. intel_modeset_verify_crtc(crtc, state, old_crtc_state, crtc->state);
  12099. }
  12100. if (intel_state->modeset && intel_can_enable_sagv(state))
  12101. intel_enable_sagv(dev_priv);
  12102. drm_atomic_helper_commit_hw_done(state);
  12103. if (intel_state->modeset)
  12104. intel_display_power_put(dev_priv, POWER_DOMAIN_MODESET);
  12105. mutex_lock(&dev->struct_mutex);
  12106. drm_atomic_helper_cleanup_planes(dev, state);
  12107. mutex_unlock(&dev->struct_mutex);
  12108. drm_atomic_helper_commit_cleanup_done(state);
  12109. drm_atomic_state_put(state);
  12110. /* As one of the primary mmio accessors, KMS has a high likelihood
  12111. * of triggering bugs in unclaimed access. After we finish
  12112. * modesetting, see if an error has been flagged, and if so
  12113. * enable debugging for the next modeset - and hope we catch
  12114. * the culprit.
  12115. *
  12116. * XXX note that we assume display power is on at this point.
  12117. * This might hold true now but we need to add pm helper to check
  12118. * unclaimed only when the hardware is on, as atomic commits
  12119. * can happen also when the device is completely off.
  12120. */
  12121. intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
  12122. }
  12123. static void intel_atomic_commit_work(struct work_struct *work)
  12124. {
  12125. struct drm_atomic_state *state =
  12126. container_of(work, struct drm_atomic_state, commit_work);
  12127. intel_atomic_commit_tail(state);
  12128. }
  12129. static int __i915_sw_fence_call
  12130. intel_atomic_commit_ready(struct i915_sw_fence *fence,
  12131. enum i915_sw_fence_notify notify)
  12132. {
  12133. struct intel_atomic_state *state =
  12134. container_of(fence, struct intel_atomic_state, commit_ready);
  12135. switch (notify) {
  12136. case FENCE_COMPLETE:
  12137. if (state->base.commit_work.func)
  12138. queue_work(system_unbound_wq, &state->base.commit_work);
  12139. break;
  12140. case FENCE_FREE:
  12141. drm_atomic_state_put(&state->base);
  12142. break;
  12143. }
  12144. return NOTIFY_DONE;
  12145. }
  12146. static void intel_atomic_track_fbs(struct drm_atomic_state *state)
  12147. {
  12148. struct drm_plane_state *old_plane_state;
  12149. struct drm_plane *plane;
  12150. int i;
  12151. for_each_plane_in_state(state, plane, old_plane_state, i)
  12152. i915_gem_track_fb(intel_fb_obj(old_plane_state->fb),
  12153. intel_fb_obj(plane->state->fb),
  12154. to_intel_plane(plane)->frontbuffer_bit);
  12155. }
  12156. /**
  12157. * intel_atomic_commit - commit validated state object
  12158. * @dev: DRM device
  12159. * @state: the top-level driver state object
  12160. * @nonblock: nonblocking commit
  12161. *
  12162. * This function commits a top-level state object that has been validated
  12163. * with drm_atomic_helper_check().
  12164. *
  12165. * RETURNS
  12166. * Zero for success or -errno.
  12167. */
  12168. static int intel_atomic_commit(struct drm_device *dev,
  12169. struct drm_atomic_state *state,
  12170. bool nonblock)
  12171. {
  12172. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  12173. struct drm_i915_private *dev_priv = to_i915(dev);
  12174. int ret = 0;
  12175. ret = drm_atomic_helper_setup_commit(state, nonblock);
  12176. if (ret)
  12177. return ret;
  12178. drm_atomic_state_get(state);
  12179. i915_sw_fence_init(&intel_state->commit_ready,
  12180. intel_atomic_commit_ready);
  12181. ret = intel_atomic_prepare_commit(dev, state);
  12182. if (ret) {
  12183. DRM_DEBUG_ATOMIC("Preparing state failed with %i\n", ret);
  12184. i915_sw_fence_commit(&intel_state->commit_ready);
  12185. return ret;
  12186. }
  12187. drm_atomic_helper_swap_state(state, true);
  12188. dev_priv->wm.distrust_bios_wm = false;
  12189. intel_shared_dpll_commit(state);
  12190. intel_atomic_track_fbs(state);
  12191. if (intel_state->modeset) {
  12192. memcpy(dev_priv->min_pixclk, intel_state->min_pixclk,
  12193. sizeof(intel_state->min_pixclk));
  12194. dev_priv->active_crtcs = intel_state->active_crtcs;
  12195. dev_priv->atomic_cdclk_freq = intel_state->cdclk;
  12196. }
  12197. drm_atomic_state_get(state);
  12198. INIT_WORK(&state->commit_work,
  12199. nonblock ? intel_atomic_commit_work : NULL);
  12200. i915_sw_fence_commit(&intel_state->commit_ready);
  12201. if (!nonblock) {
  12202. i915_sw_fence_wait(&intel_state->commit_ready);
  12203. intel_atomic_commit_tail(state);
  12204. }
  12205. return 0;
  12206. }
  12207. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  12208. {
  12209. struct drm_device *dev = crtc->dev;
  12210. struct drm_atomic_state *state;
  12211. struct drm_crtc_state *crtc_state;
  12212. int ret;
  12213. state = drm_atomic_state_alloc(dev);
  12214. if (!state) {
  12215. DRM_DEBUG_KMS("[CRTC:%d:%s] crtc restore failed, out of memory",
  12216. crtc->base.id, crtc->name);
  12217. return;
  12218. }
  12219. state->acquire_ctx = drm_modeset_legacy_acquire_ctx(crtc);
  12220. retry:
  12221. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  12222. ret = PTR_ERR_OR_ZERO(crtc_state);
  12223. if (!ret) {
  12224. if (!crtc_state->active)
  12225. goto out;
  12226. crtc_state->mode_changed = true;
  12227. ret = drm_atomic_commit(state);
  12228. }
  12229. if (ret == -EDEADLK) {
  12230. drm_atomic_state_clear(state);
  12231. drm_modeset_backoff(state->acquire_ctx);
  12232. goto retry;
  12233. }
  12234. out:
  12235. drm_atomic_state_put(state);
  12236. }
  12237. /*
  12238. * FIXME: Remove this once i915 is fully DRIVER_ATOMIC by calling
  12239. * drm_atomic_helper_legacy_gamma_set() directly.
  12240. */
  12241. static int intel_atomic_legacy_gamma_set(struct drm_crtc *crtc,
  12242. u16 *red, u16 *green, u16 *blue,
  12243. uint32_t size)
  12244. {
  12245. struct drm_device *dev = crtc->dev;
  12246. struct drm_mode_config *config = &dev->mode_config;
  12247. struct drm_crtc_state *state;
  12248. int ret;
  12249. ret = drm_atomic_helper_legacy_gamma_set(crtc, red, green, blue, size);
  12250. if (ret)
  12251. return ret;
  12252. /*
  12253. * Make sure we update the legacy properties so this works when
  12254. * atomic is not enabled.
  12255. */
  12256. state = crtc->state;
  12257. drm_object_property_set_value(&crtc->base,
  12258. config->degamma_lut_property,
  12259. (state->degamma_lut) ?
  12260. state->degamma_lut->base.id : 0);
  12261. drm_object_property_set_value(&crtc->base,
  12262. config->ctm_property,
  12263. (state->ctm) ?
  12264. state->ctm->base.id : 0);
  12265. drm_object_property_set_value(&crtc->base,
  12266. config->gamma_lut_property,
  12267. (state->gamma_lut) ?
  12268. state->gamma_lut->base.id : 0);
  12269. return 0;
  12270. }
  12271. static const struct drm_crtc_funcs intel_crtc_funcs = {
  12272. .gamma_set = intel_atomic_legacy_gamma_set,
  12273. .set_config = drm_atomic_helper_set_config,
  12274. .set_property = drm_atomic_helper_crtc_set_property,
  12275. .destroy = intel_crtc_destroy,
  12276. .page_flip = intel_crtc_page_flip,
  12277. .atomic_duplicate_state = intel_crtc_duplicate_state,
  12278. .atomic_destroy_state = intel_crtc_destroy_state,
  12279. };
  12280. /**
  12281. * intel_prepare_plane_fb - Prepare fb for usage on plane
  12282. * @plane: drm plane to prepare for
  12283. * @fb: framebuffer to prepare for presentation
  12284. *
  12285. * Prepares a framebuffer for usage on a display plane. Generally this
  12286. * involves pinning the underlying object and updating the frontbuffer tracking
  12287. * bits. Some older platforms need special physical address handling for
  12288. * cursor planes.
  12289. *
  12290. * Must be called with struct_mutex held.
  12291. *
  12292. * Returns 0 on success, negative error code on failure.
  12293. */
  12294. int
  12295. intel_prepare_plane_fb(struct drm_plane *plane,
  12296. struct drm_plane_state *new_state)
  12297. {
  12298. struct intel_atomic_state *intel_state =
  12299. to_intel_atomic_state(new_state->state);
  12300. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  12301. struct drm_framebuffer *fb = new_state->fb;
  12302. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  12303. struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->state->fb);
  12304. int ret;
  12305. if (!obj && !old_obj)
  12306. return 0;
  12307. if (old_obj) {
  12308. struct drm_crtc_state *crtc_state =
  12309. drm_atomic_get_existing_crtc_state(new_state->state,
  12310. plane->state->crtc);
  12311. /* Big Hammer, we also need to ensure that any pending
  12312. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  12313. * current scanout is retired before unpinning the old
  12314. * framebuffer. Note that we rely on userspace rendering
  12315. * into the buffer attached to the pipe they are waiting
  12316. * on. If not, userspace generates a GPU hang with IPEHR
  12317. * point to the MI_WAIT_FOR_EVENT.
  12318. *
  12319. * This should only fail upon a hung GPU, in which case we
  12320. * can safely continue.
  12321. */
  12322. if (needs_modeset(crtc_state)) {
  12323. ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
  12324. old_obj->resv, NULL,
  12325. false, 0,
  12326. GFP_KERNEL);
  12327. if (ret < 0)
  12328. return ret;
  12329. }
  12330. }
  12331. if (new_state->fence) { /* explicit fencing */
  12332. ret = i915_sw_fence_await_dma_fence(&intel_state->commit_ready,
  12333. new_state->fence,
  12334. I915_FENCE_TIMEOUT,
  12335. GFP_KERNEL);
  12336. if (ret < 0)
  12337. return ret;
  12338. }
  12339. if (!obj)
  12340. return 0;
  12341. if (!new_state->fence) { /* implicit fencing */
  12342. ret = i915_sw_fence_await_reservation(&intel_state->commit_ready,
  12343. obj->resv, NULL,
  12344. false, I915_FENCE_TIMEOUT,
  12345. GFP_KERNEL);
  12346. if (ret < 0)
  12347. return ret;
  12348. i915_gem_object_wait_priority(obj, 0, I915_PRIORITY_DISPLAY);
  12349. }
  12350. if (plane->type == DRM_PLANE_TYPE_CURSOR &&
  12351. INTEL_INFO(dev_priv)->cursor_needs_physical) {
  12352. int align = IS_I830(dev_priv) ? 16 * 1024 : 256;
  12353. ret = i915_gem_object_attach_phys(obj, align);
  12354. if (ret) {
  12355. DRM_DEBUG_KMS("failed to attach phys object\n");
  12356. return ret;
  12357. }
  12358. } else {
  12359. struct i915_vma *vma;
  12360. vma = intel_pin_and_fence_fb_obj(fb, new_state->rotation);
  12361. if (IS_ERR(vma)) {
  12362. DRM_DEBUG_KMS("failed to pin object\n");
  12363. return PTR_ERR(vma);
  12364. }
  12365. }
  12366. return 0;
  12367. }
  12368. /**
  12369. * intel_cleanup_plane_fb - Cleans up an fb after plane use
  12370. * @plane: drm plane to clean up for
  12371. * @fb: old framebuffer that was on plane
  12372. *
  12373. * Cleans up a framebuffer that has just been removed from a plane.
  12374. *
  12375. * Must be called with struct_mutex held.
  12376. */
  12377. void
  12378. intel_cleanup_plane_fb(struct drm_plane *plane,
  12379. struct drm_plane_state *old_state)
  12380. {
  12381. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  12382. struct intel_plane_state *old_intel_state;
  12383. struct drm_i915_gem_object *old_obj = intel_fb_obj(old_state->fb);
  12384. struct drm_i915_gem_object *obj = intel_fb_obj(plane->state->fb);
  12385. old_intel_state = to_intel_plane_state(old_state);
  12386. if (!obj && !old_obj)
  12387. return;
  12388. if (old_obj && (plane->type != DRM_PLANE_TYPE_CURSOR ||
  12389. !INTEL_INFO(dev_priv)->cursor_needs_physical))
  12390. intel_unpin_fb_obj(old_state->fb, old_state->rotation);
  12391. }
  12392. int
  12393. skl_max_scale(struct intel_crtc *intel_crtc, struct intel_crtc_state *crtc_state)
  12394. {
  12395. int max_scale;
  12396. int crtc_clock, cdclk;
  12397. if (!intel_crtc || !crtc_state->base.enable)
  12398. return DRM_PLANE_HELPER_NO_SCALING;
  12399. crtc_clock = crtc_state->base.adjusted_mode.crtc_clock;
  12400. cdclk = to_intel_atomic_state(crtc_state->base.state)->cdclk;
  12401. if (WARN_ON_ONCE(!crtc_clock || cdclk < crtc_clock))
  12402. return DRM_PLANE_HELPER_NO_SCALING;
  12403. /*
  12404. * skl max scale is lower of:
  12405. * close to 3 but not 3, -1 is for that purpose
  12406. * or
  12407. * cdclk/crtc_clock
  12408. */
  12409. max_scale = min((1 << 16) * 3 - 1, (1 << 8) * ((cdclk << 8) / crtc_clock));
  12410. return max_scale;
  12411. }
  12412. static int
  12413. intel_check_primary_plane(struct drm_plane *plane,
  12414. struct intel_crtc_state *crtc_state,
  12415. struct intel_plane_state *state)
  12416. {
  12417. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  12418. struct drm_crtc *crtc = state->base.crtc;
  12419. int min_scale = DRM_PLANE_HELPER_NO_SCALING;
  12420. int max_scale = DRM_PLANE_HELPER_NO_SCALING;
  12421. bool can_position = false;
  12422. int ret;
  12423. if (INTEL_GEN(dev_priv) >= 9) {
  12424. /* use scaler when colorkey is not required */
  12425. if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
  12426. min_scale = 1;
  12427. max_scale = skl_max_scale(to_intel_crtc(crtc), crtc_state);
  12428. }
  12429. can_position = true;
  12430. }
  12431. ret = drm_plane_helper_check_state(&state->base,
  12432. &state->clip,
  12433. min_scale, max_scale,
  12434. can_position, true);
  12435. if (ret)
  12436. return ret;
  12437. if (!state->base.fb)
  12438. return 0;
  12439. if (INTEL_GEN(dev_priv) >= 9) {
  12440. ret = skl_check_plane_surface(state);
  12441. if (ret)
  12442. return ret;
  12443. }
  12444. return 0;
  12445. }
  12446. static void intel_begin_crtc_commit(struct drm_crtc *crtc,
  12447. struct drm_crtc_state *old_crtc_state)
  12448. {
  12449. struct drm_device *dev = crtc->dev;
  12450. struct drm_i915_private *dev_priv = to_i915(dev);
  12451. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  12452. struct intel_crtc_state *intel_cstate =
  12453. to_intel_crtc_state(crtc->state);
  12454. struct intel_crtc_state *old_intel_cstate =
  12455. to_intel_crtc_state(old_crtc_state);
  12456. struct intel_atomic_state *old_intel_state =
  12457. to_intel_atomic_state(old_crtc_state->state);
  12458. bool modeset = needs_modeset(crtc->state);
  12459. /* Perform vblank evasion around commit operation */
  12460. intel_pipe_update_start(intel_crtc);
  12461. if (modeset)
  12462. goto out;
  12463. if (crtc->state->color_mgmt_changed || to_intel_crtc_state(crtc->state)->update_pipe) {
  12464. intel_color_set_csc(crtc->state);
  12465. intel_color_load_luts(crtc->state);
  12466. }
  12467. if (intel_cstate->update_pipe)
  12468. intel_update_pipe_config(intel_crtc, old_intel_cstate);
  12469. else if (INTEL_GEN(dev_priv) >= 9)
  12470. skl_detach_scalers(intel_crtc);
  12471. out:
  12472. if (dev_priv->display.atomic_update_watermarks)
  12473. dev_priv->display.atomic_update_watermarks(old_intel_state,
  12474. intel_cstate);
  12475. }
  12476. static void intel_finish_crtc_commit(struct drm_crtc *crtc,
  12477. struct drm_crtc_state *old_crtc_state)
  12478. {
  12479. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  12480. intel_pipe_update_end(intel_crtc, NULL);
  12481. }
  12482. /**
  12483. * intel_plane_destroy - destroy a plane
  12484. * @plane: plane to destroy
  12485. *
  12486. * Common destruction function for all types of planes (primary, cursor,
  12487. * sprite).
  12488. */
  12489. void intel_plane_destroy(struct drm_plane *plane)
  12490. {
  12491. drm_plane_cleanup(plane);
  12492. kfree(to_intel_plane(plane));
  12493. }
  12494. const struct drm_plane_funcs intel_plane_funcs = {
  12495. .update_plane = drm_atomic_helper_update_plane,
  12496. .disable_plane = drm_atomic_helper_disable_plane,
  12497. .destroy = intel_plane_destroy,
  12498. .set_property = drm_atomic_helper_plane_set_property,
  12499. .atomic_get_property = intel_plane_atomic_get_property,
  12500. .atomic_set_property = intel_plane_atomic_set_property,
  12501. .atomic_duplicate_state = intel_plane_duplicate_state,
  12502. .atomic_destroy_state = intel_plane_destroy_state,
  12503. };
  12504. static struct intel_plane *
  12505. intel_primary_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
  12506. {
  12507. struct intel_plane *primary = NULL;
  12508. struct intel_plane_state *state = NULL;
  12509. const uint32_t *intel_primary_formats;
  12510. unsigned int supported_rotations;
  12511. unsigned int num_formats;
  12512. int ret;
  12513. primary = kzalloc(sizeof(*primary), GFP_KERNEL);
  12514. if (!primary) {
  12515. ret = -ENOMEM;
  12516. goto fail;
  12517. }
  12518. state = intel_create_plane_state(&primary->base);
  12519. if (!state) {
  12520. ret = -ENOMEM;
  12521. goto fail;
  12522. }
  12523. primary->base.state = &state->base;
  12524. primary->can_scale = false;
  12525. primary->max_downscale = 1;
  12526. if (INTEL_GEN(dev_priv) >= 9) {
  12527. primary->can_scale = true;
  12528. state->scaler_id = -1;
  12529. }
  12530. primary->pipe = pipe;
  12531. /*
  12532. * On gen2/3 only plane A can do FBC, but the panel fitter and LVDS
  12533. * port is hooked to pipe B. Hence we want plane A feeding pipe B.
  12534. */
  12535. if (HAS_FBC(dev_priv) && INTEL_GEN(dev_priv) < 4)
  12536. primary->plane = (enum plane) !pipe;
  12537. else
  12538. primary->plane = (enum plane) pipe;
  12539. primary->frontbuffer_bit = INTEL_FRONTBUFFER_PRIMARY(pipe);
  12540. primary->check_plane = intel_check_primary_plane;
  12541. if (INTEL_GEN(dev_priv) >= 9) {
  12542. intel_primary_formats = skl_primary_formats;
  12543. num_formats = ARRAY_SIZE(skl_primary_formats);
  12544. primary->update_plane = skylake_update_primary_plane;
  12545. primary->disable_plane = skylake_disable_primary_plane;
  12546. } else if (HAS_PCH_SPLIT(dev_priv)) {
  12547. intel_primary_formats = i965_primary_formats;
  12548. num_formats = ARRAY_SIZE(i965_primary_formats);
  12549. primary->update_plane = ironlake_update_primary_plane;
  12550. primary->disable_plane = i9xx_disable_primary_plane;
  12551. } else if (INTEL_GEN(dev_priv) >= 4) {
  12552. intel_primary_formats = i965_primary_formats;
  12553. num_formats = ARRAY_SIZE(i965_primary_formats);
  12554. primary->update_plane = i9xx_update_primary_plane;
  12555. primary->disable_plane = i9xx_disable_primary_plane;
  12556. } else {
  12557. intel_primary_formats = i8xx_primary_formats;
  12558. num_formats = ARRAY_SIZE(i8xx_primary_formats);
  12559. primary->update_plane = i9xx_update_primary_plane;
  12560. primary->disable_plane = i9xx_disable_primary_plane;
  12561. }
  12562. if (INTEL_GEN(dev_priv) >= 9)
  12563. ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
  12564. 0, &intel_plane_funcs,
  12565. intel_primary_formats, num_formats,
  12566. DRM_PLANE_TYPE_PRIMARY,
  12567. "plane 1%c", pipe_name(pipe));
  12568. else if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  12569. ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
  12570. 0, &intel_plane_funcs,
  12571. intel_primary_formats, num_formats,
  12572. DRM_PLANE_TYPE_PRIMARY,
  12573. "primary %c", pipe_name(pipe));
  12574. else
  12575. ret = drm_universal_plane_init(&dev_priv->drm, &primary->base,
  12576. 0, &intel_plane_funcs,
  12577. intel_primary_formats, num_formats,
  12578. DRM_PLANE_TYPE_PRIMARY,
  12579. "plane %c", plane_name(primary->plane));
  12580. if (ret)
  12581. goto fail;
  12582. if (INTEL_GEN(dev_priv) >= 9) {
  12583. supported_rotations =
  12584. DRM_ROTATE_0 | DRM_ROTATE_90 |
  12585. DRM_ROTATE_180 | DRM_ROTATE_270;
  12586. } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
  12587. supported_rotations =
  12588. DRM_ROTATE_0 | DRM_ROTATE_180 |
  12589. DRM_REFLECT_X;
  12590. } else if (INTEL_GEN(dev_priv) >= 4) {
  12591. supported_rotations =
  12592. DRM_ROTATE_0 | DRM_ROTATE_180;
  12593. } else {
  12594. supported_rotations = DRM_ROTATE_0;
  12595. }
  12596. if (INTEL_GEN(dev_priv) >= 4)
  12597. drm_plane_create_rotation_property(&primary->base,
  12598. DRM_ROTATE_0,
  12599. supported_rotations);
  12600. drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
  12601. return primary;
  12602. fail:
  12603. kfree(state);
  12604. kfree(primary);
  12605. return ERR_PTR(ret);
  12606. }
  12607. static int
  12608. intel_check_cursor_plane(struct drm_plane *plane,
  12609. struct intel_crtc_state *crtc_state,
  12610. struct intel_plane_state *state)
  12611. {
  12612. struct drm_framebuffer *fb = state->base.fb;
  12613. struct drm_i915_gem_object *obj = intel_fb_obj(fb);
  12614. enum pipe pipe = to_intel_plane(plane)->pipe;
  12615. unsigned stride;
  12616. int ret;
  12617. ret = drm_plane_helper_check_state(&state->base,
  12618. &state->clip,
  12619. DRM_PLANE_HELPER_NO_SCALING,
  12620. DRM_PLANE_HELPER_NO_SCALING,
  12621. true, true);
  12622. if (ret)
  12623. return ret;
  12624. /* if we want to turn off the cursor ignore width and height */
  12625. if (!obj)
  12626. return 0;
  12627. /* Check for which cursor types we support */
  12628. if (!cursor_size_ok(to_i915(plane->dev), state->base.crtc_w,
  12629. state->base.crtc_h)) {
  12630. DRM_DEBUG("Cursor dimension %dx%d not supported\n",
  12631. state->base.crtc_w, state->base.crtc_h);
  12632. return -EINVAL;
  12633. }
  12634. stride = roundup_pow_of_two(state->base.crtc_w) * 4;
  12635. if (obj->base.size < stride * state->base.crtc_h) {
  12636. DRM_DEBUG_KMS("buffer is too small\n");
  12637. return -ENOMEM;
  12638. }
  12639. if (fb->modifier != DRM_FORMAT_MOD_NONE) {
  12640. DRM_DEBUG_KMS("cursor cannot be tiled\n");
  12641. return -EINVAL;
  12642. }
  12643. /*
  12644. * There's something wrong with the cursor on CHV pipe C.
  12645. * If it straddles the left edge of the screen then
  12646. * moving it away from the edge or disabling it often
  12647. * results in a pipe underrun, and often that can lead to
  12648. * dead pipe (constant underrun reported, and it scans
  12649. * out just a solid color). To recover from that, the
  12650. * display power well must be turned off and on again.
  12651. * Refuse the put the cursor into that compromised position.
  12652. */
  12653. if (IS_CHERRYVIEW(to_i915(plane->dev)) && pipe == PIPE_C &&
  12654. state->base.visible && state->base.crtc_x < 0) {
  12655. DRM_DEBUG_KMS("CHV cursor C not allowed to straddle the left screen edge\n");
  12656. return -EINVAL;
  12657. }
  12658. return 0;
  12659. }
  12660. static void
  12661. intel_disable_cursor_plane(struct drm_plane *plane,
  12662. struct drm_crtc *crtc)
  12663. {
  12664. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  12665. intel_crtc->cursor_addr = 0;
  12666. intel_crtc_update_cursor(crtc, NULL);
  12667. }
  12668. static void
  12669. intel_update_cursor_plane(struct drm_plane *plane,
  12670. const struct intel_crtc_state *crtc_state,
  12671. const struct intel_plane_state *state)
  12672. {
  12673. struct drm_crtc *crtc = crtc_state->base.crtc;
  12674. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  12675. struct drm_i915_private *dev_priv = to_i915(plane->dev);
  12676. struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
  12677. uint32_t addr;
  12678. if (!obj)
  12679. addr = 0;
  12680. else if (!INTEL_INFO(dev_priv)->cursor_needs_physical)
  12681. addr = i915_gem_object_ggtt_offset(obj, NULL);
  12682. else
  12683. addr = obj->phys_handle->busaddr;
  12684. intel_crtc->cursor_addr = addr;
  12685. intel_crtc_update_cursor(crtc, state);
  12686. }
  12687. static struct intel_plane *
  12688. intel_cursor_plane_create(struct drm_i915_private *dev_priv, enum pipe pipe)
  12689. {
  12690. struct intel_plane *cursor = NULL;
  12691. struct intel_plane_state *state = NULL;
  12692. int ret;
  12693. cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
  12694. if (!cursor) {
  12695. ret = -ENOMEM;
  12696. goto fail;
  12697. }
  12698. state = intel_create_plane_state(&cursor->base);
  12699. if (!state) {
  12700. ret = -ENOMEM;
  12701. goto fail;
  12702. }
  12703. cursor->base.state = &state->base;
  12704. cursor->can_scale = false;
  12705. cursor->max_downscale = 1;
  12706. cursor->pipe = pipe;
  12707. cursor->plane = pipe;
  12708. cursor->frontbuffer_bit = INTEL_FRONTBUFFER_CURSOR(pipe);
  12709. cursor->check_plane = intel_check_cursor_plane;
  12710. cursor->update_plane = intel_update_cursor_plane;
  12711. cursor->disable_plane = intel_disable_cursor_plane;
  12712. ret = drm_universal_plane_init(&dev_priv->drm, &cursor->base,
  12713. 0, &intel_plane_funcs,
  12714. intel_cursor_formats,
  12715. ARRAY_SIZE(intel_cursor_formats),
  12716. DRM_PLANE_TYPE_CURSOR,
  12717. "cursor %c", pipe_name(pipe));
  12718. if (ret)
  12719. goto fail;
  12720. if (INTEL_GEN(dev_priv) >= 4)
  12721. drm_plane_create_rotation_property(&cursor->base,
  12722. DRM_ROTATE_0,
  12723. DRM_ROTATE_0 |
  12724. DRM_ROTATE_180);
  12725. if (INTEL_GEN(dev_priv) >= 9)
  12726. state->scaler_id = -1;
  12727. drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
  12728. return cursor;
  12729. fail:
  12730. kfree(state);
  12731. kfree(cursor);
  12732. return ERR_PTR(ret);
  12733. }
  12734. static void skl_init_scalers(struct drm_i915_private *dev_priv,
  12735. struct intel_crtc *crtc,
  12736. struct intel_crtc_state *crtc_state)
  12737. {
  12738. struct intel_crtc_scaler_state *scaler_state =
  12739. &crtc_state->scaler_state;
  12740. int i;
  12741. for (i = 0; i < crtc->num_scalers; i++) {
  12742. struct intel_scaler *scaler = &scaler_state->scalers[i];
  12743. scaler->in_use = 0;
  12744. scaler->mode = PS_SCALER_MODE_DYN;
  12745. }
  12746. scaler_state->scaler_id = -1;
  12747. }
  12748. static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe)
  12749. {
  12750. struct intel_crtc *intel_crtc;
  12751. struct intel_crtc_state *crtc_state = NULL;
  12752. struct intel_plane *primary = NULL;
  12753. struct intel_plane *cursor = NULL;
  12754. int sprite, ret;
  12755. intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
  12756. if (!intel_crtc)
  12757. return -ENOMEM;
  12758. crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
  12759. if (!crtc_state) {
  12760. ret = -ENOMEM;
  12761. goto fail;
  12762. }
  12763. intel_crtc->config = crtc_state;
  12764. intel_crtc->base.state = &crtc_state->base;
  12765. crtc_state->base.crtc = &intel_crtc->base;
  12766. /* initialize shared scalers */
  12767. if (INTEL_GEN(dev_priv) >= 9) {
  12768. if (pipe == PIPE_C)
  12769. intel_crtc->num_scalers = 1;
  12770. else
  12771. intel_crtc->num_scalers = SKL_NUM_SCALERS;
  12772. skl_init_scalers(dev_priv, intel_crtc, crtc_state);
  12773. }
  12774. primary = intel_primary_plane_create(dev_priv, pipe);
  12775. if (IS_ERR(primary)) {
  12776. ret = PTR_ERR(primary);
  12777. goto fail;
  12778. }
  12779. for_each_sprite(dev_priv, pipe, sprite) {
  12780. struct intel_plane *plane;
  12781. plane = intel_sprite_plane_create(dev_priv, pipe, sprite);
  12782. if (IS_ERR(plane)) {
  12783. ret = PTR_ERR(plane);
  12784. goto fail;
  12785. }
  12786. }
  12787. cursor = intel_cursor_plane_create(dev_priv, pipe);
  12788. if (IS_ERR(cursor)) {
  12789. ret = PTR_ERR(cursor);
  12790. goto fail;
  12791. }
  12792. ret = drm_crtc_init_with_planes(&dev_priv->drm, &intel_crtc->base,
  12793. &primary->base, &cursor->base,
  12794. &intel_crtc_funcs,
  12795. "pipe %c", pipe_name(pipe));
  12796. if (ret)
  12797. goto fail;
  12798. intel_crtc->pipe = pipe;
  12799. intel_crtc->plane = primary->plane;
  12800. intel_crtc->cursor_base = ~0;
  12801. intel_crtc->cursor_cntl = ~0;
  12802. intel_crtc->cursor_size = ~0;
  12803. intel_crtc->wm.cxsr_allowed = true;
  12804. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  12805. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  12806. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = intel_crtc;
  12807. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = intel_crtc;
  12808. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  12809. intel_color_init(&intel_crtc->base);
  12810. WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
  12811. return 0;
  12812. fail:
  12813. /*
  12814. * drm_mode_config_cleanup() will free up any
  12815. * crtcs/planes already initialized.
  12816. */
  12817. kfree(crtc_state);
  12818. kfree(intel_crtc);
  12819. return ret;
  12820. }
  12821. enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
  12822. {
  12823. struct drm_encoder *encoder = connector->base.encoder;
  12824. struct drm_device *dev = connector->base.dev;
  12825. WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
  12826. if (!encoder || WARN_ON(!encoder->crtc))
  12827. return INVALID_PIPE;
  12828. return to_intel_crtc(encoder->crtc)->pipe;
  12829. }
  12830. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  12831. struct drm_file *file)
  12832. {
  12833. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  12834. struct drm_crtc *drmmode_crtc;
  12835. struct intel_crtc *crtc;
  12836. drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
  12837. if (!drmmode_crtc)
  12838. return -ENOENT;
  12839. crtc = to_intel_crtc(drmmode_crtc);
  12840. pipe_from_crtc_id->pipe = crtc->pipe;
  12841. return 0;
  12842. }
  12843. static int intel_encoder_clones(struct intel_encoder *encoder)
  12844. {
  12845. struct drm_device *dev = encoder->base.dev;
  12846. struct intel_encoder *source_encoder;
  12847. int index_mask = 0;
  12848. int entry = 0;
  12849. for_each_intel_encoder(dev, source_encoder) {
  12850. if (encoders_cloneable(encoder, source_encoder))
  12851. index_mask |= (1 << entry);
  12852. entry++;
  12853. }
  12854. return index_mask;
  12855. }
  12856. static bool has_edp_a(struct drm_i915_private *dev_priv)
  12857. {
  12858. if (!IS_MOBILE(dev_priv))
  12859. return false;
  12860. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  12861. return false;
  12862. if (IS_GEN5(dev_priv) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
  12863. return false;
  12864. return true;
  12865. }
  12866. static bool intel_crt_present(struct drm_i915_private *dev_priv)
  12867. {
  12868. if (INTEL_GEN(dev_priv) >= 9)
  12869. return false;
  12870. if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
  12871. return false;
  12872. if (IS_CHERRYVIEW(dev_priv))
  12873. return false;
  12874. if (HAS_PCH_LPT_H(dev_priv) &&
  12875. I915_READ(SFUSE_STRAP) & SFUSE_STRAP_CRT_DISABLED)
  12876. return false;
  12877. /* DDI E can't be used if DDI A requires 4 lanes */
  12878. if (HAS_DDI(dev_priv) && I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_A_4_LANES)
  12879. return false;
  12880. if (!dev_priv->vbt.int_crt_support)
  12881. return false;
  12882. return true;
  12883. }
  12884. void intel_pps_unlock_regs_wa(struct drm_i915_private *dev_priv)
  12885. {
  12886. int pps_num;
  12887. int pps_idx;
  12888. if (HAS_DDI(dev_priv))
  12889. return;
  12890. /*
  12891. * This w/a is needed at least on CPT/PPT, but to be sure apply it
  12892. * everywhere where registers can be write protected.
  12893. */
  12894. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  12895. pps_num = 2;
  12896. else
  12897. pps_num = 1;
  12898. for (pps_idx = 0; pps_idx < pps_num; pps_idx++) {
  12899. u32 val = I915_READ(PP_CONTROL(pps_idx));
  12900. val = (val & ~PANEL_UNLOCK_MASK) | PANEL_UNLOCK_REGS;
  12901. I915_WRITE(PP_CONTROL(pps_idx), val);
  12902. }
  12903. }
  12904. static void intel_pps_init(struct drm_i915_private *dev_priv)
  12905. {
  12906. if (HAS_PCH_SPLIT(dev_priv) || IS_BROXTON(dev_priv))
  12907. dev_priv->pps_mmio_base = PCH_PPS_BASE;
  12908. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  12909. dev_priv->pps_mmio_base = VLV_PPS_BASE;
  12910. else
  12911. dev_priv->pps_mmio_base = PPS_BASE;
  12912. intel_pps_unlock_regs_wa(dev_priv);
  12913. }
  12914. static void intel_setup_outputs(struct drm_device *dev)
  12915. {
  12916. struct drm_i915_private *dev_priv = to_i915(dev);
  12917. struct intel_encoder *encoder;
  12918. bool dpd_is_edp = false;
  12919. intel_pps_init(dev_priv);
  12920. /*
  12921. * intel_edp_init_connector() depends on this completing first, to
  12922. * prevent the registeration of both eDP and LVDS and the incorrect
  12923. * sharing of the PPS.
  12924. */
  12925. intel_lvds_init(dev);
  12926. if (intel_crt_present(dev_priv))
  12927. intel_crt_init(dev);
  12928. if (IS_BROXTON(dev_priv)) {
  12929. /*
  12930. * FIXME: Broxton doesn't support port detection via the
  12931. * DDI_BUF_CTL_A or SFUSE_STRAP registers, find another way to
  12932. * detect the ports.
  12933. */
  12934. intel_ddi_init(dev, PORT_A);
  12935. intel_ddi_init(dev, PORT_B);
  12936. intel_ddi_init(dev, PORT_C);
  12937. intel_dsi_init(dev);
  12938. } else if (HAS_DDI(dev_priv)) {
  12939. int found;
  12940. /*
  12941. * Haswell uses DDI functions to detect digital outputs.
  12942. * On SKL pre-D0 the strap isn't connected, so we assume
  12943. * it's there.
  12944. */
  12945. found = I915_READ(DDI_BUF_CTL(PORT_A)) & DDI_INIT_DISPLAY_DETECTED;
  12946. /* WaIgnoreDDIAStrap: skl */
  12947. if (found || IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  12948. intel_ddi_init(dev, PORT_A);
  12949. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  12950. * register */
  12951. found = I915_READ(SFUSE_STRAP);
  12952. if (found & SFUSE_STRAP_DDIB_DETECTED)
  12953. intel_ddi_init(dev, PORT_B);
  12954. if (found & SFUSE_STRAP_DDIC_DETECTED)
  12955. intel_ddi_init(dev, PORT_C);
  12956. if (found & SFUSE_STRAP_DDID_DETECTED)
  12957. intel_ddi_init(dev, PORT_D);
  12958. /*
  12959. * On SKL we don't have a way to detect DDI-E so we rely on VBT.
  12960. */
  12961. if ((IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) &&
  12962. (dev_priv->vbt.ddi_port_info[PORT_E].supports_dp ||
  12963. dev_priv->vbt.ddi_port_info[PORT_E].supports_dvi ||
  12964. dev_priv->vbt.ddi_port_info[PORT_E].supports_hdmi))
  12965. intel_ddi_init(dev, PORT_E);
  12966. } else if (HAS_PCH_SPLIT(dev_priv)) {
  12967. int found;
  12968. dpd_is_edp = intel_dp_is_edp(dev_priv, PORT_D);
  12969. if (has_edp_a(dev_priv))
  12970. intel_dp_init(dev, DP_A, PORT_A);
  12971. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  12972. /* PCH SDVOB multiplex with HDMIB */
  12973. found = intel_sdvo_init(dev, PCH_SDVOB, PORT_B);
  12974. if (!found)
  12975. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  12976. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  12977. intel_dp_init(dev, PCH_DP_B, PORT_B);
  12978. }
  12979. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  12980. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  12981. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  12982. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  12983. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  12984. intel_dp_init(dev, PCH_DP_C, PORT_C);
  12985. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  12986. intel_dp_init(dev, PCH_DP_D, PORT_D);
  12987. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  12988. bool has_edp, has_port;
  12989. /*
  12990. * The DP_DETECTED bit is the latched state of the DDC
  12991. * SDA pin at boot. However since eDP doesn't require DDC
  12992. * (no way to plug in a DP->HDMI dongle) the DDC pins for
  12993. * eDP ports may have been muxed to an alternate function.
  12994. * Thus we can't rely on the DP_DETECTED bit alone to detect
  12995. * eDP ports. Consult the VBT as well as DP_DETECTED to
  12996. * detect eDP ports.
  12997. *
  12998. * Sadly the straps seem to be missing sometimes even for HDMI
  12999. * ports (eg. on Voyo V3 - CHT x7-Z8700), so check both strap
  13000. * and VBT for the presence of the port. Additionally we can't
  13001. * trust the port type the VBT declares as we've seen at least
  13002. * HDMI ports that the VBT claim are DP or eDP.
  13003. */
  13004. has_edp = intel_dp_is_edp(dev_priv, PORT_B);
  13005. has_port = intel_bios_is_port_present(dev_priv, PORT_B);
  13006. if (I915_READ(VLV_DP_B) & DP_DETECTED || has_port)
  13007. has_edp &= intel_dp_init(dev, VLV_DP_B, PORT_B);
  13008. if ((I915_READ(VLV_HDMIB) & SDVO_DETECTED || has_port) && !has_edp)
  13009. intel_hdmi_init(dev, VLV_HDMIB, PORT_B);
  13010. has_edp = intel_dp_is_edp(dev_priv, PORT_C);
  13011. has_port = intel_bios_is_port_present(dev_priv, PORT_C);
  13012. if (I915_READ(VLV_DP_C) & DP_DETECTED || has_port)
  13013. has_edp &= intel_dp_init(dev, VLV_DP_C, PORT_C);
  13014. if ((I915_READ(VLV_HDMIC) & SDVO_DETECTED || has_port) && !has_edp)
  13015. intel_hdmi_init(dev, VLV_HDMIC, PORT_C);
  13016. if (IS_CHERRYVIEW(dev_priv)) {
  13017. /*
  13018. * eDP not supported on port D,
  13019. * so no need to worry about it
  13020. */
  13021. has_port = intel_bios_is_port_present(dev_priv, PORT_D);
  13022. if (I915_READ(CHV_DP_D) & DP_DETECTED || has_port)
  13023. intel_dp_init(dev, CHV_DP_D, PORT_D);
  13024. if (I915_READ(CHV_HDMID) & SDVO_DETECTED || has_port)
  13025. intel_hdmi_init(dev, CHV_HDMID, PORT_D);
  13026. }
  13027. intel_dsi_init(dev);
  13028. } else if (!IS_GEN2(dev_priv) && !IS_PINEVIEW(dev_priv)) {
  13029. bool found = false;
  13030. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  13031. DRM_DEBUG_KMS("probing SDVOB\n");
  13032. found = intel_sdvo_init(dev, GEN3_SDVOB, PORT_B);
  13033. if (!found && IS_G4X(dev_priv)) {
  13034. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  13035. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  13036. }
  13037. if (!found && IS_G4X(dev_priv))
  13038. intel_dp_init(dev, DP_B, PORT_B);
  13039. }
  13040. /* Before G4X SDVOC doesn't have its own detect register */
  13041. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  13042. DRM_DEBUG_KMS("probing SDVOC\n");
  13043. found = intel_sdvo_init(dev, GEN3_SDVOC, PORT_C);
  13044. }
  13045. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  13046. if (IS_G4X(dev_priv)) {
  13047. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  13048. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  13049. }
  13050. if (IS_G4X(dev_priv))
  13051. intel_dp_init(dev, DP_C, PORT_C);
  13052. }
  13053. if (IS_G4X(dev_priv) && (I915_READ(DP_D) & DP_DETECTED))
  13054. intel_dp_init(dev, DP_D, PORT_D);
  13055. } else if (IS_GEN2(dev_priv))
  13056. intel_dvo_init(dev);
  13057. if (SUPPORTS_TV(dev_priv))
  13058. intel_tv_init(dev);
  13059. intel_psr_init(dev);
  13060. for_each_intel_encoder(dev, encoder) {
  13061. encoder->base.possible_crtcs = encoder->crtc_mask;
  13062. encoder->base.possible_clones =
  13063. intel_encoder_clones(encoder);
  13064. }
  13065. intel_init_pch_refclk(dev);
  13066. drm_helper_move_panel_connectors_to_head(dev);
  13067. }
  13068. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  13069. {
  13070. struct drm_device *dev = fb->dev;
  13071. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  13072. drm_framebuffer_cleanup(fb);
  13073. mutex_lock(&dev->struct_mutex);
  13074. WARN_ON(!intel_fb->obj->framebuffer_references--);
  13075. i915_gem_object_put(intel_fb->obj);
  13076. mutex_unlock(&dev->struct_mutex);
  13077. kfree(intel_fb);
  13078. }
  13079. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  13080. struct drm_file *file,
  13081. unsigned int *handle)
  13082. {
  13083. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  13084. struct drm_i915_gem_object *obj = intel_fb->obj;
  13085. if (obj->userptr.mm) {
  13086. DRM_DEBUG("attempting to use a userptr for a framebuffer, denied\n");
  13087. return -EINVAL;
  13088. }
  13089. return drm_gem_handle_create(file, &obj->base, handle);
  13090. }
  13091. static int intel_user_framebuffer_dirty(struct drm_framebuffer *fb,
  13092. struct drm_file *file,
  13093. unsigned flags, unsigned color,
  13094. struct drm_clip_rect *clips,
  13095. unsigned num_clips)
  13096. {
  13097. struct drm_device *dev = fb->dev;
  13098. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  13099. struct drm_i915_gem_object *obj = intel_fb->obj;
  13100. mutex_lock(&dev->struct_mutex);
  13101. if (obj->pin_display && obj->cache_dirty)
  13102. i915_gem_clflush_object(obj, true);
  13103. intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
  13104. mutex_unlock(&dev->struct_mutex);
  13105. return 0;
  13106. }
  13107. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  13108. .destroy = intel_user_framebuffer_destroy,
  13109. .create_handle = intel_user_framebuffer_create_handle,
  13110. .dirty = intel_user_framebuffer_dirty,
  13111. };
  13112. static
  13113. u32 intel_fb_pitch_limit(struct drm_i915_private *dev_priv,
  13114. uint64_t fb_modifier, uint32_t pixel_format)
  13115. {
  13116. u32 gen = INTEL_INFO(dev_priv)->gen;
  13117. if (gen >= 9) {
  13118. int cpp = drm_format_plane_cpp(pixel_format, 0);
  13119. /* "The stride in bytes must not exceed the of the size of 8K
  13120. * pixels and 32K bytes."
  13121. */
  13122. return min(8192 * cpp, 32768);
  13123. } else if (gen >= 5 && !IS_VALLEYVIEW(dev_priv) &&
  13124. !IS_CHERRYVIEW(dev_priv)) {
  13125. return 32*1024;
  13126. } else if (gen >= 4) {
  13127. if (fb_modifier == I915_FORMAT_MOD_X_TILED)
  13128. return 16*1024;
  13129. else
  13130. return 32*1024;
  13131. } else if (gen >= 3) {
  13132. if (fb_modifier == I915_FORMAT_MOD_X_TILED)
  13133. return 8*1024;
  13134. else
  13135. return 16*1024;
  13136. } else {
  13137. /* XXX DSPC is limited to 4k tiled */
  13138. return 8*1024;
  13139. }
  13140. }
  13141. static int intel_framebuffer_init(struct drm_device *dev,
  13142. struct intel_framebuffer *intel_fb,
  13143. struct drm_mode_fb_cmd2 *mode_cmd,
  13144. struct drm_i915_gem_object *obj)
  13145. {
  13146. struct drm_i915_private *dev_priv = to_i915(dev);
  13147. unsigned int tiling = i915_gem_object_get_tiling(obj);
  13148. int ret;
  13149. u32 pitch_limit, stride_alignment;
  13150. struct drm_format_name_buf format_name;
  13151. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  13152. if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
  13153. /*
  13154. * If there's a fence, enforce that
  13155. * the fb modifier and tiling mode match.
  13156. */
  13157. if (tiling != I915_TILING_NONE &&
  13158. tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
  13159. DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
  13160. return -EINVAL;
  13161. }
  13162. } else {
  13163. if (tiling == I915_TILING_X) {
  13164. mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
  13165. } else if (tiling == I915_TILING_Y) {
  13166. DRM_DEBUG("No Y tiling for legacy addfb\n");
  13167. return -EINVAL;
  13168. }
  13169. }
  13170. /* Passed in modifier sanity checking. */
  13171. switch (mode_cmd->modifier[0]) {
  13172. case I915_FORMAT_MOD_Y_TILED:
  13173. case I915_FORMAT_MOD_Yf_TILED:
  13174. if (INTEL_GEN(dev_priv) < 9) {
  13175. DRM_DEBUG("Unsupported tiling 0x%llx!\n",
  13176. mode_cmd->modifier[0]);
  13177. return -EINVAL;
  13178. }
  13179. case DRM_FORMAT_MOD_NONE:
  13180. case I915_FORMAT_MOD_X_TILED:
  13181. break;
  13182. default:
  13183. DRM_DEBUG("Unsupported fb modifier 0x%llx!\n",
  13184. mode_cmd->modifier[0]);
  13185. return -EINVAL;
  13186. }
  13187. /*
  13188. * gen2/3 display engine uses the fence if present,
  13189. * so the tiling mode must match the fb modifier exactly.
  13190. */
  13191. if (INTEL_INFO(dev_priv)->gen < 4 &&
  13192. tiling != intel_fb_modifier_to_tiling(mode_cmd->modifier[0])) {
  13193. DRM_DEBUG("tiling_mode must match fb modifier exactly on gen2/3\n");
  13194. return -EINVAL;
  13195. }
  13196. stride_alignment = intel_fb_stride_alignment(dev_priv,
  13197. mode_cmd->modifier[0],
  13198. mode_cmd->pixel_format);
  13199. if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
  13200. DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
  13201. mode_cmd->pitches[0], stride_alignment);
  13202. return -EINVAL;
  13203. }
  13204. pitch_limit = intel_fb_pitch_limit(dev_priv, mode_cmd->modifier[0],
  13205. mode_cmd->pixel_format);
  13206. if (mode_cmd->pitches[0] > pitch_limit) {
  13207. DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
  13208. mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
  13209. "tiled" : "linear",
  13210. mode_cmd->pitches[0], pitch_limit);
  13211. return -EINVAL;
  13212. }
  13213. /*
  13214. * If there's a fence, enforce that
  13215. * the fb pitch and fence stride match.
  13216. */
  13217. if (tiling != I915_TILING_NONE &&
  13218. mode_cmd->pitches[0] != i915_gem_object_get_stride(obj)) {
  13219. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  13220. mode_cmd->pitches[0],
  13221. i915_gem_object_get_stride(obj));
  13222. return -EINVAL;
  13223. }
  13224. /* Reject formats not supported by any plane early. */
  13225. switch (mode_cmd->pixel_format) {
  13226. case DRM_FORMAT_C8:
  13227. case DRM_FORMAT_RGB565:
  13228. case DRM_FORMAT_XRGB8888:
  13229. case DRM_FORMAT_ARGB8888:
  13230. break;
  13231. case DRM_FORMAT_XRGB1555:
  13232. if (INTEL_GEN(dev_priv) > 3) {
  13233. DRM_DEBUG("unsupported pixel format: %s\n",
  13234. drm_get_format_name(mode_cmd->pixel_format, &format_name));
  13235. return -EINVAL;
  13236. }
  13237. break;
  13238. case DRM_FORMAT_ABGR8888:
  13239. if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
  13240. INTEL_GEN(dev_priv) < 9) {
  13241. DRM_DEBUG("unsupported pixel format: %s\n",
  13242. drm_get_format_name(mode_cmd->pixel_format, &format_name));
  13243. return -EINVAL;
  13244. }
  13245. break;
  13246. case DRM_FORMAT_XBGR8888:
  13247. case DRM_FORMAT_XRGB2101010:
  13248. case DRM_FORMAT_XBGR2101010:
  13249. if (INTEL_GEN(dev_priv) < 4) {
  13250. DRM_DEBUG("unsupported pixel format: %s\n",
  13251. drm_get_format_name(mode_cmd->pixel_format, &format_name));
  13252. return -EINVAL;
  13253. }
  13254. break;
  13255. case DRM_FORMAT_ABGR2101010:
  13256. if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv)) {
  13257. DRM_DEBUG("unsupported pixel format: %s\n",
  13258. drm_get_format_name(mode_cmd->pixel_format, &format_name));
  13259. return -EINVAL;
  13260. }
  13261. break;
  13262. case DRM_FORMAT_YUYV:
  13263. case DRM_FORMAT_UYVY:
  13264. case DRM_FORMAT_YVYU:
  13265. case DRM_FORMAT_VYUY:
  13266. if (INTEL_GEN(dev_priv) < 5) {
  13267. DRM_DEBUG("unsupported pixel format: %s\n",
  13268. drm_get_format_name(mode_cmd->pixel_format, &format_name));
  13269. return -EINVAL;
  13270. }
  13271. break;
  13272. default:
  13273. DRM_DEBUG("unsupported pixel format: %s\n",
  13274. drm_get_format_name(mode_cmd->pixel_format, &format_name));
  13275. return -EINVAL;
  13276. }
  13277. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  13278. if (mode_cmd->offsets[0] != 0)
  13279. return -EINVAL;
  13280. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  13281. intel_fb->obj = obj;
  13282. ret = intel_fill_fb_info(dev_priv, &intel_fb->base);
  13283. if (ret)
  13284. return ret;
  13285. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  13286. if (ret) {
  13287. DRM_ERROR("framebuffer init failed %d\n", ret);
  13288. return ret;
  13289. }
  13290. intel_fb->obj->framebuffer_references++;
  13291. return 0;
  13292. }
  13293. static struct drm_framebuffer *
  13294. intel_user_framebuffer_create(struct drm_device *dev,
  13295. struct drm_file *filp,
  13296. const struct drm_mode_fb_cmd2 *user_mode_cmd)
  13297. {
  13298. struct drm_framebuffer *fb;
  13299. struct drm_i915_gem_object *obj;
  13300. struct drm_mode_fb_cmd2 mode_cmd = *user_mode_cmd;
  13301. obj = i915_gem_object_lookup(filp, mode_cmd.handles[0]);
  13302. if (!obj)
  13303. return ERR_PTR(-ENOENT);
  13304. fb = intel_framebuffer_create(dev, &mode_cmd, obj);
  13305. if (IS_ERR(fb))
  13306. i915_gem_object_put(obj);
  13307. return fb;
  13308. }
  13309. static const struct drm_mode_config_funcs intel_mode_funcs = {
  13310. .fb_create = intel_user_framebuffer_create,
  13311. .output_poll_changed = intel_fbdev_output_poll_changed,
  13312. .atomic_check = intel_atomic_check,
  13313. .atomic_commit = intel_atomic_commit,
  13314. .atomic_state_alloc = intel_atomic_state_alloc,
  13315. .atomic_state_clear = intel_atomic_state_clear,
  13316. };
  13317. /**
  13318. * intel_init_display_hooks - initialize the display modesetting hooks
  13319. * @dev_priv: device private
  13320. */
  13321. void intel_init_display_hooks(struct drm_i915_private *dev_priv)
  13322. {
  13323. if (INTEL_INFO(dev_priv)->gen >= 9) {
  13324. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  13325. dev_priv->display.get_initial_plane_config =
  13326. skylake_get_initial_plane_config;
  13327. dev_priv->display.crtc_compute_clock =
  13328. haswell_crtc_compute_clock;
  13329. dev_priv->display.crtc_enable = haswell_crtc_enable;
  13330. dev_priv->display.crtc_disable = haswell_crtc_disable;
  13331. } else if (HAS_DDI(dev_priv)) {
  13332. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  13333. dev_priv->display.get_initial_plane_config =
  13334. ironlake_get_initial_plane_config;
  13335. dev_priv->display.crtc_compute_clock =
  13336. haswell_crtc_compute_clock;
  13337. dev_priv->display.crtc_enable = haswell_crtc_enable;
  13338. dev_priv->display.crtc_disable = haswell_crtc_disable;
  13339. } else if (HAS_PCH_SPLIT(dev_priv)) {
  13340. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  13341. dev_priv->display.get_initial_plane_config =
  13342. ironlake_get_initial_plane_config;
  13343. dev_priv->display.crtc_compute_clock =
  13344. ironlake_crtc_compute_clock;
  13345. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  13346. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  13347. } else if (IS_CHERRYVIEW(dev_priv)) {
  13348. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  13349. dev_priv->display.get_initial_plane_config =
  13350. i9xx_get_initial_plane_config;
  13351. dev_priv->display.crtc_compute_clock = chv_crtc_compute_clock;
  13352. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  13353. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  13354. } else if (IS_VALLEYVIEW(dev_priv)) {
  13355. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  13356. dev_priv->display.get_initial_plane_config =
  13357. i9xx_get_initial_plane_config;
  13358. dev_priv->display.crtc_compute_clock = vlv_crtc_compute_clock;
  13359. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  13360. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  13361. } else if (IS_G4X(dev_priv)) {
  13362. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  13363. dev_priv->display.get_initial_plane_config =
  13364. i9xx_get_initial_plane_config;
  13365. dev_priv->display.crtc_compute_clock = g4x_crtc_compute_clock;
  13366. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  13367. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  13368. } else if (IS_PINEVIEW(dev_priv)) {
  13369. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  13370. dev_priv->display.get_initial_plane_config =
  13371. i9xx_get_initial_plane_config;
  13372. dev_priv->display.crtc_compute_clock = pnv_crtc_compute_clock;
  13373. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  13374. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  13375. } else if (!IS_GEN2(dev_priv)) {
  13376. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  13377. dev_priv->display.get_initial_plane_config =
  13378. i9xx_get_initial_plane_config;
  13379. dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
  13380. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  13381. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  13382. } else {
  13383. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  13384. dev_priv->display.get_initial_plane_config =
  13385. i9xx_get_initial_plane_config;
  13386. dev_priv->display.crtc_compute_clock = i8xx_crtc_compute_clock;
  13387. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  13388. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  13389. }
  13390. /* Returns the core display clock speed */
  13391. if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
  13392. dev_priv->display.get_display_clock_speed =
  13393. skylake_get_display_clock_speed;
  13394. else if (IS_BROXTON(dev_priv))
  13395. dev_priv->display.get_display_clock_speed =
  13396. broxton_get_display_clock_speed;
  13397. else if (IS_BROADWELL(dev_priv))
  13398. dev_priv->display.get_display_clock_speed =
  13399. broadwell_get_display_clock_speed;
  13400. else if (IS_HASWELL(dev_priv))
  13401. dev_priv->display.get_display_clock_speed =
  13402. haswell_get_display_clock_speed;
  13403. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  13404. dev_priv->display.get_display_clock_speed =
  13405. valleyview_get_display_clock_speed;
  13406. else if (IS_GEN5(dev_priv))
  13407. dev_priv->display.get_display_clock_speed =
  13408. ilk_get_display_clock_speed;
  13409. else if (IS_I945G(dev_priv) || IS_BROADWATER(dev_priv) ||
  13410. IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
  13411. dev_priv->display.get_display_clock_speed =
  13412. i945_get_display_clock_speed;
  13413. else if (IS_GM45(dev_priv))
  13414. dev_priv->display.get_display_clock_speed =
  13415. gm45_get_display_clock_speed;
  13416. else if (IS_CRESTLINE(dev_priv))
  13417. dev_priv->display.get_display_clock_speed =
  13418. i965gm_get_display_clock_speed;
  13419. else if (IS_PINEVIEW(dev_priv))
  13420. dev_priv->display.get_display_clock_speed =
  13421. pnv_get_display_clock_speed;
  13422. else if (IS_G33(dev_priv) || IS_G4X(dev_priv))
  13423. dev_priv->display.get_display_clock_speed =
  13424. g33_get_display_clock_speed;
  13425. else if (IS_I915G(dev_priv))
  13426. dev_priv->display.get_display_clock_speed =
  13427. i915_get_display_clock_speed;
  13428. else if (IS_I945GM(dev_priv) || IS_845G(dev_priv))
  13429. dev_priv->display.get_display_clock_speed =
  13430. i9xx_misc_get_display_clock_speed;
  13431. else if (IS_I915GM(dev_priv))
  13432. dev_priv->display.get_display_clock_speed =
  13433. i915gm_get_display_clock_speed;
  13434. else if (IS_I865G(dev_priv))
  13435. dev_priv->display.get_display_clock_speed =
  13436. i865_get_display_clock_speed;
  13437. else if (IS_I85X(dev_priv))
  13438. dev_priv->display.get_display_clock_speed =
  13439. i85x_get_display_clock_speed;
  13440. else { /* 830 */
  13441. WARN(!IS_I830(dev_priv), "Unknown platform. Assuming 133 MHz CDCLK\n");
  13442. dev_priv->display.get_display_clock_speed =
  13443. i830_get_display_clock_speed;
  13444. }
  13445. if (IS_GEN5(dev_priv)) {
  13446. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  13447. } else if (IS_GEN6(dev_priv)) {
  13448. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  13449. } else if (IS_IVYBRIDGE(dev_priv)) {
  13450. /* FIXME: detect B0+ stepping and use auto training */
  13451. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  13452. } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
  13453. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  13454. }
  13455. if (IS_BROADWELL(dev_priv)) {
  13456. dev_priv->display.modeset_commit_cdclk =
  13457. broadwell_modeset_commit_cdclk;
  13458. dev_priv->display.modeset_calc_cdclk =
  13459. broadwell_modeset_calc_cdclk;
  13460. } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  13461. dev_priv->display.modeset_commit_cdclk =
  13462. valleyview_modeset_commit_cdclk;
  13463. dev_priv->display.modeset_calc_cdclk =
  13464. valleyview_modeset_calc_cdclk;
  13465. } else if (IS_BROXTON(dev_priv)) {
  13466. dev_priv->display.modeset_commit_cdclk =
  13467. bxt_modeset_commit_cdclk;
  13468. dev_priv->display.modeset_calc_cdclk =
  13469. bxt_modeset_calc_cdclk;
  13470. } else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
  13471. dev_priv->display.modeset_commit_cdclk =
  13472. skl_modeset_commit_cdclk;
  13473. dev_priv->display.modeset_calc_cdclk =
  13474. skl_modeset_calc_cdclk;
  13475. }
  13476. if (dev_priv->info.gen >= 9)
  13477. dev_priv->display.update_crtcs = skl_update_crtcs;
  13478. else
  13479. dev_priv->display.update_crtcs = intel_update_crtcs;
  13480. switch (INTEL_INFO(dev_priv)->gen) {
  13481. case 2:
  13482. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  13483. break;
  13484. case 3:
  13485. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  13486. break;
  13487. case 4:
  13488. case 5:
  13489. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  13490. break;
  13491. case 6:
  13492. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  13493. break;
  13494. case 7:
  13495. case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
  13496. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  13497. break;
  13498. case 9:
  13499. /* Drop through - unsupported since execlist only. */
  13500. default:
  13501. /* Default just returns -ENODEV to indicate unsupported */
  13502. dev_priv->display.queue_flip = intel_default_queue_flip;
  13503. }
  13504. }
  13505. /*
  13506. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  13507. * resume, or other times. This quirk makes sure that's the case for
  13508. * affected systems.
  13509. */
  13510. static void quirk_pipea_force(struct drm_device *dev)
  13511. {
  13512. struct drm_i915_private *dev_priv = to_i915(dev);
  13513. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  13514. DRM_INFO("applying pipe a force quirk\n");
  13515. }
  13516. static void quirk_pipeb_force(struct drm_device *dev)
  13517. {
  13518. struct drm_i915_private *dev_priv = to_i915(dev);
  13519. dev_priv->quirks |= QUIRK_PIPEB_FORCE;
  13520. DRM_INFO("applying pipe b force quirk\n");
  13521. }
  13522. /*
  13523. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  13524. */
  13525. static void quirk_ssc_force_disable(struct drm_device *dev)
  13526. {
  13527. struct drm_i915_private *dev_priv = to_i915(dev);
  13528. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  13529. DRM_INFO("applying lvds SSC disable quirk\n");
  13530. }
  13531. /*
  13532. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  13533. * brightness value
  13534. */
  13535. static void quirk_invert_brightness(struct drm_device *dev)
  13536. {
  13537. struct drm_i915_private *dev_priv = to_i915(dev);
  13538. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  13539. DRM_INFO("applying inverted panel brightness quirk\n");
  13540. }
  13541. /* Some VBT's incorrectly indicate no backlight is present */
  13542. static void quirk_backlight_present(struct drm_device *dev)
  13543. {
  13544. struct drm_i915_private *dev_priv = to_i915(dev);
  13545. dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
  13546. DRM_INFO("applying backlight present quirk\n");
  13547. }
  13548. struct intel_quirk {
  13549. int device;
  13550. int subsystem_vendor;
  13551. int subsystem_device;
  13552. void (*hook)(struct drm_device *dev);
  13553. };
  13554. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  13555. struct intel_dmi_quirk {
  13556. void (*hook)(struct drm_device *dev);
  13557. const struct dmi_system_id (*dmi_id_list)[];
  13558. };
  13559. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  13560. {
  13561. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  13562. return 1;
  13563. }
  13564. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  13565. {
  13566. .dmi_id_list = &(const struct dmi_system_id[]) {
  13567. {
  13568. .callback = intel_dmi_reverse_brightness,
  13569. .ident = "NCR Corporation",
  13570. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  13571. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  13572. },
  13573. },
  13574. { } /* terminating entry */
  13575. },
  13576. .hook = quirk_invert_brightness,
  13577. },
  13578. };
  13579. static struct intel_quirk intel_quirks[] = {
  13580. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  13581. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  13582. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  13583. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  13584. /* 830 needs to leave pipe A & dpll A up */
  13585. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  13586. /* 830 needs to leave pipe B & dpll B up */
  13587. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
  13588. /* Lenovo U160 cannot use SSC on LVDS */
  13589. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  13590. /* Sony Vaio Y cannot use SSC on LVDS */
  13591. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  13592. /* Acer Aspire 5734Z must invert backlight brightness */
  13593. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  13594. /* Acer/eMachines G725 */
  13595. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  13596. /* Acer/eMachines e725 */
  13597. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  13598. /* Acer/Packard Bell NCL20 */
  13599. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  13600. /* Acer Aspire 4736Z */
  13601. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  13602. /* Acer Aspire 5336 */
  13603. { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
  13604. /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
  13605. { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
  13606. /* Acer C720 Chromebook (Core i3 4005U) */
  13607. { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
  13608. /* Apple Macbook 2,1 (Core 2 T7400) */
  13609. { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
  13610. /* Apple Macbook 4,1 */
  13611. { 0x2a02, 0x106b, 0x00a1, quirk_backlight_present },
  13612. /* Toshiba CB35 Chromebook (Celeron 2955U) */
  13613. { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
  13614. /* HP Chromebook 14 (Celeron 2955U) */
  13615. { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
  13616. /* Dell Chromebook 11 */
  13617. { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
  13618. /* Dell Chromebook 11 (2015 version) */
  13619. { 0x0a16, 0x1028, 0x0a35, quirk_backlight_present },
  13620. };
  13621. static void intel_init_quirks(struct drm_device *dev)
  13622. {
  13623. struct pci_dev *d = dev->pdev;
  13624. int i;
  13625. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  13626. struct intel_quirk *q = &intel_quirks[i];
  13627. if (d->device == q->device &&
  13628. (d->subsystem_vendor == q->subsystem_vendor ||
  13629. q->subsystem_vendor == PCI_ANY_ID) &&
  13630. (d->subsystem_device == q->subsystem_device ||
  13631. q->subsystem_device == PCI_ANY_ID))
  13632. q->hook(dev);
  13633. }
  13634. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  13635. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  13636. intel_dmi_quirks[i].hook(dev);
  13637. }
  13638. }
  13639. /* Disable the VGA plane that we never use */
  13640. static void i915_disable_vga(struct drm_i915_private *dev_priv)
  13641. {
  13642. struct pci_dev *pdev = dev_priv->drm.pdev;
  13643. u8 sr1;
  13644. i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
  13645. /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
  13646. vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
  13647. outb(SR01, VGA_SR_INDEX);
  13648. sr1 = inb(VGA_SR_DATA);
  13649. outb(sr1 | 1<<5, VGA_SR_DATA);
  13650. vga_put(pdev, VGA_RSRC_LEGACY_IO);
  13651. udelay(300);
  13652. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  13653. POSTING_READ(vga_reg);
  13654. }
  13655. void intel_modeset_init_hw(struct drm_device *dev)
  13656. {
  13657. struct drm_i915_private *dev_priv = to_i915(dev);
  13658. intel_update_cdclk(dev_priv);
  13659. dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
  13660. intel_init_clock_gating(dev_priv);
  13661. }
  13662. /*
  13663. * Calculate what we think the watermarks should be for the state we've read
  13664. * out of the hardware and then immediately program those watermarks so that
  13665. * we ensure the hardware settings match our internal state.
  13666. *
  13667. * We can calculate what we think WM's should be by creating a duplicate of the
  13668. * current state (which was constructed during hardware readout) and running it
  13669. * through the atomic check code to calculate new watermark values in the
  13670. * state object.
  13671. */
  13672. static void sanitize_watermarks(struct drm_device *dev)
  13673. {
  13674. struct drm_i915_private *dev_priv = to_i915(dev);
  13675. struct drm_atomic_state *state;
  13676. struct intel_atomic_state *intel_state;
  13677. struct drm_crtc *crtc;
  13678. struct drm_crtc_state *cstate;
  13679. struct drm_modeset_acquire_ctx ctx;
  13680. int ret;
  13681. int i;
  13682. /* Only supported on platforms that use atomic watermark design */
  13683. if (!dev_priv->display.optimize_watermarks)
  13684. return;
  13685. /*
  13686. * We need to hold connection_mutex before calling duplicate_state so
  13687. * that the connector loop is protected.
  13688. */
  13689. drm_modeset_acquire_init(&ctx, 0);
  13690. retry:
  13691. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  13692. if (ret == -EDEADLK) {
  13693. drm_modeset_backoff(&ctx);
  13694. goto retry;
  13695. } else if (WARN_ON(ret)) {
  13696. goto fail;
  13697. }
  13698. state = drm_atomic_helper_duplicate_state(dev, &ctx);
  13699. if (WARN_ON(IS_ERR(state)))
  13700. goto fail;
  13701. intel_state = to_intel_atomic_state(state);
  13702. /*
  13703. * Hardware readout is the only time we don't want to calculate
  13704. * intermediate watermarks (since we don't trust the current
  13705. * watermarks).
  13706. */
  13707. intel_state->skip_intermediate_wm = true;
  13708. ret = intel_atomic_check(dev, state);
  13709. if (ret) {
  13710. /*
  13711. * If we fail here, it means that the hardware appears to be
  13712. * programmed in a way that shouldn't be possible, given our
  13713. * understanding of watermark requirements. This might mean a
  13714. * mistake in the hardware readout code or a mistake in the
  13715. * watermark calculations for a given platform. Raise a WARN
  13716. * so that this is noticeable.
  13717. *
  13718. * If this actually happens, we'll have to just leave the
  13719. * BIOS-programmed watermarks untouched and hope for the best.
  13720. */
  13721. WARN(true, "Could not determine valid watermarks for inherited state\n");
  13722. goto put_state;
  13723. }
  13724. /* Write calculated watermark values back */
  13725. for_each_crtc_in_state(state, crtc, cstate, i) {
  13726. struct intel_crtc_state *cs = to_intel_crtc_state(cstate);
  13727. cs->wm.need_postvbl_update = true;
  13728. dev_priv->display.optimize_watermarks(intel_state, cs);
  13729. }
  13730. put_state:
  13731. drm_atomic_state_put(state);
  13732. fail:
  13733. drm_modeset_drop_locks(&ctx);
  13734. drm_modeset_acquire_fini(&ctx);
  13735. }
  13736. int intel_modeset_init(struct drm_device *dev)
  13737. {
  13738. struct drm_i915_private *dev_priv = to_i915(dev);
  13739. struct i915_ggtt *ggtt = &dev_priv->ggtt;
  13740. enum pipe pipe;
  13741. struct intel_crtc *crtc;
  13742. drm_mode_config_init(dev);
  13743. dev->mode_config.min_width = 0;
  13744. dev->mode_config.min_height = 0;
  13745. dev->mode_config.preferred_depth = 24;
  13746. dev->mode_config.prefer_shadow = 1;
  13747. dev->mode_config.allow_fb_modifiers = true;
  13748. dev->mode_config.funcs = &intel_mode_funcs;
  13749. intel_init_quirks(dev);
  13750. intel_init_pm(dev_priv);
  13751. if (INTEL_INFO(dev_priv)->num_pipes == 0)
  13752. return 0;
  13753. /*
  13754. * There may be no VBT; and if the BIOS enabled SSC we can
  13755. * just keep using it to avoid unnecessary flicker. Whereas if the
  13756. * BIOS isn't using it, don't assume it will work even if the VBT
  13757. * indicates as much.
  13758. */
  13759. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
  13760. bool bios_lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
  13761. DREF_SSC1_ENABLE);
  13762. if (dev_priv->vbt.lvds_use_ssc != bios_lvds_use_ssc) {
  13763. DRM_DEBUG_KMS("SSC %sabled by BIOS, overriding VBT which says %sabled\n",
  13764. bios_lvds_use_ssc ? "en" : "dis",
  13765. dev_priv->vbt.lvds_use_ssc ? "en" : "dis");
  13766. dev_priv->vbt.lvds_use_ssc = bios_lvds_use_ssc;
  13767. }
  13768. }
  13769. if (IS_GEN2(dev_priv)) {
  13770. dev->mode_config.max_width = 2048;
  13771. dev->mode_config.max_height = 2048;
  13772. } else if (IS_GEN3(dev_priv)) {
  13773. dev->mode_config.max_width = 4096;
  13774. dev->mode_config.max_height = 4096;
  13775. } else {
  13776. dev->mode_config.max_width = 8192;
  13777. dev->mode_config.max_height = 8192;
  13778. }
  13779. if (IS_845G(dev_priv) || IS_I865G(dev_priv)) {
  13780. dev->mode_config.cursor_width = IS_845G(dev_priv) ? 64 : 512;
  13781. dev->mode_config.cursor_height = 1023;
  13782. } else if (IS_GEN2(dev_priv)) {
  13783. dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
  13784. dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
  13785. } else {
  13786. dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
  13787. dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
  13788. }
  13789. dev->mode_config.fb_base = ggtt->mappable_base;
  13790. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  13791. INTEL_INFO(dev_priv)->num_pipes,
  13792. INTEL_INFO(dev_priv)->num_pipes > 1 ? "s" : "");
  13793. for_each_pipe(dev_priv, pipe) {
  13794. int ret;
  13795. ret = intel_crtc_init(dev_priv, pipe);
  13796. if (ret) {
  13797. drm_mode_config_cleanup(dev);
  13798. return ret;
  13799. }
  13800. }
  13801. intel_update_czclk(dev_priv);
  13802. intel_update_cdclk(dev_priv);
  13803. dev_priv->atomic_cdclk_freq = dev_priv->cdclk_freq;
  13804. intel_shared_dpll_init(dev);
  13805. if (dev_priv->max_cdclk_freq == 0)
  13806. intel_update_max_cdclk(dev_priv);
  13807. /* Just disable it once at startup */
  13808. i915_disable_vga(dev_priv);
  13809. intel_setup_outputs(dev);
  13810. drm_modeset_lock_all(dev);
  13811. intel_modeset_setup_hw_state(dev);
  13812. drm_modeset_unlock_all(dev);
  13813. for_each_intel_crtc(dev, crtc) {
  13814. struct intel_initial_plane_config plane_config = {};
  13815. if (!crtc->active)
  13816. continue;
  13817. /*
  13818. * Note that reserving the BIOS fb up front prevents us
  13819. * from stuffing other stolen allocations like the ring
  13820. * on top. This prevents some ugliness at boot time, and
  13821. * can even allow for smooth boot transitions if the BIOS
  13822. * fb is large enough for the active pipe configuration.
  13823. */
  13824. dev_priv->display.get_initial_plane_config(crtc,
  13825. &plane_config);
  13826. /*
  13827. * If the fb is shared between multiple heads, we'll
  13828. * just get the first one.
  13829. */
  13830. intel_find_initial_plane_obj(crtc, &plane_config);
  13831. }
  13832. /*
  13833. * Make sure hardware watermarks really match the state we read out.
  13834. * Note that we need to do this after reconstructing the BIOS fb's
  13835. * since the watermark calculation done here will use pstate->fb.
  13836. */
  13837. sanitize_watermarks(dev);
  13838. return 0;
  13839. }
  13840. static void intel_enable_pipe_a(struct drm_device *dev)
  13841. {
  13842. struct intel_connector *connector;
  13843. struct drm_connector *crt = NULL;
  13844. struct intel_load_detect_pipe load_detect_temp;
  13845. struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
  13846. /* We can't just switch on the pipe A, we need to set things up with a
  13847. * proper mode and output configuration. As a gross hack, enable pipe A
  13848. * by enabling the load detect pipe once. */
  13849. for_each_intel_connector(dev, connector) {
  13850. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  13851. crt = &connector->base;
  13852. break;
  13853. }
  13854. }
  13855. if (!crt)
  13856. return;
  13857. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
  13858. intel_release_load_detect_pipe(crt, &load_detect_temp, ctx);
  13859. }
  13860. static bool
  13861. intel_check_plane_mapping(struct intel_crtc *crtc)
  13862. {
  13863. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  13864. u32 val;
  13865. if (INTEL_INFO(dev_priv)->num_pipes == 1)
  13866. return true;
  13867. val = I915_READ(DSPCNTR(!crtc->plane));
  13868. if ((val & DISPLAY_PLANE_ENABLE) &&
  13869. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  13870. return false;
  13871. return true;
  13872. }
  13873. static bool intel_crtc_has_encoders(struct intel_crtc *crtc)
  13874. {
  13875. struct drm_device *dev = crtc->base.dev;
  13876. struct intel_encoder *encoder;
  13877. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  13878. return true;
  13879. return false;
  13880. }
  13881. static struct intel_connector *intel_encoder_find_connector(struct intel_encoder *encoder)
  13882. {
  13883. struct drm_device *dev = encoder->base.dev;
  13884. struct intel_connector *connector;
  13885. for_each_connector_on_encoder(dev, &encoder->base, connector)
  13886. return connector;
  13887. return NULL;
  13888. }
  13889. static bool has_pch_trancoder(struct drm_i915_private *dev_priv,
  13890. enum transcoder pch_transcoder)
  13891. {
  13892. return HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  13893. (HAS_PCH_LPT_H(dev_priv) && pch_transcoder == TRANSCODER_A);
  13894. }
  13895. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  13896. {
  13897. struct drm_device *dev = crtc->base.dev;
  13898. struct drm_i915_private *dev_priv = to_i915(dev);
  13899. enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
  13900. /* Clear any frame start delays used for debugging left by the BIOS */
  13901. if (!transcoder_is_dsi(cpu_transcoder)) {
  13902. i915_reg_t reg = PIPECONF(cpu_transcoder);
  13903. I915_WRITE(reg,
  13904. I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  13905. }
  13906. /* restore vblank interrupts to correct state */
  13907. drm_crtc_vblank_reset(&crtc->base);
  13908. if (crtc->active) {
  13909. struct intel_plane *plane;
  13910. drm_crtc_vblank_on(&crtc->base);
  13911. /* Disable everything but the primary plane */
  13912. for_each_intel_plane_on_crtc(dev, crtc, plane) {
  13913. if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
  13914. continue;
  13915. plane->disable_plane(&plane->base, &crtc->base);
  13916. }
  13917. }
  13918. /* We need to sanitize the plane -> pipe mapping first because this will
  13919. * disable the crtc (and hence change the state) if it is wrong. Note
  13920. * that gen4+ has a fixed plane -> pipe mapping. */
  13921. if (INTEL_GEN(dev_priv) < 4 && !intel_check_plane_mapping(crtc)) {
  13922. bool plane;
  13923. DRM_DEBUG_KMS("[CRTC:%d:%s] wrong plane connection detected!\n",
  13924. crtc->base.base.id, crtc->base.name);
  13925. /* Pipe has the wrong plane attached and the plane is active.
  13926. * Temporarily change the plane mapping and disable everything
  13927. * ... */
  13928. plane = crtc->plane;
  13929. to_intel_plane_state(crtc->base.primary->state)->base.visible = true;
  13930. crtc->plane = !plane;
  13931. intel_crtc_disable_noatomic(&crtc->base);
  13932. crtc->plane = plane;
  13933. }
  13934. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  13935. crtc->pipe == PIPE_A && !crtc->active) {
  13936. /* BIOS forgot to enable pipe A, this mostly happens after
  13937. * resume. Force-enable the pipe to fix this, the update_dpms
  13938. * call below we restore the pipe to the right state, but leave
  13939. * the required bits on. */
  13940. intel_enable_pipe_a(dev);
  13941. }
  13942. /* Adjust the state of the output pipe according to whether we
  13943. * have active connectors/encoders. */
  13944. if (crtc->active && !intel_crtc_has_encoders(crtc))
  13945. intel_crtc_disable_noatomic(&crtc->base);
  13946. if (crtc->active || HAS_GMCH_DISPLAY(dev_priv)) {
  13947. /*
  13948. * We start out with underrun reporting disabled to avoid races.
  13949. * For correct bookkeeping mark this on active crtcs.
  13950. *
  13951. * Also on gmch platforms we dont have any hardware bits to
  13952. * disable the underrun reporting. Which means we need to start
  13953. * out with underrun reporting disabled also on inactive pipes,
  13954. * since otherwise we'll complain about the garbage we read when
  13955. * e.g. coming up after runtime pm.
  13956. *
  13957. * No protection against concurrent access is required - at
  13958. * worst a fifo underrun happens which also sets this to false.
  13959. */
  13960. crtc->cpu_fifo_underrun_disabled = true;
  13961. /*
  13962. * We track the PCH trancoder underrun reporting state
  13963. * within the crtc. With crtc for pipe A housing the underrun
  13964. * reporting state for PCH transcoder A, crtc for pipe B housing
  13965. * it for PCH transcoder B, etc. LPT-H has only PCH transcoder A,
  13966. * and marking underrun reporting as disabled for the non-existing
  13967. * PCH transcoders B and C would prevent enabling the south
  13968. * error interrupt (see cpt_can_enable_serr_int()).
  13969. */
  13970. if (has_pch_trancoder(dev_priv, (enum transcoder)crtc->pipe))
  13971. crtc->pch_fifo_underrun_disabled = true;
  13972. }
  13973. }
  13974. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  13975. {
  13976. struct intel_connector *connector;
  13977. /* We need to check both for a crtc link (meaning that the
  13978. * encoder is active and trying to read from a pipe) and the
  13979. * pipe itself being active. */
  13980. bool has_active_crtc = encoder->base.crtc &&
  13981. to_intel_crtc(encoder->base.crtc)->active;
  13982. connector = intel_encoder_find_connector(encoder);
  13983. if (connector && !has_active_crtc) {
  13984. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  13985. encoder->base.base.id,
  13986. encoder->base.name);
  13987. /* Connector is active, but has no active pipe. This is
  13988. * fallout from our resume register restoring. Disable
  13989. * the encoder manually again. */
  13990. if (encoder->base.crtc) {
  13991. struct drm_crtc_state *crtc_state = encoder->base.crtc->state;
  13992. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  13993. encoder->base.base.id,
  13994. encoder->base.name);
  13995. encoder->disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
  13996. if (encoder->post_disable)
  13997. encoder->post_disable(encoder, to_intel_crtc_state(crtc_state), connector->base.state);
  13998. }
  13999. encoder->base.crtc = NULL;
  14000. /* Inconsistent output/port/pipe state happens presumably due to
  14001. * a bug in one of the get_hw_state functions. Or someplace else
  14002. * in our code, like the register restore mess on resume. Clamp
  14003. * things to off as a safer default. */
  14004. connector->base.dpms = DRM_MODE_DPMS_OFF;
  14005. connector->base.encoder = NULL;
  14006. }
  14007. /* Enabled encoders without active connectors will be fixed in
  14008. * the crtc fixup. */
  14009. }
  14010. void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv)
  14011. {
  14012. i915_reg_t vga_reg = i915_vgacntrl_reg(dev_priv);
  14013. if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
  14014. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  14015. i915_disable_vga(dev_priv);
  14016. }
  14017. }
  14018. void i915_redisable_vga(struct drm_i915_private *dev_priv)
  14019. {
  14020. /* This function can be called both from intel_modeset_setup_hw_state or
  14021. * at a very early point in our resume sequence, where the power well
  14022. * structures are not yet restored. Since this function is at a very
  14023. * paranoid "someone might have enabled VGA while we were not looking"
  14024. * level, just check if the power well is enabled instead of trying to
  14025. * follow the "don't touch the power well if we don't need it" policy
  14026. * the rest of the driver uses. */
  14027. if (!intel_display_power_get_if_enabled(dev_priv, POWER_DOMAIN_VGA))
  14028. return;
  14029. i915_redisable_vga_power_on(dev_priv);
  14030. intel_display_power_put(dev_priv, POWER_DOMAIN_VGA);
  14031. }
  14032. static bool primary_get_hw_state(struct intel_plane *plane)
  14033. {
  14034. struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
  14035. return I915_READ(DSPCNTR(plane->plane)) & DISPLAY_PLANE_ENABLE;
  14036. }
  14037. /* FIXME read out full plane state for all planes */
  14038. static void readout_plane_state(struct intel_crtc *crtc)
  14039. {
  14040. struct drm_plane *primary = crtc->base.primary;
  14041. struct intel_plane_state *plane_state =
  14042. to_intel_plane_state(primary->state);
  14043. plane_state->base.visible = crtc->active &&
  14044. primary_get_hw_state(to_intel_plane(primary));
  14045. if (plane_state->base.visible)
  14046. crtc->base.state->plane_mask |= 1 << drm_plane_index(primary);
  14047. }
  14048. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  14049. {
  14050. struct drm_i915_private *dev_priv = to_i915(dev);
  14051. enum pipe pipe;
  14052. struct intel_crtc *crtc;
  14053. struct intel_encoder *encoder;
  14054. struct intel_connector *connector;
  14055. int i;
  14056. dev_priv->active_crtcs = 0;
  14057. for_each_intel_crtc(dev, crtc) {
  14058. struct intel_crtc_state *crtc_state = crtc->config;
  14059. __drm_atomic_helper_crtc_destroy_state(&crtc_state->base);
  14060. memset(crtc_state, 0, sizeof(*crtc_state));
  14061. crtc_state->base.crtc = &crtc->base;
  14062. crtc_state->base.active = crtc_state->base.enable =
  14063. dev_priv->display.get_pipe_config(crtc, crtc_state);
  14064. crtc->base.enabled = crtc_state->base.enable;
  14065. crtc->active = crtc_state->base.active;
  14066. if (crtc_state->base.active)
  14067. dev_priv->active_crtcs |= 1 << crtc->pipe;
  14068. readout_plane_state(crtc);
  14069. DRM_DEBUG_KMS("[CRTC:%d:%s] hw state readout: %s\n",
  14070. crtc->base.base.id, crtc->base.name,
  14071. enableddisabled(crtc->active));
  14072. }
  14073. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  14074. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  14075. pll->on = pll->funcs.get_hw_state(dev_priv, pll,
  14076. &pll->config.hw_state);
  14077. pll->config.crtc_mask = 0;
  14078. for_each_intel_crtc(dev, crtc) {
  14079. if (crtc->active && crtc->config->shared_dpll == pll)
  14080. pll->config.crtc_mask |= 1 << crtc->pipe;
  14081. }
  14082. pll->active_mask = pll->config.crtc_mask;
  14083. DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
  14084. pll->name, pll->config.crtc_mask, pll->on);
  14085. }
  14086. for_each_intel_encoder(dev, encoder) {
  14087. pipe = 0;
  14088. if (encoder->get_hw_state(encoder, &pipe)) {
  14089. crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  14090. encoder->base.crtc = &crtc->base;
  14091. crtc->config->output_types |= 1 << encoder->type;
  14092. encoder->get_config(encoder, crtc->config);
  14093. } else {
  14094. encoder->base.crtc = NULL;
  14095. }
  14096. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
  14097. encoder->base.base.id, encoder->base.name,
  14098. enableddisabled(encoder->base.crtc),
  14099. pipe_name(pipe));
  14100. }
  14101. for_each_intel_connector(dev, connector) {
  14102. if (connector->get_hw_state(connector)) {
  14103. connector->base.dpms = DRM_MODE_DPMS_ON;
  14104. encoder = connector->encoder;
  14105. connector->base.encoder = &encoder->base;
  14106. if (encoder->base.crtc &&
  14107. encoder->base.crtc->state->active) {
  14108. /*
  14109. * This has to be done during hardware readout
  14110. * because anything calling .crtc_disable may
  14111. * rely on the connector_mask being accurate.
  14112. */
  14113. encoder->base.crtc->state->connector_mask |=
  14114. 1 << drm_connector_index(&connector->base);
  14115. encoder->base.crtc->state->encoder_mask |=
  14116. 1 << drm_encoder_index(&encoder->base);
  14117. }
  14118. } else {
  14119. connector->base.dpms = DRM_MODE_DPMS_OFF;
  14120. connector->base.encoder = NULL;
  14121. }
  14122. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  14123. connector->base.base.id, connector->base.name,
  14124. enableddisabled(connector->base.encoder));
  14125. }
  14126. for_each_intel_crtc(dev, crtc) {
  14127. int pixclk = 0;
  14128. crtc->base.hwmode = crtc->config->base.adjusted_mode;
  14129. memset(&crtc->base.mode, 0, sizeof(crtc->base.mode));
  14130. if (crtc->base.state->active) {
  14131. intel_mode_from_pipe_config(&crtc->base.mode, crtc->config);
  14132. intel_mode_from_pipe_config(&crtc->base.state->adjusted_mode, crtc->config);
  14133. WARN_ON(drm_atomic_set_mode_for_crtc(crtc->base.state, &crtc->base.mode));
  14134. /*
  14135. * The initial mode needs to be set in order to keep
  14136. * the atomic core happy. It wants a valid mode if the
  14137. * crtc's enabled, so we do the above call.
  14138. *
  14139. * At this point some state updated by the connectors
  14140. * in their ->detect() callback has not run yet, so
  14141. * no recalculation can be done yet.
  14142. *
  14143. * Even if we could do a recalculation and modeset
  14144. * right now it would cause a double modeset if
  14145. * fbdev or userspace chooses a different initial mode.
  14146. *
  14147. * If that happens, someone indicated they wanted a
  14148. * mode change, which means it's safe to do a full
  14149. * recalculation.
  14150. */
  14151. crtc->base.state->mode.private_flags = I915_MODE_FLAG_INHERITED;
  14152. if (INTEL_GEN(dev_priv) >= 9 || IS_BROADWELL(dev_priv))
  14153. pixclk = ilk_pipe_pixel_rate(crtc->config);
  14154. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  14155. pixclk = crtc->config->base.adjusted_mode.crtc_clock;
  14156. else
  14157. WARN_ON(dev_priv->display.modeset_calc_cdclk);
  14158. /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
  14159. if (IS_BROADWELL(dev_priv) && crtc->config->ips_enabled)
  14160. pixclk = DIV_ROUND_UP(pixclk * 100, 95);
  14161. drm_calc_timestamping_constants(&crtc->base, &crtc->base.hwmode);
  14162. update_scanline_offset(crtc);
  14163. }
  14164. dev_priv->min_pixclk[crtc->pipe] = pixclk;
  14165. intel_pipe_config_sanity_check(dev_priv, crtc->config);
  14166. }
  14167. }
  14168. /* Scan out the current hw modeset state,
  14169. * and sanitizes it to the current state
  14170. */
  14171. static void
  14172. intel_modeset_setup_hw_state(struct drm_device *dev)
  14173. {
  14174. struct drm_i915_private *dev_priv = to_i915(dev);
  14175. enum pipe pipe;
  14176. struct intel_crtc *crtc;
  14177. struct intel_encoder *encoder;
  14178. int i;
  14179. intel_modeset_readout_hw_state(dev);
  14180. /* HW state is read out, now we need to sanitize this mess. */
  14181. for_each_intel_encoder(dev, encoder) {
  14182. intel_sanitize_encoder(encoder);
  14183. }
  14184. for_each_pipe(dev_priv, pipe) {
  14185. crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  14186. intel_sanitize_crtc(crtc);
  14187. intel_dump_pipe_config(crtc, crtc->config,
  14188. "[setup_hw_state]");
  14189. }
  14190. intel_modeset_update_connector_atomic_state(dev);
  14191. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  14192. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  14193. if (!pll->on || pll->active_mask)
  14194. continue;
  14195. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  14196. pll->funcs.disable(dev_priv, pll);
  14197. pll->on = false;
  14198. }
  14199. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  14200. vlv_wm_get_hw_state(dev);
  14201. else if (IS_GEN9(dev_priv))
  14202. skl_wm_get_hw_state(dev);
  14203. else if (HAS_PCH_SPLIT(dev_priv))
  14204. ilk_wm_get_hw_state(dev);
  14205. for_each_intel_crtc(dev, crtc) {
  14206. unsigned long put_domains;
  14207. put_domains = modeset_get_crtc_power_domains(&crtc->base, crtc->config);
  14208. if (WARN_ON(put_domains))
  14209. modeset_put_power_domains(dev_priv, put_domains);
  14210. }
  14211. intel_display_set_init_power(dev_priv, false);
  14212. intel_fbc_init_pipe_state(dev_priv);
  14213. }
  14214. void intel_display_resume(struct drm_device *dev)
  14215. {
  14216. struct drm_i915_private *dev_priv = to_i915(dev);
  14217. struct drm_atomic_state *state = dev_priv->modeset_restore_state;
  14218. struct drm_modeset_acquire_ctx ctx;
  14219. int ret;
  14220. dev_priv->modeset_restore_state = NULL;
  14221. if (state)
  14222. state->acquire_ctx = &ctx;
  14223. /*
  14224. * This is a cludge because with real atomic modeset mode_config.mutex
  14225. * won't be taken. Unfortunately some probed state like
  14226. * audio_codec_enable is still protected by mode_config.mutex, so lock
  14227. * it here for now.
  14228. */
  14229. mutex_lock(&dev->mode_config.mutex);
  14230. drm_modeset_acquire_init(&ctx, 0);
  14231. while (1) {
  14232. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  14233. if (ret != -EDEADLK)
  14234. break;
  14235. drm_modeset_backoff(&ctx);
  14236. }
  14237. if (!ret)
  14238. ret = __intel_display_resume(dev, state);
  14239. drm_modeset_drop_locks(&ctx);
  14240. drm_modeset_acquire_fini(&ctx);
  14241. mutex_unlock(&dev->mode_config.mutex);
  14242. if (ret)
  14243. DRM_ERROR("Restoring old state failed with %i\n", ret);
  14244. if (state)
  14245. drm_atomic_state_put(state);
  14246. }
  14247. void intel_modeset_gem_init(struct drm_device *dev)
  14248. {
  14249. struct drm_i915_private *dev_priv = to_i915(dev);
  14250. struct drm_crtc *c;
  14251. struct drm_i915_gem_object *obj;
  14252. intel_init_gt_powersave(dev_priv);
  14253. intel_modeset_init_hw(dev);
  14254. intel_setup_overlay(dev_priv);
  14255. /*
  14256. * Make sure any fbs we allocated at startup are properly
  14257. * pinned & fenced. When we do the allocation it's too early
  14258. * for this.
  14259. */
  14260. for_each_crtc(dev, c) {
  14261. struct i915_vma *vma;
  14262. obj = intel_fb_obj(c->primary->fb);
  14263. if (obj == NULL)
  14264. continue;
  14265. mutex_lock(&dev->struct_mutex);
  14266. vma = intel_pin_and_fence_fb_obj(c->primary->fb,
  14267. c->primary->state->rotation);
  14268. mutex_unlock(&dev->struct_mutex);
  14269. if (IS_ERR(vma)) {
  14270. DRM_ERROR("failed to pin boot fb on pipe %d\n",
  14271. to_intel_crtc(c)->pipe);
  14272. drm_framebuffer_unreference(c->primary->fb);
  14273. c->primary->fb = NULL;
  14274. c->primary->crtc = c->primary->state->crtc = NULL;
  14275. update_state_fb(c->primary);
  14276. c->state->plane_mask &= ~(1 << drm_plane_index(c->primary));
  14277. }
  14278. }
  14279. }
  14280. int intel_connector_register(struct drm_connector *connector)
  14281. {
  14282. struct intel_connector *intel_connector = to_intel_connector(connector);
  14283. int ret;
  14284. ret = intel_backlight_device_register(intel_connector);
  14285. if (ret)
  14286. goto err;
  14287. return 0;
  14288. err:
  14289. return ret;
  14290. }
  14291. void intel_connector_unregister(struct drm_connector *connector)
  14292. {
  14293. struct intel_connector *intel_connector = to_intel_connector(connector);
  14294. intel_backlight_device_unregister(intel_connector);
  14295. intel_panel_destroy_backlight(connector);
  14296. }
  14297. void intel_modeset_cleanup(struct drm_device *dev)
  14298. {
  14299. struct drm_i915_private *dev_priv = to_i915(dev);
  14300. intel_disable_gt_powersave(dev_priv);
  14301. /*
  14302. * Interrupts and polling as the first thing to avoid creating havoc.
  14303. * Too much stuff here (turning of connectors, ...) would
  14304. * experience fancy races otherwise.
  14305. */
  14306. intel_irq_uninstall(dev_priv);
  14307. /*
  14308. * Due to the hpd irq storm handling the hotplug work can re-arm the
  14309. * poll handlers. Hence disable polling after hpd handling is shut down.
  14310. */
  14311. drm_kms_helper_poll_fini(dev);
  14312. intel_unregister_dsm_handler();
  14313. intel_fbc_global_disable(dev_priv);
  14314. /* flush any delayed tasks or pending work */
  14315. flush_scheduled_work();
  14316. drm_mode_config_cleanup(dev);
  14317. intel_cleanup_overlay(dev_priv);
  14318. intel_cleanup_gt_powersave(dev_priv);
  14319. intel_teardown_gmbus(dev);
  14320. }
  14321. void intel_connector_attach_encoder(struct intel_connector *connector,
  14322. struct intel_encoder *encoder)
  14323. {
  14324. connector->encoder = encoder;
  14325. drm_mode_connector_attach_encoder(&connector->base,
  14326. &encoder->base);
  14327. }
  14328. /*
  14329. * set vga decode state - true == enable VGA decode
  14330. */
  14331. int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv, bool state)
  14332. {
  14333. unsigned reg = INTEL_GEN(dev_priv) >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
  14334. u16 gmch_ctrl;
  14335. if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
  14336. DRM_ERROR("failed to read control word\n");
  14337. return -EIO;
  14338. }
  14339. if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
  14340. return 0;
  14341. if (state)
  14342. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  14343. else
  14344. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  14345. if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
  14346. DRM_ERROR("failed to write control word\n");
  14347. return -EIO;
  14348. }
  14349. return 0;
  14350. }
  14351. #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
  14352. struct intel_display_error_state {
  14353. u32 power_well_driver;
  14354. int num_transcoders;
  14355. struct intel_cursor_error_state {
  14356. u32 control;
  14357. u32 position;
  14358. u32 base;
  14359. u32 size;
  14360. } cursor[I915_MAX_PIPES];
  14361. struct intel_pipe_error_state {
  14362. bool power_domain_on;
  14363. u32 source;
  14364. u32 stat;
  14365. } pipe[I915_MAX_PIPES];
  14366. struct intel_plane_error_state {
  14367. u32 control;
  14368. u32 stride;
  14369. u32 size;
  14370. u32 pos;
  14371. u32 addr;
  14372. u32 surface;
  14373. u32 tile_offset;
  14374. } plane[I915_MAX_PIPES];
  14375. struct intel_transcoder_error_state {
  14376. bool power_domain_on;
  14377. enum transcoder cpu_transcoder;
  14378. u32 conf;
  14379. u32 htotal;
  14380. u32 hblank;
  14381. u32 hsync;
  14382. u32 vtotal;
  14383. u32 vblank;
  14384. u32 vsync;
  14385. } transcoder[4];
  14386. };
  14387. struct intel_display_error_state *
  14388. intel_display_capture_error_state(struct drm_i915_private *dev_priv)
  14389. {
  14390. struct intel_display_error_state *error;
  14391. int transcoders[] = {
  14392. TRANSCODER_A,
  14393. TRANSCODER_B,
  14394. TRANSCODER_C,
  14395. TRANSCODER_EDP,
  14396. };
  14397. int i;
  14398. if (INTEL_INFO(dev_priv)->num_pipes == 0)
  14399. return NULL;
  14400. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  14401. if (error == NULL)
  14402. return NULL;
  14403. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  14404. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  14405. for_each_pipe(dev_priv, i) {
  14406. error->pipe[i].power_domain_on =
  14407. __intel_display_power_is_enabled(dev_priv,
  14408. POWER_DOMAIN_PIPE(i));
  14409. if (!error->pipe[i].power_domain_on)
  14410. continue;
  14411. error->cursor[i].control = I915_READ(CURCNTR(i));
  14412. error->cursor[i].position = I915_READ(CURPOS(i));
  14413. error->cursor[i].base = I915_READ(CURBASE(i));
  14414. error->plane[i].control = I915_READ(DSPCNTR(i));
  14415. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  14416. if (INTEL_GEN(dev_priv) <= 3) {
  14417. error->plane[i].size = I915_READ(DSPSIZE(i));
  14418. error->plane[i].pos = I915_READ(DSPPOS(i));
  14419. }
  14420. if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
  14421. error->plane[i].addr = I915_READ(DSPADDR(i));
  14422. if (INTEL_GEN(dev_priv) >= 4) {
  14423. error->plane[i].surface = I915_READ(DSPSURF(i));
  14424. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  14425. }
  14426. error->pipe[i].source = I915_READ(PIPESRC(i));
  14427. if (HAS_GMCH_DISPLAY(dev_priv))
  14428. error->pipe[i].stat = I915_READ(PIPESTAT(i));
  14429. }
  14430. /* Note: this does not include DSI transcoders. */
  14431. error->num_transcoders = INTEL_INFO(dev_priv)->num_pipes;
  14432. if (HAS_DDI(dev_priv))
  14433. error->num_transcoders++; /* Account for eDP. */
  14434. for (i = 0; i < error->num_transcoders; i++) {
  14435. enum transcoder cpu_transcoder = transcoders[i];
  14436. error->transcoder[i].power_domain_on =
  14437. __intel_display_power_is_enabled(dev_priv,
  14438. POWER_DOMAIN_TRANSCODER(cpu_transcoder));
  14439. if (!error->transcoder[i].power_domain_on)
  14440. continue;
  14441. error->transcoder[i].cpu_transcoder = cpu_transcoder;
  14442. error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  14443. error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  14444. error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  14445. error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  14446. error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  14447. error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  14448. error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  14449. }
  14450. return error;
  14451. }
  14452. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  14453. void
  14454. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  14455. struct drm_i915_private *dev_priv,
  14456. struct intel_display_error_state *error)
  14457. {
  14458. int i;
  14459. if (!error)
  14460. return;
  14461. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev_priv)->num_pipes);
  14462. if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
  14463. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  14464. error->power_well_driver);
  14465. for_each_pipe(dev_priv, i) {
  14466. err_printf(m, "Pipe [%d]:\n", i);
  14467. err_printf(m, " Power: %s\n",
  14468. onoff(error->pipe[i].power_domain_on));
  14469. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  14470. err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
  14471. err_printf(m, "Plane [%d]:\n", i);
  14472. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  14473. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  14474. if (INTEL_GEN(dev_priv) <= 3) {
  14475. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  14476. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  14477. }
  14478. if (INTEL_GEN(dev_priv) <= 7 && !IS_HASWELL(dev_priv))
  14479. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  14480. if (INTEL_GEN(dev_priv) >= 4) {
  14481. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  14482. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  14483. }
  14484. err_printf(m, "Cursor [%d]:\n", i);
  14485. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  14486. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  14487. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  14488. }
  14489. for (i = 0; i < error->num_transcoders; i++) {
  14490. err_printf(m, "CPU transcoder: %s\n",
  14491. transcoder_name(error->transcoder[i].cpu_transcoder));
  14492. err_printf(m, " Power: %s\n",
  14493. onoff(error->transcoder[i].power_domain_on));
  14494. err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
  14495. err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
  14496. err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
  14497. err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
  14498. err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
  14499. err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
  14500. err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
  14501. }
  14502. }
  14503. #endif