dra7xx-clocks.dtsi 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218
  1. /*
  2. * Device Tree Source for DRA7xx clock data
  3. *
  4. * Copyright (C) 2013 Texas Instruments, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. &cm_core_aon_clocks {
  11. atl_clkin0_ck: atl_clkin0_ck {
  12. #clock-cells = <0>;
  13. compatible = "ti,dra7-atl-clock";
  14. clocks = <&atl_gfclk_mux>;
  15. };
  16. atl_clkin1_ck: atl_clkin1_ck {
  17. #clock-cells = <0>;
  18. compatible = "ti,dra7-atl-clock";
  19. clocks = <&atl_gfclk_mux>;
  20. };
  21. atl_clkin2_ck: atl_clkin2_ck {
  22. #clock-cells = <0>;
  23. compatible = "ti,dra7-atl-clock";
  24. clocks = <&atl_gfclk_mux>;
  25. };
  26. atl_clkin3_ck: atl_clkin3_ck {
  27. #clock-cells = <0>;
  28. compatible = "ti,dra7-atl-clock";
  29. clocks = <&atl_gfclk_mux>;
  30. };
  31. hdmi_clkin_ck: hdmi_clkin_ck {
  32. #clock-cells = <0>;
  33. compatible = "fixed-clock";
  34. clock-frequency = <0>;
  35. };
  36. mlb_clkin_ck: mlb_clkin_ck {
  37. #clock-cells = <0>;
  38. compatible = "fixed-clock";
  39. clock-frequency = <0>;
  40. };
  41. mlbp_clkin_ck: mlbp_clkin_ck {
  42. #clock-cells = <0>;
  43. compatible = "fixed-clock";
  44. clock-frequency = <0>;
  45. };
  46. pciesref_acs_clk_ck: pciesref_acs_clk_ck {
  47. #clock-cells = <0>;
  48. compatible = "fixed-clock";
  49. clock-frequency = <100000000>;
  50. };
  51. ref_clkin0_ck: ref_clkin0_ck {
  52. #clock-cells = <0>;
  53. compatible = "fixed-clock";
  54. clock-frequency = <0>;
  55. };
  56. ref_clkin1_ck: ref_clkin1_ck {
  57. #clock-cells = <0>;
  58. compatible = "fixed-clock";
  59. clock-frequency = <0>;
  60. };
  61. ref_clkin2_ck: ref_clkin2_ck {
  62. #clock-cells = <0>;
  63. compatible = "fixed-clock";
  64. clock-frequency = <0>;
  65. };
  66. ref_clkin3_ck: ref_clkin3_ck {
  67. #clock-cells = <0>;
  68. compatible = "fixed-clock";
  69. clock-frequency = <0>;
  70. };
  71. rmii_clk_ck: rmii_clk_ck {
  72. #clock-cells = <0>;
  73. compatible = "fixed-clock";
  74. clock-frequency = <0>;
  75. };
  76. sdvenc_clkin_ck: sdvenc_clkin_ck {
  77. #clock-cells = <0>;
  78. compatible = "fixed-clock";
  79. clock-frequency = <0>;
  80. };
  81. secure_32k_clk_src_ck: secure_32k_clk_src_ck {
  82. #clock-cells = <0>;
  83. compatible = "fixed-clock";
  84. clock-frequency = <32768>;
  85. };
  86. sys_clk32_crystal_ck: sys_clk32_crystal_ck {
  87. #clock-cells = <0>;
  88. compatible = "fixed-clock";
  89. clock-frequency = <32768>;
  90. };
  91. sys_clk32_pseudo_ck: sys_clk32_pseudo_ck {
  92. #clock-cells = <0>;
  93. compatible = "fixed-factor-clock";
  94. clocks = <&sys_clkin1>;
  95. clock-mult = <1>;
  96. clock-div = <610>;
  97. };
  98. virt_12000000_ck: virt_12000000_ck {
  99. #clock-cells = <0>;
  100. compatible = "fixed-clock";
  101. clock-frequency = <12000000>;
  102. };
  103. virt_13000000_ck: virt_13000000_ck {
  104. #clock-cells = <0>;
  105. compatible = "fixed-clock";
  106. clock-frequency = <13000000>;
  107. };
  108. virt_16800000_ck: virt_16800000_ck {
  109. #clock-cells = <0>;
  110. compatible = "fixed-clock";
  111. clock-frequency = <16800000>;
  112. };
  113. virt_19200000_ck: virt_19200000_ck {
  114. #clock-cells = <0>;
  115. compatible = "fixed-clock";
  116. clock-frequency = <19200000>;
  117. };
  118. virt_20000000_ck: virt_20000000_ck {
  119. #clock-cells = <0>;
  120. compatible = "fixed-clock";
  121. clock-frequency = <20000000>;
  122. };
  123. virt_26000000_ck: virt_26000000_ck {
  124. #clock-cells = <0>;
  125. compatible = "fixed-clock";
  126. clock-frequency = <26000000>;
  127. };
  128. virt_27000000_ck: virt_27000000_ck {
  129. #clock-cells = <0>;
  130. compatible = "fixed-clock";
  131. clock-frequency = <27000000>;
  132. };
  133. virt_38400000_ck: virt_38400000_ck {
  134. #clock-cells = <0>;
  135. compatible = "fixed-clock";
  136. clock-frequency = <38400000>;
  137. };
  138. sys_clkin2: sys_clkin2 {
  139. #clock-cells = <0>;
  140. compatible = "fixed-clock";
  141. clock-frequency = <22579200>;
  142. };
  143. usb_otg_clkin_ck: usb_otg_clkin_ck {
  144. #clock-cells = <0>;
  145. compatible = "fixed-clock";
  146. clock-frequency = <0>;
  147. };
  148. video1_clkin_ck: video1_clkin_ck {
  149. #clock-cells = <0>;
  150. compatible = "fixed-clock";
  151. clock-frequency = <0>;
  152. };
  153. video1_m2_clkin_ck: video1_m2_clkin_ck {
  154. #clock-cells = <0>;
  155. compatible = "fixed-clock";
  156. clock-frequency = <0>;
  157. };
  158. video2_clkin_ck: video2_clkin_ck {
  159. #clock-cells = <0>;
  160. compatible = "fixed-clock";
  161. clock-frequency = <0>;
  162. };
  163. video2_m2_clkin_ck: video2_m2_clkin_ck {
  164. #clock-cells = <0>;
  165. compatible = "fixed-clock";
  166. clock-frequency = <0>;
  167. };
  168. dpll_abe_ck: dpll_abe_ck@1e0 {
  169. #clock-cells = <0>;
  170. compatible = "ti,omap4-dpll-m4xen-clock";
  171. clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
  172. reg = <0x01e0>, <0x01e4>, <0x01ec>, <0x01e8>;
  173. };
  174. dpll_abe_x2_ck: dpll_abe_x2_ck {
  175. #clock-cells = <0>;
  176. compatible = "ti,omap4-dpll-x2-clock";
  177. clocks = <&dpll_abe_ck>;
  178. };
  179. dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
  180. #clock-cells = <0>;
  181. compatible = "ti,divider-clock";
  182. clocks = <&dpll_abe_x2_ck>;
  183. ti,max-div = <31>;
  184. ti,autoidle-shift = <8>;
  185. reg = <0x01f0>;
  186. ti,index-starts-at-one;
  187. ti,invert-autoidle-bit;
  188. };
  189. abe_clk: abe_clk@108 {
  190. #clock-cells = <0>;
  191. compatible = "ti,divider-clock";
  192. clocks = <&dpll_abe_m2x2_ck>;
  193. ti,max-div = <4>;
  194. reg = <0x0108>;
  195. ti,index-power-of-two;
  196. };
  197. dpll_abe_m2_ck: dpll_abe_m2_ck@1f0 {
  198. #clock-cells = <0>;
  199. compatible = "ti,divider-clock";
  200. clocks = <&dpll_abe_ck>;
  201. ti,max-div = <31>;
  202. ti,autoidle-shift = <8>;
  203. reg = <0x01f0>;
  204. ti,index-starts-at-one;
  205. ti,invert-autoidle-bit;
  206. };
  207. dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
  208. #clock-cells = <0>;
  209. compatible = "ti,divider-clock";
  210. clocks = <&dpll_abe_x2_ck>;
  211. ti,max-div = <31>;
  212. ti,autoidle-shift = <8>;
  213. reg = <0x01f4>;
  214. ti,index-starts-at-one;
  215. ti,invert-autoidle-bit;
  216. };
  217. dpll_core_byp_mux: dpll_core_byp_mux@12c {
  218. #clock-cells = <0>;
  219. compatible = "ti,mux-clock";
  220. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  221. ti,bit-shift = <23>;
  222. reg = <0x012c>;
  223. };
  224. dpll_core_ck: dpll_core_ck@120 {
  225. #clock-cells = <0>;
  226. compatible = "ti,omap4-dpll-core-clock";
  227. clocks = <&sys_clkin1>, <&dpll_core_byp_mux>;
  228. reg = <0x0120>, <0x0124>, <0x012c>, <0x0128>;
  229. };
  230. dpll_core_x2_ck: dpll_core_x2_ck {
  231. #clock-cells = <0>;
  232. compatible = "ti,omap4-dpll-x2-clock";
  233. clocks = <&dpll_core_ck>;
  234. };
  235. dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
  236. #clock-cells = <0>;
  237. compatible = "ti,divider-clock";
  238. clocks = <&dpll_core_x2_ck>;
  239. ti,max-div = <63>;
  240. ti,autoidle-shift = <8>;
  241. reg = <0x013c>;
  242. ti,index-starts-at-one;
  243. ti,invert-autoidle-bit;
  244. };
  245. mpu_dpll_hs_clk_div: mpu_dpll_hs_clk_div {
  246. #clock-cells = <0>;
  247. compatible = "fixed-factor-clock";
  248. clocks = <&dpll_core_h12x2_ck>;
  249. clock-mult = <1>;
  250. clock-div = <1>;
  251. };
  252. dpll_mpu_ck: dpll_mpu_ck@160 {
  253. #clock-cells = <0>;
  254. compatible = "ti,omap5-mpu-dpll-clock";
  255. clocks = <&sys_clkin1>, <&mpu_dpll_hs_clk_div>;
  256. reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
  257. };
  258. dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
  259. #clock-cells = <0>;
  260. compatible = "ti,divider-clock";
  261. clocks = <&dpll_mpu_ck>;
  262. ti,max-div = <31>;
  263. ti,autoidle-shift = <8>;
  264. reg = <0x0170>;
  265. ti,index-starts-at-one;
  266. ti,invert-autoidle-bit;
  267. };
  268. mpu_dclk_div: mpu_dclk_div {
  269. #clock-cells = <0>;
  270. compatible = "fixed-factor-clock";
  271. clocks = <&dpll_mpu_m2_ck>;
  272. clock-mult = <1>;
  273. clock-div = <1>;
  274. };
  275. dsp_dpll_hs_clk_div: dsp_dpll_hs_clk_div {
  276. #clock-cells = <0>;
  277. compatible = "fixed-factor-clock";
  278. clocks = <&dpll_core_h12x2_ck>;
  279. clock-mult = <1>;
  280. clock-div = <1>;
  281. };
  282. dpll_dsp_byp_mux: dpll_dsp_byp_mux@240 {
  283. #clock-cells = <0>;
  284. compatible = "ti,mux-clock";
  285. clocks = <&sys_clkin1>, <&dsp_dpll_hs_clk_div>;
  286. ti,bit-shift = <23>;
  287. reg = <0x0240>;
  288. };
  289. dpll_dsp_ck: dpll_dsp_ck@234 {
  290. #clock-cells = <0>;
  291. compatible = "ti,omap4-dpll-clock";
  292. clocks = <&sys_clkin1>, <&dpll_dsp_byp_mux>;
  293. reg = <0x0234>, <0x0238>, <0x0240>, <0x023c>;
  294. assigned-clocks = <&dpll_dsp_ck>;
  295. assigned-clock-rates = <600000000>;
  296. };
  297. dpll_dsp_m2_ck: dpll_dsp_m2_ck@244 {
  298. #clock-cells = <0>;
  299. compatible = "ti,divider-clock";
  300. clocks = <&dpll_dsp_ck>;
  301. ti,max-div = <31>;
  302. ti,autoidle-shift = <8>;
  303. reg = <0x0244>;
  304. ti,index-starts-at-one;
  305. ti,invert-autoidle-bit;
  306. assigned-clocks = <&dpll_dsp_m2_ck>;
  307. assigned-clock-rates = <600000000>;
  308. };
  309. iva_dpll_hs_clk_div: iva_dpll_hs_clk_div {
  310. #clock-cells = <0>;
  311. compatible = "fixed-factor-clock";
  312. clocks = <&dpll_core_h12x2_ck>;
  313. clock-mult = <1>;
  314. clock-div = <1>;
  315. };
  316. dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
  317. #clock-cells = <0>;
  318. compatible = "ti,mux-clock";
  319. clocks = <&sys_clkin1>, <&iva_dpll_hs_clk_div>;
  320. ti,bit-shift = <23>;
  321. reg = <0x01ac>;
  322. };
  323. dpll_iva_ck: dpll_iva_ck@1a0 {
  324. #clock-cells = <0>;
  325. compatible = "ti,omap4-dpll-clock";
  326. clocks = <&sys_clkin1>, <&dpll_iva_byp_mux>;
  327. reg = <0x01a0>, <0x01a4>, <0x01ac>, <0x01a8>;
  328. assigned-clocks = <&dpll_iva_ck>;
  329. assigned-clock-rates = <1165000000>;
  330. };
  331. dpll_iva_m2_ck: dpll_iva_m2_ck@1b0 {
  332. #clock-cells = <0>;
  333. compatible = "ti,divider-clock";
  334. clocks = <&dpll_iva_ck>;
  335. ti,max-div = <31>;
  336. ti,autoidle-shift = <8>;
  337. reg = <0x01b0>;
  338. ti,index-starts-at-one;
  339. ti,invert-autoidle-bit;
  340. assigned-clocks = <&dpll_iva_m2_ck>;
  341. assigned-clock-rates = <388333334>;
  342. };
  343. iva_dclk: iva_dclk {
  344. #clock-cells = <0>;
  345. compatible = "fixed-factor-clock";
  346. clocks = <&dpll_iva_m2_ck>;
  347. clock-mult = <1>;
  348. clock-div = <1>;
  349. };
  350. dpll_gpu_byp_mux: dpll_gpu_byp_mux@2e4 {
  351. #clock-cells = <0>;
  352. compatible = "ti,mux-clock";
  353. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  354. ti,bit-shift = <23>;
  355. reg = <0x02e4>;
  356. };
  357. dpll_gpu_ck: dpll_gpu_ck@2d8 {
  358. #clock-cells = <0>;
  359. compatible = "ti,omap4-dpll-clock";
  360. clocks = <&sys_clkin1>, <&dpll_gpu_byp_mux>;
  361. reg = <0x02d8>, <0x02dc>, <0x02e4>, <0x02e0>;
  362. assigned-clocks = <&dpll_gpu_ck>;
  363. assigned-clock-rates = <1277000000>;
  364. };
  365. dpll_gpu_m2_ck: dpll_gpu_m2_ck@2e8 {
  366. #clock-cells = <0>;
  367. compatible = "ti,divider-clock";
  368. clocks = <&dpll_gpu_ck>;
  369. ti,max-div = <31>;
  370. ti,autoidle-shift = <8>;
  371. reg = <0x02e8>;
  372. ti,index-starts-at-one;
  373. ti,invert-autoidle-bit;
  374. assigned-clocks = <&dpll_gpu_m2_ck>;
  375. assigned-clock-rates = <425666667>;
  376. };
  377. dpll_core_m2_ck: dpll_core_m2_ck@130 {
  378. #clock-cells = <0>;
  379. compatible = "ti,divider-clock";
  380. clocks = <&dpll_core_ck>;
  381. ti,max-div = <31>;
  382. ti,autoidle-shift = <8>;
  383. reg = <0x0130>;
  384. ti,index-starts-at-one;
  385. ti,invert-autoidle-bit;
  386. };
  387. core_dpll_out_dclk_div: core_dpll_out_dclk_div {
  388. #clock-cells = <0>;
  389. compatible = "fixed-factor-clock";
  390. clocks = <&dpll_core_m2_ck>;
  391. clock-mult = <1>;
  392. clock-div = <1>;
  393. };
  394. dpll_ddr_byp_mux: dpll_ddr_byp_mux@21c {
  395. #clock-cells = <0>;
  396. compatible = "ti,mux-clock";
  397. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  398. ti,bit-shift = <23>;
  399. reg = <0x021c>;
  400. };
  401. dpll_ddr_ck: dpll_ddr_ck@210 {
  402. #clock-cells = <0>;
  403. compatible = "ti,omap4-dpll-clock";
  404. clocks = <&sys_clkin1>, <&dpll_ddr_byp_mux>;
  405. reg = <0x0210>, <0x0214>, <0x021c>, <0x0218>;
  406. };
  407. dpll_ddr_m2_ck: dpll_ddr_m2_ck@220 {
  408. #clock-cells = <0>;
  409. compatible = "ti,divider-clock";
  410. clocks = <&dpll_ddr_ck>;
  411. ti,max-div = <31>;
  412. ti,autoidle-shift = <8>;
  413. reg = <0x0220>;
  414. ti,index-starts-at-one;
  415. ti,invert-autoidle-bit;
  416. };
  417. dpll_gmac_byp_mux: dpll_gmac_byp_mux@2b4 {
  418. #clock-cells = <0>;
  419. compatible = "ti,mux-clock";
  420. clocks = <&sys_clkin1>, <&dpll_abe_m3x2_ck>;
  421. ti,bit-shift = <23>;
  422. reg = <0x02b4>;
  423. };
  424. dpll_gmac_ck: dpll_gmac_ck@2a8 {
  425. #clock-cells = <0>;
  426. compatible = "ti,omap4-dpll-clock";
  427. clocks = <&sys_clkin1>, <&dpll_gmac_byp_mux>;
  428. reg = <0x02a8>, <0x02ac>, <0x02b4>, <0x02b0>;
  429. };
  430. dpll_gmac_m2_ck: dpll_gmac_m2_ck@2b8 {
  431. #clock-cells = <0>;
  432. compatible = "ti,divider-clock";
  433. clocks = <&dpll_gmac_ck>;
  434. ti,max-div = <31>;
  435. ti,autoidle-shift = <8>;
  436. reg = <0x02b8>;
  437. ti,index-starts-at-one;
  438. ti,invert-autoidle-bit;
  439. };
  440. video2_dclk_div: video2_dclk_div {
  441. #clock-cells = <0>;
  442. compatible = "fixed-factor-clock";
  443. clocks = <&video2_m2_clkin_ck>;
  444. clock-mult = <1>;
  445. clock-div = <1>;
  446. };
  447. video1_dclk_div: video1_dclk_div {
  448. #clock-cells = <0>;
  449. compatible = "fixed-factor-clock";
  450. clocks = <&video1_m2_clkin_ck>;
  451. clock-mult = <1>;
  452. clock-div = <1>;
  453. };
  454. hdmi_dclk_div: hdmi_dclk_div {
  455. #clock-cells = <0>;
  456. compatible = "fixed-factor-clock";
  457. clocks = <&hdmi_clkin_ck>;
  458. clock-mult = <1>;
  459. clock-div = <1>;
  460. };
  461. per_dpll_hs_clk_div: per_dpll_hs_clk_div {
  462. #clock-cells = <0>;
  463. compatible = "fixed-factor-clock";
  464. clocks = <&dpll_abe_m3x2_ck>;
  465. clock-mult = <1>;
  466. clock-div = <2>;
  467. };
  468. usb_dpll_hs_clk_div: usb_dpll_hs_clk_div {
  469. #clock-cells = <0>;
  470. compatible = "fixed-factor-clock";
  471. clocks = <&dpll_abe_m3x2_ck>;
  472. clock-mult = <1>;
  473. clock-div = <3>;
  474. };
  475. eve_dpll_hs_clk_div: eve_dpll_hs_clk_div {
  476. #clock-cells = <0>;
  477. compatible = "fixed-factor-clock";
  478. clocks = <&dpll_core_h12x2_ck>;
  479. clock-mult = <1>;
  480. clock-div = <1>;
  481. };
  482. dpll_eve_byp_mux: dpll_eve_byp_mux@290 {
  483. #clock-cells = <0>;
  484. compatible = "ti,mux-clock";
  485. clocks = <&sys_clkin1>, <&eve_dpll_hs_clk_div>;
  486. ti,bit-shift = <23>;
  487. reg = <0x0290>;
  488. };
  489. dpll_eve_ck: dpll_eve_ck@284 {
  490. #clock-cells = <0>;
  491. compatible = "ti,omap4-dpll-clock";
  492. clocks = <&sys_clkin1>, <&dpll_eve_byp_mux>;
  493. reg = <0x0284>, <0x0288>, <0x0290>, <0x028c>;
  494. };
  495. dpll_eve_m2_ck: dpll_eve_m2_ck@294 {
  496. #clock-cells = <0>;
  497. compatible = "ti,divider-clock";
  498. clocks = <&dpll_eve_ck>;
  499. ti,max-div = <31>;
  500. ti,autoidle-shift = <8>;
  501. reg = <0x0294>;
  502. ti,index-starts-at-one;
  503. ti,invert-autoidle-bit;
  504. };
  505. eve_dclk_div: eve_dclk_div {
  506. #clock-cells = <0>;
  507. compatible = "fixed-factor-clock";
  508. clocks = <&dpll_eve_m2_ck>;
  509. clock-mult = <1>;
  510. clock-div = <1>;
  511. };
  512. dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
  513. #clock-cells = <0>;
  514. compatible = "ti,divider-clock";
  515. clocks = <&dpll_core_x2_ck>;
  516. ti,max-div = <63>;
  517. ti,autoidle-shift = <8>;
  518. reg = <0x0140>;
  519. ti,index-starts-at-one;
  520. ti,invert-autoidle-bit;
  521. };
  522. dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
  523. #clock-cells = <0>;
  524. compatible = "ti,divider-clock";
  525. clocks = <&dpll_core_x2_ck>;
  526. ti,max-div = <63>;
  527. ti,autoidle-shift = <8>;
  528. reg = <0x0144>;
  529. ti,index-starts-at-one;
  530. ti,invert-autoidle-bit;
  531. };
  532. dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
  533. #clock-cells = <0>;
  534. compatible = "ti,divider-clock";
  535. clocks = <&dpll_core_x2_ck>;
  536. ti,max-div = <63>;
  537. ti,autoidle-shift = <8>;
  538. reg = <0x0154>;
  539. ti,index-starts-at-one;
  540. ti,invert-autoidle-bit;
  541. };
  542. dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
  543. #clock-cells = <0>;
  544. compatible = "ti,divider-clock";
  545. clocks = <&dpll_core_x2_ck>;
  546. ti,max-div = <63>;
  547. ti,autoidle-shift = <8>;
  548. reg = <0x0158>;
  549. ti,index-starts-at-one;
  550. ti,invert-autoidle-bit;
  551. };
  552. dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
  553. #clock-cells = <0>;
  554. compatible = "ti,divider-clock";
  555. clocks = <&dpll_core_x2_ck>;
  556. ti,max-div = <63>;
  557. ti,autoidle-shift = <8>;
  558. reg = <0x015c>;
  559. ti,index-starts-at-one;
  560. ti,invert-autoidle-bit;
  561. };
  562. dpll_ddr_x2_ck: dpll_ddr_x2_ck {
  563. #clock-cells = <0>;
  564. compatible = "ti,omap4-dpll-x2-clock";
  565. clocks = <&dpll_ddr_ck>;
  566. };
  567. dpll_ddr_h11x2_ck: dpll_ddr_h11x2_ck@228 {
  568. #clock-cells = <0>;
  569. compatible = "ti,divider-clock";
  570. clocks = <&dpll_ddr_x2_ck>;
  571. ti,max-div = <63>;
  572. ti,autoidle-shift = <8>;
  573. reg = <0x0228>;
  574. ti,index-starts-at-one;
  575. ti,invert-autoidle-bit;
  576. };
  577. dpll_dsp_x2_ck: dpll_dsp_x2_ck {
  578. #clock-cells = <0>;
  579. compatible = "ti,omap4-dpll-x2-clock";
  580. clocks = <&dpll_dsp_ck>;
  581. };
  582. dpll_dsp_m3x2_ck: dpll_dsp_m3x2_ck@248 {
  583. #clock-cells = <0>;
  584. compatible = "ti,divider-clock";
  585. clocks = <&dpll_dsp_x2_ck>;
  586. ti,max-div = <31>;
  587. ti,autoidle-shift = <8>;
  588. reg = <0x0248>;
  589. ti,index-starts-at-one;
  590. ti,invert-autoidle-bit;
  591. assigned-clocks = <&dpll_dsp_m3x2_ck>;
  592. assigned-clock-rates = <400000000>;
  593. };
  594. dpll_gmac_x2_ck: dpll_gmac_x2_ck {
  595. #clock-cells = <0>;
  596. compatible = "ti,omap4-dpll-x2-clock";
  597. clocks = <&dpll_gmac_ck>;
  598. };
  599. dpll_gmac_h11x2_ck: dpll_gmac_h11x2_ck@2c0 {
  600. #clock-cells = <0>;
  601. compatible = "ti,divider-clock";
  602. clocks = <&dpll_gmac_x2_ck>;
  603. ti,max-div = <63>;
  604. ti,autoidle-shift = <8>;
  605. reg = <0x02c0>;
  606. ti,index-starts-at-one;
  607. ti,invert-autoidle-bit;
  608. };
  609. dpll_gmac_h12x2_ck: dpll_gmac_h12x2_ck@2c4 {
  610. #clock-cells = <0>;
  611. compatible = "ti,divider-clock";
  612. clocks = <&dpll_gmac_x2_ck>;
  613. ti,max-div = <63>;
  614. ti,autoidle-shift = <8>;
  615. reg = <0x02c4>;
  616. ti,index-starts-at-one;
  617. ti,invert-autoidle-bit;
  618. };
  619. dpll_gmac_h13x2_ck: dpll_gmac_h13x2_ck@2c8 {
  620. #clock-cells = <0>;
  621. compatible = "ti,divider-clock";
  622. clocks = <&dpll_gmac_x2_ck>;
  623. ti,max-div = <63>;
  624. ti,autoidle-shift = <8>;
  625. reg = <0x02c8>;
  626. ti,index-starts-at-one;
  627. ti,invert-autoidle-bit;
  628. };
  629. dpll_gmac_m3x2_ck: dpll_gmac_m3x2_ck@2bc {
  630. #clock-cells = <0>;
  631. compatible = "ti,divider-clock";
  632. clocks = <&dpll_gmac_x2_ck>;
  633. ti,max-div = <31>;
  634. ti,autoidle-shift = <8>;
  635. reg = <0x02bc>;
  636. ti,index-starts-at-one;
  637. ti,invert-autoidle-bit;
  638. };
  639. gmii_m_clk_div: gmii_m_clk_div {
  640. #clock-cells = <0>;
  641. compatible = "fixed-factor-clock";
  642. clocks = <&dpll_gmac_h11x2_ck>;
  643. clock-mult = <1>;
  644. clock-div = <2>;
  645. };
  646. hdmi_clk2_div: hdmi_clk2_div {
  647. #clock-cells = <0>;
  648. compatible = "fixed-factor-clock";
  649. clocks = <&hdmi_clkin_ck>;
  650. clock-mult = <1>;
  651. clock-div = <1>;
  652. };
  653. hdmi_div_clk: hdmi_div_clk {
  654. #clock-cells = <0>;
  655. compatible = "fixed-factor-clock";
  656. clocks = <&hdmi_clkin_ck>;
  657. clock-mult = <1>;
  658. clock-div = <1>;
  659. };
  660. l3_iclk_div: l3_iclk_div@100 {
  661. #clock-cells = <0>;
  662. compatible = "ti,divider-clock";
  663. ti,max-div = <2>;
  664. ti,bit-shift = <4>;
  665. reg = <0x0100>;
  666. clocks = <&dpll_core_h12x2_ck>;
  667. ti,index-power-of-two;
  668. };
  669. l4_root_clk_div: l4_root_clk_div {
  670. #clock-cells = <0>;
  671. compatible = "fixed-factor-clock";
  672. clocks = <&l3_iclk_div>;
  673. clock-mult = <1>;
  674. clock-div = <2>;
  675. };
  676. video1_clk2_div: video1_clk2_div {
  677. #clock-cells = <0>;
  678. compatible = "fixed-factor-clock";
  679. clocks = <&video1_clkin_ck>;
  680. clock-mult = <1>;
  681. clock-div = <1>;
  682. };
  683. video1_div_clk: video1_div_clk {
  684. #clock-cells = <0>;
  685. compatible = "fixed-factor-clock";
  686. clocks = <&video1_clkin_ck>;
  687. clock-mult = <1>;
  688. clock-div = <1>;
  689. };
  690. video2_clk2_div: video2_clk2_div {
  691. #clock-cells = <0>;
  692. compatible = "fixed-factor-clock";
  693. clocks = <&video2_clkin_ck>;
  694. clock-mult = <1>;
  695. clock-div = <1>;
  696. };
  697. video2_div_clk: video2_div_clk {
  698. #clock-cells = <0>;
  699. compatible = "fixed-factor-clock";
  700. clocks = <&video2_clkin_ck>;
  701. clock-mult = <1>;
  702. clock-div = <1>;
  703. };
  704. ipu1_gfclk_mux: ipu1_gfclk_mux@520 {
  705. #clock-cells = <0>;
  706. compatible = "ti,mux-clock";
  707. clocks = <&dpll_abe_m2x2_ck>, <&dpll_core_h22x2_ck>;
  708. ti,bit-shift = <24>;
  709. reg = <0x0520>;
  710. assigned-clocks = <&ipu1_gfclk_mux>;
  711. assigned-clock-parents = <&dpll_core_h22x2_ck>;
  712. };
  713. mcasp1_ahclkr_mux: mcasp1_ahclkr_mux@550 {
  714. #clock-cells = <0>;
  715. compatible = "ti,mux-clock";
  716. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  717. ti,bit-shift = <28>;
  718. reg = <0x0550>;
  719. };
  720. mcasp1_ahclkx_mux: mcasp1_ahclkx_mux@550 {
  721. #clock-cells = <0>;
  722. compatible = "ti,mux-clock";
  723. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  724. ti,bit-shift = <24>;
  725. reg = <0x0550>;
  726. };
  727. mcasp1_aux_gfclk_mux: mcasp1_aux_gfclk_mux@550 {
  728. #clock-cells = <0>;
  729. compatible = "ti,mux-clock";
  730. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  731. ti,bit-shift = <22>;
  732. reg = <0x0550>;
  733. };
  734. timer5_gfclk_mux: timer5_gfclk_mux@558 {
  735. #clock-cells = <0>;
  736. compatible = "ti,mux-clock";
  737. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  738. ti,bit-shift = <24>;
  739. reg = <0x0558>;
  740. };
  741. timer6_gfclk_mux: timer6_gfclk_mux@560 {
  742. #clock-cells = <0>;
  743. compatible = "ti,mux-clock";
  744. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  745. ti,bit-shift = <24>;
  746. reg = <0x0560>;
  747. };
  748. timer7_gfclk_mux: timer7_gfclk_mux@568 {
  749. #clock-cells = <0>;
  750. compatible = "ti,mux-clock";
  751. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  752. ti,bit-shift = <24>;
  753. reg = <0x0568>;
  754. };
  755. timer8_gfclk_mux: timer8_gfclk_mux@570 {
  756. #clock-cells = <0>;
  757. compatible = "ti,mux-clock";
  758. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>, <&clkoutmux0_clk_mux>;
  759. ti,bit-shift = <24>;
  760. reg = <0x0570>;
  761. };
  762. uart6_gfclk_mux: uart6_gfclk_mux@580 {
  763. #clock-cells = <0>;
  764. compatible = "ti,mux-clock";
  765. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  766. ti,bit-shift = <24>;
  767. reg = <0x0580>;
  768. };
  769. dummy_ck: dummy_ck {
  770. #clock-cells = <0>;
  771. compatible = "fixed-clock";
  772. clock-frequency = <0>;
  773. };
  774. };
  775. &prm_clocks {
  776. sys_clkin1: sys_clkin1@110 {
  777. #clock-cells = <0>;
  778. compatible = "ti,mux-clock";
  779. clocks = <&virt_12000000_ck>, <&virt_20000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
  780. reg = <0x0110>;
  781. ti,index-starts-at-one;
  782. };
  783. abe_dpll_sys_clk_mux: abe_dpll_sys_clk_mux@118 {
  784. #clock-cells = <0>;
  785. compatible = "ti,mux-clock";
  786. clocks = <&sys_clkin1>, <&sys_clkin2>;
  787. reg = <0x0118>;
  788. };
  789. abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@114 {
  790. #clock-cells = <0>;
  791. compatible = "ti,mux-clock";
  792. clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
  793. reg = <0x0114>;
  794. };
  795. abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
  796. #clock-cells = <0>;
  797. compatible = "ti,mux-clock";
  798. clocks = <&abe_dpll_sys_clk_mux>, <&sys_32k_ck>;
  799. reg = <0x010c>;
  800. };
  801. abe_24m_fclk: abe_24m_fclk@11c {
  802. #clock-cells = <0>;
  803. compatible = "ti,divider-clock";
  804. clocks = <&dpll_abe_m2x2_ck>;
  805. reg = <0x011c>;
  806. ti,dividers = <8>, <16>;
  807. };
  808. aess_fclk: aess_fclk@178 {
  809. #clock-cells = <0>;
  810. compatible = "ti,divider-clock";
  811. clocks = <&abe_clk>;
  812. reg = <0x0178>;
  813. ti,max-div = <2>;
  814. };
  815. abe_giclk_div: abe_giclk_div@174 {
  816. #clock-cells = <0>;
  817. compatible = "ti,divider-clock";
  818. clocks = <&aess_fclk>;
  819. reg = <0x0174>;
  820. ti,max-div = <2>;
  821. };
  822. abe_lp_clk_div: abe_lp_clk_div@1d8 {
  823. #clock-cells = <0>;
  824. compatible = "ti,divider-clock";
  825. clocks = <&dpll_abe_m2x2_ck>;
  826. reg = <0x01d8>;
  827. ti,dividers = <16>, <32>;
  828. };
  829. abe_sys_clk_div: abe_sys_clk_div@120 {
  830. #clock-cells = <0>;
  831. compatible = "ti,divider-clock";
  832. clocks = <&sys_clkin1>;
  833. reg = <0x0120>;
  834. ti,max-div = <2>;
  835. };
  836. adc_gfclk_mux: adc_gfclk_mux@1dc {
  837. #clock-cells = <0>;
  838. compatible = "ti,mux-clock";
  839. clocks = <&sys_clkin1>, <&sys_clkin2>, <&sys_32k_ck>;
  840. reg = <0x01dc>;
  841. };
  842. sys_clk1_dclk_div: sys_clk1_dclk_div@1c8 {
  843. #clock-cells = <0>;
  844. compatible = "ti,divider-clock";
  845. clocks = <&sys_clkin1>;
  846. ti,max-div = <64>;
  847. reg = <0x01c8>;
  848. ti,index-power-of-two;
  849. };
  850. sys_clk2_dclk_div: sys_clk2_dclk_div@1cc {
  851. #clock-cells = <0>;
  852. compatible = "ti,divider-clock";
  853. clocks = <&sys_clkin2>;
  854. ti,max-div = <64>;
  855. reg = <0x01cc>;
  856. ti,index-power-of-two;
  857. };
  858. per_abe_x1_dclk_div: per_abe_x1_dclk_div@1bc {
  859. #clock-cells = <0>;
  860. compatible = "ti,divider-clock";
  861. clocks = <&dpll_abe_m2_ck>;
  862. ti,max-div = <64>;
  863. reg = <0x01bc>;
  864. ti,index-power-of-two;
  865. };
  866. dsp_gclk_div: dsp_gclk_div@18c {
  867. #clock-cells = <0>;
  868. compatible = "ti,divider-clock";
  869. clocks = <&dpll_dsp_m2_ck>;
  870. ti,max-div = <64>;
  871. reg = <0x018c>;
  872. ti,index-power-of-two;
  873. };
  874. gpu_dclk: gpu_dclk@1a0 {
  875. #clock-cells = <0>;
  876. compatible = "ti,divider-clock";
  877. clocks = <&dpll_gpu_m2_ck>;
  878. ti,max-div = <64>;
  879. reg = <0x01a0>;
  880. ti,index-power-of-two;
  881. };
  882. emif_phy_dclk_div: emif_phy_dclk_div@190 {
  883. #clock-cells = <0>;
  884. compatible = "ti,divider-clock";
  885. clocks = <&dpll_ddr_m2_ck>;
  886. ti,max-div = <64>;
  887. reg = <0x0190>;
  888. ti,index-power-of-two;
  889. };
  890. gmac_250m_dclk_div: gmac_250m_dclk_div@19c {
  891. #clock-cells = <0>;
  892. compatible = "ti,divider-clock";
  893. clocks = <&dpll_gmac_m2_ck>;
  894. ti,max-div = <64>;
  895. reg = <0x019c>;
  896. ti,index-power-of-two;
  897. };
  898. gmac_main_clk: gmac_main_clk {
  899. #clock-cells = <0>;
  900. compatible = "fixed-factor-clock";
  901. clocks = <&gmac_250m_dclk_div>;
  902. clock-mult = <1>;
  903. clock-div = <2>;
  904. };
  905. l3init_480m_dclk_div: l3init_480m_dclk_div@1ac {
  906. #clock-cells = <0>;
  907. compatible = "ti,divider-clock";
  908. clocks = <&dpll_usb_m2_ck>;
  909. ti,max-div = <64>;
  910. reg = <0x01ac>;
  911. ti,index-power-of-two;
  912. };
  913. usb_otg_dclk_div: usb_otg_dclk_div@184 {
  914. #clock-cells = <0>;
  915. compatible = "ti,divider-clock";
  916. clocks = <&usb_otg_clkin_ck>;
  917. ti,max-div = <64>;
  918. reg = <0x0184>;
  919. ti,index-power-of-two;
  920. };
  921. sata_dclk_div: sata_dclk_div@1c0 {
  922. #clock-cells = <0>;
  923. compatible = "ti,divider-clock";
  924. clocks = <&sys_clkin1>;
  925. ti,max-div = <64>;
  926. reg = <0x01c0>;
  927. ti,index-power-of-two;
  928. };
  929. pcie2_dclk_div: pcie2_dclk_div@1b8 {
  930. #clock-cells = <0>;
  931. compatible = "ti,divider-clock";
  932. clocks = <&dpll_pcie_ref_m2_ck>;
  933. ti,max-div = <64>;
  934. reg = <0x01b8>;
  935. ti,index-power-of-two;
  936. };
  937. pcie_dclk_div: pcie_dclk_div@1b4 {
  938. #clock-cells = <0>;
  939. compatible = "ti,divider-clock";
  940. clocks = <&apll_pcie_m2_ck>;
  941. ti,max-div = <64>;
  942. reg = <0x01b4>;
  943. ti,index-power-of-two;
  944. };
  945. emu_dclk_div: emu_dclk_div@194 {
  946. #clock-cells = <0>;
  947. compatible = "ti,divider-clock";
  948. clocks = <&sys_clkin1>;
  949. ti,max-div = <64>;
  950. reg = <0x0194>;
  951. ti,index-power-of-two;
  952. };
  953. secure_32k_dclk_div: secure_32k_dclk_div@1c4 {
  954. #clock-cells = <0>;
  955. compatible = "ti,divider-clock";
  956. clocks = <&secure_32k_clk_src_ck>;
  957. ti,max-div = <64>;
  958. reg = <0x01c4>;
  959. ti,index-power-of-two;
  960. };
  961. clkoutmux0_clk_mux: clkoutmux0_clk_mux@158 {
  962. #clock-cells = <0>;
  963. compatible = "ti,mux-clock";
  964. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  965. reg = <0x0158>;
  966. };
  967. clkoutmux1_clk_mux: clkoutmux1_clk_mux@15c {
  968. #clock-cells = <0>;
  969. compatible = "ti,mux-clock";
  970. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  971. reg = <0x015c>;
  972. };
  973. clkoutmux2_clk_mux: clkoutmux2_clk_mux@160 {
  974. #clock-cells = <0>;
  975. compatible = "ti,mux-clock";
  976. clocks = <&sys_clk1_dclk_div>, <&sys_clk2_dclk_div>, <&per_abe_x1_dclk_div>, <&mpu_dclk_div>, <&dsp_gclk_div>, <&iva_dclk>, <&gpu_dclk>, <&core_dpll_out_dclk_div>, <&emif_phy_dclk_div>, <&gmac_250m_dclk_div>, <&video2_dclk_div>, <&video1_dclk_div>, <&hdmi_dclk_div>, <&func_96m_aon_dclk_div>, <&l3init_480m_dclk_div>, <&usb_otg_dclk_div>, <&sata_dclk_div>, <&pcie2_dclk_div>, <&pcie_dclk_div>, <&emu_dclk_div>, <&secure_32k_dclk_div>, <&eve_dclk_div>;
  977. reg = <0x0160>;
  978. };
  979. custefuse_sys_gfclk_div: custefuse_sys_gfclk_div {
  980. #clock-cells = <0>;
  981. compatible = "fixed-factor-clock";
  982. clocks = <&sys_clkin1>;
  983. clock-mult = <1>;
  984. clock-div = <2>;
  985. };
  986. eve_clk: eve_clk@180 {
  987. #clock-cells = <0>;
  988. compatible = "ti,mux-clock";
  989. clocks = <&dpll_eve_m2_ck>, <&dpll_dsp_m3x2_ck>;
  990. reg = <0x0180>;
  991. };
  992. hdmi_dpll_clk_mux: hdmi_dpll_clk_mux@164 {
  993. #clock-cells = <0>;
  994. compatible = "ti,mux-clock";
  995. clocks = <&sys_clkin1>, <&sys_clkin2>;
  996. reg = <0x0164>;
  997. };
  998. mlb_clk: mlb_clk@134 {
  999. #clock-cells = <0>;
  1000. compatible = "ti,divider-clock";
  1001. clocks = <&mlb_clkin_ck>;
  1002. ti,max-div = <64>;
  1003. reg = <0x0134>;
  1004. ti,index-power-of-two;
  1005. };
  1006. mlbp_clk: mlbp_clk@130 {
  1007. #clock-cells = <0>;
  1008. compatible = "ti,divider-clock";
  1009. clocks = <&mlbp_clkin_ck>;
  1010. ti,max-div = <64>;
  1011. reg = <0x0130>;
  1012. ti,index-power-of-two;
  1013. };
  1014. per_abe_x1_gfclk2_div: per_abe_x1_gfclk2_div@138 {
  1015. #clock-cells = <0>;
  1016. compatible = "ti,divider-clock";
  1017. clocks = <&dpll_abe_m2_ck>;
  1018. ti,max-div = <64>;
  1019. reg = <0x0138>;
  1020. ti,index-power-of-two;
  1021. };
  1022. timer_sys_clk_div: timer_sys_clk_div@144 {
  1023. #clock-cells = <0>;
  1024. compatible = "ti,divider-clock";
  1025. clocks = <&sys_clkin1>;
  1026. reg = <0x0144>;
  1027. ti,max-div = <2>;
  1028. };
  1029. video1_dpll_clk_mux: video1_dpll_clk_mux@168 {
  1030. #clock-cells = <0>;
  1031. compatible = "ti,mux-clock";
  1032. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1033. reg = <0x0168>;
  1034. };
  1035. video2_dpll_clk_mux: video2_dpll_clk_mux@16c {
  1036. #clock-cells = <0>;
  1037. compatible = "ti,mux-clock";
  1038. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1039. reg = <0x016c>;
  1040. };
  1041. wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
  1042. #clock-cells = <0>;
  1043. compatible = "ti,mux-clock";
  1044. clocks = <&sys_clkin1>, <&abe_lp_clk_div>;
  1045. reg = <0x0108>;
  1046. };
  1047. gpio1_dbclk: gpio1_dbclk@1838 {
  1048. #clock-cells = <0>;
  1049. compatible = "ti,gate-clock";
  1050. clocks = <&sys_32k_ck>;
  1051. ti,bit-shift = <8>;
  1052. reg = <0x1838>;
  1053. };
  1054. dcan1_sys_clk_mux: dcan1_sys_clk_mux@1888 {
  1055. #clock-cells = <0>;
  1056. compatible = "ti,mux-clock";
  1057. clocks = <&sys_clkin1>, <&sys_clkin2>;
  1058. ti,bit-shift = <24>;
  1059. reg = <0x1888>;
  1060. };
  1061. timer1_gfclk_mux: timer1_gfclk_mux@1840 {
  1062. #clock-cells = <0>;
  1063. compatible = "ti,mux-clock";
  1064. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1065. ti,bit-shift = <24>;
  1066. reg = <0x1840>;
  1067. };
  1068. uart10_gfclk_mux: uart10_gfclk_mux@1880 {
  1069. #clock-cells = <0>;
  1070. compatible = "ti,mux-clock";
  1071. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1072. ti,bit-shift = <24>;
  1073. reg = <0x1880>;
  1074. };
  1075. };
  1076. &cm_core_clocks {
  1077. dpll_pcie_ref_ck: dpll_pcie_ref_ck@200 {
  1078. #clock-cells = <0>;
  1079. compatible = "ti,omap4-dpll-clock";
  1080. clocks = <&sys_clkin1>, <&sys_clkin1>;
  1081. reg = <0x0200>, <0x0204>, <0x020c>, <0x0208>;
  1082. };
  1083. dpll_pcie_ref_m2ldo_ck: dpll_pcie_ref_m2ldo_ck@210 {
  1084. #clock-cells = <0>;
  1085. compatible = "ti,divider-clock";
  1086. clocks = <&dpll_pcie_ref_ck>;
  1087. ti,max-div = <31>;
  1088. ti,autoidle-shift = <8>;
  1089. reg = <0x0210>;
  1090. ti,index-starts-at-one;
  1091. ti,invert-autoidle-bit;
  1092. };
  1093. apll_pcie_in_clk_mux: apll_pcie_in_clk_mux@4ae06118 {
  1094. compatible = "ti,mux-clock";
  1095. clocks = <&dpll_pcie_ref_m2ldo_ck>, <&pciesref_acs_clk_ck>;
  1096. #clock-cells = <0>;
  1097. reg = <0x021c 0x4>;
  1098. ti,bit-shift = <7>;
  1099. };
  1100. apll_pcie_ck: apll_pcie_ck@21c {
  1101. #clock-cells = <0>;
  1102. compatible = "ti,dra7-apll-clock";
  1103. clocks = <&apll_pcie_in_clk_mux>, <&dpll_pcie_ref_ck>;
  1104. reg = <0x021c>, <0x0220>;
  1105. };
  1106. optfclk_pciephy1_32khz: optfclk_pciephy1_32khz@4a0093b0 {
  1107. compatible = "ti,gate-clock";
  1108. clocks = <&sys_32k_ck>;
  1109. #clock-cells = <0>;
  1110. reg = <0x13b0>;
  1111. ti,bit-shift = <8>;
  1112. };
  1113. optfclk_pciephy2_32khz: optfclk_pciephy2_32khz@4a0093b8 {
  1114. compatible = "ti,gate-clock";
  1115. clocks = <&sys_32k_ck>;
  1116. #clock-cells = <0>;
  1117. reg = <0x13b8>;
  1118. ti,bit-shift = <8>;
  1119. };
  1120. optfclk_pciephy_div: optfclk_pciephy_div@4a00821c {
  1121. compatible = "ti,divider-clock";
  1122. clocks = <&apll_pcie_ck>;
  1123. #clock-cells = <0>;
  1124. reg = <0x021c>;
  1125. ti,dividers = <2>, <1>;
  1126. ti,bit-shift = <8>;
  1127. ti,max-div = <2>;
  1128. };
  1129. optfclk_pciephy1_clk: optfclk_pciephy1_clk@4a0093b0 {
  1130. compatible = "ti,gate-clock";
  1131. clocks = <&apll_pcie_ck>;
  1132. #clock-cells = <0>;
  1133. reg = <0x13b0>;
  1134. ti,bit-shift = <9>;
  1135. };
  1136. optfclk_pciephy2_clk: optfclk_pciephy2_clk@4a0093b8 {
  1137. compatible = "ti,gate-clock";
  1138. clocks = <&apll_pcie_ck>;
  1139. #clock-cells = <0>;
  1140. reg = <0x13b8>;
  1141. ti,bit-shift = <9>;
  1142. };
  1143. optfclk_pciephy1_div_clk: optfclk_pciephy1_div_clk@4a0093b0 {
  1144. compatible = "ti,gate-clock";
  1145. clocks = <&optfclk_pciephy_div>;
  1146. #clock-cells = <0>;
  1147. reg = <0x13b0>;
  1148. ti,bit-shift = <10>;
  1149. };
  1150. optfclk_pciephy2_div_clk: optfclk_pciephy2_div_clk@4a0093b8 {
  1151. compatible = "ti,gate-clock";
  1152. clocks = <&optfclk_pciephy_div>;
  1153. #clock-cells = <0>;
  1154. reg = <0x13b8>;
  1155. ti,bit-shift = <10>;
  1156. };
  1157. apll_pcie_clkvcoldo: apll_pcie_clkvcoldo {
  1158. #clock-cells = <0>;
  1159. compatible = "fixed-factor-clock";
  1160. clocks = <&apll_pcie_ck>;
  1161. clock-mult = <1>;
  1162. clock-div = <1>;
  1163. };
  1164. apll_pcie_clkvcoldo_div: apll_pcie_clkvcoldo_div {
  1165. #clock-cells = <0>;
  1166. compatible = "fixed-factor-clock";
  1167. clocks = <&apll_pcie_ck>;
  1168. clock-mult = <1>;
  1169. clock-div = <1>;
  1170. };
  1171. apll_pcie_m2_ck: apll_pcie_m2_ck {
  1172. #clock-cells = <0>;
  1173. compatible = "fixed-factor-clock";
  1174. clocks = <&apll_pcie_ck>;
  1175. clock-mult = <1>;
  1176. clock-div = <1>;
  1177. };
  1178. dpll_per_byp_mux: dpll_per_byp_mux@14c {
  1179. #clock-cells = <0>;
  1180. compatible = "ti,mux-clock";
  1181. clocks = <&sys_clkin1>, <&per_dpll_hs_clk_div>;
  1182. ti,bit-shift = <23>;
  1183. reg = <0x014c>;
  1184. };
  1185. dpll_per_ck: dpll_per_ck@140 {
  1186. #clock-cells = <0>;
  1187. compatible = "ti,omap4-dpll-clock";
  1188. clocks = <&sys_clkin1>, <&dpll_per_byp_mux>;
  1189. reg = <0x0140>, <0x0144>, <0x014c>, <0x0148>;
  1190. };
  1191. dpll_per_m2_ck: dpll_per_m2_ck@150 {
  1192. #clock-cells = <0>;
  1193. compatible = "ti,divider-clock";
  1194. clocks = <&dpll_per_ck>;
  1195. ti,max-div = <31>;
  1196. ti,autoidle-shift = <8>;
  1197. reg = <0x0150>;
  1198. ti,index-starts-at-one;
  1199. ti,invert-autoidle-bit;
  1200. };
  1201. func_96m_aon_dclk_div: func_96m_aon_dclk_div {
  1202. #clock-cells = <0>;
  1203. compatible = "fixed-factor-clock";
  1204. clocks = <&dpll_per_m2_ck>;
  1205. clock-mult = <1>;
  1206. clock-div = <1>;
  1207. };
  1208. dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
  1209. #clock-cells = <0>;
  1210. compatible = "ti,mux-clock";
  1211. clocks = <&sys_clkin1>, <&usb_dpll_hs_clk_div>;
  1212. ti,bit-shift = <23>;
  1213. reg = <0x018c>;
  1214. };
  1215. dpll_usb_ck: dpll_usb_ck@180 {
  1216. #clock-cells = <0>;
  1217. compatible = "ti,omap4-dpll-j-type-clock";
  1218. clocks = <&sys_clkin1>, <&dpll_usb_byp_mux>;
  1219. reg = <0x0180>, <0x0184>, <0x018c>, <0x0188>;
  1220. };
  1221. dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
  1222. #clock-cells = <0>;
  1223. compatible = "ti,divider-clock";
  1224. clocks = <&dpll_usb_ck>;
  1225. ti,max-div = <127>;
  1226. ti,autoidle-shift = <8>;
  1227. reg = <0x0190>;
  1228. ti,index-starts-at-one;
  1229. ti,invert-autoidle-bit;
  1230. };
  1231. dpll_pcie_ref_m2_ck: dpll_pcie_ref_m2_ck@210 {
  1232. #clock-cells = <0>;
  1233. compatible = "ti,divider-clock";
  1234. clocks = <&dpll_pcie_ref_ck>;
  1235. ti,max-div = <127>;
  1236. ti,autoidle-shift = <8>;
  1237. reg = <0x0210>;
  1238. ti,index-starts-at-one;
  1239. ti,invert-autoidle-bit;
  1240. };
  1241. dpll_per_x2_ck: dpll_per_x2_ck {
  1242. #clock-cells = <0>;
  1243. compatible = "ti,omap4-dpll-x2-clock";
  1244. clocks = <&dpll_per_ck>;
  1245. };
  1246. dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
  1247. #clock-cells = <0>;
  1248. compatible = "ti,divider-clock";
  1249. clocks = <&dpll_per_x2_ck>;
  1250. ti,max-div = <63>;
  1251. ti,autoidle-shift = <8>;
  1252. reg = <0x0158>;
  1253. ti,index-starts-at-one;
  1254. ti,invert-autoidle-bit;
  1255. };
  1256. dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
  1257. #clock-cells = <0>;
  1258. compatible = "ti,divider-clock";
  1259. clocks = <&dpll_per_x2_ck>;
  1260. ti,max-div = <63>;
  1261. ti,autoidle-shift = <8>;
  1262. reg = <0x015c>;
  1263. ti,index-starts-at-one;
  1264. ti,invert-autoidle-bit;
  1265. };
  1266. dpll_per_h13x2_ck: dpll_per_h13x2_ck@160 {
  1267. #clock-cells = <0>;
  1268. compatible = "ti,divider-clock";
  1269. clocks = <&dpll_per_x2_ck>;
  1270. ti,max-div = <63>;
  1271. ti,autoidle-shift = <8>;
  1272. reg = <0x0160>;
  1273. ti,index-starts-at-one;
  1274. ti,invert-autoidle-bit;
  1275. };
  1276. dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
  1277. #clock-cells = <0>;
  1278. compatible = "ti,divider-clock";
  1279. clocks = <&dpll_per_x2_ck>;
  1280. ti,max-div = <63>;
  1281. ti,autoidle-shift = <8>;
  1282. reg = <0x0164>;
  1283. ti,index-starts-at-one;
  1284. ti,invert-autoidle-bit;
  1285. };
  1286. dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
  1287. #clock-cells = <0>;
  1288. compatible = "ti,divider-clock";
  1289. clocks = <&dpll_per_x2_ck>;
  1290. ti,max-div = <31>;
  1291. ti,autoidle-shift = <8>;
  1292. reg = <0x0150>;
  1293. ti,index-starts-at-one;
  1294. ti,invert-autoidle-bit;
  1295. };
  1296. dpll_usb_clkdcoldo: dpll_usb_clkdcoldo {
  1297. #clock-cells = <0>;
  1298. compatible = "fixed-factor-clock";
  1299. clocks = <&dpll_usb_ck>;
  1300. clock-mult = <1>;
  1301. clock-div = <1>;
  1302. };
  1303. func_128m_clk: func_128m_clk {
  1304. #clock-cells = <0>;
  1305. compatible = "fixed-factor-clock";
  1306. clocks = <&dpll_per_h11x2_ck>;
  1307. clock-mult = <1>;
  1308. clock-div = <2>;
  1309. };
  1310. func_12m_fclk: func_12m_fclk {
  1311. #clock-cells = <0>;
  1312. compatible = "fixed-factor-clock";
  1313. clocks = <&dpll_per_m2x2_ck>;
  1314. clock-mult = <1>;
  1315. clock-div = <16>;
  1316. };
  1317. func_24m_clk: func_24m_clk {
  1318. #clock-cells = <0>;
  1319. compatible = "fixed-factor-clock";
  1320. clocks = <&dpll_per_m2_ck>;
  1321. clock-mult = <1>;
  1322. clock-div = <4>;
  1323. };
  1324. func_48m_fclk: func_48m_fclk {
  1325. #clock-cells = <0>;
  1326. compatible = "fixed-factor-clock";
  1327. clocks = <&dpll_per_m2x2_ck>;
  1328. clock-mult = <1>;
  1329. clock-div = <4>;
  1330. };
  1331. func_96m_fclk: func_96m_fclk {
  1332. #clock-cells = <0>;
  1333. compatible = "fixed-factor-clock";
  1334. clocks = <&dpll_per_m2x2_ck>;
  1335. clock-mult = <1>;
  1336. clock-div = <2>;
  1337. };
  1338. l3init_60m_fclk: l3init_60m_fclk@104 {
  1339. #clock-cells = <0>;
  1340. compatible = "ti,divider-clock";
  1341. clocks = <&dpll_usb_m2_ck>;
  1342. reg = <0x0104>;
  1343. ti,dividers = <1>, <8>;
  1344. };
  1345. clkout2_clk: clkout2_clk@6b0 {
  1346. #clock-cells = <0>;
  1347. compatible = "ti,gate-clock";
  1348. clocks = <&clkoutmux2_clk_mux>;
  1349. ti,bit-shift = <8>;
  1350. reg = <0x06b0>;
  1351. };
  1352. l3init_960m_gfclk: l3init_960m_gfclk@6c0 {
  1353. #clock-cells = <0>;
  1354. compatible = "ti,gate-clock";
  1355. clocks = <&dpll_usb_clkdcoldo>;
  1356. ti,bit-shift = <8>;
  1357. reg = <0x06c0>;
  1358. };
  1359. dss_32khz_clk: dss_32khz_clk@1120 {
  1360. #clock-cells = <0>;
  1361. compatible = "ti,gate-clock";
  1362. clocks = <&sys_32k_ck>;
  1363. ti,bit-shift = <11>;
  1364. reg = <0x1120>;
  1365. };
  1366. dss_48mhz_clk: dss_48mhz_clk@1120 {
  1367. #clock-cells = <0>;
  1368. compatible = "ti,gate-clock";
  1369. clocks = <&func_48m_fclk>;
  1370. ti,bit-shift = <9>;
  1371. reg = <0x1120>;
  1372. };
  1373. dss_dss_clk: dss_dss_clk@1120 {
  1374. #clock-cells = <0>;
  1375. compatible = "ti,gate-clock";
  1376. clocks = <&dpll_per_h12x2_ck>;
  1377. ti,bit-shift = <8>;
  1378. reg = <0x1120>;
  1379. ti,set-rate-parent;
  1380. };
  1381. dss_hdmi_clk: dss_hdmi_clk@1120 {
  1382. #clock-cells = <0>;
  1383. compatible = "ti,gate-clock";
  1384. clocks = <&hdmi_dpll_clk_mux>;
  1385. ti,bit-shift = <10>;
  1386. reg = <0x1120>;
  1387. };
  1388. dss_video1_clk: dss_video1_clk@1120 {
  1389. #clock-cells = <0>;
  1390. compatible = "ti,gate-clock";
  1391. clocks = <&video1_dpll_clk_mux>;
  1392. ti,bit-shift = <12>;
  1393. reg = <0x1120>;
  1394. };
  1395. dss_video2_clk: dss_video2_clk@1120 {
  1396. #clock-cells = <0>;
  1397. compatible = "ti,gate-clock";
  1398. clocks = <&video2_dpll_clk_mux>;
  1399. ti,bit-shift = <13>;
  1400. reg = <0x1120>;
  1401. };
  1402. gpio2_dbclk: gpio2_dbclk@1760 {
  1403. #clock-cells = <0>;
  1404. compatible = "ti,gate-clock";
  1405. clocks = <&sys_32k_ck>;
  1406. ti,bit-shift = <8>;
  1407. reg = <0x1760>;
  1408. };
  1409. gpio3_dbclk: gpio3_dbclk@1768 {
  1410. #clock-cells = <0>;
  1411. compatible = "ti,gate-clock";
  1412. clocks = <&sys_32k_ck>;
  1413. ti,bit-shift = <8>;
  1414. reg = <0x1768>;
  1415. };
  1416. gpio4_dbclk: gpio4_dbclk@1770 {
  1417. #clock-cells = <0>;
  1418. compatible = "ti,gate-clock";
  1419. clocks = <&sys_32k_ck>;
  1420. ti,bit-shift = <8>;
  1421. reg = <0x1770>;
  1422. };
  1423. gpio5_dbclk: gpio5_dbclk@1778 {
  1424. #clock-cells = <0>;
  1425. compatible = "ti,gate-clock";
  1426. clocks = <&sys_32k_ck>;
  1427. ti,bit-shift = <8>;
  1428. reg = <0x1778>;
  1429. };
  1430. gpio6_dbclk: gpio6_dbclk@1780 {
  1431. #clock-cells = <0>;
  1432. compatible = "ti,gate-clock";
  1433. clocks = <&sys_32k_ck>;
  1434. ti,bit-shift = <8>;
  1435. reg = <0x1780>;
  1436. };
  1437. gpio7_dbclk: gpio7_dbclk@1810 {
  1438. #clock-cells = <0>;
  1439. compatible = "ti,gate-clock";
  1440. clocks = <&sys_32k_ck>;
  1441. ti,bit-shift = <8>;
  1442. reg = <0x1810>;
  1443. };
  1444. gpio8_dbclk: gpio8_dbclk@1818 {
  1445. #clock-cells = <0>;
  1446. compatible = "ti,gate-clock";
  1447. clocks = <&sys_32k_ck>;
  1448. ti,bit-shift = <8>;
  1449. reg = <0x1818>;
  1450. };
  1451. mmc1_clk32k: mmc1_clk32k@1328 {
  1452. #clock-cells = <0>;
  1453. compatible = "ti,gate-clock";
  1454. clocks = <&sys_32k_ck>;
  1455. ti,bit-shift = <8>;
  1456. reg = <0x1328>;
  1457. };
  1458. mmc2_clk32k: mmc2_clk32k@1330 {
  1459. #clock-cells = <0>;
  1460. compatible = "ti,gate-clock";
  1461. clocks = <&sys_32k_ck>;
  1462. ti,bit-shift = <8>;
  1463. reg = <0x1330>;
  1464. };
  1465. mmc3_clk32k: mmc3_clk32k@1820 {
  1466. #clock-cells = <0>;
  1467. compatible = "ti,gate-clock";
  1468. clocks = <&sys_32k_ck>;
  1469. ti,bit-shift = <8>;
  1470. reg = <0x1820>;
  1471. };
  1472. mmc4_clk32k: mmc4_clk32k@1828 {
  1473. #clock-cells = <0>;
  1474. compatible = "ti,gate-clock";
  1475. clocks = <&sys_32k_ck>;
  1476. ti,bit-shift = <8>;
  1477. reg = <0x1828>;
  1478. };
  1479. sata_ref_clk: sata_ref_clk@1388 {
  1480. #clock-cells = <0>;
  1481. compatible = "ti,gate-clock";
  1482. clocks = <&sys_clkin1>;
  1483. ti,bit-shift = <8>;
  1484. reg = <0x1388>;
  1485. };
  1486. usb_otg_ss1_refclk960m: usb_otg_ss1_refclk960m@13f0 {
  1487. #clock-cells = <0>;
  1488. compatible = "ti,gate-clock";
  1489. clocks = <&l3init_960m_gfclk>;
  1490. ti,bit-shift = <8>;
  1491. reg = <0x13f0>;
  1492. };
  1493. usb_otg_ss2_refclk960m: usb_otg_ss2_refclk960m@1340 {
  1494. #clock-cells = <0>;
  1495. compatible = "ti,gate-clock";
  1496. clocks = <&l3init_960m_gfclk>;
  1497. ti,bit-shift = <8>;
  1498. reg = <0x1340>;
  1499. };
  1500. usb_phy1_always_on_clk32k: usb_phy1_always_on_clk32k@640 {
  1501. #clock-cells = <0>;
  1502. compatible = "ti,gate-clock";
  1503. clocks = <&sys_32k_ck>;
  1504. ti,bit-shift = <8>;
  1505. reg = <0x0640>;
  1506. };
  1507. usb_phy2_always_on_clk32k: usb_phy2_always_on_clk32k@688 {
  1508. #clock-cells = <0>;
  1509. compatible = "ti,gate-clock";
  1510. clocks = <&sys_32k_ck>;
  1511. ti,bit-shift = <8>;
  1512. reg = <0x0688>;
  1513. };
  1514. usb_phy3_always_on_clk32k: usb_phy3_always_on_clk32k@698 {
  1515. #clock-cells = <0>;
  1516. compatible = "ti,gate-clock";
  1517. clocks = <&sys_32k_ck>;
  1518. ti,bit-shift = <8>;
  1519. reg = <0x0698>;
  1520. };
  1521. atl_dpll_clk_mux: atl_dpll_clk_mux@c00 {
  1522. #clock-cells = <0>;
  1523. compatible = "ti,mux-clock";
  1524. clocks = <&sys_32k_ck>, <&video1_clkin_ck>, <&video2_clkin_ck>, <&hdmi_clkin_ck>;
  1525. ti,bit-shift = <24>;
  1526. reg = <0x0c00>;
  1527. };
  1528. atl_gfclk_mux: atl_gfclk_mux@c00 {
  1529. #clock-cells = <0>;
  1530. compatible = "ti,mux-clock";
  1531. clocks = <&l3_iclk_div>, <&dpll_abe_m2_ck>, <&atl_dpll_clk_mux>;
  1532. ti,bit-shift = <26>;
  1533. reg = <0x0c00>;
  1534. };
  1535. rmii_50mhz_clk_mux: rmii_50mhz_clk_mux@13d0 {
  1536. #clock-cells = <0>;
  1537. compatible = "ti,mux-clock";
  1538. clocks = <&dpll_gmac_h11x2_ck>, <&rmii_clk_ck>;
  1539. ti,bit-shift = <24>;
  1540. reg = <0x13d0>;
  1541. };
  1542. gmac_rft_clk_mux: gmac_rft_clk_mux@13d0 {
  1543. #clock-cells = <0>;
  1544. compatible = "ti,mux-clock";
  1545. clocks = <&video1_clkin_ck>, <&video2_clkin_ck>, <&dpll_abe_m2_ck>, <&hdmi_clkin_ck>, <&l3_iclk_div>;
  1546. ti,bit-shift = <25>;
  1547. reg = <0x13d0>;
  1548. };
  1549. gpu_core_gclk_mux: gpu_core_gclk_mux@1220 {
  1550. #clock-cells = <0>;
  1551. compatible = "ti,mux-clock";
  1552. clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
  1553. ti,bit-shift = <24>;
  1554. reg = <0x1220>;
  1555. assigned-clocks = <&gpu_core_gclk_mux>;
  1556. assigned-clock-parents = <&dpll_gpu_m2_ck>;
  1557. };
  1558. gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1220 {
  1559. #clock-cells = <0>;
  1560. compatible = "ti,mux-clock";
  1561. clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>, <&dpll_gpu_m2_ck>;
  1562. ti,bit-shift = <26>;
  1563. reg = <0x1220>;
  1564. assigned-clocks = <&gpu_hyd_gclk_mux>;
  1565. assigned-clock-parents = <&dpll_gpu_m2_ck>;
  1566. };
  1567. l3instr_ts_gclk_div: l3instr_ts_gclk_div@e50 {
  1568. #clock-cells = <0>;
  1569. compatible = "ti,divider-clock";
  1570. clocks = <&wkupaon_iclk_mux>;
  1571. ti,bit-shift = <24>;
  1572. reg = <0x0e50>;
  1573. ti,dividers = <8>, <16>, <32>;
  1574. };
  1575. mcasp2_ahclkr_mux: mcasp2_ahclkr_mux@1860 {
  1576. #clock-cells = <0>;
  1577. compatible = "ti,mux-clock";
  1578. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1579. ti,bit-shift = <28>;
  1580. reg = <0x1860>;
  1581. };
  1582. mcasp2_ahclkx_mux: mcasp2_ahclkx_mux@1860 {
  1583. #clock-cells = <0>;
  1584. compatible = "ti,mux-clock";
  1585. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1586. ti,bit-shift = <24>;
  1587. reg = <0x1860>;
  1588. };
  1589. mcasp2_aux_gfclk_mux: mcasp2_aux_gfclk_mux@1860 {
  1590. #clock-cells = <0>;
  1591. compatible = "ti,mux-clock";
  1592. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1593. ti,bit-shift = <22>;
  1594. reg = <0x1860>;
  1595. };
  1596. mcasp3_ahclkx_mux: mcasp3_ahclkx_mux@1868 {
  1597. #clock-cells = <0>;
  1598. compatible = "ti,mux-clock";
  1599. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1600. ti,bit-shift = <24>;
  1601. reg = <0x1868>;
  1602. assigned-clocks = <&mcasp3_ahclkx_mux>;
  1603. assigned-clock-parents = <&abe_24m_fclk>;
  1604. };
  1605. mcasp3_aux_gfclk_mux: mcasp3_aux_gfclk_mux@1868 {
  1606. #clock-cells = <0>;
  1607. compatible = "ti,mux-clock";
  1608. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1609. ti,bit-shift = <22>;
  1610. reg = <0x1868>;
  1611. };
  1612. mcasp4_ahclkx_mux: mcasp4_ahclkx_mux@1898 {
  1613. #clock-cells = <0>;
  1614. compatible = "ti,mux-clock";
  1615. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1616. ti,bit-shift = <24>;
  1617. reg = <0x1898>;
  1618. };
  1619. mcasp4_aux_gfclk_mux: mcasp4_aux_gfclk_mux@1898 {
  1620. #clock-cells = <0>;
  1621. compatible = "ti,mux-clock";
  1622. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1623. ti,bit-shift = <22>;
  1624. reg = <0x1898>;
  1625. };
  1626. mcasp5_ahclkx_mux: mcasp5_ahclkx_mux@1878 {
  1627. #clock-cells = <0>;
  1628. compatible = "ti,mux-clock";
  1629. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1630. ti,bit-shift = <24>;
  1631. reg = <0x1878>;
  1632. };
  1633. mcasp5_aux_gfclk_mux: mcasp5_aux_gfclk_mux@1878 {
  1634. #clock-cells = <0>;
  1635. compatible = "ti,mux-clock";
  1636. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1637. ti,bit-shift = <22>;
  1638. reg = <0x1878>;
  1639. };
  1640. mcasp6_ahclkx_mux: mcasp6_ahclkx_mux@1904 {
  1641. #clock-cells = <0>;
  1642. compatible = "ti,mux-clock";
  1643. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1644. ti,bit-shift = <24>;
  1645. reg = <0x1904>;
  1646. };
  1647. mcasp6_aux_gfclk_mux: mcasp6_aux_gfclk_mux@1904 {
  1648. #clock-cells = <0>;
  1649. compatible = "ti,mux-clock";
  1650. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1651. ti,bit-shift = <22>;
  1652. reg = <0x1904>;
  1653. };
  1654. mcasp7_ahclkx_mux: mcasp7_ahclkx_mux@1908 {
  1655. #clock-cells = <0>;
  1656. compatible = "ti,mux-clock";
  1657. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1658. ti,bit-shift = <24>;
  1659. reg = <0x1908>;
  1660. };
  1661. mcasp7_aux_gfclk_mux: mcasp7_aux_gfclk_mux@1908 {
  1662. #clock-cells = <0>;
  1663. compatible = "ti,mux-clock";
  1664. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1665. ti,bit-shift = <22>;
  1666. reg = <0x1908>;
  1667. };
  1668. mcasp8_ahclkx_mux: mcasp8_ahclkx_mux@1890 {
  1669. #clock-cells = <0>;
  1670. compatible = "ti,mux-clock";
  1671. clocks = <&abe_24m_fclk>, <&abe_sys_clk_div>, <&func_24m_clk>, <&atl_clkin3_ck>, <&atl_clkin2_ck>, <&atl_clkin1_ck>, <&atl_clkin0_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&mlb_clk>, <&mlbp_clk>;
  1672. ti,bit-shift = <22>;
  1673. reg = <0x1890>;
  1674. };
  1675. mcasp8_aux_gfclk_mux: mcasp8_aux_gfclk_mux@1890 {
  1676. #clock-cells = <0>;
  1677. compatible = "ti,mux-clock";
  1678. clocks = <&per_abe_x1_gfclk2_div>, <&video1_clk2_div>, <&video2_clk2_div>, <&hdmi_clk2_div>;
  1679. ti,bit-shift = <24>;
  1680. reg = <0x1890>;
  1681. };
  1682. mmc1_fclk_mux: mmc1_fclk_mux@1328 {
  1683. #clock-cells = <0>;
  1684. compatible = "ti,mux-clock";
  1685. clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
  1686. ti,bit-shift = <24>;
  1687. reg = <0x1328>;
  1688. };
  1689. mmc1_fclk_div: mmc1_fclk_div@1328 {
  1690. #clock-cells = <0>;
  1691. compatible = "ti,divider-clock";
  1692. clocks = <&mmc1_fclk_mux>;
  1693. ti,bit-shift = <25>;
  1694. ti,max-div = <4>;
  1695. reg = <0x1328>;
  1696. ti,index-power-of-two;
  1697. };
  1698. mmc2_fclk_mux: mmc2_fclk_mux@1330 {
  1699. #clock-cells = <0>;
  1700. compatible = "ti,mux-clock";
  1701. clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
  1702. ti,bit-shift = <24>;
  1703. reg = <0x1330>;
  1704. };
  1705. mmc2_fclk_div: mmc2_fclk_div@1330 {
  1706. #clock-cells = <0>;
  1707. compatible = "ti,divider-clock";
  1708. clocks = <&mmc2_fclk_mux>;
  1709. ti,bit-shift = <25>;
  1710. ti,max-div = <4>;
  1711. reg = <0x1330>;
  1712. ti,index-power-of-two;
  1713. };
  1714. mmc3_gfclk_mux: mmc3_gfclk_mux@1820 {
  1715. #clock-cells = <0>;
  1716. compatible = "ti,mux-clock";
  1717. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1718. ti,bit-shift = <24>;
  1719. reg = <0x1820>;
  1720. };
  1721. mmc3_gfclk_div: mmc3_gfclk_div@1820 {
  1722. #clock-cells = <0>;
  1723. compatible = "ti,divider-clock";
  1724. clocks = <&mmc3_gfclk_mux>;
  1725. ti,bit-shift = <25>;
  1726. ti,max-div = <4>;
  1727. reg = <0x1820>;
  1728. ti,index-power-of-two;
  1729. };
  1730. mmc4_gfclk_mux: mmc4_gfclk_mux@1828 {
  1731. #clock-cells = <0>;
  1732. compatible = "ti,mux-clock";
  1733. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1734. ti,bit-shift = <24>;
  1735. reg = <0x1828>;
  1736. };
  1737. mmc4_gfclk_div: mmc4_gfclk_div@1828 {
  1738. #clock-cells = <0>;
  1739. compatible = "ti,divider-clock";
  1740. clocks = <&mmc4_gfclk_mux>;
  1741. ti,bit-shift = <25>;
  1742. ti,max-div = <4>;
  1743. reg = <0x1828>;
  1744. ti,index-power-of-two;
  1745. };
  1746. qspi_gfclk_mux: qspi_gfclk_mux@1838 {
  1747. #clock-cells = <0>;
  1748. compatible = "ti,mux-clock";
  1749. clocks = <&func_128m_clk>, <&dpll_per_h13x2_ck>;
  1750. ti,bit-shift = <24>;
  1751. reg = <0x1838>;
  1752. };
  1753. qspi_gfclk_div: qspi_gfclk_div@1838 {
  1754. #clock-cells = <0>;
  1755. compatible = "ti,divider-clock";
  1756. clocks = <&qspi_gfclk_mux>;
  1757. ti,bit-shift = <25>;
  1758. ti,max-div = <4>;
  1759. reg = <0x1838>;
  1760. ti,index-power-of-two;
  1761. };
  1762. timer10_gfclk_mux: timer10_gfclk_mux@1728 {
  1763. #clock-cells = <0>;
  1764. compatible = "ti,mux-clock";
  1765. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1766. ti,bit-shift = <24>;
  1767. reg = <0x1728>;
  1768. };
  1769. timer11_gfclk_mux: timer11_gfclk_mux@1730 {
  1770. #clock-cells = <0>;
  1771. compatible = "ti,mux-clock";
  1772. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1773. ti,bit-shift = <24>;
  1774. reg = <0x1730>;
  1775. };
  1776. timer13_gfclk_mux: timer13_gfclk_mux@17c8 {
  1777. #clock-cells = <0>;
  1778. compatible = "ti,mux-clock";
  1779. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1780. ti,bit-shift = <24>;
  1781. reg = <0x17c8>;
  1782. };
  1783. timer14_gfclk_mux: timer14_gfclk_mux@17d0 {
  1784. #clock-cells = <0>;
  1785. compatible = "ti,mux-clock";
  1786. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1787. ti,bit-shift = <24>;
  1788. reg = <0x17d0>;
  1789. };
  1790. timer15_gfclk_mux: timer15_gfclk_mux@17d8 {
  1791. #clock-cells = <0>;
  1792. compatible = "ti,mux-clock";
  1793. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1794. ti,bit-shift = <24>;
  1795. reg = <0x17d8>;
  1796. };
  1797. timer16_gfclk_mux: timer16_gfclk_mux@1830 {
  1798. #clock-cells = <0>;
  1799. compatible = "ti,mux-clock";
  1800. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1801. ti,bit-shift = <24>;
  1802. reg = <0x1830>;
  1803. };
  1804. timer2_gfclk_mux: timer2_gfclk_mux@1738 {
  1805. #clock-cells = <0>;
  1806. compatible = "ti,mux-clock";
  1807. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1808. ti,bit-shift = <24>;
  1809. reg = <0x1738>;
  1810. };
  1811. timer3_gfclk_mux: timer3_gfclk_mux@1740 {
  1812. #clock-cells = <0>;
  1813. compatible = "ti,mux-clock";
  1814. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1815. ti,bit-shift = <24>;
  1816. reg = <0x1740>;
  1817. };
  1818. timer4_gfclk_mux: timer4_gfclk_mux@1748 {
  1819. #clock-cells = <0>;
  1820. compatible = "ti,mux-clock";
  1821. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1822. ti,bit-shift = <24>;
  1823. reg = <0x1748>;
  1824. };
  1825. timer9_gfclk_mux: timer9_gfclk_mux@1750 {
  1826. #clock-cells = <0>;
  1827. compatible = "ti,mux-clock";
  1828. clocks = <&timer_sys_clk_div>, <&sys_32k_ck>, <&sys_clkin2>, <&ref_clkin0_ck>, <&ref_clkin1_ck>, <&ref_clkin2_ck>, <&ref_clkin3_ck>, <&abe_giclk_div>, <&video1_div_clk>, <&video2_div_clk>, <&hdmi_div_clk>;
  1829. ti,bit-shift = <24>;
  1830. reg = <0x1750>;
  1831. };
  1832. uart1_gfclk_mux: uart1_gfclk_mux@1840 {
  1833. #clock-cells = <0>;
  1834. compatible = "ti,mux-clock";
  1835. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1836. ti,bit-shift = <24>;
  1837. reg = <0x1840>;
  1838. };
  1839. uart2_gfclk_mux: uart2_gfclk_mux@1848 {
  1840. #clock-cells = <0>;
  1841. compatible = "ti,mux-clock";
  1842. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1843. ti,bit-shift = <24>;
  1844. reg = <0x1848>;
  1845. };
  1846. uart3_gfclk_mux: uart3_gfclk_mux@1850 {
  1847. #clock-cells = <0>;
  1848. compatible = "ti,mux-clock";
  1849. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1850. ti,bit-shift = <24>;
  1851. reg = <0x1850>;
  1852. };
  1853. uart4_gfclk_mux: uart4_gfclk_mux@1858 {
  1854. #clock-cells = <0>;
  1855. compatible = "ti,mux-clock";
  1856. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1857. ti,bit-shift = <24>;
  1858. reg = <0x1858>;
  1859. };
  1860. uart5_gfclk_mux: uart5_gfclk_mux@1870 {
  1861. #clock-cells = <0>;
  1862. compatible = "ti,mux-clock";
  1863. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1864. ti,bit-shift = <24>;
  1865. reg = <0x1870>;
  1866. };
  1867. uart7_gfclk_mux: uart7_gfclk_mux@18d0 {
  1868. #clock-cells = <0>;
  1869. compatible = "ti,mux-clock";
  1870. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1871. ti,bit-shift = <24>;
  1872. reg = <0x18d0>;
  1873. };
  1874. uart8_gfclk_mux: uart8_gfclk_mux@18e0 {
  1875. #clock-cells = <0>;
  1876. compatible = "ti,mux-clock";
  1877. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1878. ti,bit-shift = <24>;
  1879. reg = <0x18e0>;
  1880. };
  1881. uart9_gfclk_mux: uart9_gfclk_mux@18e8 {
  1882. #clock-cells = <0>;
  1883. compatible = "ti,mux-clock";
  1884. clocks = <&func_48m_fclk>, <&dpll_per_m2x2_ck>;
  1885. ti,bit-shift = <24>;
  1886. reg = <0x18e8>;
  1887. };
  1888. vip1_gclk_mux: vip1_gclk_mux@1020 {
  1889. #clock-cells = <0>;
  1890. compatible = "ti,mux-clock";
  1891. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1892. ti,bit-shift = <24>;
  1893. reg = <0x1020>;
  1894. };
  1895. vip2_gclk_mux: vip2_gclk_mux@1028 {
  1896. #clock-cells = <0>;
  1897. compatible = "ti,mux-clock";
  1898. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1899. ti,bit-shift = <24>;
  1900. reg = <0x1028>;
  1901. };
  1902. vip3_gclk_mux: vip3_gclk_mux@1030 {
  1903. #clock-cells = <0>;
  1904. compatible = "ti,mux-clock";
  1905. clocks = <&l3_iclk_div>, <&dpll_core_h23x2_ck>;
  1906. ti,bit-shift = <24>;
  1907. reg = <0x1030>;
  1908. };
  1909. };
  1910. &cm_core_clockdomains {
  1911. coreaon_clkdm: coreaon_clkdm {
  1912. compatible = "ti,clockdomain";
  1913. clocks = <&dpll_usb_ck>;
  1914. };
  1915. };
  1916. &scm_conf_clocks {
  1917. dss_deshdcp_clk: dss_deshdcp_clk@558 {
  1918. #clock-cells = <0>;
  1919. compatible = "ti,gate-clock";
  1920. clocks = <&l3_iclk_div>;
  1921. ti,bit-shift = <0>;
  1922. reg = <0x558>;
  1923. };
  1924. ehrpwm0_tbclk: ehrpwm0_tbclk@558 {
  1925. #clock-cells = <0>;
  1926. compatible = "ti,gate-clock";
  1927. clocks = <&l4_root_clk_div>;
  1928. ti,bit-shift = <20>;
  1929. reg = <0x0558>;
  1930. };
  1931. ehrpwm1_tbclk: ehrpwm1_tbclk@558 {
  1932. #clock-cells = <0>;
  1933. compatible = "ti,gate-clock";
  1934. clocks = <&l4_root_clk_div>;
  1935. ti,bit-shift = <21>;
  1936. reg = <0x0558>;
  1937. };
  1938. ehrpwm2_tbclk: ehrpwm2_tbclk@558 {
  1939. #clock-cells = <0>;
  1940. compatible = "ti,gate-clock";
  1941. clocks = <&l4_root_clk_div>;
  1942. ti,bit-shift = <22>;
  1943. reg = <0x0558>;
  1944. };
  1945. sys_32k_ck: sys_32k_ck {
  1946. #clock-cells = <0>;
  1947. compatible = "ti,mux-clock";
  1948. clocks = <&sys_clk32_crystal_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>, <&sys_clk32_pseudo_ck>;
  1949. ti,bit-shift = <8>;
  1950. reg = <0x6c4>;
  1951. };
  1952. };