pci.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. */
  6. #ifndef _ASM_PCI_H
  7. #define _ASM_PCI_H
  8. #include <linux/mm.h>
  9. #ifdef __KERNEL__
  10. /*
  11. * This file essentially defines the interface between board
  12. * specific PCI code and MIPS common PCI code. Should potentially put
  13. * into include/asm/pci.h file.
  14. */
  15. #include <linux/ioport.h>
  16. #include <linux/of.h>
  17. /*
  18. * Each pci channel is a top-level PCI bus seem by CPU. A machine with
  19. * multiple PCI channels may have multiple PCI host controllers or a
  20. * single controller supporting multiple channels.
  21. */
  22. struct pci_controller {
  23. struct pci_controller *next;
  24. struct pci_bus *bus;
  25. struct device_node *of_node;
  26. struct pci_ops *pci_ops;
  27. struct resource *mem_resource;
  28. unsigned long mem_offset;
  29. struct resource *io_resource;
  30. unsigned long io_offset;
  31. unsigned long io_map_base;
  32. struct resource *busn_resource;
  33. unsigned long busn_offset;
  34. unsigned int index;
  35. /* For compatibility with current (as of July 2003) pciutils
  36. and XFree86. Eventually will be removed. */
  37. unsigned int need_domain_info;
  38. /* Optional access methods for reading/writing the bus number
  39. of the PCI controller */
  40. int (*get_busno)(void);
  41. void (*set_busno)(int busno);
  42. };
  43. /*
  44. * Used by boards to register their PCI busses before the actual scanning.
  45. */
  46. extern void register_pci_controller(struct pci_controller *hose);
  47. /*
  48. * board supplied pci irq fixup routine
  49. */
  50. extern int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
  51. /* Can be used to override the logic in pci_scan_bus for skipping
  52. already-configured bus numbers - to be used for buggy BIOSes
  53. or architectures with incomplete PCI setup by the loader */
  54. extern unsigned int pcibios_assign_all_busses(void);
  55. extern unsigned long PCIBIOS_MIN_IO;
  56. extern unsigned long PCIBIOS_MIN_MEM;
  57. #define PCIBIOS_MIN_CARDBUS_IO 0x4000
  58. extern void pcibios_set_master(struct pci_dev *dev);
  59. #define HAVE_PCI_MMAP
  60. extern int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  61. enum pci_mmap_state mmap_state, int write_combine);
  62. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  63. /*
  64. * Dynamic DMA mapping stuff.
  65. * MIPS has everything mapped statically.
  66. */
  67. #include <linux/types.h>
  68. #include <linux/slab.h>
  69. #include <linux/scatterlist.h>
  70. #include <linux/string.h>
  71. #include <asm/io.h>
  72. struct pci_dev;
  73. /*
  74. * The PCI address space does equal the physical memory address space.
  75. * The networking and block device layers use this boolean for bounce
  76. * buffer decisions.
  77. */
  78. #define PCI_DMA_BUS_IS_PHYS (1)
  79. #ifdef CONFIG_PCI_DOMAINS
  80. #define pci_domain_nr(bus) ((struct pci_controller *)(bus)->sysdata)->index
  81. static inline int pci_proc_domain(struct pci_bus *bus)
  82. {
  83. struct pci_controller *hose = bus->sysdata;
  84. return hose->need_domain_info;
  85. }
  86. #endif /* CONFIG_PCI_DOMAINS */
  87. #endif /* __KERNEL__ */
  88. /* Do platform specific device initialization at pci_enable_device() time */
  89. extern int pcibios_plat_dev_init(struct pci_dev *dev);
  90. /* Chances are this interrupt is wired PC-style ... */
  91. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  92. {
  93. return channel ? 15 : 14;
  94. }
  95. extern char * (*pcibios_plat_setup)(char *str);
  96. #ifdef CONFIG_OF
  97. /* this function parses memory ranges from a device node */
  98. extern void pci_load_of_ranges(struct pci_controller *hose,
  99. struct device_node *node);
  100. #else
  101. static inline void pci_load_of_ranges(struct pci_controller *hose,
  102. struct device_node *node) {}
  103. #endif
  104. #endif /* _ASM_PCI_H */