ata_piix.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SCC = 0x0A, /* sub-class code register */
  101. PIIX_SIDPR_BAR = 5,
  102. PIIX_SIDPR_LEN = 16,
  103. PIIX_SIDPR_IDX = 0,
  104. PIIX_SIDPR_DATA = 4,
  105. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* constants for mapping table */
  113. P0 = 0, /* port 0 */
  114. P1 = 1, /* port 1 */
  115. P2 = 2, /* port 2 */
  116. P3 = 3, /* port 3 */
  117. IDE = -1, /* IDE */
  118. NA = -2, /* not avaliable */
  119. RV = -3, /* reserved */
  120. PIIX_AHCI_DEVICE = 6,
  121. /* host->flags bits */
  122. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  123. };
  124. enum piix_controller_ids {
  125. /* controller IDs */
  126. piix_pata_mwdma, /* PIIX3 MWDMA only */
  127. piix_pata_33, /* PIIX4 at 33Mhz */
  128. ich_pata_33, /* ICH up to UDMA 33 only */
  129. ich_pata_66, /* ICH up to 66 Mhz */
  130. ich_pata_100, /* ICH up to UDMA 100 */
  131. ich5_sata,
  132. ich6_sata,
  133. ich6_sata_ahci,
  134. ich6m_sata_ahci,
  135. ich8_sata_ahci,
  136. ich8_2port_sata,
  137. ich8m_apple_sata_ahci, /* locks up on second port enable */
  138. tolapai_sata_ahci,
  139. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  140. };
  141. struct piix_map_db {
  142. const u32 mask;
  143. const u16 port_enable;
  144. const int map[][4];
  145. };
  146. struct piix_host_priv {
  147. const int *map;
  148. void __iomem *sidpr;
  149. };
  150. static int piix_init_one(struct pci_dev *pdev,
  151. const struct pci_device_id *ent);
  152. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  153. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  154. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  155. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  156. static int ich_pata_cable_detect(struct ata_port *ap);
  157. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  158. static int piix_sidpr_hardreset(struct ata_link *link, unsigned int *class,
  159. unsigned long deadline);
  160. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
  161. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
  162. #ifdef CONFIG_PM
  163. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  164. static int piix_pci_device_resume(struct pci_dev *pdev);
  165. #endif
  166. static unsigned int in_module_init = 1;
  167. static const struct pci_device_id piix_pci_tbl[] = {
  168. /* Intel PIIX3 for the 430HX etc */
  169. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  170. /* VMware ICH4 */
  171. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  172. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  173. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  174. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  175. /* Intel PIIX4 */
  176. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  177. /* Intel PIIX4 */
  178. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  179. /* Intel PIIX */
  180. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  181. /* Intel ICH (i810, i815, i840) UDMA 66*/
  182. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  183. /* Intel ICH0 : UDMA 33*/
  184. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  185. /* Intel ICH2M */
  186. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  188. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* Intel ICH3M */
  190. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* Intel ICH3 (E7500/1) UDMA 100 */
  192. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  194. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. /* Intel ICH5 */
  197. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. /* C-ICH (i810E2) */
  199. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  201. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. /* ICH6 (and 6) (i915) UDMA 100 */
  203. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* ICH7/7-R (i945, i975) UDMA 100*/
  205. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  207. /* ICH8 Mobile PATA Controller */
  208. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  209. /* NOTE: The following PCI ids must be kept in sync with the
  210. * list in drivers/pci/quirks.c.
  211. */
  212. /* 82801EB (ICH5) */
  213. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  214. /* 82801EB (ICH5) */
  215. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  216. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  217. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  218. /* 6300ESB pretending RAID */
  219. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  220. /* 82801FB/FW (ICH6/ICH6W) */
  221. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  222. /* 82801FR/FRW (ICH6R/ICH6RW) */
  223. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  224. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  225. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  226. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  227. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  228. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  229. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  230. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  231. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  232. /* SATA Controller 1 IDE (ICH8) */
  233. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  234. /* SATA Controller 2 IDE (ICH8) */
  235. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  236. /* Mobile SATA Controller IDE (ICH8M) */
  237. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  238. /* Mobile SATA Controller IDE (ICH8M), Apple */
  239. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
  240. /* SATA Controller IDE (ICH9) */
  241. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  242. /* SATA Controller IDE (ICH9) */
  243. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  244. /* SATA Controller IDE (ICH9) */
  245. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  246. /* SATA Controller IDE (ICH9M) */
  247. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  248. /* SATA Controller IDE (ICH9M) */
  249. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  250. /* SATA Controller IDE (ICH9M) */
  251. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  252. /* SATA Controller IDE (Tolapai) */
  253. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
  254. /* SATA Controller IDE (ICH10) */
  255. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  256. /* SATA Controller IDE (ICH10) */
  257. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  258. /* SATA Controller IDE (ICH10) */
  259. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  260. /* SATA Controller IDE (ICH10) */
  261. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  262. { } /* terminate list */
  263. };
  264. static struct pci_driver piix_pci_driver = {
  265. .name = DRV_NAME,
  266. .id_table = piix_pci_tbl,
  267. .probe = piix_init_one,
  268. .remove = ata_pci_remove_one,
  269. #ifdef CONFIG_PM
  270. .suspend = piix_pci_device_suspend,
  271. .resume = piix_pci_device_resume,
  272. #endif
  273. };
  274. static struct scsi_host_template piix_sht = {
  275. ATA_BMDMA_SHT(DRV_NAME),
  276. };
  277. static struct ata_port_operations piix_pata_ops = {
  278. .inherits = &ata_bmdma_port_ops,
  279. .cable_detect = ata_cable_40wire,
  280. .set_piomode = piix_set_piomode,
  281. .set_dmamode = piix_set_dmamode,
  282. .prereset = piix_pata_prereset,
  283. };
  284. static struct ata_port_operations piix_vmw_ops = {
  285. .inherits = &piix_pata_ops,
  286. .bmdma_status = piix_vmw_bmdma_status,
  287. };
  288. static struct ata_port_operations ich_pata_ops = {
  289. .inherits = &piix_pata_ops,
  290. .cable_detect = ich_pata_cable_detect,
  291. .set_dmamode = ich_set_dmamode,
  292. };
  293. static struct ata_port_operations piix_sata_ops = {
  294. .inherits = &ata_bmdma_port_ops,
  295. };
  296. static struct ata_port_operations piix_sidpr_sata_ops = {
  297. .inherits = &piix_sata_ops,
  298. .hardreset = piix_sidpr_hardreset,
  299. .scr_read = piix_sidpr_scr_read,
  300. .scr_write = piix_sidpr_scr_write,
  301. };
  302. static const struct piix_map_db ich5_map_db = {
  303. .mask = 0x7,
  304. .port_enable = 0x3,
  305. .map = {
  306. /* PM PS SM SS MAP */
  307. { P0, NA, P1, NA }, /* 000b */
  308. { P1, NA, P0, NA }, /* 001b */
  309. { RV, RV, RV, RV },
  310. { RV, RV, RV, RV },
  311. { P0, P1, IDE, IDE }, /* 100b */
  312. { P1, P0, IDE, IDE }, /* 101b */
  313. { IDE, IDE, P0, P1 }, /* 110b */
  314. { IDE, IDE, P1, P0 }, /* 111b */
  315. },
  316. };
  317. static const struct piix_map_db ich6_map_db = {
  318. .mask = 0x3,
  319. .port_enable = 0xf,
  320. .map = {
  321. /* PM PS SM SS MAP */
  322. { P0, P2, P1, P3 }, /* 00b */
  323. { IDE, IDE, P1, P3 }, /* 01b */
  324. { P0, P2, IDE, IDE }, /* 10b */
  325. { RV, RV, RV, RV },
  326. },
  327. };
  328. static const struct piix_map_db ich6m_map_db = {
  329. .mask = 0x3,
  330. .port_enable = 0x5,
  331. /* Map 01b isn't specified in the doc but some notebooks use
  332. * it anyway. MAP 01b have been spotted on both ICH6M and
  333. * ICH7M.
  334. */
  335. .map = {
  336. /* PM PS SM SS MAP */
  337. { P0, P2, NA, NA }, /* 00b */
  338. { IDE, IDE, P1, P3 }, /* 01b */
  339. { P0, P2, IDE, IDE }, /* 10b */
  340. { RV, RV, RV, RV },
  341. },
  342. };
  343. static const struct piix_map_db ich8_map_db = {
  344. .mask = 0x3,
  345. .port_enable = 0xf,
  346. .map = {
  347. /* PM PS SM SS MAP */
  348. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  349. { RV, RV, RV, RV },
  350. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  351. { RV, RV, RV, RV },
  352. },
  353. };
  354. static const struct piix_map_db ich8_2port_map_db = {
  355. .mask = 0x3,
  356. .port_enable = 0x3,
  357. .map = {
  358. /* PM PS SM SS MAP */
  359. { P0, NA, P1, NA }, /* 00b */
  360. { RV, RV, RV, RV }, /* 01b */
  361. { RV, RV, RV, RV }, /* 10b */
  362. { RV, RV, RV, RV },
  363. },
  364. };
  365. static const struct piix_map_db ich8m_apple_map_db = {
  366. .mask = 0x3,
  367. .port_enable = 0x1,
  368. .map = {
  369. /* PM PS SM SS MAP */
  370. { P0, NA, NA, NA }, /* 00b */
  371. { RV, RV, RV, RV },
  372. { P0, P2, IDE, IDE }, /* 10b */
  373. { RV, RV, RV, RV },
  374. },
  375. };
  376. static const struct piix_map_db tolapai_map_db = {
  377. .mask = 0x3,
  378. .port_enable = 0x3,
  379. .map = {
  380. /* PM PS SM SS MAP */
  381. { P0, NA, P1, NA }, /* 00b */
  382. { RV, RV, RV, RV }, /* 01b */
  383. { RV, RV, RV, RV }, /* 10b */
  384. { RV, RV, RV, RV },
  385. },
  386. };
  387. static const struct piix_map_db *piix_map_db_table[] = {
  388. [ich5_sata] = &ich5_map_db,
  389. [ich6_sata] = &ich6_map_db,
  390. [ich6_sata_ahci] = &ich6_map_db,
  391. [ich6m_sata_ahci] = &ich6m_map_db,
  392. [ich8_sata_ahci] = &ich8_map_db,
  393. [ich8_2port_sata] = &ich8_2port_map_db,
  394. [ich8m_apple_sata_ahci] = &ich8m_apple_map_db,
  395. [tolapai_sata_ahci] = &tolapai_map_db,
  396. };
  397. static struct ata_port_info piix_port_info[] = {
  398. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  399. {
  400. .flags = PIIX_PATA_FLAGS,
  401. .pio_mask = 0x1f, /* pio0-4 */
  402. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  403. .port_ops = &piix_pata_ops,
  404. },
  405. [piix_pata_33] = /* PIIX4 at 33MHz */
  406. {
  407. .flags = PIIX_PATA_FLAGS,
  408. .pio_mask = 0x1f, /* pio0-4 */
  409. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  410. .udma_mask = ATA_UDMA_MASK_40C,
  411. .port_ops = &piix_pata_ops,
  412. },
  413. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  414. {
  415. .flags = PIIX_PATA_FLAGS,
  416. .pio_mask = 0x1f, /* pio 0-4 */
  417. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  418. .udma_mask = ATA_UDMA2, /* UDMA33 */
  419. .port_ops = &ich_pata_ops,
  420. },
  421. [ich_pata_66] = /* ICH controllers up to 66MHz */
  422. {
  423. .flags = PIIX_PATA_FLAGS,
  424. .pio_mask = 0x1f, /* pio 0-4 */
  425. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  426. .udma_mask = ATA_UDMA4,
  427. .port_ops = &ich_pata_ops,
  428. },
  429. [ich_pata_100] =
  430. {
  431. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  432. .pio_mask = 0x1f, /* pio0-4 */
  433. .mwdma_mask = 0x06, /* mwdma1-2 */
  434. .udma_mask = ATA_UDMA5, /* udma0-5 */
  435. .port_ops = &ich_pata_ops,
  436. },
  437. [ich5_sata] =
  438. {
  439. .flags = PIIX_SATA_FLAGS,
  440. .pio_mask = 0x1f, /* pio0-4 */
  441. .mwdma_mask = 0x07, /* mwdma0-2 */
  442. .udma_mask = ATA_UDMA6,
  443. .port_ops = &piix_sata_ops,
  444. },
  445. [ich6_sata] =
  446. {
  447. .flags = PIIX_SATA_FLAGS,
  448. .pio_mask = 0x1f, /* pio0-4 */
  449. .mwdma_mask = 0x07, /* mwdma0-2 */
  450. .udma_mask = ATA_UDMA6,
  451. .port_ops = &piix_sata_ops,
  452. },
  453. [ich6_sata_ahci] =
  454. {
  455. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
  456. .pio_mask = 0x1f, /* pio0-4 */
  457. .mwdma_mask = 0x07, /* mwdma0-2 */
  458. .udma_mask = ATA_UDMA6,
  459. .port_ops = &piix_sata_ops,
  460. },
  461. [ich6m_sata_ahci] =
  462. {
  463. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
  464. .pio_mask = 0x1f, /* pio0-4 */
  465. .mwdma_mask = 0x07, /* mwdma0-2 */
  466. .udma_mask = ATA_UDMA6,
  467. .port_ops = &piix_sata_ops,
  468. },
  469. [ich8_sata_ahci] =
  470. {
  471. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
  472. PIIX_FLAG_SIDPR,
  473. .pio_mask = 0x1f, /* pio0-4 */
  474. .mwdma_mask = 0x07, /* mwdma0-2 */
  475. .udma_mask = ATA_UDMA6,
  476. .port_ops = &piix_sata_ops,
  477. },
  478. [ich8_2port_sata] =
  479. {
  480. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
  481. PIIX_FLAG_SIDPR,
  482. .pio_mask = 0x1f, /* pio0-4 */
  483. .mwdma_mask = 0x07, /* mwdma0-2 */
  484. .udma_mask = ATA_UDMA6,
  485. .port_ops = &piix_sata_ops,
  486. },
  487. [tolapai_sata_ahci] =
  488. {
  489. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
  490. .pio_mask = 0x1f, /* pio0-4 */
  491. .mwdma_mask = 0x07, /* mwdma0-2 */
  492. .udma_mask = ATA_UDMA6,
  493. .port_ops = &piix_sata_ops,
  494. },
  495. [ich8m_apple_sata_ahci] =
  496. {
  497. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
  498. PIIX_FLAG_SIDPR,
  499. .pio_mask = 0x1f, /* pio0-4 */
  500. .mwdma_mask = 0x07, /* mwdma0-2 */
  501. .udma_mask = ATA_UDMA6,
  502. .port_ops = &piix_sata_ops,
  503. },
  504. [piix_pata_vmw] =
  505. {
  506. .flags = PIIX_PATA_FLAGS,
  507. .pio_mask = 0x1f, /* pio0-4 */
  508. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  509. .udma_mask = ATA_UDMA_MASK_40C,
  510. .port_ops = &piix_vmw_ops,
  511. },
  512. };
  513. static struct pci_bits piix_enable_bits[] = {
  514. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  515. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  516. };
  517. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  518. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  519. MODULE_LICENSE("GPL");
  520. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  521. MODULE_VERSION(DRV_VERSION);
  522. struct ich_laptop {
  523. u16 device;
  524. u16 subvendor;
  525. u16 subdevice;
  526. };
  527. /*
  528. * List of laptops that use short cables rather than 80 wire
  529. */
  530. static const struct ich_laptop ich_laptop[] = {
  531. /* devid, subvendor, subdev */
  532. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  533. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  534. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  535. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  536. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  537. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  538. /* end marker */
  539. { 0, }
  540. };
  541. /**
  542. * ich_pata_cable_detect - Probe host controller cable detect info
  543. * @ap: Port for which cable detect info is desired
  544. *
  545. * Read 80c cable indicator from ATA PCI device's PCI config
  546. * register. This register is normally set by firmware (BIOS).
  547. *
  548. * LOCKING:
  549. * None (inherited from caller).
  550. */
  551. static int ich_pata_cable_detect(struct ata_port *ap)
  552. {
  553. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  554. const struct ich_laptop *lap = &ich_laptop[0];
  555. u8 tmp, mask;
  556. /* Check for specials - Acer Aspire 5602WLMi */
  557. while (lap->device) {
  558. if (lap->device == pdev->device &&
  559. lap->subvendor == pdev->subsystem_vendor &&
  560. lap->subdevice == pdev->subsystem_device)
  561. return ATA_CBL_PATA40_SHORT;
  562. lap++;
  563. }
  564. /* check BIOS cable detect results */
  565. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  566. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  567. if ((tmp & mask) == 0)
  568. return ATA_CBL_PATA40;
  569. return ATA_CBL_PATA80;
  570. }
  571. /**
  572. * piix_pata_prereset - prereset for PATA host controller
  573. * @link: Target link
  574. * @deadline: deadline jiffies for the operation
  575. *
  576. * LOCKING:
  577. * None (inherited from caller).
  578. */
  579. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  580. {
  581. struct ata_port *ap = link->ap;
  582. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  583. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  584. return -ENOENT;
  585. return ata_std_prereset(link, deadline);
  586. }
  587. /**
  588. * piix_set_piomode - Initialize host controller PATA PIO timings
  589. * @ap: Port whose timings we are configuring
  590. * @adev: um
  591. *
  592. * Set PIO mode for device, in host controller PCI config space.
  593. *
  594. * LOCKING:
  595. * None (inherited from caller).
  596. */
  597. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  598. {
  599. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  600. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  601. unsigned int is_slave = (adev->devno != 0);
  602. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  603. unsigned int slave_port = 0x44;
  604. u16 master_data;
  605. u8 slave_data;
  606. u8 udma_enable;
  607. int control = 0;
  608. /*
  609. * See Intel Document 298600-004 for the timing programing rules
  610. * for ICH controllers.
  611. */
  612. static const /* ISP RTC */
  613. u8 timings[][2] = { { 0, 0 },
  614. { 0, 0 },
  615. { 1, 0 },
  616. { 2, 1 },
  617. { 2, 3 }, };
  618. if (pio >= 2)
  619. control |= 1; /* TIME1 enable */
  620. if (ata_pio_need_iordy(adev))
  621. control |= 2; /* IE enable */
  622. /* Intel specifies that the PPE functionality is for disk only */
  623. if (adev->class == ATA_DEV_ATA)
  624. control |= 4; /* PPE enable */
  625. /* PIO configuration clears DTE unconditionally. It will be
  626. * programmed in set_dmamode which is guaranteed to be called
  627. * after set_piomode if any DMA mode is available.
  628. */
  629. pci_read_config_word(dev, master_port, &master_data);
  630. if (is_slave) {
  631. /* clear TIME1|IE1|PPE1|DTE1 */
  632. master_data &= 0xff0f;
  633. /* Enable SITRE (separate slave timing register) */
  634. master_data |= 0x4000;
  635. /* enable PPE1, IE1 and TIME1 as needed */
  636. master_data |= (control << 4);
  637. pci_read_config_byte(dev, slave_port, &slave_data);
  638. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  639. /* Load the timing nibble for this slave */
  640. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  641. << (ap->port_no ? 4 : 0);
  642. } else {
  643. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  644. master_data &= 0xccf0;
  645. /* Enable PPE, IE and TIME as appropriate */
  646. master_data |= control;
  647. /* load ISP and RCT */
  648. master_data |=
  649. (timings[pio][0] << 12) |
  650. (timings[pio][1] << 8);
  651. }
  652. pci_write_config_word(dev, master_port, master_data);
  653. if (is_slave)
  654. pci_write_config_byte(dev, slave_port, slave_data);
  655. /* Ensure the UDMA bit is off - it will be turned back on if
  656. UDMA is selected */
  657. if (ap->udma_mask) {
  658. pci_read_config_byte(dev, 0x48, &udma_enable);
  659. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  660. pci_write_config_byte(dev, 0x48, udma_enable);
  661. }
  662. }
  663. /**
  664. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  665. * @ap: Port whose timings we are configuring
  666. * @adev: Drive in question
  667. * @udma: udma mode, 0 - 6
  668. * @isich: set if the chip is an ICH device
  669. *
  670. * Set UDMA mode for device, in host controller PCI config space.
  671. *
  672. * LOCKING:
  673. * None (inherited from caller).
  674. */
  675. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  676. {
  677. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  678. u8 master_port = ap->port_no ? 0x42 : 0x40;
  679. u16 master_data;
  680. u8 speed = adev->dma_mode;
  681. int devid = adev->devno + 2 * ap->port_no;
  682. u8 udma_enable = 0;
  683. static const /* ISP RTC */
  684. u8 timings[][2] = { { 0, 0 },
  685. { 0, 0 },
  686. { 1, 0 },
  687. { 2, 1 },
  688. { 2, 3 }, };
  689. pci_read_config_word(dev, master_port, &master_data);
  690. if (ap->udma_mask)
  691. pci_read_config_byte(dev, 0x48, &udma_enable);
  692. if (speed >= XFER_UDMA_0) {
  693. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  694. u16 udma_timing;
  695. u16 ideconf;
  696. int u_clock, u_speed;
  697. /*
  698. * UDMA is handled by a combination of clock switching and
  699. * selection of dividers
  700. *
  701. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  702. * except UDMA0 which is 00
  703. */
  704. u_speed = min(2 - (udma & 1), udma);
  705. if (udma == 5)
  706. u_clock = 0x1000; /* 100Mhz */
  707. else if (udma > 2)
  708. u_clock = 1; /* 66Mhz */
  709. else
  710. u_clock = 0; /* 33Mhz */
  711. udma_enable |= (1 << devid);
  712. /* Load the CT/RP selection */
  713. pci_read_config_word(dev, 0x4A, &udma_timing);
  714. udma_timing &= ~(3 << (4 * devid));
  715. udma_timing |= u_speed << (4 * devid);
  716. pci_write_config_word(dev, 0x4A, udma_timing);
  717. if (isich) {
  718. /* Select a 33/66/100Mhz clock */
  719. pci_read_config_word(dev, 0x54, &ideconf);
  720. ideconf &= ~(0x1001 << devid);
  721. ideconf |= u_clock << devid;
  722. /* For ICH or later we should set bit 10 for better
  723. performance (WR_PingPong_En) */
  724. pci_write_config_word(dev, 0x54, ideconf);
  725. }
  726. } else {
  727. /*
  728. * MWDMA is driven by the PIO timings. We must also enable
  729. * IORDY unconditionally along with TIME1. PPE has already
  730. * been set when the PIO timing was set.
  731. */
  732. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  733. unsigned int control;
  734. u8 slave_data;
  735. const unsigned int needed_pio[3] = {
  736. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  737. };
  738. int pio = needed_pio[mwdma] - XFER_PIO_0;
  739. control = 3; /* IORDY|TIME1 */
  740. /* If the drive MWDMA is faster than it can do PIO then
  741. we must force PIO into PIO0 */
  742. if (adev->pio_mode < needed_pio[mwdma])
  743. /* Enable DMA timing only */
  744. control |= 8; /* PIO cycles in PIO0 */
  745. if (adev->devno) { /* Slave */
  746. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  747. master_data |= control << 4;
  748. pci_read_config_byte(dev, 0x44, &slave_data);
  749. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  750. /* Load the matching timing */
  751. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  752. pci_write_config_byte(dev, 0x44, slave_data);
  753. } else { /* Master */
  754. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  755. and master timing bits */
  756. master_data |= control;
  757. master_data |=
  758. (timings[pio][0] << 12) |
  759. (timings[pio][1] << 8);
  760. }
  761. if (ap->udma_mask) {
  762. udma_enable &= ~(1 << devid);
  763. pci_write_config_word(dev, master_port, master_data);
  764. }
  765. }
  766. /* Don't scribble on 0x48 if the controller does not support UDMA */
  767. if (ap->udma_mask)
  768. pci_write_config_byte(dev, 0x48, udma_enable);
  769. }
  770. /**
  771. * piix_set_dmamode - Initialize host controller PATA DMA timings
  772. * @ap: Port whose timings we are configuring
  773. * @adev: um
  774. *
  775. * Set MW/UDMA mode for device, in host controller PCI config space.
  776. *
  777. * LOCKING:
  778. * None (inherited from caller).
  779. */
  780. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  781. {
  782. do_pata_set_dmamode(ap, adev, 0);
  783. }
  784. /**
  785. * ich_set_dmamode - Initialize host controller PATA DMA timings
  786. * @ap: Port whose timings we are configuring
  787. * @adev: um
  788. *
  789. * Set MW/UDMA mode for device, in host controller PCI config space.
  790. *
  791. * LOCKING:
  792. * None (inherited from caller).
  793. */
  794. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  795. {
  796. do_pata_set_dmamode(ap, adev, 1);
  797. }
  798. /*
  799. * Serial ATA Index/Data Pair Superset Registers access
  800. *
  801. * Beginning from ICH8, there's a sane way to access SCRs using index
  802. * and data register pair located at BAR5. This creates an
  803. * interesting problem of mapping two SCRs to one port.
  804. *
  805. * Although they have separate SCRs, the master and slave aren't
  806. * independent enough to be treated as separate links - e.g. softreset
  807. * resets both. Also, there's no protocol defined for hard resetting
  808. * singled device sharing the virtual port (no defined way to acquire
  809. * device signature). This is worked around by merging the SCR values
  810. * into one sensible value and requesting follow-up SRST after
  811. * hardreset.
  812. *
  813. * SCR merging is perfomed in nibbles which is the unit contents in
  814. * SCRs are organized. If two values are equal, the value is used.
  815. * When they differ, merge table which lists precedence of possible
  816. * values is consulted and the first match or the last entry when
  817. * nothing matches is used. When there's no merge table for the
  818. * specific nibble, value from the first port is used.
  819. */
  820. static const int piix_sidx_map[] = {
  821. [SCR_STATUS] = 0,
  822. [SCR_ERROR] = 2,
  823. [SCR_CONTROL] = 1,
  824. };
  825. static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
  826. {
  827. struct ata_port *ap = dev->link->ap;
  828. struct piix_host_priv *hpriv = ap->host->private_data;
  829. iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
  830. hpriv->sidpr + PIIX_SIDPR_IDX);
  831. }
  832. static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
  833. {
  834. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  835. piix_sidpr_sel(dev, reg);
  836. return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  837. }
  838. static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
  839. {
  840. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  841. piix_sidpr_sel(dev, reg);
  842. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  843. }
  844. static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
  845. {
  846. u32 val = 0;
  847. int i, mi;
  848. for (i = 0, mi = 0; i < 32 / 4; i++) {
  849. u8 c0 = (val0 >> (i * 4)) & 0xf;
  850. u8 c1 = (val1 >> (i * 4)) & 0xf;
  851. u8 merged = c0;
  852. const int *cur;
  853. /* if no merge preference, assume the first value */
  854. cur = merge_tbl[mi];
  855. if (!cur)
  856. goto done;
  857. mi++;
  858. /* if two values equal, use it */
  859. if (c0 == c1)
  860. goto done;
  861. /* choose the first match or the last from the merge table */
  862. while (*cur != -1) {
  863. if (c0 == *cur || c1 == *cur)
  864. break;
  865. cur++;
  866. }
  867. if (*cur == -1)
  868. cur--;
  869. merged = *cur;
  870. done:
  871. val |= merged << (i * 4);
  872. }
  873. return val;
  874. }
  875. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
  876. {
  877. const int * const sstatus_merge_tbl[] = {
  878. /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
  879. /* SPD */ (const int []){ 2, 1, 0, -1 },
  880. /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
  881. NULL,
  882. };
  883. const int * const scontrol_merge_tbl[] = {
  884. /* DET */ (const int []){ 1, 0, 4, 0, -1 },
  885. /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
  886. /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
  887. NULL,
  888. };
  889. u32 v0, v1;
  890. if (reg >= ARRAY_SIZE(piix_sidx_map))
  891. return -EINVAL;
  892. if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
  893. *val = piix_sidpr_read(&ap->link.device[0], reg);
  894. return 0;
  895. }
  896. v0 = piix_sidpr_read(&ap->link.device[0], reg);
  897. v1 = piix_sidpr_read(&ap->link.device[1], reg);
  898. switch (reg) {
  899. case SCR_STATUS:
  900. *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
  901. break;
  902. case SCR_ERROR:
  903. *val = v0 | v1;
  904. break;
  905. case SCR_CONTROL:
  906. *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
  907. break;
  908. }
  909. return 0;
  910. }
  911. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
  912. {
  913. if (reg >= ARRAY_SIZE(piix_sidx_map))
  914. return -EINVAL;
  915. piix_sidpr_write(&ap->link.device[0], reg, val);
  916. if (ap->flags & ATA_FLAG_SLAVE_POSS)
  917. piix_sidpr_write(&ap->link.device[1], reg, val);
  918. return 0;
  919. }
  920. static int piix_sidpr_hardreset(struct ata_link *link, unsigned int *class,
  921. unsigned long deadline)
  922. {
  923. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  924. int rc;
  925. /* do hardreset */
  926. rc = sata_link_hardreset(link, timing, deadline);
  927. if (rc) {
  928. ata_link_printk(link, KERN_ERR,
  929. "COMRESET failed (errno=%d)\n", rc);
  930. return rc;
  931. }
  932. /* TODO: phy layer with polling, timeouts, etc. */
  933. if (ata_link_offline(link)) {
  934. *class = ATA_DEV_NONE;
  935. return 0;
  936. }
  937. return -EAGAIN;
  938. }
  939. #ifdef CONFIG_PM
  940. static int piix_broken_suspend(void)
  941. {
  942. static const struct dmi_system_id sysids[] = {
  943. {
  944. .ident = "TECRA M3",
  945. .matches = {
  946. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  947. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  948. },
  949. },
  950. {
  951. .ident = "TECRA M3",
  952. .matches = {
  953. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  954. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  955. },
  956. },
  957. {
  958. .ident = "TECRA M4",
  959. .matches = {
  960. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  961. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  962. },
  963. },
  964. {
  965. .ident = "TECRA M5",
  966. .matches = {
  967. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  968. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  969. },
  970. },
  971. {
  972. .ident = "TECRA M6",
  973. .matches = {
  974. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  975. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  976. },
  977. },
  978. {
  979. .ident = "TECRA M7",
  980. .matches = {
  981. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  982. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  983. },
  984. },
  985. {
  986. .ident = "TECRA A8",
  987. .matches = {
  988. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  989. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  990. },
  991. },
  992. {
  993. .ident = "Satellite R20",
  994. .matches = {
  995. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  996. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  997. },
  998. },
  999. {
  1000. .ident = "Satellite R25",
  1001. .matches = {
  1002. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1003. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  1004. },
  1005. },
  1006. {
  1007. .ident = "Satellite U200",
  1008. .matches = {
  1009. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1010. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  1011. },
  1012. },
  1013. {
  1014. .ident = "Satellite U200",
  1015. .matches = {
  1016. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1017. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  1018. },
  1019. },
  1020. {
  1021. .ident = "Satellite Pro U200",
  1022. .matches = {
  1023. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1024. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1025. },
  1026. },
  1027. {
  1028. .ident = "Satellite U205",
  1029. .matches = {
  1030. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1031. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1032. },
  1033. },
  1034. {
  1035. .ident = "SATELLITE U205",
  1036. .matches = {
  1037. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1038. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1039. },
  1040. },
  1041. {
  1042. .ident = "Portege M500",
  1043. .matches = {
  1044. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1045. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1046. },
  1047. },
  1048. { } /* terminate list */
  1049. };
  1050. static const char *oemstrs[] = {
  1051. "Tecra M3,",
  1052. };
  1053. int i;
  1054. if (dmi_check_system(sysids))
  1055. return 1;
  1056. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1057. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1058. return 1;
  1059. return 0;
  1060. }
  1061. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1062. {
  1063. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1064. unsigned long flags;
  1065. int rc = 0;
  1066. rc = ata_host_suspend(host, mesg);
  1067. if (rc)
  1068. return rc;
  1069. /* Some braindamaged ACPI suspend implementations expect the
  1070. * controller to be awake on entry; otherwise, it burns cpu
  1071. * cycles and power trying to do something to the sleeping
  1072. * beauty.
  1073. */
  1074. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1075. pci_save_state(pdev);
  1076. /* mark its power state as "unknown", since we don't
  1077. * know if e.g. the BIOS will change its device state
  1078. * when we suspend.
  1079. */
  1080. if (pdev->current_state == PCI_D0)
  1081. pdev->current_state = PCI_UNKNOWN;
  1082. /* tell resume that it's waking up from broken suspend */
  1083. spin_lock_irqsave(&host->lock, flags);
  1084. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1085. spin_unlock_irqrestore(&host->lock, flags);
  1086. } else
  1087. ata_pci_device_do_suspend(pdev, mesg);
  1088. return 0;
  1089. }
  1090. static int piix_pci_device_resume(struct pci_dev *pdev)
  1091. {
  1092. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1093. unsigned long flags;
  1094. int rc;
  1095. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1096. spin_lock_irqsave(&host->lock, flags);
  1097. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1098. spin_unlock_irqrestore(&host->lock, flags);
  1099. pci_set_power_state(pdev, PCI_D0);
  1100. pci_restore_state(pdev);
  1101. /* PCI device wasn't disabled during suspend. Use
  1102. * pci_reenable_device() to avoid affecting the enable
  1103. * count.
  1104. */
  1105. rc = pci_reenable_device(pdev);
  1106. if (rc)
  1107. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1108. "device after resume (%d)\n", rc);
  1109. } else
  1110. rc = ata_pci_device_do_resume(pdev);
  1111. if (rc == 0)
  1112. ata_host_resume(host);
  1113. return rc;
  1114. }
  1115. #endif
  1116. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1117. {
  1118. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1119. }
  1120. #define AHCI_PCI_BAR 5
  1121. #define AHCI_GLOBAL_CTL 0x04
  1122. #define AHCI_ENABLE (1 << 31)
  1123. static int piix_disable_ahci(struct pci_dev *pdev)
  1124. {
  1125. void __iomem *mmio;
  1126. u32 tmp;
  1127. int rc = 0;
  1128. /* BUG: pci_enable_device has not yet been called. This
  1129. * works because this device is usually set up by BIOS.
  1130. */
  1131. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1132. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1133. return 0;
  1134. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1135. if (!mmio)
  1136. return -ENOMEM;
  1137. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1138. if (tmp & AHCI_ENABLE) {
  1139. tmp &= ~AHCI_ENABLE;
  1140. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1141. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1142. if (tmp & AHCI_ENABLE)
  1143. rc = -EIO;
  1144. }
  1145. pci_iounmap(pdev, mmio);
  1146. return rc;
  1147. }
  1148. /**
  1149. * piix_check_450nx_errata - Check for problem 450NX setup
  1150. * @ata_dev: the PCI device to check
  1151. *
  1152. * Check for the present of 450NX errata #19 and errata #25. If
  1153. * they are found return an error code so we can turn off DMA
  1154. */
  1155. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1156. {
  1157. struct pci_dev *pdev = NULL;
  1158. u16 cfg;
  1159. int no_piix_dma = 0;
  1160. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1161. /* Look for 450NX PXB. Check for problem configurations
  1162. A PCI quirk checks bit 6 already */
  1163. pci_read_config_word(pdev, 0x41, &cfg);
  1164. /* Only on the original revision: IDE DMA can hang */
  1165. if (pdev->revision == 0x00)
  1166. no_piix_dma = 1;
  1167. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1168. else if (cfg & (1<<14) && pdev->revision < 5)
  1169. no_piix_dma = 2;
  1170. }
  1171. if (no_piix_dma)
  1172. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1173. if (no_piix_dma == 2)
  1174. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1175. return no_piix_dma;
  1176. }
  1177. static void __devinit piix_init_pcs(struct ata_host *host,
  1178. const struct piix_map_db *map_db)
  1179. {
  1180. struct pci_dev *pdev = to_pci_dev(host->dev);
  1181. u16 pcs, new_pcs;
  1182. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1183. new_pcs = pcs | map_db->port_enable;
  1184. if (new_pcs != pcs) {
  1185. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1186. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1187. msleep(150);
  1188. }
  1189. }
  1190. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1191. struct ata_port_info *pinfo,
  1192. const struct piix_map_db *map_db)
  1193. {
  1194. const int *map;
  1195. int i, invalid_map = 0;
  1196. u8 map_value;
  1197. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1198. map = map_db->map[map_value & map_db->mask];
  1199. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1200. for (i = 0; i < 4; i++) {
  1201. switch (map[i]) {
  1202. case RV:
  1203. invalid_map = 1;
  1204. printk(" XX");
  1205. break;
  1206. case NA:
  1207. printk(" --");
  1208. break;
  1209. case IDE:
  1210. WARN_ON((i & 1) || map[i + 1] != IDE);
  1211. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1212. i++;
  1213. printk(" IDE IDE");
  1214. break;
  1215. default:
  1216. printk(" P%d", map[i]);
  1217. if (i & 1)
  1218. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1219. break;
  1220. }
  1221. }
  1222. printk(" ]\n");
  1223. if (invalid_map)
  1224. dev_printk(KERN_ERR, &pdev->dev,
  1225. "invalid MAP value %u\n", map_value);
  1226. return map;
  1227. }
  1228. static void __devinit piix_init_sidpr(struct ata_host *host)
  1229. {
  1230. struct pci_dev *pdev = to_pci_dev(host->dev);
  1231. struct piix_host_priv *hpriv = host->private_data;
  1232. int i;
  1233. /* check for availability */
  1234. for (i = 0; i < 4; i++)
  1235. if (hpriv->map[i] == IDE)
  1236. return;
  1237. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1238. return;
  1239. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1240. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1241. return;
  1242. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1243. return;
  1244. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1245. host->ports[0]->ops = &piix_sidpr_sata_ops;
  1246. host->ports[1]->ops = &piix_sidpr_sata_ops;
  1247. }
  1248. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1249. {
  1250. static const struct dmi_system_id sysids[] = {
  1251. {
  1252. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1253. * isn't used to boot the system which
  1254. * disables the channel.
  1255. */
  1256. .ident = "M570U",
  1257. .matches = {
  1258. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1259. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1260. },
  1261. },
  1262. { } /* terminate list */
  1263. };
  1264. u32 iocfg;
  1265. if (!dmi_check_system(sysids))
  1266. return;
  1267. /* The datasheet says that bit 18 is NOOP but certain systems
  1268. * seem to use it to disable a channel. Clear the bit on the
  1269. * affected systems.
  1270. */
  1271. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1272. if (iocfg & (1 << 18)) {
  1273. dev_printk(KERN_INFO, &pdev->dev,
  1274. "applying IOCFG bit18 quirk\n");
  1275. iocfg &= ~(1 << 18);
  1276. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1277. }
  1278. }
  1279. /**
  1280. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1281. * @pdev: PCI device to register
  1282. * @ent: Entry in piix_pci_tbl matching with @pdev
  1283. *
  1284. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1285. * and then hand over control to libata, for it to do the rest.
  1286. *
  1287. * LOCKING:
  1288. * Inherited from PCI layer (may sleep).
  1289. *
  1290. * RETURNS:
  1291. * Zero on success, or -ERRNO value.
  1292. */
  1293. static int __devinit piix_init_one(struct pci_dev *pdev,
  1294. const struct pci_device_id *ent)
  1295. {
  1296. static int printed_version;
  1297. struct device *dev = &pdev->dev;
  1298. struct ata_port_info port_info[2];
  1299. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1300. unsigned long port_flags;
  1301. struct ata_host *host;
  1302. struct piix_host_priv *hpriv;
  1303. int rc;
  1304. if (!printed_version++)
  1305. dev_printk(KERN_DEBUG, &pdev->dev,
  1306. "version " DRV_VERSION "\n");
  1307. /* no hotplugging support (FIXME) */
  1308. if (!in_module_init)
  1309. return -ENODEV;
  1310. port_info[0] = piix_port_info[ent->driver_data];
  1311. port_info[1] = piix_port_info[ent->driver_data];
  1312. port_flags = port_info[0].flags;
  1313. /* enable device and prepare host */
  1314. rc = pcim_enable_device(pdev);
  1315. if (rc)
  1316. return rc;
  1317. /* SATA map init can change port_info, do it before prepping host */
  1318. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1319. if (!hpriv)
  1320. return -ENOMEM;
  1321. if (port_flags & ATA_FLAG_SATA)
  1322. hpriv->map = piix_init_sata_map(pdev, port_info,
  1323. piix_map_db_table[ent->driver_data]);
  1324. rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
  1325. if (rc)
  1326. return rc;
  1327. host->private_data = hpriv;
  1328. /* initialize controller */
  1329. if (port_flags & PIIX_FLAG_AHCI) {
  1330. u8 tmp;
  1331. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1332. if (tmp == PIIX_AHCI_DEVICE) {
  1333. rc = piix_disable_ahci(pdev);
  1334. if (rc)
  1335. return rc;
  1336. }
  1337. }
  1338. if (port_flags & ATA_FLAG_SATA) {
  1339. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1340. piix_init_sidpr(host);
  1341. }
  1342. /* apply IOCFG bit18 quirk */
  1343. piix_iocfg_bit18_quirk(pdev);
  1344. /* On ICH5, some BIOSen disable the interrupt using the
  1345. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1346. * On ICH6, this bit has the same effect, but only when
  1347. * MSI is disabled (and it is disabled, as we don't use
  1348. * message-signalled interrupts currently).
  1349. */
  1350. if (port_flags & PIIX_FLAG_CHECKINTR)
  1351. pci_intx(pdev, 1);
  1352. if (piix_check_450nx_errata(pdev)) {
  1353. /* This writes into the master table but it does not
  1354. really matter for this errata as we will apply it to
  1355. all the PIIX devices on the board */
  1356. host->ports[0]->mwdma_mask = 0;
  1357. host->ports[0]->udma_mask = 0;
  1358. host->ports[1]->mwdma_mask = 0;
  1359. host->ports[1]->udma_mask = 0;
  1360. }
  1361. pci_set_master(pdev);
  1362. return ata_pci_activate_sff_host(host, ata_interrupt, &piix_sht);
  1363. }
  1364. static int __init piix_init(void)
  1365. {
  1366. int rc;
  1367. DPRINTK("pci_register_driver\n");
  1368. rc = pci_register_driver(&piix_pci_driver);
  1369. if (rc)
  1370. return rc;
  1371. in_module_init = 0;
  1372. DPRINTK("done\n");
  1373. return 0;
  1374. }
  1375. static void __exit piix_exit(void)
  1376. {
  1377. pci_unregister_driver(&piix_pci_driver);
  1378. }
  1379. module_init(piix_init);
  1380. module_exit(piix_exit);