process_64.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. *
  4. * Pentium III FXSR, SSE support
  5. * Gareth Hughes <gareth@valinux.com>, May 2000
  6. *
  7. * X86-64 port
  8. * Andi Kleen.
  9. *
  10. * CPU hotplug support - ashok.raj@intel.com
  11. */
  12. /*
  13. * This file handles the architecture-dependent parts of process handling..
  14. */
  15. #include <linux/cpu.h>
  16. #include <linux/errno.h>
  17. #include <linux/sched.h>
  18. #include <linux/sched/task.h>
  19. #include <linux/sched/task_stack.h>
  20. #include <linux/fs.h>
  21. #include <linux/kernel.h>
  22. #include <linux/mm.h>
  23. #include <linux/elfcore.h>
  24. #include <linux/smp.h>
  25. #include <linux/slab.h>
  26. #include <linux/user.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/delay.h>
  29. #include <linux/export.h>
  30. #include <linux/ptrace.h>
  31. #include <linux/notifier.h>
  32. #include <linux/kprobes.h>
  33. #include <linux/kdebug.h>
  34. #include <linux/prctl.h>
  35. #include <linux/uaccess.h>
  36. #include <linux/io.h>
  37. #include <linux/ftrace.h>
  38. #include <linux/syscalls.h>
  39. #include <asm/pgtable.h>
  40. #include <asm/processor.h>
  41. #include <asm/fpu/internal.h>
  42. #include <asm/mmu_context.h>
  43. #include <asm/prctl.h>
  44. #include <asm/desc.h>
  45. #include <asm/proto.h>
  46. #include <asm/ia32.h>
  47. #include <asm/syscalls.h>
  48. #include <asm/debugreg.h>
  49. #include <asm/switch_to.h>
  50. #include <asm/xen/hypervisor.h>
  51. #include <asm/vdso.h>
  52. #include <asm/intel_rdt_sched.h>
  53. #include <asm/unistd.h>
  54. #ifdef CONFIG_IA32_EMULATION
  55. /* Not included via unistd.h */
  56. #include <asm/unistd_32_ia32.h>
  57. #endif
  58. __visible DEFINE_PER_CPU(unsigned long, rsp_scratch);
  59. /* Prints also some state that isn't saved in the pt_regs */
  60. void __show_regs(struct pt_regs *regs, enum show_regs_mode mode)
  61. {
  62. unsigned long cr0 = 0L, cr2 = 0L, cr3 = 0L, cr4 = 0L, fs, gs, shadowgs;
  63. unsigned long d0, d1, d2, d3, d6, d7;
  64. unsigned int fsindex, gsindex;
  65. unsigned int ds, cs, es;
  66. show_iret_regs(regs);
  67. if (regs->orig_ax != -1)
  68. pr_cont(" ORIG_RAX: %016lx\n", regs->orig_ax);
  69. else
  70. pr_cont("\n");
  71. printk(KERN_DEFAULT "RAX: %016lx RBX: %016lx RCX: %016lx\n",
  72. regs->ax, regs->bx, regs->cx);
  73. printk(KERN_DEFAULT "RDX: %016lx RSI: %016lx RDI: %016lx\n",
  74. regs->dx, regs->si, regs->di);
  75. printk(KERN_DEFAULT "RBP: %016lx R08: %016lx R09: %016lx\n",
  76. regs->bp, regs->r8, regs->r9);
  77. printk(KERN_DEFAULT "R10: %016lx R11: %016lx R12: %016lx\n",
  78. regs->r10, regs->r11, regs->r12);
  79. printk(KERN_DEFAULT "R13: %016lx R14: %016lx R15: %016lx\n",
  80. regs->r13, regs->r14, regs->r15);
  81. if (mode == SHOW_REGS_SHORT)
  82. return;
  83. if (mode == SHOW_REGS_USER) {
  84. rdmsrl(MSR_FS_BASE, fs);
  85. rdmsrl(MSR_KERNEL_GS_BASE, shadowgs);
  86. printk(KERN_DEFAULT "FS: %016lx GS: %016lx\n",
  87. fs, shadowgs);
  88. return;
  89. }
  90. asm("movl %%ds,%0" : "=r" (ds));
  91. asm("movl %%cs,%0" : "=r" (cs));
  92. asm("movl %%es,%0" : "=r" (es));
  93. asm("movl %%fs,%0" : "=r" (fsindex));
  94. asm("movl %%gs,%0" : "=r" (gsindex));
  95. rdmsrl(MSR_FS_BASE, fs);
  96. rdmsrl(MSR_GS_BASE, gs);
  97. rdmsrl(MSR_KERNEL_GS_BASE, shadowgs);
  98. cr0 = read_cr0();
  99. cr2 = read_cr2();
  100. cr3 = __read_cr3();
  101. cr4 = __read_cr4();
  102. printk(KERN_DEFAULT "FS: %016lx(%04x) GS:%016lx(%04x) knlGS:%016lx\n",
  103. fs, fsindex, gs, gsindex, shadowgs);
  104. printk(KERN_DEFAULT "CS: %04x DS: %04x ES: %04x CR0: %016lx\n", cs, ds,
  105. es, cr0);
  106. printk(KERN_DEFAULT "CR2: %016lx CR3: %016lx CR4: %016lx\n", cr2, cr3,
  107. cr4);
  108. get_debugreg(d0, 0);
  109. get_debugreg(d1, 1);
  110. get_debugreg(d2, 2);
  111. get_debugreg(d3, 3);
  112. get_debugreg(d6, 6);
  113. get_debugreg(d7, 7);
  114. /* Only print out debug registers if they are in their non-default state. */
  115. if (!((d0 == 0) && (d1 == 0) && (d2 == 0) && (d3 == 0) &&
  116. (d6 == DR6_RESERVED) && (d7 == 0x400))) {
  117. printk(KERN_DEFAULT "DR0: %016lx DR1: %016lx DR2: %016lx\n",
  118. d0, d1, d2);
  119. printk(KERN_DEFAULT "DR3: %016lx DR6: %016lx DR7: %016lx\n",
  120. d3, d6, d7);
  121. }
  122. if (boot_cpu_has(X86_FEATURE_OSPKE))
  123. printk(KERN_DEFAULT "PKRU: %08x\n", read_pkru());
  124. }
  125. void release_thread(struct task_struct *dead_task)
  126. {
  127. if (dead_task->mm) {
  128. #ifdef CONFIG_MODIFY_LDT_SYSCALL
  129. if (dead_task->mm->context.ldt) {
  130. pr_warn("WARNING: dead process %s still has LDT? <%p/%d>\n",
  131. dead_task->comm,
  132. dead_task->mm->context.ldt->entries,
  133. dead_task->mm->context.ldt->nr_entries);
  134. BUG();
  135. }
  136. #endif
  137. }
  138. }
  139. enum which_selector {
  140. FS,
  141. GS
  142. };
  143. /*
  144. * Saves the FS or GS base for an outgoing thread if FSGSBASE extensions are
  145. * not available. The goal is to be reasonably fast on non-FSGSBASE systems.
  146. * It's forcibly inlined because it'll generate better code and this function
  147. * is hot.
  148. */
  149. static __always_inline void save_base_legacy(struct task_struct *prev_p,
  150. unsigned short selector,
  151. enum which_selector which)
  152. {
  153. if (likely(selector == 0)) {
  154. /*
  155. * On Intel (without X86_BUG_NULL_SEG), the segment base could
  156. * be the pre-existing saved base or it could be zero. On AMD
  157. * (with X86_BUG_NULL_SEG), the segment base could be almost
  158. * anything.
  159. *
  160. * This branch is very hot (it's hit twice on almost every
  161. * context switch between 64-bit programs), and avoiding
  162. * the RDMSR helps a lot, so we just assume that whatever
  163. * value is already saved is correct. This matches historical
  164. * Linux behavior, so it won't break existing applications.
  165. *
  166. * To avoid leaking state, on non-X86_BUG_NULL_SEG CPUs, if we
  167. * report that the base is zero, it needs to actually be zero:
  168. * see the corresponding logic in load_seg_legacy.
  169. */
  170. } else {
  171. /*
  172. * If the selector is 1, 2, or 3, then the base is zero on
  173. * !X86_BUG_NULL_SEG CPUs and could be anything on
  174. * X86_BUG_NULL_SEG CPUs. In the latter case, Linux
  175. * has never attempted to preserve the base across context
  176. * switches.
  177. *
  178. * If selector > 3, then it refers to a real segment, and
  179. * saving the base isn't necessary.
  180. */
  181. if (which == FS)
  182. prev_p->thread.fsbase = 0;
  183. else
  184. prev_p->thread.gsbase = 0;
  185. }
  186. }
  187. static __always_inline void save_fsgs(struct task_struct *task)
  188. {
  189. savesegment(fs, task->thread.fsindex);
  190. savesegment(gs, task->thread.gsindex);
  191. save_base_legacy(task, task->thread.fsindex, FS);
  192. save_base_legacy(task, task->thread.gsindex, GS);
  193. }
  194. #if IS_ENABLED(CONFIG_KVM)
  195. /*
  196. * While a process is running,current->thread.fsbase and current->thread.gsbase
  197. * may not match the corresponding CPU registers (see save_base_legacy()). KVM
  198. * wants an efficient way to save and restore FSBASE and GSBASE.
  199. * When FSGSBASE extensions are enabled, this will have to use RD{FS,GS}BASE.
  200. */
  201. void save_fsgs_for_kvm(void)
  202. {
  203. save_fsgs(current);
  204. }
  205. EXPORT_SYMBOL_GPL(save_fsgs_for_kvm);
  206. #endif
  207. static __always_inline void loadseg(enum which_selector which,
  208. unsigned short sel)
  209. {
  210. if (which == FS)
  211. loadsegment(fs, sel);
  212. else
  213. load_gs_index(sel);
  214. }
  215. static __always_inline void load_seg_legacy(unsigned short prev_index,
  216. unsigned long prev_base,
  217. unsigned short next_index,
  218. unsigned long next_base,
  219. enum which_selector which)
  220. {
  221. if (likely(next_index <= 3)) {
  222. /*
  223. * The next task is using 64-bit TLS, is not using this
  224. * segment at all, or is having fun with arcane CPU features.
  225. */
  226. if (next_base == 0) {
  227. /*
  228. * Nasty case: on AMD CPUs, we need to forcibly zero
  229. * the base.
  230. */
  231. if (static_cpu_has_bug(X86_BUG_NULL_SEG)) {
  232. loadseg(which, __USER_DS);
  233. loadseg(which, next_index);
  234. } else {
  235. /*
  236. * We could try to exhaustively detect cases
  237. * under which we can skip the segment load,
  238. * but there's really only one case that matters
  239. * for performance: if both the previous and
  240. * next states are fully zeroed, we can skip
  241. * the load.
  242. *
  243. * (This assumes that prev_base == 0 has no
  244. * false positives. This is the case on
  245. * Intel-style CPUs.)
  246. */
  247. if (likely(prev_index | next_index | prev_base))
  248. loadseg(which, next_index);
  249. }
  250. } else {
  251. if (prev_index != next_index)
  252. loadseg(which, next_index);
  253. wrmsrl(which == FS ? MSR_FS_BASE : MSR_KERNEL_GS_BASE,
  254. next_base);
  255. }
  256. } else {
  257. /*
  258. * The next task is using a real segment. Loading the selector
  259. * is sufficient.
  260. */
  261. loadseg(which, next_index);
  262. }
  263. }
  264. int copy_thread_tls(unsigned long clone_flags, unsigned long sp,
  265. unsigned long arg, struct task_struct *p, unsigned long tls)
  266. {
  267. int err;
  268. struct pt_regs *childregs;
  269. struct fork_frame *fork_frame;
  270. struct inactive_task_frame *frame;
  271. struct task_struct *me = current;
  272. childregs = task_pt_regs(p);
  273. fork_frame = container_of(childregs, struct fork_frame, regs);
  274. frame = &fork_frame->frame;
  275. frame->bp = 0;
  276. frame->ret_addr = (unsigned long) ret_from_fork;
  277. p->thread.sp = (unsigned long) fork_frame;
  278. p->thread.io_bitmap_ptr = NULL;
  279. savesegment(gs, p->thread.gsindex);
  280. p->thread.gsbase = p->thread.gsindex ? 0 : me->thread.gsbase;
  281. savesegment(fs, p->thread.fsindex);
  282. p->thread.fsbase = p->thread.fsindex ? 0 : me->thread.fsbase;
  283. savesegment(es, p->thread.es);
  284. savesegment(ds, p->thread.ds);
  285. memset(p->thread.ptrace_bps, 0, sizeof(p->thread.ptrace_bps));
  286. if (unlikely(p->flags & PF_KTHREAD)) {
  287. /* kernel thread */
  288. memset(childregs, 0, sizeof(struct pt_regs));
  289. frame->bx = sp; /* function */
  290. frame->r12 = arg;
  291. return 0;
  292. }
  293. frame->bx = 0;
  294. *childregs = *current_pt_regs();
  295. childregs->ax = 0;
  296. if (sp)
  297. childregs->sp = sp;
  298. err = -ENOMEM;
  299. if (unlikely(test_tsk_thread_flag(me, TIF_IO_BITMAP))) {
  300. p->thread.io_bitmap_ptr = kmemdup(me->thread.io_bitmap_ptr,
  301. IO_BITMAP_BYTES, GFP_KERNEL);
  302. if (!p->thread.io_bitmap_ptr) {
  303. p->thread.io_bitmap_max = 0;
  304. return -ENOMEM;
  305. }
  306. set_tsk_thread_flag(p, TIF_IO_BITMAP);
  307. }
  308. /*
  309. * Set a new TLS for the child thread?
  310. */
  311. if (clone_flags & CLONE_SETTLS) {
  312. #ifdef CONFIG_IA32_EMULATION
  313. if (in_ia32_syscall())
  314. err = do_set_thread_area(p, -1,
  315. (struct user_desc __user *)tls, 0);
  316. else
  317. #endif
  318. err = do_arch_prctl_64(p, ARCH_SET_FS, tls);
  319. if (err)
  320. goto out;
  321. }
  322. err = 0;
  323. out:
  324. if (err && p->thread.io_bitmap_ptr) {
  325. kfree(p->thread.io_bitmap_ptr);
  326. p->thread.io_bitmap_max = 0;
  327. }
  328. return err;
  329. }
  330. static void
  331. start_thread_common(struct pt_regs *regs, unsigned long new_ip,
  332. unsigned long new_sp,
  333. unsigned int _cs, unsigned int _ss, unsigned int _ds)
  334. {
  335. WARN_ON_ONCE(regs != current_pt_regs());
  336. if (static_cpu_has(X86_BUG_NULL_SEG)) {
  337. /* Loading zero below won't clear the base. */
  338. loadsegment(fs, __USER_DS);
  339. load_gs_index(__USER_DS);
  340. }
  341. loadsegment(fs, 0);
  342. loadsegment(es, _ds);
  343. loadsegment(ds, _ds);
  344. load_gs_index(0);
  345. regs->ip = new_ip;
  346. regs->sp = new_sp;
  347. regs->cs = _cs;
  348. regs->ss = _ss;
  349. regs->flags = X86_EFLAGS_IF;
  350. force_iret();
  351. }
  352. void
  353. start_thread(struct pt_regs *regs, unsigned long new_ip, unsigned long new_sp)
  354. {
  355. start_thread_common(regs, new_ip, new_sp,
  356. __USER_CS, __USER_DS, 0);
  357. }
  358. EXPORT_SYMBOL_GPL(start_thread);
  359. #ifdef CONFIG_COMPAT
  360. void compat_start_thread(struct pt_regs *regs, u32 new_ip, u32 new_sp)
  361. {
  362. start_thread_common(regs, new_ip, new_sp,
  363. test_thread_flag(TIF_X32)
  364. ? __USER_CS : __USER32_CS,
  365. __USER_DS, __USER_DS);
  366. }
  367. #endif
  368. /*
  369. * switch_to(x,y) should switch tasks from x to y.
  370. *
  371. * This could still be optimized:
  372. * - fold all the options into a flag word and test it with a single test.
  373. * - could test fs/gs bitsliced
  374. *
  375. * Kprobes not supported here. Set the probe on schedule instead.
  376. * Function graph tracer not supported too.
  377. */
  378. __visible __notrace_funcgraph struct task_struct *
  379. __switch_to(struct task_struct *prev_p, struct task_struct *next_p)
  380. {
  381. struct thread_struct *prev = &prev_p->thread;
  382. struct thread_struct *next = &next_p->thread;
  383. struct fpu *prev_fpu = &prev->fpu;
  384. struct fpu *next_fpu = &next->fpu;
  385. int cpu = smp_processor_id();
  386. struct tss_struct *tss = &per_cpu(cpu_tss_rw, cpu);
  387. WARN_ON_ONCE(IS_ENABLED(CONFIG_DEBUG_ENTRY) &&
  388. this_cpu_read(irq_count) != -1);
  389. switch_fpu_prepare(prev_fpu, cpu);
  390. /* We must save %fs and %gs before load_TLS() because
  391. * %fs and %gs may be cleared by load_TLS().
  392. *
  393. * (e.g. xen_load_tls())
  394. */
  395. save_fsgs(prev_p);
  396. /*
  397. * Load TLS before restoring any segments so that segment loads
  398. * reference the correct GDT entries.
  399. */
  400. load_TLS(next, cpu);
  401. /*
  402. * Leave lazy mode, flushing any hypercalls made here. This
  403. * must be done after loading TLS entries in the GDT but before
  404. * loading segments that might reference them, and and it must
  405. * be done before fpu__restore(), so the TS bit is up to
  406. * date.
  407. */
  408. arch_end_context_switch(next_p);
  409. /* Switch DS and ES.
  410. *
  411. * Reading them only returns the selectors, but writing them (if
  412. * nonzero) loads the full descriptor from the GDT or LDT. The
  413. * LDT for next is loaded in switch_mm, and the GDT is loaded
  414. * above.
  415. *
  416. * We therefore need to write new values to the segment
  417. * registers on every context switch unless both the new and old
  418. * values are zero.
  419. *
  420. * Note that we don't need to do anything for CS and SS, as
  421. * those are saved and restored as part of pt_regs.
  422. */
  423. savesegment(es, prev->es);
  424. if (unlikely(next->es | prev->es))
  425. loadsegment(es, next->es);
  426. savesegment(ds, prev->ds);
  427. if (unlikely(next->ds | prev->ds))
  428. loadsegment(ds, next->ds);
  429. load_seg_legacy(prev->fsindex, prev->fsbase,
  430. next->fsindex, next->fsbase, FS);
  431. load_seg_legacy(prev->gsindex, prev->gsbase,
  432. next->gsindex, next->gsbase, GS);
  433. switch_fpu_finish(next_fpu, cpu);
  434. /*
  435. * Switch the PDA and FPU contexts.
  436. */
  437. this_cpu_write(current_task, next_p);
  438. this_cpu_write(cpu_current_top_of_stack, task_top_of_stack(next_p));
  439. /* Reload sp0. */
  440. update_task_stack(next_p);
  441. /*
  442. * Now maybe reload the debug registers and handle I/O bitmaps
  443. */
  444. if (unlikely(task_thread_info(next_p)->flags & _TIF_WORK_CTXSW_NEXT ||
  445. task_thread_info(prev_p)->flags & _TIF_WORK_CTXSW_PREV))
  446. __switch_to_xtra(prev_p, next_p, tss);
  447. #ifdef CONFIG_XEN_PV
  448. /*
  449. * On Xen PV, IOPL bits in pt_regs->flags have no effect, and
  450. * current_pt_regs()->flags may not match the current task's
  451. * intended IOPL. We need to switch it manually.
  452. */
  453. if (unlikely(static_cpu_has(X86_FEATURE_XENPV) &&
  454. prev->iopl != next->iopl))
  455. xen_set_iopl_mask(next->iopl);
  456. #endif
  457. if (static_cpu_has_bug(X86_BUG_SYSRET_SS_ATTRS)) {
  458. /*
  459. * AMD CPUs have a misfeature: SYSRET sets the SS selector but
  460. * does not update the cached descriptor. As a result, if we
  461. * do SYSRET while SS is NULL, we'll end up in user mode with
  462. * SS apparently equal to __USER_DS but actually unusable.
  463. *
  464. * The straightforward workaround would be to fix it up just
  465. * before SYSRET, but that would slow down the system call
  466. * fast paths. Instead, we ensure that SS is never NULL in
  467. * system call context. We do this by replacing NULL SS
  468. * selectors at every context switch. SYSCALL sets up a valid
  469. * SS, so the only way to get NULL is to re-enter the kernel
  470. * from CPL 3 through an interrupt. Since that can't happen
  471. * in the same task as a running syscall, we are guaranteed to
  472. * context switch between every interrupt vector entry and a
  473. * subsequent SYSRET.
  474. *
  475. * We read SS first because SS reads are much faster than
  476. * writes. Out of caution, we force SS to __KERNEL_DS even if
  477. * it previously had a different non-NULL value.
  478. */
  479. unsigned short ss_sel;
  480. savesegment(ss, ss_sel);
  481. if (ss_sel != __KERNEL_DS)
  482. loadsegment(ss, __KERNEL_DS);
  483. }
  484. /* Load the Intel cache allocation PQR MSR. */
  485. intel_rdt_sched_in();
  486. return prev_p;
  487. }
  488. void set_personality_64bit(void)
  489. {
  490. /* inherit personality from parent */
  491. /* Make sure to be in 64bit mode */
  492. clear_thread_flag(TIF_IA32);
  493. clear_thread_flag(TIF_ADDR32);
  494. clear_thread_flag(TIF_X32);
  495. /* Pretend that this comes from a 64bit execve */
  496. task_pt_regs(current)->orig_ax = __NR_execve;
  497. current_thread_info()->status &= ~TS_COMPAT;
  498. /* Ensure the corresponding mm is not marked. */
  499. if (current->mm)
  500. current->mm->context.ia32_compat = 0;
  501. /* TBD: overwrites user setup. Should have two bits.
  502. But 64bit processes have always behaved this way,
  503. so it's not too bad. The main problem is just that
  504. 32bit childs are affected again. */
  505. current->personality &= ~READ_IMPLIES_EXEC;
  506. }
  507. static void __set_personality_x32(void)
  508. {
  509. #ifdef CONFIG_X86_X32
  510. clear_thread_flag(TIF_IA32);
  511. set_thread_flag(TIF_X32);
  512. if (current->mm)
  513. current->mm->context.ia32_compat = TIF_X32;
  514. current->personality &= ~READ_IMPLIES_EXEC;
  515. /*
  516. * in_compat_syscall() uses the presence of the x32 syscall bit
  517. * flag to determine compat status. The x86 mmap() code relies on
  518. * the syscall bitness so set x32 syscall bit right here to make
  519. * in_compat_syscall() work during exec().
  520. *
  521. * Pretend to come from a x32 execve.
  522. */
  523. task_pt_regs(current)->orig_ax = __NR_x32_execve | __X32_SYSCALL_BIT;
  524. current_thread_info()->status &= ~TS_COMPAT;
  525. #endif
  526. }
  527. static void __set_personality_ia32(void)
  528. {
  529. #ifdef CONFIG_IA32_EMULATION
  530. set_thread_flag(TIF_IA32);
  531. clear_thread_flag(TIF_X32);
  532. if (current->mm)
  533. current->mm->context.ia32_compat = TIF_IA32;
  534. current->personality |= force_personality32;
  535. /* Prepare the first "return" to user space */
  536. task_pt_regs(current)->orig_ax = __NR_ia32_execve;
  537. current_thread_info()->status |= TS_COMPAT;
  538. #endif
  539. }
  540. void set_personality_ia32(bool x32)
  541. {
  542. /* Make sure to be in 32bit mode */
  543. set_thread_flag(TIF_ADDR32);
  544. if (x32)
  545. __set_personality_x32();
  546. else
  547. __set_personality_ia32();
  548. }
  549. EXPORT_SYMBOL_GPL(set_personality_ia32);
  550. #ifdef CONFIG_CHECKPOINT_RESTORE
  551. static long prctl_map_vdso(const struct vdso_image *image, unsigned long addr)
  552. {
  553. int ret;
  554. ret = map_vdso_once(image, addr);
  555. if (ret)
  556. return ret;
  557. return (long)image->size;
  558. }
  559. #endif
  560. long do_arch_prctl_64(struct task_struct *task, int option, unsigned long arg2)
  561. {
  562. int ret = 0;
  563. int doit = task == current;
  564. int cpu;
  565. switch (option) {
  566. case ARCH_SET_GS:
  567. if (arg2 >= TASK_SIZE_MAX)
  568. return -EPERM;
  569. cpu = get_cpu();
  570. task->thread.gsindex = 0;
  571. task->thread.gsbase = arg2;
  572. if (doit) {
  573. load_gs_index(0);
  574. ret = wrmsrl_safe(MSR_KERNEL_GS_BASE, arg2);
  575. }
  576. put_cpu();
  577. break;
  578. case ARCH_SET_FS:
  579. /* Not strictly needed for fs, but do it for symmetry
  580. with gs */
  581. if (arg2 >= TASK_SIZE_MAX)
  582. return -EPERM;
  583. cpu = get_cpu();
  584. task->thread.fsindex = 0;
  585. task->thread.fsbase = arg2;
  586. if (doit) {
  587. /* set the selector to 0 to not confuse __switch_to */
  588. loadsegment(fs, 0);
  589. ret = wrmsrl_safe(MSR_FS_BASE, arg2);
  590. }
  591. put_cpu();
  592. break;
  593. case ARCH_GET_FS: {
  594. unsigned long base;
  595. if (doit)
  596. rdmsrl(MSR_FS_BASE, base);
  597. else
  598. base = task->thread.fsbase;
  599. ret = put_user(base, (unsigned long __user *)arg2);
  600. break;
  601. }
  602. case ARCH_GET_GS: {
  603. unsigned long base;
  604. if (doit)
  605. rdmsrl(MSR_KERNEL_GS_BASE, base);
  606. else
  607. base = task->thread.gsbase;
  608. ret = put_user(base, (unsigned long __user *)arg2);
  609. break;
  610. }
  611. #ifdef CONFIG_CHECKPOINT_RESTORE
  612. # ifdef CONFIG_X86_X32_ABI
  613. case ARCH_MAP_VDSO_X32:
  614. return prctl_map_vdso(&vdso_image_x32, arg2);
  615. # endif
  616. # if defined CONFIG_X86_32 || defined CONFIG_IA32_EMULATION
  617. case ARCH_MAP_VDSO_32:
  618. return prctl_map_vdso(&vdso_image_32, arg2);
  619. # endif
  620. case ARCH_MAP_VDSO_64:
  621. return prctl_map_vdso(&vdso_image_64, arg2);
  622. #endif
  623. default:
  624. ret = -EINVAL;
  625. break;
  626. }
  627. return ret;
  628. }
  629. SYSCALL_DEFINE2(arch_prctl, int, option, unsigned long, arg2)
  630. {
  631. long ret;
  632. ret = do_arch_prctl_64(current, option, arg2);
  633. if (ret == -EINVAL)
  634. ret = do_arch_prctl_common(current, option, arg2);
  635. return ret;
  636. }
  637. #ifdef CONFIG_IA32_EMULATION
  638. COMPAT_SYSCALL_DEFINE2(arch_prctl, int, option, unsigned long, arg2)
  639. {
  640. return do_arch_prctl_common(current, option, arg2);
  641. }
  642. #endif
  643. unsigned long KSTK_ESP(struct task_struct *task)
  644. {
  645. return task_pt_regs(task)->sp;
  646. }