process.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. // SPDX-License-Identifier: GPL-2.0
  2. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  3. #include <linux/errno.h>
  4. #include <linux/kernel.h>
  5. #include <linux/mm.h>
  6. #include <linux/smp.h>
  7. #include <linux/prctl.h>
  8. #include <linux/slab.h>
  9. #include <linux/sched.h>
  10. #include <linux/sched/idle.h>
  11. #include <linux/sched/debug.h>
  12. #include <linux/sched/task.h>
  13. #include <linux/sched/task_stack.h>
  14. #include <linux/init.h>
  15. #include <linux/export.h>
  16. #include <linux/pm.h>
  17. #include <linux/tick.h>
  18. #include <linux/random.h>
  19. #include <linux/user-return-notifier.h>
  20. #include <linux/dmi.h>
  21. #include <linux/utsname.h>
  22. #include <linux/stackprotector.h>
  23. #include <linux/cpuidle.h>
  24. #include <trace/events/power.h>
  25. #include <linux/hw_breakpoint.h>
  26. #include <asm/cpu.h>
  27. #include <asm/apic.h>
  28. #include <asm/syscalls.h>
  29. #include <linux/uaccess.h>
  30. #include <asm/mwait.h>
  31. #include <asm/fpu/internal.h>
  32. #include <asm/debugreg.h>
  33. #include <asm/nmi.h>
  34. #include <asm/tlbflush.h>
  35. #include <asm/mce.h>
  36. #include <asm/vm86.h>
  37. #include <asm/switch_to.h>
  38. #include <asm/desc.h>
  39. #include <asm/prctl.h>
  40. #include <asm/spec-ctrl.h>
  41. /*
  42. * per-CPU TSS segments. Threads are completely 'soft' on Linux,
  43. * no more per-task TSS's. The TSS size is kept cacheline-aligned
  44. * so they are allowed to end up in the .data..cacheline_aligned
  45. * section. Since TSS's are completely CPU-local, we want them
  46. * on exact cacheline boundaries, to eliminate cacheline ping-pong.
  47. */
  48. __visible DEFINE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss_rw) = {
  49. .x86_tss = {
  50. /*
  51. * .sp0 is only used when entering ring 0 from a lower
  52. * privilege level. Since the init task never runs anything
  53. * but ring 0 code, there is no need for a valid value here.
  54. * Poison it.
  55. */
  56. .sp0 = (1UL << (BITS_PER_LONG-1)) + 1,
  57. #ifdef CONFIG_X86_64
  58. /*
  59. * .sp1 is cpu_current_top_of_stack. The init task never
  60. * runs user code, but cpu_current_top_of_stack should still
  61. * be well defined before the first context switch.
  62. */
  63. .sp1 = TOP_OF_INIT_STACK,
  64. #endif
  65. #ifdef CONFIG_X86_32
  66. .ss0 = __KERNEL_DS,
  67. .ss1 = __KERNEL_CS,
  68. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
  69. #endif
  70. },
  71. #ifdef CONFIG_X86_32
  72. /*
  73. * Note that the .io_bitmap member must be extra-big. This is because
  74. * the CPU will access an additional byte beyond the end of the IO
  75. * permission bitmap. The extra byte must be all 1 bits, and must
  76. * be within the limit.
  77. */
  78. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
  79. #endif
  80. };
  81. EXPORT_PER_CPU_SYMBOL(cpu_tss_rw);
  82. DEFINE_PER_CPU(bool, __tss_limit_invalid);
  83. EXPORT_PER_CPU_SYMBOL_GPL(__tss_limit_invalid);
  84. /*
  85. * this gets called so that we can store lazy state into memory and copy the
  86. * current task into the new thread.
  87. */
  88. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  89. {
  90. memcpy(dst, src, arch_task_struct_size);
  91. #ifdef CONFIG_VM86
  92. dst->thread.vm86 = NULL;
  93. #endif
  94. return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
  95. }
  96. /*
  97. * Free current thread data structures etc..
  98. */
  99. void exit_thread(struct task_struct *tsk)
  100. {
  101. struct thread_struct *t = &tsk->thread;
  102. unsigned long *bp = t->io_bitmap_ptr;
  103. struct fpu *fpu = &t->fpu;
  104. if (bp) {
  105. struct tss_struct *tss = &per_cpu(cpu_tss_rw, get_cpu());
  106. t->io_bitmap_ptr = NULL;
  107. clear_thread_flag(TIF_IO_BITMAP);
  108. /*
  109. * Careful, clear this in the TSS too:
  110. */
  111. memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
  112. t->io_bitmap_max = 0;
  113. put_cpu();
  114. kfree(bp);
  115. }
  116. free_vm86(t);
  117. fpu__drop(fpu);
  118. }
  119. void flush_thread(void)
  120. {
  121. struct task_struct *tsk = current;
  122. flush_ptrace_hw_breakpoint(tsk);
  123. memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
  124. fpu__clear(&tsk->thread.fpu);
  125. }
  126. void disable_TSC(void)
  127. {
  128. preempt_disable();
  129. if (!test_and_set_thread_flag(TIF_NOTSC))
  130. /*
  131. * Must flip the CPU state synchronously with
  132. * TIF_NOTSC in the current running context.
  133. */
  134. cr4_set_bits(X86_CR4_TSD);
  135. preempt_enable();
  136. }
  137. static void enable_TSC(void)
  138. {
  139. preempt_disable();
  140. if (test_and_clear_thread_flag(TIF_NOTSC))
  141. /*
  142. * Must flip the CPU state synchronously with
  143. * TIF_NOTSC in the current running context.
  144. */
  145. cr4_clear_bits(X86_CR4_TSD);
  146. preempt_enable();
  147. }
  148. int get_tsc_mode(unsigned long adr)
  149. {
  150. unsigned int val;
  151. if (test_thread_flag(TIF_NOTSC))
  152. val = PR_TSC_SIGSEGV;
  153. else
  154. val = PR_TSC_ENABLE;
  155. return put_user(val, (unsigned int __user *)adr);
  156. }
  157. int set_tsc_mode(unsigned int val)
  158. {
  159. if (val == PR_TSC_SIGSEGV)
  160. disable_TSC();
  161. else if (val == PR_TSC_ENABLE)
  162. enable_TSC();
  163. else
  164. return -EINVAL;
  165. return 0;
  166. }
  167. DEFINE_PER_CPU(u64, msr_misc_features_shadow);
  168. static void set_cpuid_faulting(bool on)
  169. {
  170. u64 msrval;
  171. msrval = this_cpu_read(msr_misc_features_shadow);
  172. msrval &= ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT;
  173. msrval |= (on << MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT);
  174. this_cpu_write(msr_misc_features_shadow, msrval);
  175. wrmsrl(MSR_MISC_FEATURES_ENABLES, msrval);
  176. }
  177. static void disable_cpuid(void)
  178. {
  179. preempt_disable();
  180. if (!test_and_set_thread_flag(TIF_NOCPUID)) {
  181. /*
  182. * Must flip the CPU state synchronously with
  183. * TIF_NOCPUID in the current running context.
  184. */
  185. set_cpuid_faulting(true);
  186. }
  187. preempt_enable();
  188. }
  189. static void enable_cpuid(void)
  190. {
  191. preempt_disable();
  192. if (test_and_clear_thread_flag(TIF_NOCPUID)) {
  193. /*
  194. * Must flip the CPU state synchronously with
  195. * TIF_NOCPUID in the current running context.
  196. */
  197. set_cpuid_faulting(false);
  198. }
  199. preempt_enable();
  200. }
  201. static int get_cpuid_mode(void)
  202. {
  203. return !test_thread_flag(TIF_NOCPUID);
  204. }
  205. static int set_cpuid_mode(struct task_struct *task, unsigned long cpuid_enabled)
  206. {
  207. if (!static_cpu_has(X86_FEATURE_CPUID_FAULT))
  208. return -ENODEV;
  209. if (cpuid_enabled)
  210. enable_cpuid();
  211. else
  212. disable_cpuid();
  213. return 0;
  214. }
  215. /*
  216. * Called immediately after a successful exec.
  217. */
  218. void arch_setup_new_exec(void)
  219. {
  220. /* If cpuid was previously disabled for this task, re-enable it. */
  221. if (test_thread_flag(TIF_NOCPUID))
  222. enable_cpuid();
  223. }
  224. static inline void switch_to_bitmap(struct tss_struct *tss,
  225. struct thread_struct *prev,
  226. struct thread_struct *next,
  227. unsigned long tifp, unsigned long tifn)
  228. {
  229. if (tifn & _TIF_IO_BITMAP) {
  230. /*
  231. * Copy the relevant range of the IO bitmap.
  232. * Normally this is 128 bytes or less:
  233. */
  234. memcpy(tss->io_bitmap, next->io_bitmap_ptr,
  235. max(prev->io_bitmap_max, next->io_bitmap_max));
  236. /*
  237. * Make sure that the TSS limit is correct for the CPU
  238. * to notice the IO bitmap.
  239. */
  240. refresh_tss_limit();
  241. } else if (tifp & _TIF_IO_BITMAP) {
  242. /*
  243. * Clear any possible leftover bits:
  244. */
  245. memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
  246. }
  247. }
  248. static __always_inline void __speculative_store_bypass_update(unsigned long tifn)
  249. {
  250. u64 msr;
  251. if (static_cpu_has(X86_FEATURE_AMD_SSBD)) {
  252. msr = x86_amd_ls_cfg_base | ssbd_tif_to_amd_ls_cfg(tifn);
  253. wrmsrl(MSR_AMD64_LS_CFG, msr);
  254. } else {
  255. msr = x86_spec_ctrl_base | ssbd_tif_to_spec_ctrl(tifn);
  256. wrmsrl(MSR_IA32_SPEC_CTRL, msr);
  257. }
  258. }
  259. void speculative_store_bypass_update(void)
  260. {
  261. __speculative_store_bypass_update(current_thread_info()->flags);
  262. }
  263. void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
  264. struct tss_struct *tss)
  265. {
  266. struct thread_struct *prev, *next;
  267. unsigned long tifp, tifn;
  268. prev = &prev_p->thread;
  269. next = &next_p->thread;
  270. tifn = READ_ONCE(task_thread_info(next_p)->flags);
  271. tifp = READ_ONCE(task_thread_info(prev_p)->flags);
  272. switch_to_bitmap(tss, prev, next, tifp, tifn);
  273. propagate_user_return_notify(prev_p, next_p);
  274. if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
  275. arch_has_block_step()) {
  276. unsigned long debugctl, msk;
  277. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
  278. debugctl &= ~DEBUGCTLMSR_BTF;
  279. msk = tifn & _TIF_BLOCKSTEP;
  280. debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
  281. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
  282. }
  283. if ((tifp ^ tifn) & _TIF_NOTSC)
  284. cr4_toggle_bits_irqsoff(X86_CR4_TSD);
  285. if ((tifp ^ tifn) & _TIF_NOCPUID)
  286. set_cpuid_faulting(!!(tifn & _TIF_NOCPUID));
  287. if ((tifp ^ tifn) & _TIF_SSBD)
  288. __speculative_store_bypass_update(tifn);
  289. }
  290. /*
  291. * Idle related variables and functions
  292. */
  293. unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
  294. EXPORT_SYMBOL(boot_option_idle_override);
  295. static void (*x86_idle)(void);
  296. #ifndef CONFIG_SMP
  297. static inline void play_dead(void)
  298. {
  299. BUG();
  300. }
  301. #endif
  302. void arch_cpu_idle_enter(void)
  303. {
  304. tsc_verify_tsc_adjust(false);
  305. local_touch_nmi();
  306. }
  307. void arch_cpu_idle_dead(void)
  308. {
  309. play_dead();
  310. }
  311. /*
  312. * Called from the generic idle code.
  313. */
  314. void arch_cpu_idle(void)
  315. {
  316. x86_idle();
  317. }
  318. /*
  319. * We use this if we don't have any better idle routine..
  320. */
  321. void __cpuidle default_idle(void)
  322. {
  323. trace_cpu_idle_rcuidle(1, smp_processor_id());
  324. safe_halt();
  325. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  326. }
  327. #ifdef CONFIG_APM_MODULE
  328. EXPORT_SYMBOL(default_idle);
  329. #endif
  330. #ifdef CONFIG_XEN
  331. bool xen_set_default_idle(void)
  332. {
  333. bool ret = !!x86_idle;
  334. x86_idle = default_idle;
  335. return ret;
  336. }
  337. #endif
  338. void stop_this_cpu(void *dummy)
  339. {
  340. local_irq_disable();
  341. /*
  342. * Remove this CPU:
  343. */
  344. set_cpu_online(smp_processor_id(), false);
  345. disable_local_APIC();
  346. mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
  347. /*
  348. * Use wbinvd on processors that support SME. This provides support
  349. * for performing a successful kexec when going from SME inactive
  350. * to SME active (or vice-versa). The cache must be cleared so that
  351. * if there are entries with the same physical address, both with and
  352. * without the encryption bit, they don't race each other when flushed
  353. * and potentially end up with the wrong entry being committed to
  354. * memory.
  355. */
  356. if (boot_cpu_has(X86_FEATURE_SME))
  357. native_wbinvd();
  358. for (;;) {
  359. /*
  360. * Use native_halt() so that memory contents don't change
  361. * (stack usage and variables) after possibly issuing the
  362. * native_wbinvd() above.
  363. */
  364. native_halt();
  365. }
  366. }
  367. /*
  368. * AMD Erratum 400 aware idle routine. We handle it the same way as C3 power
  369. * states (local apic timer and TSC stop).
  370. */
  371. static void amd_e400_idle(void)
  372. {
  373. /*
  374. * We cannot use static_cpu_has_bug() here because X86_BUG_AMD_APIC_C1E
  375. * gets set after static_cpu_has() places have been converted via
  376. * alternatives.
  377. */
  378. if (!boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  379. default_idle();
  380. return;
  381. }
  382. tick_broadcast_enter();
  383. default_idle();
  384. /*
  385. * The switch back from broadcast mode needs to be called with
  386. * interrupts disabled.
  387. */
  388. local_irq_disable();
  389. tick_broadcast_exit();
  390. local_irq_enable();
  391. }
  392. /*
  393. * Intel Core2 and older machines prefer MWAIT over HALT for C1.
  394. * We can't rely on cpuidle installing MWAIT, because it will not load
  395. * on systems that support only C1 -- so the boot default must be MWAIT.
  396. *
  397. * Some AMD machines are the opposite, they depend on using HALT.
  398. *
  399. * So for default C1, which is used during boot until cpuidle loads,
  400. * use MWAIT-C1 on Intel HW that has it, else use HALT.
  401. */
  402. static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
  403. {
  404. if (c->x86_vendor != X86_VENDOR_INTEL)
  405. return 0;
  406. if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
  407. return 0;
  408. return 1;
  409. }
  410. /*
  411. * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
  412. * with interrupts enabled and no flags, which is backwards compatible with the
  413. * original MWAIT implementation.
  414. */
  415. static __cpuidle void mwait_idle(void)
  416. {
  417. if (!current_set_polling_and_test()) {
  418. trace_cpu_idle_rcuidle(1, smp_processor_id());
  419. if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
  420. mb(); /* quirk */
  421. clflush((void *)&current_thread_info()->flags);
  422. mb(); /* quirk */
  423. }
  424. __monitor((void *)&current_thread_info()->flags, 0, 0);
  425. if (!need_resched())
  426. __sti_mwait(0, 0);
  427. else
  428. local_irq_enable();
  429. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  430. } else {
  431. local_irq_enable();
  432. }
  433. __current_clr_polling();
  434. }
  435. void select_idle_routine(const struct cpuinfo_x86 *c)
  436. {
  437. #ifdef CONFIG_SMP
  438. if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
  439. pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
  440. #endif
  441. if (x86_idle || boot_option_idle_override == IDLE_POLL)
  442. return;
  443. if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
  444. pr_info("using AMD E400 aware idle routine\n");
  445. x86_idle = amd_e400_idle;
  446. } else if (prefer_mwait_c1_over_halt(c)) {
  447. pr_info("using mwait in idle threads\n");
  448. x86_idle = mwait_idle;
  449. } else
  450. x86_idle = default_idle;
  451. }
  452. void amd_e400_c1e_apic_setup(void)
  453. {
  454. if (boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  455. pr_info("Switch to broadcast mode on CPU%d\n", smp_processor_id());
  456. local_irq_disable();
  457. tick_broadcast_force();
  458. local_irq_enable();
  459. }
  460. }
  461. void __init arch_post_acpi_subsys_init(void)
  462. {
  463. u32 lo, hi;
  464. if (!boot_cpu_has_bug(X86_BUG_AMD_E400))
  465. return;
  466. /*
  467. * AMD E400 detection needs to happen after ACPI has been enabled. If
  468. * the machine is affected K8_INTP_C1E_ACTIVE_MASK bits are set in
  469. * MSR_K8_INT_PENDING_MSG.
  470. */
  471. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  472. if (!(lo & K8_INTP_C1E_ACTIVE_MASK))
  473. return;
  474. boot_cpu_set_bug(X86_BUG_AMD_APIC_C1E);
  475. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  476. mark_tsc_unstable("TSC halt in AMD C1E");
  477. pr_info("System has AMD C1E enabled\n");
  478. }
  479. static int __init idle_setup(char *str)
  480. {
  481. if (!str)
  482. return -EINVAL;
  483. if (!strcmp(str, "poll")) {
  484. pr_info("using polling idle threads\n");
  485. boot_option_idle_override = IDLE_POLL;
  486. cpu_idle_poll_ctrl(true);
  487. } else if (!strcmp(str, "halt")) {
  488. /*
  489. * When the boot option of idle=halt is added, halt is
  490. * forced to be used for CPU idle. In such case CPU C2/C3
  491. * won't be used again.
  492. * To continue to load the CPU idle driver, don't touch
  493. * the boot_option_idle_override.
  494. */
  495. x86_idle = default_idle;
  496. boot_option_idle_override = IDLE_HALT;
  497. } else if (!strcmp(str, "nomwait")) {
  498. /*
  499. * If the boot option of "idle=nomwait" is added,
  500. * it means that mwait will be disabled for CPU C2/C3
  501. * states. In such case it won't touch the variable
  502. * of boot_option_idle_override.
  503. */
  504. boot_option_idle_override = IDLE_NOMWAIT;
  505. } else
  506. return -1;
  507. return 0;
  508. }
  509. early_param("idle", idle_setup);
  510. unsigned long arch_align_stack(unsigned long sp)
  511. {
  512. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  513. sp -= get_random_int() % 8192;
  514. return sp & ~0xf;
  515. }
  516. unsigned long arch_randomize_brk(struct mm_struct *mm)
  517. {
  518. return randomize_page(mm->brk, 0x02000000);
  519. }
  520. /*
  521. * Called from fs/proc with a reference on @p to find the function
  522. * which called into schedule(). This needs to be done carefully
  523. * because the task might wake up and we might look at a stack
  524. * changing under us.
  525. */
  526. unsigned long get_wchan(struct task_struct *p)
  527. {
  528. unsigned long start, bottom, top, sp, fp, ip, ret = 0;
  529. int count = 0;
  530. if (!p || p == current || p->state == TASK_RUNNING)
  531. return 0;
  532. if (!try_get_task_stack(p))
  533. return 0;
  534. start = (unsigned long)task_stack_page(p);
  535. if (!start)
  536. goto out;
  537. /*
  538. * Layout of the stack page:
  539. *
  540. * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
  541. * PADDING
  542. * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
  543. * stack
  544. * ----------- bottom = start
  545. *
  546. * The tasks stack pointer points at the location where the
  547. * framepointer is stored. The data on the stack is:
  548. * ... IP FP ... IP FP
  549. *
  550. * We need to read FP and IP, so we need to adjust the upper
  551. * bound by another unsigned long.
  552. */
  553. top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
  554. top -= 2 * sizeof(unsigned long);
  555. bottom = start;
  556. sp = READ_ONCE(p->thread.sp);
  557. if (sp < bottom || sp > top)
  558. goto out;
  559. fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
  560. do {
  561. if (fp < bottom || fp > top)
  562. goto out;
  563. ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
  564. if (!in_sched_functions(ip)) {
  565. ret = ip;
  566. goto out;
  567. }
  568. fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
  569. } while (count++ < 16 && p->state != TASK_RUNNING);
  570. out:
  571. put_task_stack(p);
  572. return ret;
  573. }
  574. long do_arch_prctl_common(struct task_struct *task, int option,
  575. unsigned long cpuid_enabled)
  576. {
  577. switch (option) {
  578. case ARCH_GET_CPUID:
  579. return get_cpuid_mode();
  580. case ARCH_SET_CPUID:
  581. return set_cpuid_mode(task, cpuid_enabled);
  582. }
  583. return -EINVAL;
  584. }