omap2.dtsi 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299
  1. /*
  2. * Device Tree Source for OMAP2 SoC
  3. *
  4. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This file is licensed under the terms of the GNU General Public License
  7. * version 2. This program is licensed "as is" without any warranty of any
  8. * kind, whether express or implied.
  9. */
  10. #include <dt-bindings/gpio/gpio.h>
  11. #include <dt-bindings/interrupt-controller/irq.h>
  12. #include <dt-bindings/pinctrl/omap.h>
  13. #include "skeleton.dtsi"
  14. / {
  15. compatible = "ti,omap2430", "ti,omap2420", "ti,omap2";
  16. interrupt-parent = <&intc>;
  17. aliases {
  18. serial0 = &uart1;
  19. serial1 = &uart2;
  20. serial2 = &uart3;
  21. i2c0 = &i2c1;
  22. i2c1 = &i2c2;
  23. };
  24. cpus {
  25. #address-cells = <0>;
  26. #size-cells = <0>;
  27. cpu {
  28. compatible = "arm,arm1136jf-s";
  29. device_type = "cpu";
  30. };
  31. };
  32. pmu {
  33. compatible = "arm,arm1136-pmu";
  34. interrupts = <3>;
  35. };
  36. soc {
  37. compatible = "ti,omap-infra";
  38. mpu {
  39. compatible = "ti,omap2-mpu";
  40. ti,hwmods = "mpu";
  41. };
  42. };
  43. ocp {
  44. compatible = "simple-bus";
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. ranges;
  48. ti,hwmods = "l3_main";
  49. aes: aes@480a6000 {
  50. compatible = "ti,omap2-aes";
  51. ti,hwmods = "aes";
  52. reg = <0x480a6000 0x50>;
  53. dmas = <&sdma 9 &sdma 10>;
  54. dma-names = "tx", "rx";
  55. };
  56. hdq1w: 1w@480b2000 {
  57. compatible = "ti,omap2420-1w";
  58. ti,hwmods = "hdq1w";
  59. reg = <0x480b2000 0x1000>;
  60. interrupts = <58>;
  61. };
  62. intc: interrupt-controller@1 {
  63. compatible = "ti,omap2-intc";
  64. interrupt-controller;
  65. #interrupt-cells = <1>;
  66. ti,intc-size = <96>;
  67. reg = <0x480FE000 0x1000>;
  68. };
  69. sdma: dma-controller@48056000 {
  70. compatible = "ti,omap2430-sdma", "ti,omap2420-sdma";
  71. ti,hwmods = "dma";
  72. reg = <0x48056000 0x1000>;
  73. interrupts = <12>,
  74. <13>,
  75. <14>,
  76. <15>;
  77. #dma-cells = <1>;
  78. #dma-channels = <32>;
  79. #dma-requests = <64>;
  80. };
  81. i2c1: i2c@48070000 {
  82. compatible = "ti,omap2-i2c";
  83. ti,hwmods = "i2c1";
  84. reg = <0x48070000 0x80>;
  85. #address-cells = <1>;
  86. #size-cells = <0>;
  87. interrupts = <56>;
  88. dmas = <&sdma 27 &sdma 28>;
  89. dma-names = "tx", "rx";
  90. };
  91. i2c2: i2c@48072000 {
  92. compatible = "ti,omap2-i2c";
  93. ti,hwmods = "i2c2";
  94. reg = <0x48072000 0x80>;
  95. #address-cells = <1>;
  96. #size-cells = <0>;
  97. interrupts = <57>;
  98. dmas = <&sdma 29 &sdma 30>;
  99. dma-names = "tx", "rx";
  100. };
  101. mcspi1: mcspi@48098000 {
  102. compatible = "ti,omap2-mcspi";
  103. ti,hwmods = "mcspi1";
  104. reg = <0x48098000 0x100>;
  105. interrupts = <65>;
  106. dmas = <&sdma 35 &sdma 36 &sdma 37 &sdma 38
  107. &sdma 39 &sdma 40 &sdma 41 &sdma 42>;
  108. dma-names = "tx0", "rx0", "tx1", "rx1",
  109. "tx2", "rx2", "tx3", "rx3";
  110. };
  111. mcspi2: mcspi@4809a000 {
  112. compatible = "ti,omap2-mcspi";
  113. ti,hwmods = "mcspi2";
  114. reg = <0x4809a000 0x100>;
  115. interrupts = <66>;
  116. dmas = <&sdma 43 &sdma 44 &sdma 45 &sdma 46>;
  117. dma-names = "tx0", "rx0", "tx1", "rx1";
  118. };
  119. rng: rng@480a0000 {
  120. compatible = "ti,omap2-rng";
  121. ti,hwmods = "rng";
  122. reg = <0x480a0000 0x50>;
  123. interrupts = <52>;
  124. };
  125. sham: sham@480a4000 {
  126. compatible = "ti,omap2-sham";
  127. ti,hwmods = "sham";
  128. reg = <0x480a4000 0x64>;
  129. interrupts = <51>;
  130. dmas = <&sdma 13>;
  131. dma-names = "rx";
  132. };
  133. uart1: serial@4806a000 {
  134. compatible = "ti,omap2-uart";
  135. ti,hwmods = "uart1";
  136. reg = <0x4806a000 0x2000>;
  137. interrupts = <72>;
  138. dmas = <&sdma 49 &sdma 50>;
  139. dma-names = "tx", "rx";
  140. clock-frequency = <48000000>;
  141. };
  142. uart2: serial@4806c000 {
  143. compatible = "ti,omap2-uart";
  144. ti,hwmods = "uart2";
  145. reg = <0x4806c000 0x400>;
  146. interrupts = <73>;
  147. dmas = <&sdma 51 &sdma 52>;
  148. dma-names = "tx", "rx";
  149. clock-frequency = <48000000>;
  150. };
  151. uart3: serial@4806e000 {
  152. compatible = "ti,omap2-uart";
  153. ti,hwmods = "uart3";
  154. reg = <0x4806e000 0x400>;
  155. interrupts = <74>;
  156. dmas = <&sdma 53 &sdma 54>;
  157. dma-names = "tx", "rx";
  158. clock-frequency = <48000000>;
  159. };
  160. timer2: timer@4802a000 {
  161. compatible = "ti,omap2420-timer";
  162. reg = <0x4802a000 0x400>;
  163. interrupts = <38>;
  164. ti,hwmods = "timer2";
  165. };
  166. timer3: timer@48078000 {
  167. compatible = "ti,omap2420-timer";
  168. reg = <0x48078000 0x400>;
  169. interrupts = <39>;
  170. ti,hwmods = "timer3";
  171. };
  172. timer4: timer@4807a000 {
  173. compatible = "ti,omap2420-timer";
  174. reg = <0x4807a000 0x400>;
  175. interrupts = <40>;
  176. ti,hwmods = "timer4";
  177. };
  178. timer5: timer@4807c000 {
  179. compatible = "ti,omap2420-timer";
  180. reg = <0x4807c000 0x400>;
  181. interrupts = <41>;
  182. ti,hwmods = "timer5";
  183. ti,timer-dsp;
  184. };
  185. timer6: timer@4807e000 {
  186. compatible = "ti,omap2420-timer";
  187. reg = <0x4807e000 0x400>;
  188. interrupts = <42>;
  189. ti,hwmods = "timer6";
  190. ti,timer-dsp;
  191. };
  192. timer7: timer@48080000 {
  193. compatible = "ti,omap2420-timer";
  194. reg = <0x48080000 0x400>;
  195. interrupts = <43>;
  196. ti,hwmods = "timer7";
  197. ti,timer-dsp;
  198. };
  199. timer8: timer@48082000 {
  200. compatible = "ti,omap2420-timer";
  201. reg = <0x48082000 0x400>;
  202. interrupts = <44>;
  203. ti,hwmods = "timer8";
  204. ti,timer-dsp;
  205. };
  206. timer9: timer@48084000 {
  207. compatible = "ti,omap2420-timer";
  208. reg = <0x48084000 0x400>;
  209. interrupts = <45>;
  210. ti,hwmods = "timer9";
  211. ti,timer-pwm;
  212. };
  213. timer10: timer@48086000 {
  214. compatible = "ti,omap2420-timer";
  215. reg = <0x48086000 0x400>;
  216. interrupts = <46>;
  217. ti,hwmods = "timer10";
  218. ti,timer-pwm;
  219. };
  220. timer11: timer@48088000 {
  221. compatible = "ti,omap2420-timer";
  222. reg = <0x48088000 0x400>;
  223. interrupts = <47>;
  224. ti,hwmods = "timer11";
  225. ti,timer-pwm;
  226. };
  227. timer12: timer@4808a000 {
  228. compatible = "ti,omap2420-timer";
  229. reg = <0x4808a000 0x400>;
  230. interrupts = <48>;
  231. ti,hwmods = "timer12";
  232. ti,timer-pwm;
  233. };
  234. dss: dss@48050000 {
  235. compatible = "ti,omap2-dss";
  236. reg = <0x48050000 0x400>;
  237. status = "disabled";
  238. ti,hwmods = "dss_core";
  239. #address-cells = <1>;
  240. #size-cells = <1>;
  241. ranges;
  242. dispc@48050400 {
  243. compatible = "ti,omap2-dispc";
  244. reg = <0x48050400 0x400>;
  245. interrupts = <25>;
  246. ti,hwmods = "dss_dispc";
  247. };
  248. rfbi: encoder@48050800 {
  249. compatible = "ti,omap2-rfbi";
  250. reg = <0x48050800 0x400>;
  251. status = "disabled";
  252. ti,hwmods = "dss_rfbi";
  253. };
  254. venc: encoder@48050c00 {
  255. compatible = "ti,omap2-venc";
  256. reg = <0x48050c00 0x400>;
  257. status = "disabled";
  258. ti,hwmods = "dss_venc";
  259. };
  260. };
  261. };
  262. };