intel_engine_cs.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789
  1. /*
  2. * Copyright © 2016 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drm_print.h>
  25. #include "i915_drv.h"
  26. #include "i915_vgpu.h"
  27. #include "intel_ringbuffer.h"
  28. #include "intel_lrc.h"
  29. /* Haswell does have the CXT_SIZE register however it does not appear to be
  30. * valid. Now, docs explain in dwords what is in the context object. The full
  31. * size is 70720 bytes, however, the power context and execlist context will
  32. * never be saved (power context is stored elsewhere, and execlists don't work
  33. * on HSW) - so the final size, including the extra state required for the
  34. * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
  35. */
  36. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  37. /* Same as Haswell, but 72064 bytes now. */
  38. #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
  39. #define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
  40. #define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
  41. #define GEN10_LR_CONTEXT_RENDER_SIZE (18 * PAGE_SIZE)
  42. #define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
  43. struct engine_class_info {
  44. const char *name;
  45. int (*init_legacy)(struct intel_engine_cs *engine);
  46. int (*init_execlists)(struct intel_engine_cs *engine);
  47. };
  48. static const struct engine_class_info intel_engine_classes[] = {
  49. [RENDER_CLASS] = {
  50. .name = "rcs",
  51. .init_execlists = logical_render_ring_init,
  52. .init_legacy = intel_init_render_ring_buffer,
  53. },
  54. [COPY_ENGINE_CLASS] = {
  55. .name = "bcs",
  56. .init_execlists = logical_xcs_ring_init,
  57. .init_legacy = intel_init_blt_ring_buffer,
  58. },
  59. [VIDEO_DECODE_CLASS] = {
  60. .name = "vcs",
  61. .init_execlists = logical_xcs_ring_init,
  62. .init_legacy = intel_init_bsd_ring_buffer,
  63. },
  64. [VIDEO_ENHANCEMENT_CLASS] = {
  65. .name = "vecs",
  66. .init_execlists = logical_xcs_ring_init,
  67. .init_legacy = intel_init_vebox_ring_buffer,
  68. },
  69. };
  70. struct engine_info {
  71. unsigned int hw_id;
  72. unsigned int uabi_id;
  73. u8 class;
  74. u8 instance;
  75. u32 mmio_base;
  76. unsigned irq_shift;
  77. };
  78. static const struct engine_info intel_engines[] = {
  79. [RCS] = {
  80. .hw_id = RCS_HW,
  81. .uabi_id = I915_EXEC_RENDER,
  82. .class = RENDER_CLASS,
  83. .instance = 0,
  84. .mmio_base = RENDER_RING_BASE,
  85. .irq_shift = GEN8_RCS_IRQ_SHIFT,
  86. },
  87. [BCS] = {
  88. .hw_id = BCS_HW,
  89. .uabi_id = I915_EXEC_BLT,
  90. .class = COPY_ENGINE_CLASS,
  91. .instance = 0,
  92. .mmio_base = BLT_RING_BASE,
  93. .irq_shift = GEN8_BCS_IRQ_SHIFT,
  94. },
  95. [VCS] = {
  96. .hw_id = VCS_HW,
  97. .uabi_id = I915_EXEC_BSD,
  98. .class = VIDEO_DECODE_CLASS,
  99. .instance = 0,
  100. .mmio_base = GEN6_BSD_RING_BASE,
  101. .irq_shift = GEN8_VCS1_IRQ_SHIFT,
  102. },
  103. [VCS2] = {
  104. .hw_id = VCS2_HW,
  105. .uabi_id = I915_EXEC_BSD,
  106. .class = VIDEO_DECODE_CLASS,
  107. .instance = 1,
  108. .mmio_base = GEN8_BSD2_RING_BASE,
  109. .irq_shift = GEN8_VCS2_IRQ_SHIFT,
  110. },
  111. [VECS] = {
  112. .hw_id = VECS_HW,
  113. .uabi_id = I915_EXEC_VEBOX,
  114. .class = VIDEO_ENHANCEMENT_CLASS,
  115. .instance = 0,
  116. .mmio_base = VEBOX_RING_BASE,
  117. .irq_shift = GEN8_VECS_IRQ_SHIFT,
  118. },
  119. };
  120. /**
  121. * ___intel_engine_context_size() - return the size of the context for an engine
  122. * @dev_priv: i915 device private
  123. * @class: engine class
  124. *
  125. * Each engine class may require a different amount of space for a context
  126. * image.
  127. *
  128. * Return: size (in bytes) of an engine class specific context image
  129. *
  130. * Note: this size includes the HWSP, which is part of the context image
  131. * in LRC mode, but does not include the "shared data page" used with
  132. * GuC submission. The caller should account for this if using the GuC.
  133. */
  134. static u32
  135. __intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
  136. {
  137. u32 cxt_size;
  138. BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
  139. switch (class) {
  140. case RENDER_CLASS:
  141. switch (INTEL_GEN(dev_priv)) {
  142. default:
  143. MISSING_CASE(INTEL_GEN(dev_priv));
  144. case 10:
  145. return GEN10_LR_CONTEXT_RENDER_SIZE;
  146. case 9:
  147. return GEN9_LR_CONTEXT_RENDER_SIZE;
  148. case 8:
  149. return i915_modparams.enable_execlists ?
  150. GEN8_LR_CONTEXT_RENDER_SIZE :
  151. GEN8_CXT_TOTAL_SIZE;
  152. case 7:
  153. if (IS_HASWELL(dev_priv))
  154. return HSW_CXT_TOTAL_SIZE;
  155. cxt_size = I915_READ(GEN7_CXT_SIZE);
  156. return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
  157. PAGE_SIZE);
  158. case 6:
  159. cxt_size = I915_READ(CXT_SIZE);
  160. return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
  161. PAGE_SIZE);
  162. case 5:
  163. case 4:
  164. case 3:
  165. case 2:
  166. /* For the special day when i810 gets merged. */
  167. case 1:
  168. return 0;
  169. }
  170. break;
  171. default:
  172. MISSING_CASE(class);
  173. case VIDEO_DECODE_CLASS:
  174. case VIDEO_ENHANCEMENT_CLASS:
  175. case COPY_ENGINE_CLASS:
  176. if (INTEL_GEN(dev_priv) < 8)
  177. return 0;
  178. return GEN8_LR_CONTEXT_OTHER_SIZE;
  179. }
  180. }
  181. static int
  182. intel_engine_setup(struct drm_i915_private *dev_priv,
  183. enum intel_engine_id id)
  184. {
  185. const struct engine_info *info = &intel_engines[id];
  186. const struct engine_class_info *class_info;
  187. struct intel_engine_cs *engine;
  188. GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
  189. class_info = &intel_engine_classes[info->class];
  190. GEM_BUG_ON(dev_priv->engine[id]);
  191. engine = kzalloc(sizeof(*engine), GFP_KERNEL);
  192. if (!engine)
  193. return -ENOMEM;
  194. engine->id = id;
  195. engine->i915 = dev_priv;
  196. WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
  197. class_info->name, info->instance) >=
  198. sizeof(engine->name));
  199. engine->uabi_id = info->uabi_id;
  200. engine->hw_id = engine->guc_id = info->hw_id;
  201. engine->mmio_base = info->mmio_base;
  202. engine->irq_shift = info->irq_shift;
  203. engine->class = info->class;
  204. engine->instance = info->instance;
  205. engine->context_size = __intel_engine_context_size(dev_priv,
  206. engine->class);
  207. if (WARN_ON(engine->context_size > BIT(20)))
  208. engine->context_size = 0;
  209. /* Nothing to do here, execute in order of dependencies */
  210. engine->schedule = NULL;
  211. ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
  212. dev_priv->engine[id] = engine;
  213. return 0;
  214. }
  215. /**
  216. * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
  217. * @dev_priv: i915 device private
  218. *
  219. * Return: non-zero if the initialization failed.
  220. */
  221. int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
  222. {
  223. struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
  224. const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
  225. struct intel_engine_cs *engine;
  226. enum intel_engine_id id;
  227. unsigned int mask = 0;
  228. unsigned int i;
  229. int err;
  230. WARN_ON(ring_mask == 0);
  231. WARN_ON(ring_mask &
  232. GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
  233. for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
  234. if (!HAS_ENGINE(dev_priv, i))
  235. continue;
  236. err = intel_engine_setup(dev_priv, i);
  237. if (err)
  238. goto cleanup;
  239. mask |= ENGINE_MASK(i);
  240. }
  241. /*
  242. * Catch failures to update intel_engines table when the new engines
  243. * are added to the driver by a warning and disabling the forgotten
  244. * engines.
  245. */
  246. if (WARN_ON(mask != ring_mask))
  247. device_info->ring_mask = mask;
  248. /* We always presume we have at least RCS available for later probing */
  249. if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
  250. err = -ENODEV;
  251. goto cleanup;
  252. }
  253. device_info->num_rings = hweight32(mask);
  254. return 0;
  255. cleanup:
  256. for_each_engine(engine, dev_priv, id)
  257. kfree(engine);
  258. return err;
  259. }
  260. /**
  261. * intel_engines_init() - init the Engine Command Streamers
  262. * @dev_priv: i915 device private
  263. *
  264. * Return: non-zero if the initialization failed.
  265. */
  266. int intel_engines_init(struct drm_i915_private *dev_priv)
  267. {
  268. struct intel_engine_cs *engine;
  269. enum intel_engine_id id, err_id;
  270. int err;
  271. for_each_engine(engine, dev_priv, id) {
  272. const struct engine_class_info *class_info =
  273. &intel_engine_classes[engine->class];
  274. int (*init)(struct intel_engine_cs *engine);
  275. if (i915_modparams.enable_execlists)
  276. init = class_info->init_execlists;
  277. else
  278. init = class_info->init_legacy;
  279. err = -EINVAL;
  280. err_id = id;
  281. if (GEM_WARN_ON(!init))
  282. goto cleanup;
  283. err = init(engine);
  284. if (err)
  285. goto cleanup;
  286. GEM_BUG_ON(!engine->submit_request);
  287. }
  288. return 0;
  289. cleanup:
  290. for_each_engine(engine, dev_priv, id) {
  291. if (id >= err_id) {
  292. kfree(engine);
  293. dev_priv->engine[id] = NULL;
  294. } else {
  295. dev_priv->gt.cleanup_engine(engine);
  296. }
  297. }
  298. return err;
  299. }
  300. void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
  301. {
  302. struct drm_i915_private *dev_priv = engine->i915;
  303. /* Our semaphore implementation is strictly monotonic (i.e. we proceed
  304. * so long as the semaphore value in the register/page is greater
  305. * than the sync value), so whenever we reset the seqno,
  306. * so long as we reset the tracking semaphore value to 0, it will
  307. * always be before the next request's seqno. If we don't reset
  308. * the semaphore value, then when the seqno moves backwards all
  309. * future waits will complete instantly (causing rendering corruption).
  310. */
  311. if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
  312. I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
  313. I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
  314. if (HAS_VEBOX(dev_priv))
  315. I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
  316. }
  317. if (dev_priv->semaphore) {
  318. struct page *page = i915_vma_first_page(dev_priv->semaphore);
  319. void *semaphores;
  320. /* Semaphores are in noncoherent memory, flush to be safe */
  321. semaphores = kmap_atomic(page);
  322. memset(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  323. 0, I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  324. drm_clflush_virt_range(semaphores + GEN8_SEMAPHORE_OFFSET(engine->id, 0),
  325. I915_NUM_ENGINES * gen8_semaphore_seqno_size);
  326. kunmap_atomic(semaphores);
  327. }
  328. intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
  329. clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
  330. /* After manually advancing the seqno, fake the interrupt in case
  331. * there are any waiters for that seqno.
  332. */
  333. intel_engine_wakeup(engine);
  334. GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
  335. }
  336. static void intel_engine_init_timeline(struct intel_engine_cs *engine)
  337. {
  338. engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
  339. }
  340. static bool csb_force_mmio(struct drm_i915_private *i915)
  341. {
  342. /*
  343. * IOMMU adds unpredictable latency causing the CSB write (from the
  344. * GPU into the HWSP) to only be visible some time after the interrupt
  345. * (missed breadcrumb syndrome).
  346. */
  347. if (intel_vtd_active())
  348. return true;
  349. /* Older GVT emulation depends upon intercepting CSB mmio */
  350. if (intel_vgpu_active(i915) && !intel_vgpu_has_hwsp_emulation(i915))
  351. return true;
  352. return false;
  353. }
  354. static void intel_engine_init_execlist(struct intel_engine_cs *engine)
  355. {
  356. struct intel_engine_execlists * const execlists = &engine->execlists;
  357. execlists->csb_use_mmio = csb_force_mmio(engine->i915);
  358. execlists->port_mask = 1;
  359. BUILD_BUG_ON_NOT_POWER_OF_2(execlists_num_ports(execlists));
  360. GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);
  361. execlists->queue = RB_ROOT;
  362. execlists->first = NULL;
  363. }
  364. /**
  365. * intel_engines_setup_common - setup engine state not requiring hw access
  366. * @engine: Engine to setup.
  367. *
  368. * Initializes @engine@ structure members shared between legacy and execlists
  369. * submission modes which do not require hardware access.
  370. *
  371. * Typically done early in the submission mode specific engine setup stage.
  372. */
  373. void intel_engine_setup_common(struct intel_engine_cs *engine)
  374. {
  375. intel_engine_init_execlist(engine);
  376. intel_engine_init_timeline(engine);
  377. intel_engine_init_hangcheck(engine);
  378. i915_gem_batch_pool_init(engine, &engine->batch_pool);
  379. intel_engine_init_cmd_parser(engine);
  380. }
  381. int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
  382. {
  383. struct drm_i915_gem_object *obj;
  384. struct i915_vma *vma;
  385. int ret;
  386. WARN_ON(engine->scratch);
  387. obj = i915_gem_object_create_stolen(engine->i915, size);
  388. if (!obj)
  389. obj = i915_gem_object_create_internal(engine->i915, size);
  390. if (IS_ERR(obj)) {
  391. DRM_ERROR("Failed to allocate scratch page\n");
  392. return PTR_ERR(obj);
  393. }
  394. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  395. if (IS_ERR(vma)) {
  396. ret = PTR_ERR(vma);
  397. goto err_unref;
  398. }
  399. ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
  400. if (ret)
  401. goto err_unref;
  402. engine->scratch = vma;
  403. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  404. engine->name, i915_ggtt_offset(vma));
  405. return 0;
  406. err_unref:
  407. i915_gem_object_put(obj);
  408. return ret;
  409. }
  410. static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
  411. {
  412. i915_vma_unpin_and_release(&engine->scratch);
  413. }
  414. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  415. {
  416. struct drm_i915_private *dev_priv = engine->i915;
  417. if (!dev_priv->status_page_dmah)
  418. return;
  419. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  420. engine->status_page.page_addr = NULL;
  421. }
  422. static void cleanup_status_page(struct intel_engine_cs *engine)
  423. {
  424. struct i915_vma *vma;
  425. struct drm_i915_gem_object *obj;
  426. vma = fetch_and_zero(&engine->status_page.vma);
  427. if (!vma)
  428. return;
  429. obj = vma->obj;
  430. i915_vma_unpin(vma);
  431. i915_vma_close(vma);
  432. i915_gem_object_unpin_map(obj);
  433. __i915_gem_object_release_unless_active(obj);
  434. }
  435. static int init_status_page(struct intel_engine_cs *engine)
  436. {
  437. struct drm_i915_gem_object *obj;
  438. struct i915_vma *vma;
  439. unsigned int flags;
  440. void *vaddr;
  441. int ret;
  442. obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
  443. if (IS_ERR(obj)) {
  444. DRM_ERROR("Failed to allocate status page\n");
  445. return PTR_ERR(obj);
  446. }
  447. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  448. if (ret)
  449. goto err;
  450. vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
  451. if (IS_ERR(vma)) {
  452. ret = PTR_ERR(vma);
  453. goto err;
  454. }
  455. flags = PIN_GLOBAL;
  456. if (!HAS_LLC(engine->i915))
  457. /* On g33, we cannot place HWS above 256MiB, so
  458. * restrict its pinning to the low mappable arena.
  459. * Though this restriction is not documented for
  460. * gen4, gen5, or byt, they also behave similarly
  461. * and hang if the HWS is placed at the top of the
  462. * GTT. To generalise, it appears that all !llc
  463. * platforms have issues with us placing the HWS
  464. * above the mappable region (even though we never
  465. * actually map it).
  466. */
  467. flags |= PIN_MAPPABLE;
  468. else
  469. flags |= PIN_HIGH;
  470. ret = i915_vma_pin(vma, 0, 4096, flags);
  471. if (ret)
  472. goto err;
  473. vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
  474. if (IS_ERR(vaddr)) {
  475. ret = PTR_ERR(vaddr);
  476. goto err_unpin;
  477. }
  478. engine->status_page.vma = vma;
  479. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  480. engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
  481. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  482. engine->name, i915_ggtt_offset(vma));
  483. return 0;
  484. err_unpin:
  485. i915_vma_unpin(vma);
  486. err:
  487. i915_gem_object_put(obj);
  488. return ret;
  489. }
  490. static int init_phys_status_page(struct intel_engine_cs *engine)
  491. {
  492. struct drm_i915_private *dev_priv = engine->i915;
  493. GEM_BUG_ON(engine->id != RCS);
  494. dev_priv->status_page_dmah =
  495. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  496. if (!dev_priv->status_page_dmah)
  497. return -ENOMEM;
  498. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  499. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  500. return 0;
  501. }
  502. /**
  503. * intel_engines_init_common - initialize cengine state which might require hw access
  504. * @engine: Engine to initialize.
  505. *
  506. * Initializes @engine@ structure members shared between legacy and execlists
  507. * submission modes which do require hardware access.
  508. *
  509. * Typcally done at later stages of submission mode specific engine setup.
  510. *
  511. * Returns zero on success or an error code on failure.
  512. */
  513. int intel_engine_init_common(struct intel_engine_cs *engine)
  514. {
  515. struct intel_ring *ring;
  516. int ret;
  517. engine->set_default_submission(engine);
  518. /* We may need to do things with the shrinker which
  519. * require us to immediately switch back to the default
  520. * context. This can cause a problem as pinning the
  521. * default context also requires GTT space which may not
  522. * be available. To avoid this we always pin the default
  523. * context.
  524. */
  525. ring = engine->context_pin(engine, engine->i915->kernel_context);
  526. if (IS_ERR(ring))
  527. return PTR_ERR(ring);
  528. /*
  529. * Similarly the preempt context must always be available so that
  530. * we can interrupt the engine at any time.
  531. */
  532. if (INTEL_INFO(engine->i915)->has_logical_ring_preemption) {
  533. ring = engine->context_pin(engine,
  534. engine->i915->preempt_context);
  535. if (IS_ERR(ring)) {
  536. ret = PTR_ERR(ring);
  537. goto err_unpin_kernel;
  538. }
  539. }
  540. ret = intel_engine_init_breadcrumbs(engine);
  541. if (ret)
  542. goto err_unpin_preempt;
  543. ret = i915_gem_render_state_init(engine);
  544. if (ret)
  545. goto err_breadcrumbs;
  546. if (HWS_NEEDS_PHYSICAL(engine->i915))
  547. ret = init_phys_status_page(engine);
  548. else
  549. ret = init_status_page(engine);
  550. if (ret)
  551. goto err_rs_fini;
  552. return 0;
  553. err_rs_fini:
  554. i915_gem_render_state_fini(engine);
  555. err_breadcrumbs:
  556. intel_engine_fini_breadcrumbs(engine);
  557. err_unpin_preempt:
  558. if (INTEL_INFO(engine->i915)->has_logical_ring_preemption)
  559. engine->context_unpin(engine, engine->i915->preempt_context);
  560. err_unpin_kernel:
  561. engine->context_unpin(engine, engine->i915->kernel_context);
  562. return ret;
  563. }
  564. /**
  565. * intel_engines_cleanup_common - cleans up the engine state created by
  566. * the common initiailizers.
  567. * @engine: Engine to cleanup.
  568. *
  569. * This cleans up everything created by the common helpers.
  570. */
  571. void intel_engine_cleanup_common(struct intel_engine_cs *engine)
  572. {
  573. intel_engine_cleanup_scratch(engine);
  574. if (HWS_NEEDS_PHYSICAL(engine->i915))
  575. cleanup_phys_status_page(engine);
  576. else
  577. cleanup_status_page(engine);
  578. i915_gem_render_state_fini(engine);
  579. intel_engine_fini_breadcrumbs(engine);
  580. intel_engine_cleanup_cmd_parser(engine);
  581. i915_gem_batch_pool_fini(&engine->batch_pool);
  582. if (INTEL_INFO(engine->i915)->has_logical_ring_preemption)
  583. engine->context_unpin(engine, engine->i915->preempt_context);
  584. engine->context_unpin(engine, engine->i915->kernel_context);
  585. }
  586. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  587. {
  588. struct drm_i915_private *dev_priv = engine->i915;
  589. u64 acthd;
  590. if (INTEL_GEN(dev_priv) >= 8)
  591. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  592. RING_ACTHD_UDW(engine->mmio_base));
  593. else if (INTEL_GEN(dev_priv) >= 4)
  594. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  595. else
  596. acthd = I915_READ(ACTHD);
  597. return acthd;
  598. }
  599. u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine)
  600. {
  601. struct drm_i915_private *dev_priv = engine->i915;
  602. u64 bbaddr;
  603. if (INTEL_GEN(dev_priv) >= 8)
  604. bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
  605. RING_BBADDR_UDW(engine->mmio_base));
  606. else
  607. bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
  608. return bbaddr;
  609. }
  610. const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
  611. {
  612. switch (type) {
  613. case I915_CACHE_NONE: return " uncached";
  614. case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
  615. case I915_CACHE_L3_LLC: return " L3+LLC";
  616. case I915_CACHE_WT: return " WT";
  617. default: return "";
  618. }
  619. }
  620. static inline uint32_t
  621. read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
  622. int subslice, i915_reg_t reg)
  623. {
  624. uint32_t mcr;
  625. uint32_t ret;
  626. enum forcewake_domains fw_domains;
  627. fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
  628. FW_REG_READ);
  629. fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
  630. GEN8_MCR_SELECTOR,
  631. FW_REG_READ | FW_REG_WRITE);
  632. spin_lock_irq(&dev_priv->uncore.lock);
  633. intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
  634. mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
  635. /*
  636. * The HW expects the slice and sublice selectors to be reset to 0
  637. * after reading out the registers.
  638. */
  639. WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
  640. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  641. mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
  642. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  643. ret = I915_READ_FW(reg);
  644. mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
  645. I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
  646. intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
  647. spin_unlock_irq(&dev_priv->uncore.lock);
  648. return ret;
  649. }
  650. /* NB: please notice the memset */
  651. void intel_engine_get_instdone(struct intel_engine_cs *engine,
  652. struct intel_instdone *instdone)
  653. {
  654. struct drm_i915_private *dev_priv = engine->i915;
  655. u32 mmio_base = engine->mmio_base;
  656. int slice;
  657. int subslice;
  658. memset(instdone, 0, sizeof(*instdone));
  659. switch (INTEL_GEN(dev_priv)) {
  660. default:
  661. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  662. if (engine->id != RCS)
  663. break;
  664. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  665. for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
  666. instdone->sampler[slice][subslice] =
  667. read_subslice_reg(dev_priv, slice, subslice,
  668. GEN7_SAMPLER_INSTDONE);
  669. instdone->row[slice][subslice] =
  670. read_subslice_reg(dev_priv, slice, subslice,
  671. GEN7_ROW_INSTDONE);
  672. }
  673. break;
  674. case 7:
  675. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  676. if (engine->id != RCS)
  677. break;
  678. instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
  679. instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
  680. instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
  681. break;
  682. case 6:
  683. case 5:
  684. case 4:
  685. instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
  686. if (engine->id == RCS)
  687. /* HACK: Using the wrong struct member */
  688. instdone->slice_common = I915_READ(GEN4_INSTDONE1);
  689. break;
  690. case 3:
  691. case 2:
  692. instdone->instdone = I915_READ(GEN2_INSTDONE);
  693. break;
  694. }
  695. }
  696. static int wa_add(struct drm_i915_private *dev_priv,
  697. i915_reg_t addr,
  698. const u32 mask, const u32 val)
  699. {
  700. const u32 idx = dev_priv->workarounds.count;
  701. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  702. return -ENOSPC;
  703. dev_priv->workarounds.reg[idx].addr = addr;
  704. dev_priv->workarounds.reg[idx].value = val;
  705. dev_priv->workarounds.reg[idx].mask = mask;
  706. dev_priv->workarounds.count++;
  707. return 0;
  708. }
  709. #define WA_REG(addr, mask, val) do { \
  710. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  711. if (r) \
  712. return r; \
  713. } while (0)
  714. #define WA_SET_BIT_MASKED(addr, mask) \
  715. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  716. #define WA_CLR_BIT_MASKED(addr, mask) \
  717. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  718. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  719. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  720. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  721. i915_reg_t reg)
  722. {
  723. struct drm_i915_private *dev_priv = engine->i915;
  724. struct i915_workarounds *wa = &dev_priv->workarounds;
  725. const uint32_t index = wa->hw_whitelist_count[engine->id];
  726. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  727. return -EINVAL;
  728. I915_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  729. i915_mmio_reg_offset(reg));
  730. wa->hw_whitelist_count[engine->id]++;
  731. return 0;
  732. }
  733. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  734. {
  735. struct drm_i915_private *dev_priv = engine->i915;
  736. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  737. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  738. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  739. /* WaDisablePartialInstShootdown:bdw,chv */
  740. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  741. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  742. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  743. * workaround for for a possible hang in the unlikely event a TLB
  744. * invalidation occurs during a PSD flush.
  745. */
  746. /* WaForceEnableNonCoherent:bdw,chv */
  747. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  748. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  749. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  750. HDC_FORCE_NON_COHERENT);
  751. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  752. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  753. * polygons in the same 8x4 pixel/sample area to be processed without
  754. * stalling waiting for the earlier ones to write to Hierarchical Z
  755. * buffer."
  756. *
  757. * This optimization is off by default for BDW and CHV; turn it on.
  758. */
  759. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  760. /* Wa4x4STCOptimizationDisable:bdw,chv */
  761. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  762. /*
  763. * BSpec recommends 8x4 when MSAA is used,
  764. * however in practice 16x4 seems fastest.
  765. *
  766. * Note that PS/WM thread counts depend on the WIZ hashing
  767. * disable bit, which we don't touch here, but it's good
  768. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  769. */
  770. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  771. GEN6_WIZ_HASHING_MASK,
  772. GEN6_WIZ_HASHING_16x4);
  773. return 0;
  774. }
  775. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  776. {
  777. struct drm_i915_private *dev_priv = engine->i915;
  778. int ret;
  779. ret = gen8_init_workarounds(engine);
  780. if (ret)
  781. return ret;
  782. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  783. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  784. /* WaDisableDopClockGating:bdw
  785. *
  786. * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
  787. * to disable EUTC clock gating.
  788. */
  789. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  790. DOP_CLOCK_GATING_DISABLE);
  791. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  792. GEN8_SAMPLER_POWER_BYPASS_DIS);
  793. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  794. /* WaForceContextSaveRestoreNonCoherent:bdw */
  795. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  796. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  797. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  798. return 0;
  799. }
  800. static int chv_init_workarounds(struct intel_engine_cs *engine)
  801. {
  802. struct drm_i915_private *dev_priv = engine->i915;
  803. int ret;
  804. ret = gen8_init_workarounds(engine);
  805. if (ret)
  806. return ret;
  807. /* WaDisableThreadStallDopClockGating:chv */
  808. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  809. /* Improve HiZ throughput on CHV. */
  810. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  811. return 0;
  812. }
  813. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  814. {
  815. struct drm_i915_private *dev_priv = engine->i915;
  816. int ret;
  817. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
  818. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  819. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
  820. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  821. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  822. /* WaDisableKillLogic:bxt,skl,kbl */
  823. if (!IS_COFFEELAKE(dev_priv))
  824. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  825. ECOCHK_DIS_TLB);
  826. if (HAS_LLC(dev_priv)) {
  827. /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
  828. *
  829. * Must match Display Engine. See
  830. * WaCompressedResourceDisplayNewHashMode.
  831. */
  832. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  833. GEN9_PBE_COMPRESSED_HASH_SELECTION);
  834. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  835. GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
  836. I915_WRITE(MMCD_MISC_CTRL,
  837. I915_READ(MMCD_MISC_CTRL) |
  838. MMCD_PCLA |
  839. MMCD_HOTSPOT_EN);
  840. }
  841. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
  842. /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
  843. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  844. FLOW_CONTROL_ENABLE |
  845. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  846. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  847. if (!IS_COFFEELAKE(dev_priv))
  848. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  849. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  850. /* WaDisableDgMirrorFixInHalfSliceChicken5:bxt */
  851. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  852. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  853. GEN9_DG_MIRROR_FIX_ENABLE);
  854. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:bxt */
  855. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  856. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  857. GEN9_RHWO_OPTIMIZATION_DISABLE);
  858. /*
  859. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  860. * but we do that in per ctx batchbuffer as there is an issue
  861. * with this register not getting restored on ctx restore
  862. */
  863. }
  864. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
  865. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
  866. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  867. GEN9_ENABLE_YV12_BUGFIX |
  868. GEN9_ENABLE_GPGPU_PREEMPTION);
  869. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
  870. /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
  871. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  872. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  873. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
  874. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  875. GEN9_CCS_TLB_PREFETCH_ENABLE);
  876. /* WaDisableMaskBasedCammingInRCC:bxt */
  877. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  878. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  879. PIXEL_MASK_CAMMING_DISABLE);
  880. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
  881. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  882. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  883. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  884. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  885. * both tied to WaForceContextSaveRestoreNonCoherent
  886. * in some hsds for skl. We keep the tie for all gen9. The
  887. * documentation is a bit hazy and so we want to get common behaviour,
  888. * even though there is no clear evidence we would need both on kbl/bxt.
  889. * This area has been source of system hangs so we play it safe
  890. * and mimic the skl regardless of what bspec says.
  891. *
  892. * Use Force Non-Coherent whenever executing a 3D context. This
  893. * is a workaround for a possible hang in the unlikely event
  894. * a TLB invalidation occurs during a PSD flush.
  895. */
  896. /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
  897. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  898. HDC_FORCE_NON_COHERENT);
  899. /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
  900. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  901. BDW_DISABLE_HDC_INVALIDATION);
  902. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
  903. if (IS_SKYLAKE(dev_priv) ||
  904. IS_KABYLAKE(dev_priv) ||
  905. IS_COFFEELAKE(dev_priv) ||
  906. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  907. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  908. GEN8_SAMPLER_POWER_BYPASS_DIS);
  909. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
  910. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  911. /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
  912. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  913. GEN8_LQSC_FLUSH_COHERENT_LINES));
  914. /*
  915. * Supporting preemption with fine-granularity requires changes in the
  916. * batch buffer programming. Since we can't break old userspace, we
  917. * need to set our default preemption level to safe value. Userspace is
  918. * still able to use more fine-grained preemption levels, since in
  919. * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
  920. * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
  921. * not real HW workarounds, but merely a way to start using preemption
  922. * while maintaining old contract with userspace.
  923. */
  924. /* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
  925. WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
  926. /* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
  927. WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
  928. GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
  929. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
  930. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  931. if (ret)
  932. return ret;
  933. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
  934. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  935. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  936. ret = wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  937. if (ret)
  938. return ret;
  939. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
  940. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  941. if (ret)
  942. return ret;
  943. return 0;
  944. }
  945. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  946. {
  947. struct drm_i915_private *dev_priv = engine->i915;
  948. u8 vals[3] = { 0, 0, 0 };
  949. unsigned int i;
  950. for (i = 0; i < 3; i++) {
  951. u8 ss;
  952. /*
  953. * Only consider slices where one, and only one, subslice has 7
  954. * EUs
  955. */
  956. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  957. continue;
  958. /*
  959. * subslice_7eu[i] != 0 (because of the check above) and
  960. * ss_max == 4 (maximum number of subslices possible per slice)
  961. *
  962. * -> 0 <= ss <= 3;
  963. */
  964. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  965. vals[i] = 3 - ss;
  966. }
  967. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  968. return 0;
  969. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  970. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  971. GEN9_IZ_HASHING_MASK(2) |
  972. GEN9_IZ_HASHING_MASK(1) |
  973. GEN9_IZ_HASHING_MASK(0),
  974. GEN9_IZ_HASHING(2, vals[2]) |
  975. GEN9_IZ_HASHING(1, vals[1]) |
  976. GEN9_IZ_HASHING(0, vals[0]));
  977. return 0;
  978. }
  979. static int skl_init_workarounds(struct intel_engine_cs *engine)
  980. {
  981. struct drm_i915_private *dev_priv = engine->i915;
  982. int ret;
  983. ret = gen9_init_workarounds(engine);
  984. if (ret)
  985. return ret;
  986. /* WaEnableGapsTsvCreditFix:skl */
  987. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  988. GEN9_GAPS_TSV_CREDIT_DISABLE));
  989. /* WaDisableGafsUnitClkGating:skl */
  990. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  991. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  992. /* WaInPlaceDecompressionHang:skl */
  993. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  994. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  995. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  996. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  997. /* WaDisableLSQCROPERFforOCL:skl */
  998. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  999. if (ret)
  1000. return ret;
  1001. return skl_tune_iz_hashing(engine);
  1002. }
  1003. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  1004. {
  1005. struct drm_i915_private *dev_priv = engine->i915;
  1006. int ret;
  1007. ret = gen9_init_workarounds(engine);
  1008. if (ret)
  1009. return ret;
  1010. /* WaStoreMultiplePTEenable:bxt */
  1011. /* This is a requirement according to Hardware specification */
  1012. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  1013. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  1014. /* WaSetClckGatingDisableMedia:bxt */
  1015. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  1016. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  1017. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  1018. }
  1019. /* WaDisableThreadStallDopClockGating:bxt */
  1020. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  1021. STALL_DOP_GATING_DISABLE);
  1022. /* WaDisablePooledEuLoadBalancingFix:bxt */
  1023. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  1024. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  1025. _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
  1026. }
  1027. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  1028. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  1029. WA_SET_BIT_MASKED(
  1030. GEN7_HALF_SLICE_CHICKEN1,
  1031. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1032. }
  1033. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  1034. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  1035. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  1036. /* WaDisableLSQCROPERFforOCL:bxt */
  1037. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  1038. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  1039. if (ret)
  1040. return ret;
  1041. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1042. if (ret)
  1043. return ret;
  1044. }
  1045. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  1046. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  1047. u32 val = I915_READ(GEN8_L3SQCREG1);
  1048. val &= ~L3_PRIO_CREDITS_MASK;
  1049. val |= L3_GENERAL_PRIO_CREDITS(62) | L3_HIGH_PRIO_CREDITS(2);
  1050. I915_WRITE(GEN8_L3SQCREG1, val);
  1051. }
  1052. /* WaToEnableHwFixForPushConstHWBug:bxt */
  1053. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  1054. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1055. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1056. /* WaInPlaceDecompressionHang:bxt */
  1057. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  1058. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1059. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1060. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1061. return 0;
  1062. }
  1063. static int cnl_init_workarounds(struct intel_engine_cs *engine)
  1064. {
  1065. struct drm_i915_private *dev_priv = engine->i915;
  1066. int ret;
  1067. /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
  1068. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1069. I915_WRITE(GAMT_CHKN_BIT_REG,
  1070. (I915_READ(GAMT_CHKN_BIT_REG) |
  1071. GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
  1072. /* WaForceContextSaveRestoreNonCoherent:cnl */
  1073. WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
  1074. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
  1075. /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
  1076. if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
  1077. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
  1078. /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
  1079. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1080. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1081. /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
  1082. if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
  1083. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1084. GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
  1085. /* WaInPlaceDecompressionHang:cnl */
  1086. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1087. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1088. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1089. /* WaPushConstantDereferenceHoldDisable:cnl */
  1090. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
  1091. /* FtrEnableFastAnisoL1BankingFix: cnl */
  1092. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
  1093. /* WaDisable3DMidCmdPreemption:cnl */
  1094. WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
  1095. /* WaDisableGPGPUMidCmdPreemption:cnl */
  1096. WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
  1097. GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
  1098. /* WaEnablePreemptionGranularityControlByUMD:cnl */
  1099. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  1100. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  1101. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  1102. if (ret)
  1103. return ret;
  1104. return 0;
  1105. }
  1106. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  1107. {
  1108. struct drm_i915_private *dev_priv = engine->i915;
  1109. int ret;
  1110. ret = gen9_init_workarounds(engine);
  1111. if (ret)
  1112. return ret;
  1113. /* WaEnableGapsTsvCreditFix:kbl */
  1114. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1115. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1116. /* WaDisableDynamicCreditSharing:kbl */
  1117. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  1118. I915_WRITE(GAMT_CHKN_BIT_REG,
  1119. (I915_READ(GAMT_CHKN_BIT_REG) |
  1120. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
  1121. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  1122. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  1123. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  1124. HDC_FENCE_DEST_SLM_DISABLE);
  1125. /* WaToEnableHwFixForPushConstHWBug:kbl */
  1126. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  1127. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1128. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1129. /* WaDisableGafsUnitClkGating:kbl */
  1130. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1131. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1132. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  1133. WA_SET_BIT_MASKED(
  1134. GEN7_HALF_SLICE_CHICKEN1,
  1135. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1136. /* WaInPlaceDecompressionHang:kbl */
  1137. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1138. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1139. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1140. /* WaDisableLSQCROPERFforOCL:kbl */
  1141. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  1142. if (ret)
  1143. return ret;
  1144. return 0;
  1145. }
  1146. static int glk_init_workarounds(struct intel_engine_cs *engine)
  1147. {
  1148. struct drm_i915_private *dev_priv = engine->i915;
  1149. int ret;
  1150. ret = gen9_init_workarounds(engine);
  1151. if (ret)
  1152. return ret;
  1153. /* WaToEnableHwFixForPushConstHWBug:glk */
  1154. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1155. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1156. return 0;
  1157. }
  1158. static int cfl_init_workarounds(struct intel_engine_cs *engine)
  1159. {
  1160. struct drm_i915_private *dev_priv = engine->i915;
  1161. int ret;
  1162. ret = gen9_init_workarounds(engine);
  1163. if (ret)
  1164. return ret;
  1165. /* WaEnableGapsTsvCreditFix:cfl */
  1166. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  1167. GEN9_GAPS_TSV_CREDIT_DISABLE));
  1168. /* WaToEnableHwFixForPushConstHWBug:cfl */
  1169. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  1170. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  1171. /* WaDisableGafsUnitClkGating:cfl */
  1172. I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
  1173. GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
  1174. /* WaDisableSbeCacheDispatchPortSharing:cfl */
  1175. WA_SET_BIT_MASKED(
  1176. GEN7_HALF_SLICE_CHICKEN1,
  1177. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  1178. /* WaInPlaceDecompressionHang:cfl */
  1179. I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
  1180. (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
  1181. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
  1182. return 0;
  1183. }
  1184. int init_workarounds_ring(struct intel_engine_cs *engine)
  1185. {
  1186. struct drm_i915_private *dev_priv = engine->i915;
  1187. int err;
  1188. WARN_ON(engine->id != RCS);
  1189. dev_priv->workarounds.count = 0;
  1190. dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
  1191. if (IS_BROADWELL(dev_priv))
  1192. err = bdw_init_workarounds(engine);
  1193. else if (IS_CHERRYVIEW(dev_priv))
  1194. err = chv_init_workarounds(engine);
  1195. else if (IS_SKYLAKE(dev_priv))
  1196. err = skl_init_workarounds(engine);
  1197. else if (IS_BROXTON(dev_priv))
  1198. err = bxt_init_workarounds(engine);
  1199. else if (IS_KABYLAKE(dev_priv))
  1200. err = kbl_init_workarounds(engine);
  1201. else if (IS_GEMINILAKE(dev_priv))
  1202. err = glk_init_workarounds(engine);
  1203. else if (IS_COFFEELAKE(dev_priv))
  1204. err = cfl_init_workarounds(engine);
  1205. else if (IS_CANNONLAKE(dev_priv))
  1206. err = cnl_init_workarounds(engine);
  1207. else
  1208. err = 0;
  1209. if (err)
  1210. return err;
  1211. DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
  1212. engine->name, dev_priv->workarounds.count);
  1213. return 0;
  1214. }
  1215. int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  1216. {
  1217. struct i915_workarounds *w = &req->i915->workarounds;
  1218. u32 *cs;
  1219. int ret, i;
  1220. if (w->count == 0)
  1221. return 0;
  1222. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1223. if (ret)
  1224. return ret;
  1225. cs = intel_ring_begin(req, (w->count * 2 + 2));
  1226. if (IS_ERR(cs))
  1227. return PTR_ERR(cs);
  1228. *cs++ = MI_LOAD_REGISTER_IMM(w->count);
  1229. for (i = 0; i < w->count; i++) {
  1230. *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
  1231. *cs++ = w->reg[i].value;
  1232. }
  1233. *cs++ = MI_NOOP;
  1234. intel_ring_advance(req, cs);
  1235. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  1236. if (ret)
  1237. return ret;
  1238. return 0;
  1239. }
  1240. static bool ring_is_idle(struct intel_engine_cs *engine)
  1241. {
  1242. struct drm_i915_private *dev_priv = engine->i915;
  1243. bool idle = true;
  1244. intel_runtime_pm_get(dev_priv);
  1245. /* First check that no commands are left in the ring */
  1246. if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
  1247. (I915_READ_TAIL(engine) & TAIL_ADDR))
  1248. idle = false;
  1249. /* No bit for gen2, so assume the CS parser is idle */
  1250. if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
  1251. idle = false;
  1252. intel_runtime_pm_put(dev_priv);
  1253. return idle;
  1254. }
  1255. /**
  1256. * intel_engine_is_idle() - Report if the engine has finished process all work
  1257. * @engine: the intel_engine_cs
  1258. *
  1259. * Return true if there are no requests pending, nothing left to be submitted
  1260. * to hardware, and that the engine is idle.
  1261. */
  1262. bool intel_engine_is_idle(struct intel_engine_cs *engine)
  1263. {
  1264. struct drm_i915_private *dev_priv = engine->i915;
  1265. /* More white lies, if wedged, hw state is inconsistent */
  1266. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1267. return true;
  1268. /* Any inflight/incomplete requests? */
  1269. if (!i915_seqno_passed(intel_engine_get_seqno(engine),
  1270. intel_engine_last_submit(engine)))
  1271. return false;
  1272. if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
  1273. return true;
  1274. /* Interrupt/tasklet pending? */
  1275. if (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted))
  1276. return false;
  1277. /* Waiting to drain ELSP? */
  1278. if (READ_ONCE(engine->execlists.active))
  1279. return false;
  1280. /* ELSP is empty, but there are ready requests? */
  1281. if (READ_ONCE(engine->execlists.first))
  1282. return false;
  1283. /* Ring stopped? */
  1284. if (!ring_is_idle(engine))
  1285. return false;
  1286. return true;
  1287. }
  1288. bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
  1289. {
  1290. struct intel_engine_cs *engine;
  1291. enum intel_engine_id id;
  1292. if (READ_ONCE(dev_priv->gt.active_requests))
  1293. return false;
  1294. /* If the driver is wedged, HW state may be very inconsistent and
  1295. * report that it is still busy, even though we have stopped using it.
  1296. */
  1297. if (i915_terminally_wedged(&dev_priv->gpu_error))
  1298. return true;
  1299. for_each_engine(engine, dev_priv, id) {
  1300. if (!intel_engine_is_idle(engine))
  1301. return false;
  1302. }
  1303. return true;
  1304. }
  1305. void intel_engines_reset_default_submission(struct drm_i915_private *i915)
  1306. {
  1307. struct intel_engine_cs *engine;
  1308. enum intel_engine_id id;
  1309. for_each_engine(engine, i915, id)
  1310. engine->set_default_submission(engine);
  1311. }
  1312. void intel_engines_mark_idle(struct drm_i915_private *i915)
  1313. {
  1314. struct intel_engine_cs *engine;
  1315. enum intel_engine_id id;
  1316. for_each_engine(engine, i915, id) {
  1317. intel_engine_disarm_breadcrumbs(engine);
  1318. i915_gem_batch_pool_fini(&engine->batch_pool);
  1319. tasklet_kill(&engine->execlists.irq_tasklet);
  1320. engine->execlists.no_priolist = false;
  1321. }
  1322. }
  1323. bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
  1324. {
  1325. switch (INTEL_GEN(engine->i915)) {
  1326. case 2:
  1327. return false; /* uses physical not virtual addresses */
  1328. case 3:
  1329. /* maybe only uses physical not virtual addresses */
  1330. return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
  1331. case 6:
  1332. return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
  1333. default:
  1334. return true;
  1335. }
  1336. }
  1337. static void print_request(struct drm_printer *m,
  1338. struct drm_i915_gem_request *rq,
  1339. const char *prefix)
  1340. {
  1341. drm_printf(m, "%s%x%s [%x:%x] prio=%d @ %dms: %s\n", prefix,
  1342. rq->global_seqno,
  1343. i915_gem_request_completed(rq) ? "!" : "",
  1344. rq->ctx->hw_id, rq->fence.seqno,
  1345. rq->priotree.priority,
  1346. jiffies_to_msecs(jiffies - rq->emitted_jiffies),
  1347. rq->timeline->common->name);
  1348. }
  1349. void intel_engine_dump(struct intel_engine_cs *engine, struct drm_printer *m)
  1350. {
  1351. struct intel_breadcrumbs * const b = &engine->breadcrumbs;
  1352. const struct intel_engine_execlists * const execlists = &engine->execlists;
  1353. struct i915_gpu_error * const error = &engine->i915->gpu_error;
  1354. struct drm_i915_private *dev_priv = engine->i915;
  1355. struct drm_i915_gem_request *rq;
  1356. struct rb_node *rb;
  1357. u64 addr;
  1358. drm_printf(m, "%s\n", engine->name);
  1359. drm_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
  1360. intel_engine_get_seqno(engine),
  1361. intel_engine_last_submit(engine),
  1362. engine->hangcheck.seqno,
  1363. jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
  1364. engine->timeline->inflight_seqnos);
  1365. drm_printf(m, "\tReset count: %d\n",
  1366. i915_reset_engine_count(error, engine));
  1367. rcu_read_lock();
  1368. drm_printf(m, "\tRequests:\n");
  1369. rq = list_first_entry(&engine->timeline->requests,
  1370. struct drm_i915_gem_request, link);
  1371. if (&rq->link != &engine->timeline->requests)
  1372. print_request(m, rq, "\t\tfirst ");
  1373. rq = list_last_entry(&engine->timeline->requests,
  1374. struct drm_i915_gem_request, link);
  1375. if (&rq->link != &engine->timeline->requests)
  1376. print_request(m, rq, "\t\tlast ");
  1377. rq = i915_gem_find_active_request(engine);
  1378. if (rq) {
  1379. print_request(m, rq, "\t\tactive ");
  1380. drm_printf(m,
  1381. "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
  1382. rq->head, rq->postfix, rq->tail,
  1383. rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
  1384. rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
  1385. }
  1386. drm_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
  1387. I915_READ(RING_START(engine->mmio_base)),
  1388. rq ? i915_ggtt_offset(rq->ring->vma) : 0);
  1389. drm_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
  1390. I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
  1391. rq ? rq->ring->head : 0);
  1392. drm_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
  1393. I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
  1394. rq ? rq->ring->tail : 0);
  1395. drm_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
  1396. I915_READ(RING_CTL(engine->mmio_base)),
  1397. I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
  1398. rcu_read_unlock();
  1399. addr = intel_engine_get_active_head(engine);
  1400. drm_printf(m, "\tACTHD: 0x%08x_%08x\n",
  1401. upper_32_bits(addr), lower_32_bits(addr));
  1402. addr = intel_engine_get_last_batch_head(engine);
  1403. drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
  1404. upper_32_bits(addr), lower_32_bits(addr));
  1405. if (i915_modparams.enable_execlists) {
  1406. const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
  1407. u32 ptr, read, write;
  1408. unsigned int idx;
  1409. drm_printf(m, "\tExeclist status: 0x%08x %08x\n",
  1410. I915_READ(RING_EXECLIST_STATUS_LO(engine)),
  1411. I915_READ(RING_EXECLIST_STATUS_HI(engine)));
  1412. ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
  1413. read = GEN8_CSB_READ_PTR(ptr);
  1414. write = GEN8_CSB_WRITE_PTR(ptr);
  1415. drm_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
  1416. read, execlists->csb_head,
  1417. write,
  1418. intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
  1419. yesno(test_bit(ENGINE_IRQ_EXECLIST,
  1420. &engine->irq_posted)));
  1421. if (read >= GEN8_CSB_ENTRIES)
  1422. read = 0;
  1423. if (write >= GEN8_CSB_ENTRIES)
  1424. write = 0;
  1425. if (read > write)
  1426. write += GEN8_CSB_ENTRIES;
  1427. while (read < write) {
  1428. idx = ++read % GEN8_CSB_ENTRIES;
  1429. drm_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
  1430. idx,
  1431. I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
  1432. hws[idx * 2],
  1433. I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
  1434. hws[idx * 2 + 1]);
  1435. }
  1436. rcu_read_lock();
  1437. for (idx = 0; idx < execlists_num_ports(execlists); idx++) {
  1438. unsigned int count;
  1439. rq = port_unpack(&execlists->port[idx], &count);
  1440. if (rq) {
  1441. drm_printf(m, "\t\tELSP[%d] count=%d, ",
  1442. idx, count);
  1443. print_request(m, rq, "rq: ");
  1444. } else {
  1445. drm_printf(m, "\t\tELSP[%d] idle\n",
  1446. idx);
  1447. }
  1448. }
  1449. drm_printf(m, "\t\tHW active? 0x%x\n", execlists->active);
  1450. rcu_read_unlock();
  1451. } else if (INTEL_GEN(dev_priv) > 6) {
  1452. drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
  1453. I915_READ(RING_PP_DIR_BASE(engine)));
  1454. drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
  1455. I915_READ(RING_PP_DIR_BASE_READ(engine)));
  1456. drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
  1457. I915_READ(RING_PP_DIR_DCLV(engine)));
  1458. }
  1459. spin_lock_irq(&engine->timeline->lock);
  1460. list_for_each_entry(rq, &engine->timeline->requests, link)
  1461. print_request(m, rq, "\t\tE ");
  1462. for (rb = execlists->first; rb; rb = rb_next(rb)) {
  1463. struct i915_priolist *p =
  1464. rb_entry(rb, typeof(*p), node);
  1465. list_for_each_entry(rq, &p->requests, priotree.link)
  1466. print_request(m, rq, "\t\tQ ");
  1467. }
  1468. spin_unlock_irq(&engine->timeline->lock);
  1469. spin_lock_irq(&b->rb_lock);
  1470. for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
  1471. struct intel_wait *w = rb_entry(rb, typeof(*w), node);
  1472. drm_printf(m, "\t%s [%d] waiting for %x\n",
  1473. w->tsk->comm, w->tsk->pid, w->seqno);
  1474. }
  1475. spin_unlock_irq(&b->rb_lock);
  1476. drm_printf(m, "\n");
  1477. }
  1478. #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
  1479. #include "selftests/mock_engine.c"
  1480. #endif