intel_runtime_pm.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190
  1. /*
  2. * Copyright © 2012-2014 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. * Daniel Vetter <daniel.vetter@ffwll.ch>
  26. *
  27. */
  28. #include <linux/pm_runtime.h>
  29. #include <linux/vgaarb.h>
  30. #include "i915_drv.h"
  31. #include "intel_drv.h"
  32. #include <drm/i915_powerwell.h>
  33. static struct i915_power_domains *hsw_pwr;
  34. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  35. for (i = 0; \
  36. i < (power_domains)->power_well_count && \
  37. ((power_well) = &(power_domains)->power_wells[i]); \
  38. i++) \
  39. if ((power_well)->domains & (domain_mask))
  40. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  41. for (i = (power_domains)->power_well_count - 1; \
  42. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  43. i--) \
  44. if ((power_well)->domains & (domain_mask))
  45. /**
  46. * We should only use the power well if we explicitly asked the hardware to
  47. * enable it, so check if it's enabled and also check if we've requested it to
  48. * be enabled.
  49. */
  50. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  51. struct i915_power_well *power_well)
  52. {
  53. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  54. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  55. }
  56. bool intel_display_power_enabled_unlocked(struct drm_i915_private *dev_priv,
  57. enum intel_display_power_domain domain)
  58. {
  59. struct i915_power_domains *power_domains;
  60. struct i915_power_well *power_well;
  61. bool is_enabled;
  62. int i;
  63. if (dev_priv->pm.suspended)
  64. return false;
  65. power_domains = &dev_priv->power_domains;
  66. is_enabled = true;
  67. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  68. if (power_well->always_on)
  69. continue;
  70. if (!power_well->hw_enabled) {
  71. is_enabled = false;
  72. break;
  73. }
  74. }
  75. return is_enabled;
  76. }
  77. bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
  78. enum intel_display_power_domain domain)
  79. {
  80. struct i915_power_domains *power_domains;
  81. bool ret;
  82. power_domains = &dev_priv->power_domains;
  83. mutex_lock(&power_domains->lock);
  84. ret = intel_display_power_enabled_unlocked(dev_priv, domain);
  85. mutex_unlock(&power_domains->lock);
  86. return ret;
  87. }
  88. /*
  89. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  90. * when not needed anymore. We have 4 registers that can request the power well
  91. * to be enabled, and it will only be disabled if none of the registers is
  92. * requesting it to be enabled.
  93. */
  94. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  95. {
  96. struct drm_device *dev = dev_priv->dev;
  97. /*
  98. * After we re-enable the power well, if we touch VGA register 0x3d5
  99. * we'll get unclaimed register interrupts. This stops after we write
  100. * anything to the VGA MSR register. The vgacon module uses this
  101. * register all the time, so if we unbind our driver and, as a
  102. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  103. * console_unlock(). So make here we touch the VGA MSR register, making
  104. * sure vgacon can keep working normally without triggering interrupts
  105. * and error messages.
  106. */
  107. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  108. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  109. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  110. if (IS_BROADWELL(dev) || (INTEL_INFO(dev)->gen >= 9))
  111. gen8_irq_power_well_post_enable(dev_priv);
  112. }
  113. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  114. struct i915_power_well *power_well, bool enable)
  115. {
  116. bool is_enabled, enable_requested;
  117. uint32_t tmp;
  118. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  119. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  120. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  121. if (enable) {
  122. if (!enable_requested)
  123. I915_WRITE(HSW_PWR_WELL_DRIVER,
  124. HSW_PWR_WELL_ENABLE_REQUEST);
  125. if (!is_enabled) {
  126. DRM_DEBUG_KMS("Enabling power well\n");
  127. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  128. HSW_PWR_WELL_STATE_ENABLED), 20))
  129. DRM_ERROR("Timeout enabling power well\n");
  130. }
  131. hsw_power_well_post_enable(dev_priv);
  132. } else {
  133. if (enable_requested) {
  134. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  135. POSTING_READ(HSW_PWR_WELL_DRIVER);
  136. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  137. }
  138. }
  139. }
  140. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  141. struct i915_power_well *power_well)
  142. {
  143. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  144. /*
  145. * We're taking over the BIOS, so clear any requests made by it since
  146. * the driver is in charge now.
  147. */
  148. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  149. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  150. }
  151. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  152. struct i915_power_well *power_well)
  153. {
  154. hsw_set_power_well(dev_priv, power_well, true);
  155. }
  156. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  157. struct i915_power_well *power_well)
  158. {
  159. hsw_set_power_well(dev_priv, power_well, false);
  160. }
  161. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  162. struct i915_power_well *power_well)
  163. {
  164. }
  165. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  166. struct i915_power_well *power_well)
  167. {
  168. return true;
  169. }
  170. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  171. struct i915_power_well *power_well, bool enable)
  172. {
  173. enum punit_power_well power_well_id = power_well->data;
  174. u32 mask;
  175. u32 state;
  176. u32 ctrl;
  177. mask = PUNIT_PWRGT_MASK(power_well_id);
  178. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  179. PUNIT_PWRGT_PWR_GATE(power_well_id);
  180. mutex_lock(&dev_priv->rps.hw_lock);
  181. #define COND \
  182. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  183. if (COND)
  184. goto out;
  185. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  186. ctrl &= ~mask;
  187. ctrl |= state;
  188. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  189. if (wait_for(COND, 100))
  190. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  191. state,
  192. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  193. #undef COND
  194. out:
  195. mutex_unlock(&dev_priv->rps.hw_lock);
  196. }
  197. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  198. struct i915_power_well *power_well)
  199. {
  200. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  201. }
  202. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  203. struct i915_power_well *power_well)
  204. {
  205. vlv_set_power_well(dev_priv, power_well, true);
  206. }
  207. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  208. struct i915_power_well *power_well)
  209. {
  210. vlv_set_power_well(dev_priv, power_well, false);
  211. }
  212. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  213. struct i915_power_well *power_well)
  214. {
  215. int power_well_id = power_well->data;
  216. bool enabled = false;
  217. u32 mask;
  218. u32 state;
  219. u32 ctrl;
  220. mask = PUNIT_PWRGT_MASK(power_well_id);
  221. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  222. mutex_lock(&dev_priv->rps.hw_lock);
  223. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  224. /*
  225. * We only ever set the power-on and power-gate states, anything
  226. * else is unexpected.
  227. */
  228. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  229. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  230. if (state == ctrl)
  231. enabled = true;
  232. /*
  233. * A transient state at this point would mean some unexpected party
  234. * is poking at the power controls too.
  235. */
  236. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  237. WARN_ON(ctrl != state);
  238. mutex_unlock(&dev_priv->rps.hw_lock);
  239. return enabled;
  240. }
  241. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  242. struct i915_power_well *power_well)
  243. {
  244. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  245. vlv_set_power_well(dev_priv, power_well, true);
  246. spin_lock_irq(&dev_priv->irq_lock);
  247. valleyview_enable_display_irqs(dev_priv);
  248. spin_unlock_irq(&dev_priv->irq_lock);
  249. /*
  250. * During driver initialization/resume we can avoid restoring the
  251. * part of the HW/SW state that will be inited anyway explicitly.
  252. */
  253. if (dev_priv->power_domains.initializing)
  254. return;
  255. intel_hpd_init(dev_priv->dev);
  256. i915_redisable_vga_power_on(dev_priv->dev);
  257. }
  258. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  259. struct i915_power_well *power_well)
  260. {
  261. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  262. spin_lock_irq(&dev_priv->irq_lock);
  263. valleyview_disable_display_irqs(dev_priv);
  264. spin_unlock_irq(&dev_priv->irq_lock);
  265. vlv_set_power_well(dev_priv, power_well, false);
  266. vlv_power_sequencer_reset(dev_priv);
  267. }
  268. static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  269. struct i915_power_well *power_well)
  270. {
  271. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  272. /*
  273. * Enable the CRI clock source so we can get at the
  274. * display and the reference clock for VGA
  275. * hotplug / manual detection.
  276. */
  277. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  278. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  279. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  280. vlv_set_power_well(dev_priv, power_well, true);
  281. /*
  282. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  283. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  284. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  285. * b. The other bits such as sfr settings / modesel may all
  286. * be set to 0.
  287. *
  288. * This should only be done on init and resume from S3 with
  289. * both PLLs disabled, or we risk losing DPIO and PLL
  290. * synchronization.
  291. */
  292. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  293. }
  294. static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  295. struct i915_power_well *power_well)
  296. {
  297. enum pipe pipe;
  298. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC);
  299. for_each_pipe(dev_priv, pipe)
  300. assert_pll_disabled(dev_priv, pipe);
  301. /* Assert common reset */
  302. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
  303. vlv_set_power_well(dev_priv, power_well, false);
  304. }
  305. static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
  306. struct i915_power_well *power_well)
  307. {
  308. enum dpio_phy phy;
  309. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  310. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  311. /*
  312. * Enable the CRI clock source so we can get at the
  313. * display and the reference clock for VGA
  314. * hotplug / manual detection.
  315. */
  316. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  317. phy = DPIO_PHY0;
  318. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  319. DPLL_REFA_CLK_ENABLE_VLV);
  320. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  321. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  322. } else {
  323. phy = DPIO_PHY1;
  324. I915_WRITE(DPLL(PIPE_C), I915_READ(DPLL(PIPE_C)) |
  325. DPLL_REFA_CLK_ENABLE_VLV | DPLL_INTEGRATED_CRI_CLK_VLV);
  326. }
  327. udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
  328. vlv_set_power_well(dev_priv, power_well, true);
  329. /* Poll for phypwrgood signal */
  330. if (wait_for(I915_READ(DISPLAY_PHY_STATUS) & PHY_POWERGOOD(phy), 1))
  331. DRM_ERROR("Display PHY %d is not power up\n", phy);
  332. I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) |
  333. PHY_COM_LANE_RESET_DEASSERT(phy));
  334. }
  335. static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
  336. struct i915_power_well *power_well)
  337. {
  338. enum dpio_phy phy;
  339. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DPIO_CMN_BC &&
  340. power_well->data != PUNIT_POWER_WELL_DPIO_CMN_D);
  341. if (power_well->data == PUNIT_POWER_WELL_DPIO_CMN_BC) {
  342. phy = DPIO_PHY0;
  343. assert_pll_disabled(dev_priv, PIPE_A);
  344. assert_pll_disabled(dev_priv, PIPE_B);
  345. } else {
  346. phy = DPIO_PHY1;
  347. assert_pll_disabled(dev_priv, PIPE_C);
  348. }
  349. I915_WRITE(DISPLAY_PHY_CONTROL, I915_READ(DISPLAY_PHY_CONTROL) &
  350. ~PHY_COM_LANE_RESET_DEASSERT(phy));
  351. vlv_set_power_well(dev_priv, power_well, false);
  352. }
  353. static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
  354. struct i915_power_well *power_well)
  355. {
  356. enum pipe pipe = power_well->data;
  357. bool enabled;
  358. u32 state, ctrl;
  359. mutex_lock(&dev_priv->rps.hw_lock);
  360. state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
  361. /*
  362. * We only ever set the power-on and power-gate states, anything
  363. * else is unexpected.
  364. */
  365. WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
  366. enabled = state == DP_SSS_PWR_ON(pipe);
  367. /*
  368. * A transient state at this point would mean some unexpected party
  369. * is poking at the power controls too.
  370. */
  371. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
  372. WARN_ON(ctrl << 16 != state);
  373. mutex_unlock(&dev_priv->rps.hw_lock);
  374. return enabled;
  375. }
  376. static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
  377. struct i915_power_well *power_well,
  378. bool enable)
  379. {
  380. enum pipe pipe = power_well->data;
  381. u32 state;
  382. u32 ctrl;
  383. state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
  384. mutex_lock(&dev_priv->rps.hw_lock);
  385. #define COND \
  386. ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
  387. if (COND)
  388. goto out;
  389. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  390. ctrl &= ~DP_SSC_MASK(pipe);
  391. ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
  392. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
  393. if (wait_for(COND, 100))
  394. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  395. state,
  396. vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
  397. #undef COND
  398. out:
  399. mutex_unlock(&dev_priv->rps.hw_lock);
  400. }
  401. static void chv_pipe_power_well_sync_hw(struct drm_i915_private *dev_priv,
  402. struct i915_power_well *power_well)
  403. {
  404. chv_set_pipe_power_well(dev_priv, power_well, power_well->count > 0);
  405. }
  406. static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
  407. struct i915_power_well *power_well)
  408. {
  409. WARN_ON_ONCE(power_well->data != PIPE_A &&
  410. power_well->data != PIPE_B &&
  411. power_well->data != PIPE_C);
  412. chv_set_pipe_power_well(dev_priv, power_well, true);
  413. }
  414. static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
  415. struct i915_power_well *power_well)
  416. {
  417. WARN_ON_ONCE(power_well->data != PIPE_A &&
  418. power_well->data != PIPE_B &&
  419. power_well->data != PIPE_C);
  420. chv_set_pipe_power_well(dev_priv, power_well, false);
  421. }
  422. static void check_power_well_state(struct drm_i915_private *dev_priv,
  423. struct i915_power_well *power_well)
  424. {
  425. bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
  426. if (power_well->always_on || !i915.disable_power_well) {
  427. if (!enabled)
  428. goto mismatch;
  429. return;
  430. }
  431. if (enabled != (power_well->count > 0))
  432. goto mismatch;
  433. return;
  434. mismatch:
  435. WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
  436. power_well->name, power_well->always_on, enabled,
  437. power_well->count, i915.disable_power_well);
  438. }
  439. void intel_display_power_get(struct drm_i915_private *dev_priv,
  440. enum intel_display_power_domain domain)
  441. {
  442. struct i915_power_domains *power_domains;
  443. struct i915_power_well *power_well;
  444. int i;
  445. intel_runtime_pm_get(dev_priv);
  446. power_domains = &dev_priv->power_domains;
  447. mutex_lock(&power_domains->lock);
  448. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  449. if (!power_well->count++) {
  450. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  451. power_well->ops->enable(dev_priv, power_well);
  452. power_well->hw_enabled = true;
  453. }
  454. check_power_well_state(dev_priv, power_well);
  455. }
  456. power_domains->domain_use_count[domain]++;
  457. mutex_unlock(&power_domains->lock);
  458. }
  459. void intel_display_power_put(struct drm_i915_private *dev_priv,
  460. enum intel_display_power_domain domain)
  461. {
  462. struct i915_power_domains *power_domains;
  463. struct i915_power_well *power_well;
  464. int i;
  465. power_domains = &dev_priv->power_domains;
  466. mutex_lock(&power_domains->lock);
  467. WARN_ON(!power_domains->domain_use_count[domain]);
  468. power_domains->domain_use_count[domain]--;
  469. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  470. WARN_ON(!power_well->count);
  471. if (!--power_well->count && i915.disable_power_well) {
  472. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  473. power_well->hw_enabled = false;
  474. power_well->ops->disable(dev_priv, power_well);
  475. }
  476. check_power_well_state(dev_priv, power_well);
  477. }
  478. mutex_unlock(&power_domains->lock);
  479. intel_runtime_pm_put(dev_priv);
  480. }
  481. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  482. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  483. BIT(POWER_DOMAIN_PIPE_A) | \
  484. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  485. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  486. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  487. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  488. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  489. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  490. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  491. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  492. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  493. BIT(POWER_DOMAIN_PORT_CRT) | \
  494. BIT(POWER_DOMAIN_PLLS) | \
  495. BIT(POWER_DOMAIN_INIT))
  496. #define HSW_DISPLAY_POWER_DOMAINS ( \
  497. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  498. BIT(POWER_DOMAIN_INIT))
  499. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  500. HSW_ALWAYS_ON_POWER_DOMAINS | \
  501. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  502. #define BDW_DISPLAY_POWER_DOMAINS ( \
  503. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  504. BIT(POWER_DOMAIN_INIT))
  505. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  506. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  507. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  508. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  509. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  510. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  511. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  512. BIT(POWER_DOMAIN_PORT_CRT) | \
  513. BIT(POWER_DOMAIN_INIT))
  514. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  515. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  516. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  517. BIT(POWER_DOMAIN_INIT))
  518. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  519. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  520. BIT(POWER_DOMAIN_INIT))
  521. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  522. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  523. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  524. BIT(POWER_DOMAIN_INIT))
  525. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  526. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  527. BIT(POWER_DOMAIN_INIT))
  528. #define CHV_PIPE_A_POWER_DOMAINS ( \
  529. BIT(POWER_DOMAIN_PIPE_A) | \
  530. BIT(POWER_DOMAIN_INIT))
  531. #define CHV_PIPE_B_POWER_DOMAINS ( \
  532. BIT(POWER_DOMAIN_PIPE_B) | \
  533. BIT(POWER_DOMAIN_INIT))
  534. #define CHV_PIPE_C_POWER_DOMAINS ( \
  535. BIT(POWER_DOMAIN_PIPE_C) | \
  536. BIT(POWER_DOMAIN_INIT))
  537. #define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
  538. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  539. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  540. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  541. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  542. BIT(POWER_DOMAIN_INIT))
  543. #define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
  544. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  545. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  546. BIT(POWER_DOMAIN_INIT))
  547. #define CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS ( \
  548. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  549. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  550. BIT(POWER_DOMAIN_INIT))
  551. #define CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS ( \
  552. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  553. BIT(POWER_DOMAIN_INIT))
  554. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  555. .sync_hw = i9xx_always_on_power_well_noop,
  556. .enable = i9xx_always_on_power_well_noop,
  557. .disable = i9xx_always_on_power_well_noop,
  558. .is_enabled = i9xx_always_on_power_well_enabled,
  559. };
  560. static const struct i915_power_well_ops chv_pipe_power_well_ops = {
  561. .sync_hw = chv_pipe_power_well_sync_hw,
  562. .enable = chv_pipe_power_well_enable,
  563. .disable = chv_pipe_power_well_disable,
  564. .is_enabled = chv_pipe_power_well_enabled,
  565. };
  566. static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
  567. .sync_hw = vlv_power_well_sync_hw,
  568. .enable = chv_dpio_cmn_power_well_enable,
  569. .disable = chv_dpio_cmn_power_well_disable,
  570. .is_enabled = vlv_power_well_enabled,
  571. };
  572. static struct i915_power_well i9xx_always_on_power_well[] = {
  573. {
  574. .name = "always-on",
  575. .always_on = 1,
  576. .domains = POWER_DOMAIN_MASK,
  577. .ops = &i9xx_always_on_power_well_ops,
  578. },
  579. };
  580. static const struct i915_power_well_ops hsw_power_well_ops = {
  581. .sync_hw = hsw_power_well_sync_hw,
  582. .enable = hsw_power_well_enable,
  583. .disable = hsw_power_well_disable,
  584. .is_enabled = hsw_power_well_enabled,
  585. };
  586. static struct i915_power_well hsw_power_wells[] = {
  587. {
  588. .name = "always-on",
  589. .always_on = 1,
  590. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  591. .ops = &i9xx_always_on_power_well_ops,
  592. },
  593. {
  594. .name = "display",
  595. .domains = HSW_DISPLAY_POWER_DOMAINS,
  596. .ops = &hsw_power_well_ops,
  597. },
  598. };
  599. static struct i915_power_well bdw_power_wells[] = {
  600. {
  601. .name = "always-on",
  602. .always_on = 1,
  603. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  604. .ops = &i9xx_always_on_power_well_ops,
  605. },
  606. {
  607. .name = "display",
  608. .domains = BDW_DISPLAY_POWER_DOMAINS,
  609. .ops = &hsw_power_well_ops,
  610. },
  611. };
  612. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  613. .sync_hw = vlv_power_well_sync_hw,
  614. .enable = vlv_display_power_well_enable,
  615. .disable = vlv_display_power_well_disable,
  616. .is_enabled = vlv_power_well_enabled,
  617. };
  618. static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
  619. .sync_hw = vlv_power_well_sync_hw,
  620. .enable = vlv_dpio_cmn_power_well_enable,
  621. .disable = vlv_dpio_cmn_power_well_disable,
  622. .is_enabled = vlv_power_well_enabled,
  623. };
  624. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  625. .sync_hw = vlv_power_well_sync_hw,
  626. .enable = vlv_power_well_enable,
  627. .disable = vlv_power_well_disable,
  628. .is_enabled = vlv_power_well_enabled,
  629. };
  630. static struct i915_power_well vlv_power_wells[] = {
  631. {
  632. .name = "always-on",
  633. .always_on = 1,
  634. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  635. .ops = &i9xx_always_on_power_well_ops,
  636. },
  637. {
  638. .name = "display",
  639. .domains = VLV_DISPLAY_POWER_DOMAINS,
  640. .data = PUNIT_POWER_WELL_DISP2D,
  641. .ops = &vlv_display_power_well_ops,
  642. },
  643. {
  644. .name = "dpio-tx-b-01",
  645. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  646. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  647. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  648. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  649. .ops = &vlv_dpio_power_well_ops,
  650. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  651. },
  652. {
  653. .name = "dpio-tx-b-23",
  654. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  655. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  656. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  657. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  658. .ops = &vlv_dpio_power_well_ops,
  659. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  660. },
  661. {
  662. .name = "dpio-tx-c-01",
  663. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  664. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  665. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  666. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  667. .ops = &vlv_dpio_power_well_ops,
  668. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  669. },
  670. {
  671. .name = "dpio-tx-c-23",
  672. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  673. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  674. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  675. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  676. .ops = &vlv_dpio_power_well_ops,
  677. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  678. },
  679. {
  680. .name = "dpio-common",
  681. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  682. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  683. .ops = &vlv_dpio_cmn_power_well_ops,
  684. },
  685. };
  686. static struct i915_power_well chv_power_wells[] = {
  687. {
  688. .name = "always-on",
  689. .always_on = 1,
  690. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  691. .ops = &i9xx_always_on_power_well_ops,
  692. },
  693. #if 0
  694. {
  695. .name = "display",
  696. .domains = VLV_DISPLAY_POWER_DOMAINS,
  697. .data = PUNIT_POWER_WELL_DISP2D,
  698. .ops = &vlv_display_power_well_ops,
  699. },
  700. {
  701. .name = "pipe-a",
  702. .domains = CHV_PIPE_A_POWER_DOMAINS,
  703. .data = PIPE_A,
  704. .ops = &chv_pipe_power_well_ops,
  705. },
  706. {
  707. .name = "pipe-b",
  708. .domains = CHV_PIPE_B_POWER_DOMAINS,
  709. .data = PIPE_B,
  710. .ops = &chv_pipe_power_well_ops,
  711. },
  712. {
  713. .name = "pipe-c",
  714. .domains = CHV_PIPE_C_POWER_DOMAINS,
  715. .data = PIPE_C,
  716. .ops = &chv_pipe_power_well_ops,
  717. },
  718. #endif
  719. {
  720. .name = "dpio-common-bc",
  721. /*
  722. * XXX: cmnreset for one PHY seems to disturb the other.
  723. * As a workaround keep both powered on at the same
  724. * time for now.
  725. */
  726. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
  727. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  728. .ops = &chv_dpio_cmn_power_well_ops,
  729. },
  730. {
  731. .name = "dpio-common-d",
  732. /*
  733. * XXX: cmnreset for one PHY seems to disturb the other.
  734. * As a workaround keep both powered on at the same
  735. * time for now.
  736. */
  737. .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS | CHV_DPIO_CMN_D_POWER_DOMAINS,
  738. .data = PUNIT_POWER_WELL_DPIO_CMN_D,
  739. .ops = &chv_dpio_cmn_power_well_ops,
  740. },
  741. #if 0
  742. {
  743. .name = "dpio-tx-b-01",
  744. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  745. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  746. .ops = &vlv_dpio_power_well_ops,
  747. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  748. },
  749. {
  750. .name = "dpio-tx-b-23",
  751. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  752. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS,
  753. .ops = &vlv_dpio_power_well_ops,
  754. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  755. },
  756. {
  757. .name = "dpio-tx-c-01",
  758. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  759. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  760. .ops = &vlv_dpio_power_well_ops,
  761. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  762. },
  763. {
  764. .name = "dpio-tx-c-23",
  765. .domains = VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  766. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  767. .ops = &vlv_dpio_power_well_ops,
  768. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  769. },
  770. {
  771. .name = "dpio-tx-d-01",
  772. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  773. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  774. .ops = &vlv_dpio_power_well_ops,
  775. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_01,
  776. },
  777. {
  778. .name = "dpio-tx-d-23",
  779. .domains = CHV_DPIO_TX_D_LANES_01_POWER_DOMAINS |
  780. CHV_DPIO_TX_D_LANES_23_POWER_DOMAINS,
  781. .ops = &vlv_dpio_power_well_ops,
  782. .data = PUNIT_POWER_WELL_DPIO_TX_D_LANES_23,
  783. },
  784. #endif
  785. };
  786. static struct i915_power_well *lookup_power_well(struct drm_i915_private *dev_priv,
  787. enum punit_power_well power_well_id)
  788. {
  789. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  790. struct i915_power_well *power_well;
  791. int i;
  792. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  793. if (power_well->data == power_well_id)
  794. return power_well;
  795. }
  796. return NULL;
  797. }
  798. #define set_power_wells(power_domains, __power_wells) ({ \
  799. (power_domains)->power_wells = (__power_wells); \
  800. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  801. })
  802. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  803. {
  804. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  805. mutex_init(&power_domains->lock);
  806. /*
  807. * The enabling order will be from lower to higher indexed wells,
  808. * the disabling order is reversed.
  809. */
  810. if (IS_HASWELL(dev_priv->dev)) {
  811. set_power_wells(power_domains, hsw_power_wells);
  812. hsw_pwr = power_domains;
  813. } else if (IS_BROADWELL(dev_priv->dev)) {
  814. set_power_wells(power_domains, bdw_power_wells);
  815. hsw_pwr = power_domains;
  816. } else if (IS_CHERRYVIEW(dev_priv->dev)) {
  817. set_power_wells(power_domains, chv_power_wells);
  818. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  819. set_power_wells(power_domains, vlv_power_wells);
  820. } else {
  821. set_power_wells(power_domains, i9xx_always_on_power_well);
  822. }
  823. return 0;
  824. }
  825. void intel_power_domains_remove(struct drm_i915_private *dev_priv)
  826. {
  827. hsw_pwr = NULL;
  828. }
  829. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  830. {
  831. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  832. struct i915_power_well *power_well;
  833. int i;
  834. mutex_lock(&power_domains->lock);
  835. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  836. power_well->ops->sync_hw(dev_priv, power_well);
  837. power_well->hw_enabled = power_well->ops->is_enabled(dev_priv,
  838. power_well);
  839. }
  840. mutex_unlock(&power_domains->lock);
  841. }
  842. static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
  843. {
  844. struct i915_power_well *cmn =
  845. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DPIO_CMN_BC);
  846. struct i915_power_well *disp2d =
  847. lookup_power_well(dev_priv, PUNIT_POWER_WELL_DISP2D);
  848. /* nothing to do if common lane is already off */
  849. if (!cmn->ops->is_enabled(dev_priv, cmn))
  850. return;
  851. /* If the display might be already active skip this */
  852. if (disp2d->ops->is_enabled(dev_priv, disp2d) &&
  853. I915_READ(DPIO_CTL) & DPIO_CMNRST)
  854. return;
  855. DRM_DEBUG_KMS("toggling display PHY side reset\n");
  856. /* cmnlane needs DPLL registers */
  857. disp2d->ops->enable(dev_priv, disp2d);
  858. /*
  859. * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
  860. * Need to assert and de-assert PHY SB reset by gating the
  861. * common lane power, then un-gating it.
  862. * Simply ungating isn't enough to reset the PHY enough to get
  863. * ports and lanes running.
  864. */
  865. cmn->ops->disable(dev_priv, cmn);
  866. }
  867. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  868. {
  869. struct drm_device *dev = dev_priv->dev;
  870. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  871. power_domains->initializing = true;
  872. if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) {
  873. mutex_lock(&power_domains->lock);
  874. vlv_cmnlane_wa(dev_priv);
  875. mutex_unlock(&power_domains->lock);
  876. }
  877. /* For now, we need the power well to be always enabled. */
  878. intel_display_set_init_power(dev_priv, true);
  879. intel_power_domains_resume(dev_priv);
  880. power_domains->initializing = false;
  881. }
  882. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  883. {
  884. intel_runtime_pm_get(dev_priv);
  885. }
  886. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  887. {
  888. intel_runtime_pm_put(dev_priv);
  889. }
  890. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  891. {
  892. struct drm_device *dev = dev_priv->dev;
  893. struct device *device = &dev->pdev->dev;
  894. if (!HAS_RUNTIME_PM(dev))
  895. return;
  896. pm_runtime_get_sync(device);
  897. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  898. }
  899. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  900. {
  901. struct drm_device *dev = dev_priv->dev;
  902. struct device *device = &dev->pdev->dev;
  903. if (!HAS_RUNTIME_PM(dev))
  904. return;
  905. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  906. pm_runtime_get_noresume(device);
  907. }
  908. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  909. {
  910. struct drm_device *dev = dev_priv->dev;
  911. struct device *device = &dev->pdev->dev;
  912. if (!HAS_RUNTIME_PM(dev))
  913. return;
  914. pm_runtime_mark_last_busy(device);
  915. pm_runtime_put_autosuspend(device);
  916. }
  917. void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
  918. {
  919. struct drm_device *dev = dev_priv->dev;
  920. struct device *device = &dev->pdev->dev;
  921. if (!HAS_RUNTIME_PM(dev))
  922. return;
  923. pm_runtime_set_active(device);
  924. /*
  925. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  926. * requirement.
  927. */
  928. if (!intel_enable_rc6(dev)) {
  929. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  930. return;
  931. }
  932. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  933. pm_runtime_mark_last_busy(device);
  934. pm_runtime_use_autosuspend(device);
  935. pm_runtime_put_autosuspend(device);
  936. }
  937. void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
  938. {
  939. struct drm_device *dev = dev_priv->dev;
  940. struct device *device = &dev->pdev->dev;
  941. if (!HAS_RUNTIME_PM(dev))
  942. return;
  943. if (!intel_enable_rc6(dev))
  944. return;
  945. /* Make sure we're not suspended first. */
  946. pm_runtime_get_sync(device);
  947. pm_runtime_disable(device);
  948. }
  949. /* Display audio driver power well request */
  950. int i915_request_power_well(void)
  951. {
  952. struct drm_i915_private *dev_priv;
  953. if (!hsw_pwr)
  954. return -ENODEV;
  955. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  956. power_domains);
  957. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  958. return 0;
  959. }
  960. EXPORT_SYMBOL_GPL(i915_request_power_well);
  961. /* Display audio driver power well release */
  962. int i915_release_power_well(void)
  963. {
  964. struct drm_i915_private *dev_priv;
  965. if (!hsw_pwr)
  966. return -ENODEV;
  967. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  968. power_domains);
  969. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  970. return 0;
  971. }
  972. EXPORT_SYMBOL_GPL(i915_release_power_well);
  973. /*
  974. * Private interface for the audio driver to get CDCLK in kHz.
  975. *
  976. * Caller must request power well using i915_request_power_well() prior to
  977. * making the call.
  978. */
  979. int i915_get_cdclk_freq(void)
  980. {
  981. struct drm_i915_private *dev_priv;
  982. if (!hsw_pwr)
  983. return -ENODEV;
  984. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  985. power_domains);
  986. return intel_ddi_get_cdclk_freq(dev_priv);
  987. }
  988. EXPORT_SYMBOL_GPL(i915_get_cdclk_freq);