locore.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Main entry point for the guest, exception handling.
  7. *
  8. * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
  9. * Authors: Sanjay Lal <sanjayl@kymasys.com>
  10. */
  11. #include <asm/asm.h>
  12. #include <asm/asmmacro.h>
  13. #include <asm/regdef.h>
  14. #include <asm/mipsregs.h>
  15. #include <asm/stackframe.h>
  16. #include <asm/asm-offsets.h>
  17. #define _C_LABEL(x) x
  18. #define MIPSX(name) mips32_ ## name
  19. #define CALLFRAME_SIZ 32
  20. /*
  21. * VECTOR
  22. * exception vector entrypoint
  23. */
  24. #define VECTOR(x, regmask) \
  25. .ent _C_LABEL(x),0; \
  26. EXPORT(x);
  27. #define VECTOR_END(x) \
  28. EXPORT(x);
  29. /* Overload, Danger Will Robinson!! */
  30. #define PT_HOST_ASID PT_BVADDR
  31. #define PT_HOST_USERLOCAL PT_EPC
  32. #define CP0_DDATA_LO $28,3
  33. #define CP0_EBASE $15,1
  34. #define CP0_INTCTL $12,1
  35. #define CP0_SRSCTL $12,2
  36. #define CP0_SRSMAP $12,3
  37. #define CP0_HWRENA $7,0
  38. /* Resume Flags */
  39. #define RESUME_FLAG_HOST (1<<1) /* Resume host? */
  40. #define RESUME_GUEST 0
  41. #define RESUME_HOST RESUME_FLAG_HOST
  42. /*
  43. * __kvm_mips_vcpu_run: entry point to the guest
  44. * a0: run
  45. * a1: vcpu
  46. */
  47. .set noreorder
  48. .set noat
  49. FEXPORT(__kvm_mips_vcpu_run)
  50. /* k0/k1 not being used in host kernel context */
  51. INT_ADDIU k1, sp, -PT_SIZE
  52. LONG_S $0, PT_R0(k1)
  53. LONG_S $1, PT_R1(k1)
  54. LONG_S $2, PT_R2(k1)
  55. LONG_S $3, PT_R3(k1)
  56. LONG_S $4, PT_R4(k1)
  57. LONG_S $5, PT_R5(k1)
  58. LONG_S $6, PT_R6(k1)
  59. LONG_S $7, PT_R7(k1)
  60. LONG_S $8, PT_R8(k1)
  61. LONG_S $9, PT_R9(k1)
  62. LONG_S $10, PT_R10(k1)
  63. LONG_S $11, PT_R11(k1)
  64. LONG_S $12, PT_R12(k1)
  65. LONG_S $13, PT_R13(k1)
  66. LONG_S $14, PT_R14(k1)
  67. LONG_S $15, PT_R15(k1)
  68. LONG_S $16, PT_R16(k1)
  69. LONG_S $17, PT_R17(k1)
  70. LONG_S $18, PT_R18(k1)
  71. LONG_S $19, PT_R19(k1)
  72. LONG_S $20, PT_R20(k1)
  73. LONG_S $21, PT_R21(k1)
  74. LONG_S $22, PT_R22(k1)
  75. LONG_S $23, PT_R23(k1)
  76. LONG_S $24, PT_R24(k1)
  77. LONG_S $25, PT_R25(k1)
  78. /*
  79. * XXXKYMA k0/k1 not saved, not being used if we got here through
  80. * an ioctl()
  81. */
  82. LONG_S $28, PT_R28(k1)
  83. LONG_S $29, PT_R29(k1)
  84. LONG_S $30, PT_R30(k1)
  85. LONG_S $31, PT_R31(k1)
  86. /* Save hi/lo */
  87. mflo v0
  88. LONG_S v0, PT_LO(k1)
  89. mfhi v1
  90. LONG_S v1, PT_HI(k1)
  91. /* Save host status */
  92. mfc0 v0, CP0_STATUS
  93. LONG_S v0, PT_STATUS(k1)
  94. /* Save host ASID, shove it into the BVADDR location */
  95. mfc0 v1, CP0_ENTRYHI
  96. andi v1, 0xff
  97. LONG_S v1, PT_HOST_ASID(k1)
  98. /* Save DDATA_LO, will be used to store pointer to vcpu */
  99. mfc0 v1, CP0_DDATA_LO
  100. LONG_S v1, PT_HOST_USERLOCAL(k1)
  101. /* DDATA_LO has pointer to vcpu */
  102. mtc0 a1, CP0_DDATA_LO
  103. /* Offset into vcpu->arch */
  104. INT_ADDIU k1, a1, VCPU_HOST_ARCH
  105. /*
  106. * Save the host stack to VCPU, used for exception processing
  107. * when we exit from the Guest
  108. */
  109. LONG_S sp, VCPU_HOST_STACK(k1)
  110. /* Save the kernel gp as well */
  111. LONG_S gp, VCPU_HOST_GP(k1)
  112. /*
  113. * Setup status register for running the guest in UM, interrupts
  114. * are disabled
  115. */
  116. li k0, (ST0_EXL | KSU_USER | ST0_BEV)
  117. mtc0 k0, CP0_STATUS
  118. ehb
  119. /* load up the new EBASE */
  120. LONG_L k0, VCPU_GUEST_EBASE(k1)
  121. mtc0 k0, CP0_EBASE
  122. /*
  123. * Now that the new EBASE has been loaded, unset BEV, set
  124. * interrupt mask as it was but make sure that timer interrupts
  125. * are enabled
  126. */
  127. li k0, (ST0_EXL | KSU_USER | ST0_IE)
  128. andi v0, v0, ST0_IM
  129. or k0, k0, v0
  130. mtc0 k0, CP0_STATUS
  131. ehb
  132. /* Set Guest EPC */
  133. LONG_L t0, VCPU_PC(k1)
  134. mtc0 t0, CP0_EPC
  135. FEXPORT(__kvm_mips_load_asid)
  136. /* Set the ASID for the Guest Kernel */
  137. INT_SLL t0, t0, 1 /* with kseg0 @ 0x40000000, kernel */
  138. /* addresses shift to 0x80000000 */
  139. bltz t0, 1f /* If kernel */
  140. INT_ADDIU t1, k1, VCPU_GUEST_KERNEL_ASID /* (BD) */
  141. INT_ADDIU t1, k1, VCPU_GUEST_USER_ASID /* else user */
  142. 1:
  143. /* t1: contains the base of the ASID array, need to get the cpu id */
  144. LONG_L t2, TI_CPU($28) /* smp_processor_id */
  145. INT_SLL t2, t2, 2 /* x4 */
  146. REG_ADDU t3, t1, t2
  147. LONG_L k0, (t3)
  148. andi k0, k0, 0xff
  149. mtc0 k0, CP0_ENTRYHI
  150. ehb
  151. /* Disable RDHWR access */
  152. mtc0 zero, CP0_HWRENA
  153. /* Now load up the Guest Context from VCPU */
  154. LONG_L $1, VCPU_R1(k1)
  155. LONG_L $2, VCPU_R2(k1)
  156. LONG_L $3, VCPU_R3(k1)
  157. LONG_L $4, VCPU_R4(k1)
  158. LONG_L $5, VCPU_R5(k1)
  159. LONG_L $6, VCPU_R6(k1)
  160. LONG_L $7, VCPU_R7(k1)
  161. LONG_L $8, VCPU_R8(k1)
  162. LONG_L $9, VCPU_R9(k1)
  163. LONG_L $10, VCPU_R10(k1)
  164. LONG_L $11, VCPU_R11(k1)
  165. LONG_L $12, VCPU_R12(k1)
  166. LONG_L $13, VCPU_R13(k1)
  167. LONG_L $14, VCPU_R14(k1)
  168. LONG_L $15, VCPU_R15(k1)
  169. LONG_L $16, VCPU_R16(k1)
  170. LONG_L $17, VCPU_R17(k1)
  171. LONG_L $18, VCPU_R18(k1)
  172. LONG_L $19, VCPU_R19(k1)
  173. LONG_L $20, VCPU_R20(k1)
  174. LONG_L $21, VCPU_R21(k1)
  175. LONG_L $22, VCPU_R22(k1)
  176. LONG_L $23, VCPU_R23(k1)
  177. LONG_L $24, VCPU_R24(k1)
  178. LONG_L $25, VCPU_R25(k1)
  179. /* k0/k1 loaded up later */
  180. LONG_L $28, VCPU_R28(k1)
  181. LONG_L $29, VCPU_R29(k1)
  182. LONG_L $30, VCPU_R30(k1)
  183. LONG_L $31, VCPU_R31(k1)
  184. /* Restore hi/lo */
  185. LONG_L k0, VCPU_LO(k1)
  186. mtlo k0
  187. LONG_L k0, VCPU_HI(k1)
  188. mthi k0
  189. FEXPORT(__kvm_mips_load_k0k1)
  190. /* Restore the guest's k0/k1 registers */
  191. LONG_L k0, VCPU_R26(k1)
  192. LONG_L k1, VCPU_R27(k1)
  193. /* Jump to guest */
  194. eret
  195. VECTOR(MIPSX(exception), unknown)
  196. /* Find out what mode we came from and jump to the proper handler. */
  197. mtc0 k0, CP0_ERROREPC #01: Save guest k0
  198. ehb #02:
  199. mfc0 k0, CP0_EBASE #02: Get EBASE
  200. INT_SRL k0, k0, 10 #03: Get rid of CPUNum
  201. INT_SLL k0, k0, 10 #04
  202. LONG_S k1, 0x3000(k0) #05: Save k1 @ offset 0x3000
  203. INT_ADDIU k0, k0, 0x2000 #06: Exception handler is
  204. # installed @ offset 0x2000
  205. j k0 #07: jump to the function
  206. nop #08: branch delay slot
  207. VECTOR_END(MIPSX(exceptionEnd))
  208. .end MIPSX(exception)
  209. /*
  210. * Generic Guest exception handler. We end up here when the guest
  211. * does something that causes a trap to kernel mode.
  212. */
  213. NESTED (MIPSX(GuestException), CALLFRAME_SIZ, ra)
  214. /* Get the VCPU pointer from DDTATA_LO */
  215. mfc0 k1, CP0_DDATA_LO
  216. INT_ADDIU k1, k1, VCPU_HOST_ARCH
  217. /* Start saving Guest context to VCPU */
  218. LONG_S $0, VCPU_R0(k1)
  219. LONG_S $1, VCPU_R1(k1)
  220. LONG_S $2, VCPU_R2(k1)
  221. LONG_S $3, VCPU_R3(k1)
  222. LONG_S $4, VCPU_R4(k1)
  223. LONG_S $5, VCPU_R5(k1)
  224. LONG_S $6, VCPU_R6(k1)
  225. LONG_S $7, VCPU_R7(k1)
  226. LONG_S $8, VCPU_R8(k1)
  227. LONG_S $9, VCPU_R9(k1)
  228. LONG_S $10, VCPU_R10(k1)
  229. LONG_S $11, VCPU_R11(k1)
  230. LONG_S $12, VCPU_R12(k1)
  231. LONG_S $13, VCPU_R13(k1)
  232. LONG_S $14, VCPU_R14(k1)
  233. LONG_S $15, VCPU_R15(k1)
  234. LONG_S $16, VCPU_R16(k1)
  235. LONG_S $17, VCPU_R17(k1)
  236. LONG_S $18, VCPU_R18(k1)
  237. LONG_S $19, VCPU_R19(k1)
  238. LONG_S $20, VCPU_R20(k1)
  239. LONG_S $21, VCPU_R21(k1)
  240. LONG_S $22, VCPU_R22(k1)
  241. LONG_S $23, VCPU_R23(k1)
  242. LONG_S $24, VCPU_R24(k1)
  243. LONG_S $25, VCPU_R25(k1)
  244. /* Guest k0/k1 saved later */
  245. LONG_S $28, VCPU_R28(k1)
  246. LONG_S $29, VCPU_R29(k1)
  247. LONG_S $30, VCPU_R30(k1)
  248. LONG_S $31, VCPU_R31(k1)
  249. /* We need to save hi/lo and restore them on the way out */
  250. mfhi t0
  251. LONG_S t0, VCPU_HI(k1)
  252. mflo t0
  253. LONG_S t0, VCPU_LO(k1)
  254. /* Finally save guest k0/k1 to VCPU */
  255. mfc0 t0, CP0_ERROREPC
  256. LONG_S t0, VCPU_R26(k1)
  257. /* Get GUEST k1 and save it in VCPU */
  258. PTR_LI t1, ~0x2ff
  259. mfc0 t0, CP0_EBASE
  260. and t0, t0, t1
  261. LONG_L t0, 0x3000(t0)
  262. LONG_S t0, VCPU_R27(k1)
  263. /* Now that context has been saved, we can use other registers */
  264. /* Restore vcpu */
  265. mfc0 a1, CP0_DDATA_LO
  266. move s1, a1
  267. /* Restore run (vcpu->run) */
  268. LONG_L a0, VCPU_RUN(a1)
  269. /* Save pointer to run in s0, will be saved by the compiler */
  270. move s0, a0
  271. /*
  272. * Save Host level EPC, BadVaddr and Cause to VCPU, useful to
  273. * process the exception
  274. */
  275. mfc0 k0,CP0_EPC
  276. LONG_S k0, VCPU_PC(k1)
  277. mfc0 k0, CP0_BADVADDR
  278. LONG_S k0, VCPU_HOST_CP0_BADVADDR(k1)
  279. mfc0 k0, CP0_CAUSE
  280. LONG_S k0, VCPU_HOST_CP0_CAUSE(k1)
  281. mfc0 k0, CP0_ENTRYHI
  282. LONG_S k0, VCPU_HOST_ENTRYHI(k1)
  283. /* Now restore the host state just enough to run the handlers */
  284. /* Swtich EBASE to the one used by Linux */
  285. /* load up the host EBASE */
  286. mfc0 v0, CP0_STATUS
  287. .set at
  288. or k0, v0, ST0_BEV
  289. .set noat
  290. mtc0 k0, CP0_STATUS
  291. ehb
  292. LONG_L k0, VCPU_HOST_EBASE(k1)
  293. mtc0 k0,CP0_EBASE
  294. /*
  295. * If FPU is enabled, save FCR31 and clear it so that later ctc1's don't
  296. * trigger FPE for pending exceptions.
  297. */
  298. .set at
  299. and v1, v0, ST0_CU1
  300. beqz v1, 1f
  301. nop
  302. .set push
  303. SET_HARDFLOAT
  304. cfc1 t0, fcr31
  305. sw t0, VCPU_FCR31(k1)
  306. ctc1 zero,fcr31
  307. .set pop
  308. .set noat
  309. 1:
  310. /* Now that the new EBASE has been loaded, unset BEV and KSU_USER */
  311. .set at
  312. and v0, v0, ~(ST0_EXL | KSU_USER | ST0_IE)
  313. or v0, v0, ST0_CU0
  314. .set noat
  315. mtc0 v0, CP0_STATUS
  316. ehb
  317. /* Load up host GP */
  318. LONG_L gp, VCPU_HOST_GP(k1)
  319. /* Need a stack before we can jump to "C" */
  320. LONG_L sp, VCPU_HOST_STACK(k1)
  321. /* Saved host state */
  322. INT_ADDIU sp, sp, -PT_SIZE
  323. /*
  324. * XXXKYMA do we need to load the host ASID, maybe not because the
  325. * kernel entries are marked GLOBAL, need to verify
  326. */
  327. /* Restore host DDATA_LO */
  328. LONG_L k0, PT_HOST_USERLOCAL(sp)
  329. mtc0 k0, CP0_DDATA_LO
  330. /* Restore RDHWR access */
  331. PTR_LI k0, 0x2000000F
  332. mtc0 k0, CP0_HWRENA
  333. /* Jump to handler */
  334. FEXPORT(__kvm_mips_jump_to_handler)
  335. /*
  336. * XXXKYMA: not sure if this is safe, how large is the stack??
  337. * Now jump to the kvm_mips_handle_exit() to see if we can deal
  338. * with this in the kernel
  339. */
  340. PTR_LA t9, kvm_mips_handle_exit
  341. jalr.hb t9
  342. INT_ADDIU sp, sp, -CALLFRAME_SIZ /* BD Slot */
  343. /* Return from handler Make sure interrupts are disabled */
  344. di
  345. ehb
  346. /*
  347. * XXXKYMA: k0/k1 could have been blown away if we processed
  348. * an exception while we were handling the exception from the
  349. * guest, reload k1
  350. */
  351. move k1, s1
  352. INT_ADDIU k1, k1, VCPU_HOST_ARCH
  353. /*
  354. * Check return value, should tell us if we are returning to the
  355. * host (handle I/O etc)or resuming the guest
  356. */
  357. andi t0, v0, RESUME_HOST
  358. bnez t0, __kvm_mips_return_to_host
  359. nop
  360. __kvm_mips_return_to_guest:
  361. /* Put the saved pointer to vcpu (s1) back into the DDATA_LO Register */
  362. mtc0 s1, CP0_DDATA_LO
  363. /* Load up the Guest EBASE to minimize the window where BEV is set */
  364. LONG_L t0, VCPU_GUEST_EBASE(k1)
  365. /* Switch EBASE back to the one used by KVM */
  366. mfc0 v1, CP0_STATUS
  367. .set at
  368. or k0, v1, ST0_BEV
  369. .set noat
  370. mtc0 k0, CP0_STATUS
  371. ehb
  372. mtc0 t0, CP0_EBASE
  373. /* Setup status register for running guest in UM */
  374. .set at
  375. or v1, v1, (ST0_EXL | KSU_USER | ST0_IE)
  376. and v1, v1, ~(ST0_CU0 | ST0_MX)
  377. .set noat
  378. mtc0 v1, CP0_STATUS
  379. ehb
  380. /* Set Guest EPC */
  381. LONG_L t0, VCPU_PC(k1)
  382. mtc0 t0, CP0_EPC
  383. /* Set the ASID for the Guest Kernel */
  384. INT_SLL t0, t0, 1 /* with kseg0 @ 0x40000000, kernel */
  385. /* addresses shift to 0x80000000 */
  386. bltz t0, 1f /* If kernel */
  387. INT_ADDIU t1, k1, VCPU_GUEST_KERNEL_ASID /* (BD) */
  388. INT_ADDIU t1, k1, VCPU_GUEST_USER_ASID /* else user */
  389. 1:
  390. /* t1: contains the base of the ASID array, need to get the cpu id */
  391. LONG_L t2, TI_CPU($28) /* smp_processor_id */
  392. INT_SLL t2, t2, 2 /* x4 */
  393. REG_ADDU t3, t1, t2
  394. LONG_L k0, (t3)
  395. andi k0, k0, 0xff
  396. mtc0 k0,CP0_ENTRYHI
  397. ehb
  398. /* Disable RDHWR access */
  399. mtc0 zero, CP0_HWRENA
  400. /* load the guest context from VCPU and return */
  401. LONG_L $0, VCPU_R0(k1)
  402. LONG_L $1, VCPU_R1(k1)
  403. LONG_L $2, VCPU_R2(k1)
  404. LONG_L $3, VCPU_R3(k1)
  405. LONG_L $4, VCPU_R4(k1)
  406. LONG_L $5, VCPU_R5(k1)
  407. LONG_L $6, VCPU_R6(k1)
  408. LONG_L $7, VCPU_R7(k1)
  409. LONG_L $8, VCPU_R8(k1)
  410. LONG_L $9, VCPU_R9(k1)
  411. LONG_L $10, VCPU_R10(k1)
  412. LONG_L $11, VCPU_R11(k1)
  413. LONG_L $12, VCPU_R12(k1)
  414. LONG_L $13, VCPU_R13(k1)
  415. LONG_L $14, VCPU_R14(k1)
  416. LONG_L $15, VCPU_R15(k1)
  417. LONG_L $16, VCPU_R16(k1)
  418. LONG_L $17, VCPU_R17(k1)
  419. LONG_L $18, VCPU_R18(k1)
  420. LONG_L $19, VCPU_R19(k1)
  421. LONG_L $20, VCPU_R20(k1)
  422. LONG_L $21, VCPU_R21(k1)
  423. LONG_L $22, VCPU_R22(k1)
  424. LONG_L $23, VCPU_R23(k1)
  425. LONG_L $24, VCPU_R24(k1)
  426. LONG_L $25, VCPU_R25(k1)
  427. /* $/k1 loaded later */
  428. LONG_L $28, VCPU_R28(k1)
  429. LONG_L $29, VCPU_R29(k1)
  430. LONG_L $30, VCPU_R30(k1)
  431. LONG_L $31, VCPU_R31(k1)
  432. FEXPORT(__kvm_mips_skip_guest_restore)
  433. LONG_L k0, VCPU_HI(k1)
  434. mthi k0
  435. LONG_L k0, VCPU_LO(k1)
  436. mtlo k0
  437. LONG_L k0, VCPU_R26(k1)
  438. LONG_L k1, VCPU_R27(k1)
  439. eret
  440. __kvm_mips_return_to_host:
  441. /* EBASE is already pointing to Linux */
  442. LONG_L k1, VCPU_HOST_STACK(k1)
  443. INT_ADDIU k1,k1, -PT_SIZE
  444. /* Restore host DDATA_LO */
  445. LONG_L k0, PT_HOST_USERLOCAL(k1)
  446. mtc0 k0, CP0_DDATA_LO
  447. /* Restore host ASID */
  448. LONG_L k0, PT_HOST_ASID(sp)
  449. andi k0, 0xff
  450. mtc0 k0,CP0_ENTRYHI
  451. ehb
  452. /* Load context saved on the host stack */
  453. LONG_L $0, PT_R0(k1)
  454. LONG_L $1, PT_R1(k1)
  455. /*
  456. * r2/v0 is the return code, shift it down by 2 (arithmetic)
  457. * to recover the err code
  458. */
  459. INT_SRA k0, v0, 2
  460. move $2, k0
  461. LONG_L $3, PT_R3(k1)
  462. LONG_L $4, PT_R4(k1)
  463. LONG_L $5, PT_R5(k1)
  464. LONG_L $6, PT_R6(k1)
  465. LONG_L $7, PT_R7(k1)
  466. LONG_L $8, PT_R8(k1)
  467. LONG_L $9, PT_R9(k1)
  468. LONG_L $10, PT_R10(k1)
  469. LONG_L $11, PT_R11(k1)
  470. LONG_L $12, PT_R12(k1)
  471. LONG_L $13, PT_R13(k1)
  472. LONG_L $14, PT_R14(k1)
  473. LONG_L $15, PT_R15(k1)
  474. LONG_L $16, PT_R16(k1)
  475. LONG_L $17, PT_R17(k1)
  476. LONG_L $18, PT_R18(k1)
  477. LONG_L $19, PT_R19(k1)
  478. LONG_L $20, PT_R20(k1)
  479. LONG_L $21, PT_R21(k1)
  480. LONG_L $22, PT_R22(k1)
  481. LONG_L $23, PT_R23(k1)
  482. LONG_L $24, PT_R24(k1)
  483. LONG_L $25, PT_R25(k1)
  484. /* Host k0/k1 were not saved */
  485. LONG_L $28, PT_R28(k1)
  486. LONG_L $29, PT_R29(k1)
  487. LONG_L $30, PT_R30(k1)
  488. LONG_L k0, PT_HI(k1)
  489. mthi k0
  490. LONG_L k0, PT_LO(k1)
  491. mtlo k0
  492. /* Restore RDHWR access */
  493. PTR_LI k0, 0x2000000F
  494. mtc0 k0, CP0_HWRENA
  495. /* Restore RA, which is the address we will return to */
  496. LONG_L ra, PT_R31(k1)
  497. j ra
  498. nop
  499. VECTOR_END(MIPSX(GuestExceptionEnd))
  500. .end MIPSX(GuestException)
  501. MIPSX(exceptions):
  502. ####
  503. ##### The exception handlers.
  504. #####
  505. .word _C_LABEL(MIPSX(GuestException)) # 0
  506. .word _C_LABEL(MIPSX(GuestException)) # 1
  507. .word _C_LABEL(MIPSX(GuestException)) # 2
  508. .word _C_LABEL(MIPSX(GuestException)) # 3
  509. .word _C_LABEL(MIPSX(GuestException)) # 4
  510. .word _C_LABEL(MIPSX(GuestException)) # 5
  511. .word _C_LABEL(MIPSX(GuestException)) # 6
  512. .word _C_LABEL(MIPSX(GuestException)) # 7
  513. .word _C_LABEL(MIPSX(GuestException)) # 8
  514. .word _C_LABEL(MIPSX(GuestException)) # 9
  515. .word _C_LABEL(MIPSX(GuestException)) # 10
  516. .word _C_LABEL(MIPSX(GuestException)) # 11
  517. .word _C_LABEL(MIPSX(GuestException)) # 12
  518. .word _C_LABEL(MIPSX(GuestException)) # 13
  519. .word _C_LABEL(MIPSX(GuestException)) # 14
  520. .word _C_LABEL(MIPSX(GuestException)) # 15
  521. .word _C_LABEL(MIPSX(GuestException)) # 16
  522. .word _C_LABEL(MIPSX(GuestException)) # 17
  523. .word _C_LABEL(MIPSX(GuestException)) # 18
  524. .word _C_LABEL(MIPSX(GuestException)) # 19
  525. .word _C_LABEL(MIPSX(GuestException)) # 20
  526. .word _C_LABEL(MIPSX(GuestException)) # 21
  527. .word _C_LABEL(MIPSX(GuestException)) # 22
  528. .word _C_LABEL(MIPSX(GuestException)) # 23
  529. .word _C_LABEL(MIPSX(GuestException)) # 24
  530. .word _C_LABEL(MIPSX(GuestException)) # 25
  531. .word _C_LABEL(MIPSX(GuestException)) # 26
  532. .word _C_LABEL(MIPSX(GuestException)) # 27
  533. .word _C_LABEL(MIPSX(GuestException)) # 28
  534. .word _C_LABEL(MIPSX(GuestException)) # 29
  535. .word _C_LABEL(MIPSX(GuestException)) # 30
  536. .word _C_LABEL(MIPSX(GuestException)) # 31