omap_crtc.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742
  1. /*
  2. * drivers/gpu/drm/omapdrm/omap_crtc.c
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Rob Clark <rob@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include "omap_drv.h"
  20. #include <drm/drm_mode.h>
  21. #include <drm/drm_plane_helper.h>
  22. #include "drm_crtc.h"
  23. #include "drm_crtc_helper.h"
  24. #define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
  25. struct omap_crtc {
  26. struct drm_crtc base;
  27. const char *name;
  28. int pipe;
  29. enum omap_channel channel;
  30. struct omap_overlay_manager_info info;
  31. struct drm_encoder *current_encoder;
  32. /*
  33. * Temporary: eventually this will go away, but it is needed
  34. * for now to keep the output's happy. (They only need
  35. * mgr->id.) Eventually this will be replaced w/ something
  36. * more common-panel-framework-y
  37. */
  38. struct omap_overlay_manager *mgr;
  39. struct omap_video_timings timings;
  40. bool enabled;
  41. struct omap_drm_apply apply;
  42. struct omap_drm_irq apply_irq;
  43. struct omap_drm_irq error_irq;
  44. /* list of in-progress apply's: */
  45. struct list_head pending_applies;
  46. /* list of queued apply's: */
  47. struct list_head queued_applies;
  48. /* for handling queued and in-progress applies: */
  49. struct work_struct apply_work;
  50. /* if there is a pending flip, these will be non-null: */
  51. struct drm_pending_vblank_event *event;
  52. struct drm_framebuffer *old_fb;
  53. /* for handling page flips without caring about what
  54. * the callback is called from. Possibly we should just
  55. * make omap_gem always call the cb from the worker so
  56. * we don't have to care about this..
  57. *
  58. * XXX maybe fold into apply_work??
  59. */
  60. struct work_struct page_flip_work;
  61. };
  62. /* -----------------------------------------------------------------------------
  63. * Helper Functions
  64. */
  65. uint32_t pipe2vbl(struct drm_crtc *crtc)
  66. {
  67. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  68. return dispc_mgr_get_vsync_irq(omap_crtc->channel);
  69. }
  70. const struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
  71. {
  72. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  73. return &omap_crtc->timings;
  74. }
  75. enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
  76. {
  77. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  78. return omap_crtc->channel;
  79. }
  80. /* -----------------------------------------------------------------------------
  81. * DSS Manager Functions
  82. */
  83. /*
  84. * Manager-ops, callbacks from output when they need to configure
  85. * the upstream part of the video pipe.
  86. *
  87. * Most of these we can ignore until we add support for command-mode
  88. * panels.. for video-mode the crtc-helpers already do an adequate
  89. * job of sequencing the setup of the video pipe in the proper order
  90. */
  91. /* ovl-mgr-id -> crtc */
  92. static struct omap_crtc *omap_crtcs[8];
  93. /* we can probably ignore these until we support command-mode panels: */
  94. static int omap_crtc_connect(struct omap_overlay_manager *mgr,
  95. struct omap_dss_device *dst)
  96. {
  97. if (mgr->output)
  98. return -EINVAL;
  99. if ((mgr->supported_outputs & dst->id) == 0)
  100. return -EINVAL;
  101. dst->manager = mgr;
  102. mgr->output = dst;
  103. return 0;
  104. }
  105. static void omap_crtc_disconnect(struct omap_overlay_manager *mgr,
  106. struct omap_dss_device *dst)
  107. {
  108. mgr->output->manager = NULL;
  109. mgr->output = NULL;
  110. }
  111. static void omap_crtc_start_update(struct omap_overlay_manager *mgr)
  112. {
  113. }
  114. /* Called only from CRTC pre_apply and suspend/resume handlers. */
  115. static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
  116. {
  117. struct drm_device *dev = crtc->dev;
  118. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  119. enum omap_channel channel = omap_crtc->channel;
  120. struct omap_irq_wait *wait;
  121. u32 framedone_irq, vsync_irq;
  122. int ret;
  123. if (dispc_mgr_is_enabled(channel) == enable)
  124. return;
  125. /*
  126. * Digit output produces some sync lost interrupts during the first
  127. * frame when enabling, so we need to ignore those.
  128. */
  129. omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
  130. framedone_irq = dispc_mgr_get_framedone_irq(channel);
  131. vsync_irq = dispc_mgr_get_vsync_irq(channel);
  132. if (enable) {
  133. wait = omap_irq_wait_init(dev, vsync_irq, 1);
  134. } else {
  135. /*
  136. * When we disable the digit output, we need to wait for
  137. * FRAMEDONE to know that DISPC has finished with the output.
  138. *
  139. * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
  140. * that case we need to use vsync interrupt, and wait for both
  141. * even and odd frames.
  142. */
  143. if (framedone_irq)
  144. wait = omap_irq_wait_init(dev, framedone_irq, 1);
  145. else
  146. wait = omap_irq_wait_init(dev, vsync_irq, 2);
  147. }
  148. dispc_mgr_enable(channel, enable);
  149. ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
  150. if (ret) {
  151. dev_err(dev->dev, "%s: timeout waiting for %s\n",
  152. omap_crtc->name, enable ? "enable" : "disable");
  153. }
  154. omap_irq_register(crtc->dev, &omap_crtc->error_irq);
  155. }
  156. static int omap_crtc_enable(struct omap_overlay_manager *mgr)
  157. {
  158. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  159. dispc_mgr_setup(omap_crtc->channel, &omap_crtc->info);
  160. dispc_mgr_set_timings(omap_crtc->channel,
  161. &omap_crtc->timings);
  162. omap_crtc_set_enabled(&omap_crtc->base, true);
  163. return 0;
  164. }
  165. static void omap_crtc_disable(struct omap_overlay_manager *mgr)
  166. {
  167. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  168. omap_crtc_set_enabled(&omap_crtc->base, false);
  169. }
  170. static void omap_crtc_set_timings(struct omap_overlay_manager *mgr,
  171. const struct omap_video_timings *timings)
  172. {
  173. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  174. DBG("%s", omap_crtc->name);
  175. omap_crtc->timings = *timings;
  176. }
  177. static void omap_crtc_set_lcd_config(struct omap_overlay_manager *mgr,
  178. const struct dss_lcd_mgr_config *config)
  179. {
  180. struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
  181. DBG("%s", omap_crtc->name);
  182. dispc_mgr_set_lcd_config(omap_crtc->channel, config);
  183. }
  184. static int omap_crtc_register_framedone_handler(
  185. struct omap_overlay_manager *mgr,
  186. void (*handler)(void *), void *data)
  187. {
  188. return 0;
  189. }
  190. static void omap_crtc_unregister_framedone_handler(
  191. struct omap_overlay_manager *mgr,
  192. void (*handler)(void *), void *data)
  193. {
  194. }
  195. static const struct dss_mgr_ops mgr_ops = {
  196. .connect = omap_crtc_connect,
  197. .disconnect = omap_crtc_disconnect,
  198. .start_update = omap_crtc_start_update,
  199. .enable = omap_crtc_enable,
  200. .disable = omap_crtc_disable,
  201. .set_timings = omap_crtc_set_timings,
  202. .set_lcd_config = omap_crtc_set_lcd_config,
  203. .register_framedone_handler = omap_crtc_register_framedone_handler,
  204. .unregister_framedone_handler = omap_crtc_unregister_framedone_handler,
  205. };
  206. /* -----------------------------------------------------------------------------
  207. * Apply Logic
  208. */
  209. static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
  210. {
  211. struct omap_crtc *omap_crtc =
  212. container_of(irq, struct omap_crtc, error_irq);
  213. struct drm_crtc *crtc = &omap_crtc->base;
  214. DRM_ERROR("%s: errors: %08x\n", omap_crtc->name, irqstatus);
  215. /* avoid getting in a flood, unregister the irq until next vblank */
  216. __omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
  217. }
  218. static void omap_crtc_apply_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
  219. {
  220. struct omap_crtc *omap_crtc =
  221. container_of(irq, struct omap_crtc, apply_irq);
  222. struct drm_crtc *crtc = &omap_crtc->base;
  223. if (!omap_crtc->error_irq.registered)
  224. __omap_irq_register(crtc->dev, &omap_crtc->error_irq);
  225. if (!dispc_mgr_go_busy(omap_crtc->channel)) {
  226. struct omap_drm_private *priv =
  227. crtc->dev->dev_private;
  228. DBG("%s: apply done", omap_crtc->name);
  229. __omap_irq_unregister(crtc->dev, &omap_crtc->apply_irq);
  230. queue_work(priv->wq, &omap_crtc->apply_work);
  231. }
  232. }
  233. static void apply_worker(struct work_struct *work)
  234. {
  235. struct omap_crtc *omap_crtc =
  236. container_of(work, struct omap_crtc, apply_work);
  237. struct drm_crtc *crtc = &omap_crtc->base;
  238. struct drm_device *dev = crtc->dev;
  239. struct omap_drm_apply *apply, *n;
  240. bool need_apply;
  241. /*
  242. * Synchronize everything on mode_config.mutex, to keep
  243. * the callbacks and list modification all serialized
  244. * with respect to modesetting ioctls from userspace.
  245. */
  246. drm_modeset_lock(&crtc->mutex, NULL);
  247. dispc_runtime_get();
  248. /*
  249. * If we are still pending a previous update, wait.. when the
  250. * pending update completes, we get kicked again.
  251. */
  252. if (omap_crtc->apply_irq.registered)
  253. goto out;
  254. /* finish up previous apply's: */
  255. list_for_each_entry_safe(apply, n,
  256. &omap_crtc->pending_applies, pending_node) {
  257. apply->post_apply(apply);
  258. list_del(&apply->pending_node);
  259. }
  260. need_apply = !list_empty(&omap_crtc->queued_applies);
  261. /* then handle the next round of of queued apply's: */
  262. list_for_each_entry_safe(apply, n,
  263. &omap_crtc->queued_applies, queued_node) {
  264. apply->pre_apply(apply);
  265. list_del(&apply->queued_node);
  266. apply->queued = false;
  267. list_add_tail(&apply->pending_node,
  268. &omap_crtc->pending_applies);
  269. }
  270. if (need_apply) {
  271. enum omap_channel channel = omap_crtc->channel;
  272. DBG("%s: GO", omap_crtc->name);
  273. if (dispc_mgr_is_enabled(channel)) {
  274. dispc_mgr_go(channel);
  275. omap_irq_register(dev, &omap_crtc->apply_irq);
  276. } else {
  277. struct omap_drm_private *priv = dev->dev_private;
  278. queue_work(priv->wq, &omap_crtc->apply_work);
  279. }
  280. }
  281. out:
  282. dispc_runtime_put();
  283. drm_modeset_unlock(&crtc->mutex);
  284. }
  285. int omap_crtc_apply(struct drm_crtc *crtc,
  286. struct omap_drm_apply *apply)
  287. {
  288. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  289. WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
  290. /* no need to queue it again if it is already queued: */
  291. if (apply->queued)
  292. return 0;
  293. apply->queued = true;
  294. list_add_tail(&apply->queued_node, &omap_crtc->queued_applies);
  295. /*
  296. * If there are no currently pending updates, then go ahead and
  297. * kick the worker immediately, otherwise it will run again when
  298. * the current update finishes.
  299. */
  300. if (list_empty(&omap_crtc->pending_applies)) {
  301. struct omap_drm_private *priv = crtc->dev->dev_private;
  302. queue_work(priv->wq, &omap_crtc->apply_work);
  303. }
  304. return 0;
  305. }
  306. static void omap_crtc_pre_apply(struct omap_drm_apply *apply)
  307. {
  308. struct omap_crtc *omap_crtc =
  309. container_of(apply, struct omap_crtc, apply);
  310. struct drm_crtc *crtc = &omap_crtc->base;
  311. struct omap_drm_private *priv = crtc->dev->dev_private;
  312. struct drm_encoder *encoder = NULL;
  313. unsigned int i;
  314. DBG("%s: enabled=%d", omap_crtc->name, omap_crtc->enabled);
  315. for (i = 0; i < priv->num_encoders; i++) {
  316. if (priv->encoders[i]->crtc == crtc) {
  317. encoder = priv->encoders[i];
  318. break;
  319. }
  320. }
  321. if (omap_crtc->current_encoder && encoder != omap_crtc->current_encoder)
  322. omap_encoder_set_enabled(omap_crtc->current_encoder, false);
  323. omap_crtc->current_encoder = encoder;
  324. if (!omap_crtc->enabled) {
  325. if (encoder)
  326. omap_encoder_set_enabled(encoder, false);
  327. } else {
  328. if (encoder) {
  329. omap_encoder_set_enabled(encoder, false);
  330. omap_encoder_update(encoder, omap_crtc->mgr,
  331. &omap_crtc->timings);
  332. omap_encoder_set_enabled(encoder, true);
  333. }
  334. }
  335. }
  336. static void omap_crtc_post_apply(struct omap_drm_apply *apply)
  337. {
  338. /* nothing needed for post-apply */
  339. }
  340. void omap_crtc_flush(struct drm_crtc *crtc)
  341. {
  342. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  343. int loops = 0;
  344. while (!list_empty(&omap_crtc->pending_applies) ||
  345. !list_empty(&omap_crtc->queued_applies) ||
  346. omap_crtc->event || omap_crtc->old_fb) {
  347. if (++loops > 10) {
  348. dev_err(crtc->dev->dev,
  349. "omap_crtc_flush() timeout\n");
  350. break;
  351. }
  352. schedule_timeout_uninterruptible(msecs_to_jiffies(20));
  353. }
  354. }
  355. /* -----------------------------------------------------------------------------
  356. * CRTC Functions
  357. */
  358. static void omap_crtc_destroy(struct drm_crtc *crtc)
  359. {
  360. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  361. DBG("%s", omap_crtc->name);
  362. WARN_ON(omap_crtc->apply_irq.registered);
  363. omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
  364. drm_crtc_cleanup(crtc);
  365. kfree(omap_crtc);
  366. }
  367. static void omap_crtc_dpms(struct drm_crtc *crtc, int mode)
  368. {
  369. struct omap_drm_private *priv = crtc->dev->dev_private;
  370. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  371. bool enabled = (mode == DRM_MODE_DPMS_ON);
  372. int i;
  373. DBG("%s: %d", omap_crtc->name, mode);
  374. if (enabled != omap_crtc->enabled) {
  375. omap_crtc->enabled = enabled;
  376. omap_crtc_apply(crtc, &omap_crtc->apply);
  377. /* Enable/disable all planes associated with the CRTC. */
  378. for (i = 0; i < priv->num_planes; i++) {
  379. struct drm_plane *plane = priv->planes[i];
  380. if (plane->crtc == crtc)
  381. WARN_ON(omap_plane_set_enable(plane, enabled));
  382. }
  383. }
  384. }
  385. static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
  386. const struct drm_display_mode *mode,
  387. struct drm_display_mode *adjusted_mode)
  388. {
  389. return true;
  390. }
  391. static int omap_crtc_mode_set(struct drm_crtc *crtc,
  392. struct drm_display_mode *mode,
  393. struct drm_display_mode *adjusted_mode,
  394. int x, int y,
  395. struct drm_framebuffer *old_fb)
  396. {
  397. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  398. mode = adjusted_mode;
  399. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  400. omap_crtc->name, mode->base.id, mode->name,
  401. mode->vrefresh, mode->clock,
  402. mode->hdisplay, mode->hsync_start,
  403. mode->hsync_end, mode->htotal,
  404. mode->vdisplay, mode->vsync_start,
  405. mode->vsync_end, mode->vtotal,
  406. mode->type, mode->flags);
  407. copy_timings_drm_to_omap(&omap_crtc->timings, mode);
  408. /*
  409. * The primary plane CRTC can be reset if the plane is disabled directly
  410. * through the universal plane API. Set it again here.
  411. */
  412. crtc->primary->crtc = crtc;
  413. return omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
  414. 0, 0, mode->hdisplay, mode->vdisplay,
  415. x, y, mode->hdisplay, mode->vdisplay,
  416. NULL, NULL);
  417. }
  418. static void omap_crtc_prepare(struct drm_crtc *crtc)
  419. {
  420. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  421. DBG("%s", omap_crtc->name);
  422. omap_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  423. }
  424. static void omap_crtc_commit(struct drm_crtc *crtc)
  425. {
  426. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  427. DBG("%s", omap_crtc->name);
  428. omap_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  429. }
  430. static int omap_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  431. struct drm_framebuffer *old_fb)
  432. {
  433. struct drm_plane *plane = crtc->primary;
  434. struct drm_display_mode *mode = &crtc->mode;
  435. return omap_plane_mode_set(plane, crtc, crtc->primary->fb,
  436. 0, 0, mode->hdisplay, mode->vdisplay,
  437. x, y, mode->hdisplay, mode->vdisplay,
  438. NULL, NULL);
  439. }
  440. static void vblank_cb(void *arg)
  441. {
  442. struct drm_crtc *crtc = arg;
  443. struct drm_device *dev = crtc->dev;
  444. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  445. unsigned long flags;
  446. spin_lock_irqsave(&dev->event_lock, flags);
  447. /* wakeup userspace */
  448. if (omap_crtc->event)
  449. drm_send_vblank_event(dev, omap_crtc->pipe, omap_crtc->event);
  450. omap_crtc->event = NULL;
  451. omap_crtc->old_fb = NULL;
  452. spin_unlock_irqrestore(&dev->event_lock, flags);
  453. }
  454. static void page_flip_worker(struct work_struct *work)
  455. {
  456. struct omap_crtc *omap_crtc =
  457. container_of(work, struct omap_crtc, page_flip_work);
  458. struct drm_crtc *crtc = &omap_crtc->base;
  459. struct drm_display_mode *mode = &crtc->mode;
  460. struct drm_gem_object *bo;
  461. drm_modeset_lock(&crtc->mutex, NULL);
  462. omap_plane_mode_set(crtc->primary, crtc, crtc->primary->fb,
  463. 0, 0, mode->hdisplay, mode->vdisplay,
  464. crtc->x, crtc->y, mode->hdisplay, mode->vdisplay,
  465. vblank_cb, crtc);
  466. drm_modeset_unlock(&crtc->mutex);
  467. bo = omap_framebuffer_bo(crtc->primary->fb, 0);
  468. drm_gem_object_unreference_unlocked(bo);
  469. }
  470. static void page_flip_cb(void *arg)
  471. {
  472. struct drm_crtc *crtc = arg;
  473. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  474. struct omap_drm_private *priv = crtc->dev->dev_private;
  475. /* avoid assumptions about what ctxt we are called from: */
  476. queue_work(priv->wq, &omap_crtc->page_flip_work);
  477. }
  478. static int omap_crtc_page_flip_locked(struct drm_crtc *crtc,
  479. struct drm_framebuffer *fb,
  480. struct drm_pending_vblank_event *event,
  481. uint32_t page_flip_flags)
  482. {
  483. struct drm_device *dev = crtc->dev;
  484. struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
  485. struct drm_plane *primary = crtc->primary;
  486. struct drm_gem_object *bo;
  487. unsigned long flags;
  488. DBG("%d -> %d (event=%p)", primary->fb ? primary->fb->base.id : -1,
  489. fb->base.id, event);
  490. spin_lock_irqsave(&dev->event_lock, flags);
  491. if (omap_crtc->old_fb) {
  492. spin_unlock_irqrestore(&dev->event_lock, flags);
  493. dev_err(dev->dev, "already a pending flip\n");
  494. return -EINVAL;
  495. }
  496. omap_crtc->event = event;
  497. omap_crtc->old_fb = primary->fb = fb;
  498. spin_unlock_irqrestore(&dev->event_lock, flags);
  499. /*
  500. * Hold a reference temporarily until the crtc is updated
  501. * and takes the reference to the bo. This avoids it
  502. * getting freed from under us:
  503. */
  504. bo = omap_framebuffer_bo(fb, 0);
  505. drm_gem_object_reference(bo);
  506. omap_gem_op_async(bo, OMAP_GEM_READ, page_flip_cb, crtc);
  507. return 0;
  508. }
  509. static int omap_crtc_set_property(struct drm_crtc *crtc,
  510. struct drm_property *property, uint64_t val)
  511. {
  512. struct omap_drm_private *priv = crtc->dev->dev_private;
  513. if (property == priv->rotation_prop) {
  514. crtc->invert_dimensions =
  515. !!(val & ((1LL << DRM_ROTATE_90) | (1LL << DRM_ROTATE_270)));
  516. }
  517. return omap_plane_set_property(crtc->primary, property, val);
  518. }
  519. static const struct drm_crtc_funcs omap_crtc_funcs = {
  520. .set_config = drm_crtc_helper_set_config,
  521. .destroy = omap_crtc_destroy,
  522. .page_flip = omap_crtc_page_flip_locked,
  523. .set_property = omap_crtc_set_property,
  524. };
  525. static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
  526. .dpms = omap_crtc_dpms,
  527. .mode_fixup = omap_crtc_mode_fixup,
  528. .mode_set = omap_crtc_mode_set,
  529. .prepare = omap_crtc_prepare,
  530. .commit = omap_crtc_commit,
  531. .mode_set_base = omap_crtc_mode_set_base,
  532. };
  533. /* -----------------------------------------------------------------------------
  534. * Init and Cleanup
  535. */
  536. static const char *channel_names[] = {
  537. [OMAP_DSS_CHANNEL_LCD] = "lcd",
  538. [OMAP_DSS_CHANNEL_DIGIT] = "tv",
  539. [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
  540. [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
  541. };
  542. void omap_crtc_pre_init(void)
  543. {
  544. dss_install_mgr_ops(&mgr_ops);
  545. }
  546. void omap_crtc_pre_uninit(void)
  547. {
  548. dss_uninstall_mgr_ops();
  549. }
  550. /* initialize crtc */
  551. struct drm_crtc *omap_crtc_init(struct drm_device *dev,
  552. struct drm_plane *plane, enum omap_channel channel, int id)
  553. {
  554. struct drm_crtc *crtc = NULL;
  555. struct omap_crtc *omap_crtc;
  556. struct omap_overlay_manager_info *info;
  557. int ret;
  558. DBG("%s", channel_names[channel]);
  559. omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
  560. if (!omap_crtc)
  561. return NULL;
  562. crtc = &omap_crtc->base;
  563. INIT_WORK(&omap_crtc->page_flip_work, page_flip_worker);
  564. INIT_WORK(&omap_crtc->apply_work, apply_worker);
  565. INIT_LIST_HEAD(&omap_crtc->pending_applies);
  566. INIT_LIST_HEAD(&omap_crtc->queued_applies);
  567. omap_crtc->apply.pre_apply = omap_crtc_pre_apply;
  568. omap_crtc->apply.post_apply = omap_crtc_post_apply;
  569. omap_crtc->channel = channel;
  570. omap_crtc->name = channel_names[channel];
  571. omap_crtc->pipe = id;
  572. omap_crtc->apply_irq.irqmask = pipe2vbl(crtc);
  573. omap_crtc->apply_irq.irq = omap_crtc_apply_irq;
  574. omap_crtc->error_irq.irqmask =
  575. dispc_mgr_get_sync_lost_irq(channel);
  576. omap_crtc->error_irq.irq = omap_crtc_error_irq;
  577. omap_irq_register(dev, &omap_crtc->error_irq);
  578. /* temporary: */
  579. omap_crtc->mgr = omap_dss_get_overlay_manager(channel);
  580. /* TODO: fix hard-coded setup.. add properties! */
  581. info = &omap_crtc->info;
  582. info->default_color = 0x00000000;
  583. info->trans_key = 0x00000000;
  584. info->trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
  585. info->trans_enabled = false;
  586. ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
  587. &omap_crtc_funcs);
  588. if (ret < 0) {
  589. kfree(omap_crtc);
  590. return NULL;
  591. }
  592. drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
  593. omap_plane_install_properties(crtc->primary, &crtc->base);
  594. omap_crtcs[channel] = omap_crtc;
  595. return crtc;
  596. }