bcm_sf2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/of.h>
  17. #include <linux/phy.h>
  18. #include <linux/phy_fixed.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <net/dsa.h>
  24. #include <linux/ethtool.h>
  25. #include "bcm_sf2.h"
  26. #include "bcm_sf2_regs.h"
  27. /* String, offset, and register size in bytes if different from 4 bytes */
  28. static const struct bcm_sf2_hw_stats bcm_sf2_mib[] = {
  29. { "TxOctets", 0x000, 8 },
  30. { "TxDropPkts", 0x020 },
  31. { "TxQPKTQ0", 0x030 },
  32. { "TxBroadcastPkts", 0x040 },
  33. { "TxMulticastPkts", 0x050 },
  34. { "TxUnicastPKts", 0x060 },
  35. { "TxCollisions", 0x070 },
  36. { "TxSingleCollision", 0x080 },
  37. { "TxMultipleCollision", 0x090 },
  38. { "TxDeferredCollision", 0x0a0 },
  39. { "TxLateCollision", 0x0b0 },
  40. { "TxExcessiveCollision", 0x0c0 },
  41. { "TxFrameInDisc", 0x0d0 },
  42. { "TxPausePkts", 0x0e0 },
  43. { "TxQPKTQ1", 0x0f0 },
  44. { "TxQPKTQ2", 0x100 },
  45. { "TxQPKTQ3", 0x110 },
  46. { "TxQPKTQ4", 0x120 },
  47. { "TxQPKTQ5", 0x130 },
  48. { "RxOctets", 0x140, 8 },
  49. { "RxUndersizePkts", 0x160 },
  50. { "RxPausePkts", 0x170 },
  51. { "RxPkts64Octets", 0x180 },
  52. { "RxPkts65to127Octets", 0x190 },
  53. { "RxPkts128to255Octets", 0x1a0 },
  54. { "RxPkts256to511Octets", 0x1b0 },
  55. { "RxPkts512to1023Octets", 0x1c0 },
  56. { "RxPkts1024toMaxPktsOctets", 0x1d0 },
  57. { "RxOversizePkts", 0x1e0 },
  58. { "RxJabbers", 0x1f0 },
  59. { "RxAlignmentErrors", 0x200 },
  60. { "RxFCSErrors", 0x210 },
  61. { "RxGoodOctets", 0x220, 8 },
  62. { "RxDropPkts", 0x240 },
  63. { "RxUnicastPkts", 0x250 },
  64. { "RxMulticastPkts", 0x260 },
  65. { "RxBroadcastPkts", 0x270 },
  66. { "RxSAChanges", 0x280 },
  67. { "RxFragments", 0x290 },
  68. { "RxJumboPkt", 0x2a0 },
  69. { "RxSymblErr", 0x2b0 },
  70. { "InRangeErrCount", 0x2c0 },
  71. { "OutRangeErrCount", 0x2d0 },
  72. { "EEELpiEvent", 0x2e0 },
  73. { "EEELpiDuration", 0x2f0 },
  74. { "RxDiscard", 0x300, 8 },
  75. { "TxQPKTQ6", 0x320 },
  76. { "TxQPKTQ7", 0x330 },
  77. { "TxPkts64Octets", 0x340 },
  78. { "TxPkts65to127Octets", 0x350 },
  79. { "TxPkts128to255Octets", 0x360 },
  80. { "TxPkts256to511Ocets", 0x370 },
  81. { "TxPkts512to1023Ocets", 0x380 },
  82. { "TxPkts1024toMaxPktOcets", 0x390 },
  83. };
  84. #define BCM_SF2_STATS_SIZE ARRAY_SIZE(bcm_sf2_mib)
  85. static void bcm_sf2_sw_get_strings(struct dsa_switch *ds,
  86. int port, uint8_t *data)
  87. {
  88. unsigned int i;
  89. for (i = 0; i < BCM_SF2_STATS_SIZE; i++)
  90. memcpy(data + i * ETH_GSTRING_LEN,
  91. bcm_sf2_mib[i].string, ETH_GSTRING_LEN);
  92. }
  93. static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds,
  94. int port, uint64_t *data)
  95. {
  96. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  97. const struct bcm_sf2_hw_stats *s;
  98. unsigned int i;
  99. u64 val = 0;
  100. u32 offset;
  101. mutex_lock(&priv->stats_mutex);
  102. /* Now fetch the per-port counters */
  103. for (i = 0; i < BCM_SF2_STATS_SIZE; i++) {
  104. s = &bcm_sf2_mib[i];
  105. /* Do a latched 64-bit read if needed */
  106. offset = s->reg + CORE_P_MIB_OFFSET(port);
  107. if (s->sizeof_stat == 8)
  108. val = core_readq(priv, offset);
  109. else
  110. val = core_readl(priv, offset);
  111. data[i] = (u64)val;
  112. }
  113. mutex_unlock(&priv->stats_mutex);
  114. }
  115. static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds)
  116. {
  117. return BCM_SF2_STATS_SIZE;
  118. }
  119. static char *bcm_sf2_sw_probe(struct device *host_dev, int sw_addr)
  120. {
  121. return "Broadcom Starfighter 2";
  122. }
  123. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  124. {
  125. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  126. unsigned int i;
  127. u32 reg, val;
  128. /* Enable the port memories */
  129. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  130. reg &= ~P_TXQ_PSM_VDD(port);
  131. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  132. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  133. reg = core_readl(priv, CORE_IMP_CTL);
  134. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  135. reg &= ~(RX_DIS | TX_DIS);
  136. core_writel(priv, reg, CORE_IMP_CTL);
  137. /* Enable forwarding */
  138. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  139. /* Enable IMP port in dumb mode */
  140. reg = core_readl(priv, CORE_SWITCH_CTRL);
  141. reg |= MII_DUMB_FWDG_EN;
  142. core_writel(priv, reg, CORE_SWITCH_CTRL);
  143. /* Resolve which bit controls the Broadcom tag */
  144. switch (port) {
  145. case 8:
  146. val = BRCM_HDR_EN_P8;
  147. break;
  148. case 7:
  149. val = BRCM_HDR_EN_P7;
  150. break;
  151. case 5:
  152. val = BRCM_HDR_EN_P5;
  153. break;
  154. default:
  155. val = 0;
  156. break;
  157. }
  158. /* Enable Broadcom tags for IMP port */
  159. reg = core_readl(priv, CORE_BRCM_HDR_CTRL);
  160. reg |= val;
  161. core_writel(priv, reg, CORE_BRCM_HDR_CTRL);
  162. /* Enable reception Broadcom tag for CPU TX (switch RX) to
  163. * allow us to tag outgoing frames
  164. */
  165. reg = core_readl(priv, CORE_BRCM_HDR_RX_DIS);
  166. reg &= ~(1 << port);
  167. core_writel(priv, reg, CORE_BRCM_HDR_RX_DIS);
  168. /* Enable transmission of Broadcom tags from the switch (CPU RX) to
  169. * allow delivering frames to the per-port net_devices
  170. */
  171. reg = core_readl(priv, CORE_BRCM_HDR_TX_DIS);
  172. reg &= ~(1 << port);
  173. core_writel(priv, reg, CORE_BRCM_HDR_TX_DIS);
  174. /* Force link status for IMP port */
  175. reg = core_readl(priv, CORE_STS_OVERRIDE_IMP);
  176. reg |= (MII_SW_OR | LINK_STS);
  177. core_writel(priv, reg, CORE_STS_OVERRIDE_IMP);
  178. /* Enable the IMP Port to be in the same VLAN as the other ports
  179. * on a per-port basis such that we only have Port i and IMP in
  180. * the same VLAN.
  181. */
  182. for (i = 0; i < priv->hw_params.num_ports; i++) {
  183. if (!((1 << i) & ds->phys_port_mask))
  184. continue;
  185. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(i));
  186. reg |= (1 << port);
  187. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(i));
  188. }
  189. }
  190. static void bcm_sf2_port_setup(struct dsa_switch *ds, int port)
  191. {
  192. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  193. u32 reg;
  194. /* Clear the memory power down */
  195. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  196. reg &= ~P_TXQ_PSM_VDD(port);
  197. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  198. /* Clear the Rx and Tx disable bits and set to no spanning tree */
  199. core_writel(priv, 0, CORE_G_PCTL_PORT(port));
  200. /* Enable port 7 interrupts to get notified */
  201. if (port == 7)
  202. intrl2_1_mask_clear(priv, P_IRQ_MASK(P7_IRQ_OFF));
  203. /* Set this port, and only this one to be in the default VLAN */
  204. reg = core_readl(priv, CORE_PORT_VLAN_CTL_PORT(port));
  205. reg &= ~PORT_VLAN_CTRL_MASK;
  206. reg |= (1 << port);
  207. core_writel(priv, reg, CORE_PORT_VLAN_CTL_PORT(port));
  208. }
  209. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port)
  210. {
  211. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  212. u32 off, reg;
  213. if (priv->wol_ports_mask & (1 << port))
  214. return;
  215. if (dsa_is_cpu_port(ds, port))
  216. off = CORE_IMP_CTL;
  217. else
  218. off = CORE_G_PCTL_PORT(port);
  219. reg = core_readl(priv, off);
  220. reg |= RX_DIS | TX_DIS;
  221. core_writel(priv, reg, off);
  222. /* Power down the port memory */
  223. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  224. reg |= P_TXQ_PSM_VDD(port);
  225. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  226. }
  227. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  228. {
  229. struct bcm_sf2_priv *priv = dev_id;
  230. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  231. ~priv->irq0_mask;
  232. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  233. return IRQ_HANDLED;
  234. }
  235. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  236. {
  237. struct bcm_sf2_priv *priv = dev_id;
  238. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  239. ~priv->irq1_mask;
  240. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  241. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  242. priv->port_sts[7].link = 1;
  243. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  244. priv->port_sts[7].link = 0;
  245. return IRQ_HANDLED;
  246. }
  247. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  248. {
  249. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  250. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  251. struct device_node *dn;
  252. void __iomem **base;
  253. unsigned int port;
  254. unsigned int i;
  255. u32 reg, rev;
  256. int ret;
  257. spin_lock_init(&priv->indir_lock);
  258. mutex_init(&priv->stats_mutex);
  259. /* All the interesting properties are at the parent device_node
  260. * level
  261. */
  262. dn = ds->pd->of_node->parent;
  263. priv->irq0 = irq_of_parse_and_map(dn, 0);
  264. priv->irq1 = irq_of_parse_and_map(dn, 1);
  265. base = &priv->core;
  266. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  267. *base = of_iomap(dn, i);
  268. if (*base == NULL) {
  269. pr_err("unable to find register: %s\n", reg_names[i]);
  270. return -ENODEV;
  271. }
  272. base++;
  273. }
  274. /* Disable all interrupts and request them */
  275. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  276. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  277. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  278. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  279. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  280. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  281. ret = request_irq(priv->irq0, bcm_sf2_switch_0_isr, 0,
  282. "switch_0", priv);
  283. if (ret < 0) {
  284. pr_err("failed to request switch_0 IRQ\n");
  285. goto out_unmap;
  286. }
  287. ret = request_irq(priv->irq1, bcm_sf2_switch_1_isr, 0,
  288. "switch_1", priv);
  289. if (ret < 0) {
  290. pr_err("failed to request switch_1 IRQ\n");
  291. goto out_free_irq0;
  292. }
  293. /* Reset the MIB counters */
  294. reg = core_readl(priv, CORE_GMNCFGCFG);
  295. reg |= RST_MIB_CNT;
  296. core_writel(priv, reg, CORE_GMNCFGCFG);
  297. reg &= ~RST_MIB_CNT;
  298. core_writel(priv, reg, CORE_GMNCFGCFG);
  299. /* Get the maximum number of ports for this switch */
  300. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  301. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  302. priv->hw_params.num_ports = DSA_MAX_PORTS;
  303. /* Assume a single GPHY setup if we can't read that property */
  304. if (of_property_read_u32(dn, "brcm,num-gphy",
  305. &priv->hw_params.num_gphy))
  306. priv->hw_params.num_gphy = 1;
  307. /* Enable all valid ports and disable those unused */
  308. for (port = 0; port < priv->hw_params.num_ports; port++) {
  309. /* IMP port receives special treatment */
  310. if ((1 << port) & ds->phys_port_mask)
  311. bcm_sf2_port_setup(ds, port);
  312. else if (dsa_is_cpu_port(ds, port))
  313. bcm_sf2_imp_setup(ds, port);
  314. else
  315. bcm_sf2_port_disable(ds, port);
  316. }
  317. /* Include the pseudo-PHY address and the broadcast PHY address to
  318. * divert reads towards our workaround
  319. */
  320. ds->phys_mii_mask |= ((1 << 30) | (1 << 0));
  321. rev = reg_readl(priv, REG_SWITCH_REVISION);
  322. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  323. SWITCH_TOP_REV_MASK;
  324. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  325. rev = reg_readl(priv, REG_PHY_REVISION);
  326. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  327. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  328. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  329. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  330. priv->core, priv->irq0, priv->irq1);
  331. return 0;
  332. out_free_irq0:
  333. free_irq(priv->irq0, priv);
  334. out_unmap:
  335. base = &priv->core;
  336. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  337. iounmap(*base);
  338. base++;
  339. }
  340. return ret;
  341. }
  342. static int bcm_sf2_sw_set_addr(struct dsa_switch *ds, u8 *addr)
  343. {
  344. return 0;
  345. }
  346. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  347. {
  348. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  349. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  350. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  351. * the REG_PHY_REVISION register layout is.
  352. */
  353. return priv->hw_params.gphy_rev;
  354. }
  355. static int bcm_sf2_sw_indir_rw(struct dsa_switch *ds, int op, int addr,
  356. int regnum, u16 val)
  357. {
  358. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  359. int ret = 0;
  360. u32 reg;
  361. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  362. reg |= MDIO_MASTER_SEL;
  363. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  364. /* Page << 8 | offset */
  365. reg = 0x70;
  366. reg <<= 2;
  367. core_writel(priv, addr, reg);
  368. /* Page << 8 | offset */
  369. reg = 0x80 << 8 | regnum << 1;
  370. reg <<= 2;
  371. if (op)
  372. ret = core_readl(priv, reg);
  373. else
  374. core_writel(priv, val, reg);
  375. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  376. reg &= ~MDIO_MASTER_SEL;
  377. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  378. return ret & 0xffff;
  379. }
  380. static int bcm_sf2_sw_phy_read(struct dsa_switch *ds, int addr, int regnum)
  381. {
  382. /* Intercept reads from the MDIO broadcast address or Broadcom
  383. * pseudo-PHY address
  384. */
  385. switch (addr) {
  386. case 0:
  387. case 30:
  388. return bcm_sf2_sw_indir_rw(ds, 1, addr, regnum, 0);
  389. default:
  390. return 0xffff;
  391. }
  392. }
  393. static int bcm_sf2_sw_phy_write(struct dsa_switch *ds, int addr, int regnum,
  394. u16 val)
  395. {
  396. /* Intercept writes to the MDIO broadcast address or Broadcom
  397. * pseudo-PHY address
  398. */
  399. switch (addr) {
  400. case 0:
  401. case 30:
  402. bcm_sf2_sw_indir_rw(ds, 0, addr, regnum, val);
  403. break;
  404. }
  405. return 0;
  406. }
  407. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  408. struct phy_device *phydev)
  409. {
  410. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  411. u32 id_mode_dis = 0, port_mode;
  412. const char *str = NULL;
  413. u32 reg;
  414. switch (phydev->interface) {
  415. case PHY_INTERFACE_MODE_RGMII:
  416. str = "RGMII (no delay)";
  417. id_mode_dis = 1;
  418. case PHY_INTERFACE_MODE_RGMII_TXID:
  419. if (!str)
  420. str = "RGMII (TX delay)";
  421. port_mode = EXT_GPHY;
  422. break;
  423. case PHY_INTERFACE_MODE_MII:
  424. str = "MII";
  425. port_mode = EXT_EPHY;
  426. break;
  427. case PHY_INTERFACE_MODE_REVMII:
  428. str = "Reverse MII";
  429. port_mode = EXT_REVMII;
  430. break;
  431. default:
  432. goto force_link;
  433. }
  434. /* Clear id_mode_dis bit, and the existing port mode, but
  435. * make sure we enable the RGMII block for data to pass
  436. */
  437. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  438. reg &= ~ID_MODE_DIS;
  439. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  440. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  441. reg |= port_mode | RGMII_MODE_EN;
  442. if (id_mode_dis)
  443. reg |= ID_MODE_DIS;
  444. if (phydev->pause) {
  445. if (phydev->asym_pause)
  446. reg |= TX_PAUSE_EN;
  447. reg |= RX_PAUSE_EN;
  448. }
  449. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  450. pr_info("Port %d configured for %s\n", port, str);
  451. force_link:
  452. /* Force link settings detected from the PHY */
  453. reg = SW_OVERRIDE;
  454. switch (phydev->speed) {
  455. case SPEED_1000:
  456. reg |= SPDSTS_1000 << SPEED_SHIFT;
  457. break;
  458. case SPEED_100:
  459. reg |= SPDSTS_100 << SPEED_SHIFT;
  460. break;
  461. }
  462. if (phydev->link)
  463. reg |= LINK_STS;
  464. if (phydev->duplex == DUPLEX_FULL)
  465. reg |= DUPLX_MODE;
  466. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(port));
  467. }
  468. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  469. struct fixed_phy_status *status)
  470. {
  471. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  472. u32 link, duplex, pause, speed;
  473. u32 reg;
  474. link = core_readl(priv, CORE_LNKSTS);
  475. duplex = core_readl(priv, CORE_DUPSTS);
  476. pause = core_readl(priv, CORE_PAUSESTS);
  477. speed = core_readl(priv, CORE_SPDSTS);
  478. speed >>= (port * SPDSTS_SHIFT);
  479. speed &= SPDSTS_MASK;
  480. status->link = 0;
  481. /* Port 7 is special as we do not get link status from CORE_LNKSTS,
  482. * which means that we need to force the link at the port override
  483. * level to get the data to flow. We do use what the interrupt handler
  484. * did determine before.
  485. */
  486. if (port == 7) {
  487. status->link = priv->port_sts[port].link;
  488. reg = core_readl(priv, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  489. reg |= SW_OVERRIDE;
  490. if (status->link)
  491. reg |= LINK_STS;
  492. else
  493. reg &= ~LINK_STS;
  494. core_writel(priv, reg, CORE_STS_OVERRIDE_GMIIP_PORT(7));
  495. status->duplex = 1;
  496. } else {
  497. status->link = !!(link & (1 << port));
  498. status->duplex = !!(duplex & (1 << port));
  499. }
  500. switch (speed) {
  501. case SPDSTS_10:
  502. status->speed = SPEED_10;
  503. break;
  504. case SPDSTS_100:
  505. status->speed = SPEED_100;
  506. break;
  507. case SPDSTS_1000:
  508. status->speed = SPEED_1000;
  509. break;
  510. }
  511. if ((pause & (1 << port)) &&
  512. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  513. status->asym_pause = 1;
  514. status->pause = 1;
  515. }
  516. if (pause & (1 << port))
  517. status->pause = 1;
  518. }
  519. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  520. {
  521. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  522. unsigned int port;
  523. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  524. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  525. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  526. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  527. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  528. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  529. /* Disable all ports physically present including the IMP
  530. * port, the other ones have already been disabled during
  531. * bcm_sf2_sw_setup
  532. */
  533. for (port = 0; port < DSA_MAX_PORTS; port++) {
  534. if ((1 << port) & ds->phys_port_mask ||
  535. dsa_is_cpu_port(ds, port))
  536. bcm_sf2_port_disable(ds, port);
  537. }
  538. return 0;
  539. }
  540. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  541. {
  542. unsigned int timeout = 1000;
  543. u32 reg;
  544. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  545. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  546. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  547. do {
  548. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  549. if (!(reg & SOFTWARE_RESET))
  550. break;
  551. usleep_range(1000, 2000);
  552. } while (timeout-- > 0);
  553. if (timeout == 0)
  554. return -ETIMEDOUT;
  555. return 0;
  556. }
  557. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  558. {
  559. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  560. unsigned int port;
  561. u32 reg;
  562. int ret;
  563. ret = bcm_sf2_sw_rst(priv);
  564. if (ret) {
  565. pr_err("%s: failed to software reset switch\n", __func__);
  566. return ret;
  567. }
  568. /* Reinitialize the single GPHY */
  569. if (priv->hw_params.num_gphy == 1) {
  570. reg = reg_readl(priv, REG_SPHY_CNTRL);
  571. reg |= PHY_RESET;
  572. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS);
  573. reg_writel(priv, reg, REG_SPHY_CNTRL);
  574. udelay(21);
  575. reg = reg_readl(priv, REG_SPHY_CNTRL);
  576. reg &= ~PHY_RESET;
  577. reg_writel(priv, reg, REG_SPHY_CNTRL);
  578. }
  579. for (port = 0; port < DSA_MAX_PORTS; port++) {
  580. if ((1 << port) & ds->phys_port_mask)
  581. bcm_sf2_port_setup(ds, port);
  582. else if (dsa_is_cpu_port(ds, port))
  583. bcm_sf2_imp_setup(ds, port);
  584. }
  585. return 0;
  586. }
  587. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  588. struct ethtool_wolinfo *wol)
  589. {
  590. struct net_device *p = ds->dst[ds->index].master_netdev;
  591. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  592. struct ethtool_wolinfo pwol;
  593. /* Get the parent device WoL settings */
  594. p->ethtool_ops->get_wol(p, &pwol);
  595. /* Advertise the parent device supported settings */
  596. wol->supported = pwol.supported;
  597. memset(&wol->sopass, 0, sizeof(wol->sopass));
  598. if (pwol.wolopts & WAKE_MAGICSECURE)
  599. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  600. if (priv->wol_ports_mask & (1 << port))
  601. wol->wolopts = pwol.wolopts;
  602. else
  603. wol->wolopts = 0;
  604. }
  605. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  606. struct ethtool_wolinfo *wol)
  607. {
  608. struct net_device *p = ds->dst[ds->index].master_netdev;
  609. struct bcm_sf2_priv *priv = ds_to_priv(ds);
  610. s8 cpu_port = ds->dst[ds->index].cpu_port;
  611. struct ethtool_wolinfo pwol;
  612. p->ethtool_ops->get_wol(p, &pwol);
  613. if (wol->wolopts & ~pwol.supported)
  614. return -EINVAL;
  615. if (wol->wolopts)
  616. priv->wol_ports_mask |= (1 << port);
  617. else
  618. priv->wol_ports_mask &= ~(1 << port);
  619. /* If we have at least one port enabled, make sure the CPU port
  620. * is also enabled. If the CPU port is the last one enabled, we disable
  621. * it since this configuration does not make sense.
  622. */
  623. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  624. priv->wol_ports_mask |= (1 << cpu_port);
  625. else
  626. priv->wol_ports_mask &= ~(1 << cpu_port);
  627. return p->ethtool_ops->set_wol(p, wol);
  628. }
  629. static struct dsa_switch_driver bcm_sf2_switch_driver = {
  630. .tag_protocol = DSA_TAG_PROTO_BRCM,
  631. .priv_size = sizeof(struct bcm_sf2_priv),
  632. .probe = bcm_sf2_sw_probe,
  633. .setup = bcm_sf2_sw_setup,
  634. .set_addr = bcm_sf2_sw_set_addr,
  635. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  636. .phy_read = bcm_sf2_sw_phy_read,
  637. .phy_write = bcm_sf2_sw_phy_write,
  638. .get_strings = bcm_sf2_sw_get_strings,
  639. .get_ethtool_stats = bcm_sf2_sw_get_ethtool_stats,
  640. .get_sset_count = bcm_sf2_sw_get_sset_count,
  641. .adjust_link = bcm_sf2_sw_adjust_link,
  642. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  643. .suspend = bcm_sf2_sw_suspend,
  644. .resume = bcm_sf2_sw_resume,
  645. .get_wol = bcm_sf2_sw_get_wol,
  646. .set_wol = bcm_sf2_sw_set_wol,
  647. };
  648. static int __init bcm_sf2_init(void)
  649. {
  650. register_switch_driver(&bcm_sf2_switch_driver);
  651. return 0;
  652. }
  653. module_init(bcm_sf2_init);
  654. static void __exit bcm_sf2_exit(void)
  655. {
  656. unregister_switch_driver(&bcm_sf2_switch_driver);
  657. }
  658. module_exit(bcm_sf2_exit);
  659. MODULE_AUTHOR("Broadcom Corporation");
  660. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  661. MODULE_LICENSE("GPL");
  662. MODULE_ALIAS("platform:brcm-sf2");