spi-ti-qspi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. * Author: Sourav Poddar <sourav.poddar@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GPLv2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/omap-dma.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/pinctrl/consumer.h>
  33. #include <linux/spi/spi.h>
  34. struct ti_qspi_regs {
  35. u32 clkctrl;
  36. };
  37. struct ti_qspi {
  38. /* list synchronization */
  39. struct mutex list_lock;
  40. struct spi_master *master;
  41. void __iomem *base;
  42. void __iomem *ctrl_base;
  43. void __iomem *mmap_base;
  44. struct clk *fclk;
  45. struct device *dev;
  46. struct ti_qspi_regs ctx_reg;
  47. u32 spi_max_frequency;
  48. u32 cmd;
  49. u32 dc;
  50. bool ctrl_mod;
  51. };
  52. #define QSPI_PID (0x0)
  53. #define QSPI_SYSCONFIG (0x10)
  54. #define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
  55. #define QSPI_SPI_DC_REG (0x44)
  56. #define QSPI_SPI_CMD_REG (0x48)
  57. #define QSPI_SPI_STATUS_REG (0x4c)
  58. #define QSPI_SPI_DATA_REG (0x50)
  59. #define QSPI_SPI_SETUP0_REG (0x54)
  60. #define QSPI_SPI_SWITCH_REG (0x64)
  61. #define QSPI_SPI_SETUP1_REG (0x58)
  62. #define QSPI_SPI_SETUP2_REG (0x5c)
  63. #define QSPI_SPI_SETUP3_REG (0x60)
  64. #define QSPI_SPI_DATA_REG_1 (0x68)
  65. #define QSPI_SPI_DATA_REG_2 (0x6c)
  66. #define QSPI_SPI_DATA_REG_3 (0x70)
  67. #define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
  68. #define QSPI_FCLK 192000000
  69. /* Clock Control */
  70. #define QSPI_CLK_EN (1 << 31)
  71. #define QSPI_CLK_DIV_MAX 0xffff
  72. /* Command */
  73. #define QSPI_EN_CS(n) (n << 28)
  74. #define QSPI_WLEN(n) ((n - 1) << 19)
  75. #define QSPI_3_PIN (1 << 18)
  76. #define QSPI_RD_SNGL (1 << 16)
  77. #define QSPI_WR_SNGL (2 << 16)
  78. #define QSPI_RD_DUAL (3 << 16)
  79. #define QSPI_RD_QUAD (7 << 16)
  80. #define QSPI_INVAL (4 << 16)
  81. #define QSPI_FLEN(n) ((n - 1) << 0)
  82. #define QSPI_WLEN_MAX_BITS 128
  83. #define QSPI_WLEN_MAX_BYTES 16
  84. /* STATUS REGISTER */
  85. #define BUSY 0x01
  86. #define WC 0x02
  87. /* Device Control */
  88. #define QSPI_DD(m, n) (m << (3 + n * 8))
  89. #define QSPI_CKPHA(n) (1 << (2 + n * 8))
  90. #define QSPI_CSPOL(n) (1 << (1 + n * 8))
  91. #define QSPI_CKPOL(n) (1 << (n * 8))
  92. #define QSPI_FRAME 4096
  93. #define QSPI_AUTOSUSPEND_TIMEOUT 2000
  94. static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
  95. unsigned long reg)
  96. {
  97. return readl(qspi->base + reg);
  98. }
  99. static inline void ti_qspi_write(struct ti_qspi *qspi,
  100. unsigned long val, unsigned long reg)
  101. {
  102. writel(val, qspi->base + reg);
  103. }
  104. static int ti_qspi_setup(struct spi_device *spi)
  105. {
  106. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  107. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  108. int clk_div = 0, ret;
  109. u32 clk_ctrl_reg, clk_rate, clk_mask;
  110. if (spi->master->busy) {
  111. dev_dbg(qspi->dev, "master busy doing other trasnfers\n");
  112. return -EBUSY;
  113. }
  114. if (!qspi->spi_max_frequency) {
  115. dev_err(qspi->dev, "spi max frequency not defined\n");
  116. return -EINVAL;
  117. }
  118. clk_rate = clk_get_rate(qspi->fclk);
  119. clk_div = DIV_ROUND_UP(clk_rate, qspi->spi_max_frequency) - 1;
  120. if (clk_div < 0) {
  121. dev_dbg(qspi->dev, "clock divider < 0, using /1 divider\n");
  122. return -EINVAL;
  123. }
  124. if (clk_div > QSPI_CLK_DIV_MAX) {
  125. dev_dbg(qspi->dev, "clock divider >%d , using /%d divider\n",
  126. QSPI_CLK_DIV_MAX, QSPI_CLK_DIV_MAX + 1);
  127. return -EINVAL;
  128. }
  129. dev_dbg(qspi->dev, "hz: %d, clock divider %d\n",
  130. qspi->spi_max_frequency, clk_div);
  131. ret = pm_runtime_get_sync(qspi->dev);
  132. if (ret < 0) {
  133. dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
  134. return ret;
  135. }
  136. clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
  137. clk_ctrl_reg &= ~QSPI_CLK_EN;
  138. /* disable SCLK */
  139. ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
  140. /* enable SCLK */
  141. clk_mask = QSPI_CLK_EN | clk_div;
  142. ti_qspi_write(qspi, clk_mask, QSPI_SPI_CLOCK_CNTRL_REG);
  143. ctx_reg->clkctrl = clk_mask;
  144. pm_runtime_mark_last_busy(qspi->dev);
  145. ret = pm_runtime_put_autosuspend(qspi->dev);
  146. if (ret < 0) {
  147. dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
  148. return ret;
  149. }
  150. return 0;
  151. }
  152. static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
  153. {
  154. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  155. ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
  156. }
  157. static inline u32 qspi_is_busy(struct ti_qspi *qspi)
  158. {
  159. u32 stat;
  160. unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
  161. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  162. while ((stat & BUSY) && time_after(timeout, jiffies)) {
  163. cpu_relax();
  164. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  165. }
  166. WARN(stat & BUSY, "qspi busy\n");
  167. return stat & BUSY;
  168. }
  169. static inline int ti_qspi_poll_wc(struct ti_qspi *qspi)
  170. {
  171. u32 stat;
  172. unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
  173. do {
  174. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  175. if (stat & WC)
  176. return 0;
  177. cpu_relax();
  178. } while (time_after(timeout, jiffies));
  179. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  180. if (stat & WC)
  181. return 0;
  182. return -ETIMEDOUT;
  183. }
  184. static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  185. {
  186. int wlen, count, xfer_len;
  187. unsigned int cmd;
  188. const u8 *txbuf;
  189. u32 data;
  190. txbuf = t->tx_buf;
  191. cmd = qspi->cmd | QSPI_WR_SNGL;
  192. count = t->len;
  193. wlen = t->bits_per_word >> 3; /* in bytes */
  194. xfer_len = wlen;
  195. while (count) {
  196. if (qspi_is_busy(qspi))
  197. return -EBUSY;
  198. switch (wlen) {
  199. case 1:
  200. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
  201. cmd, qspi->dc, *txbuf);
  202. if (count >= QSPI_WLEN_MAX_BYTES) {
  203. u32 *txp = (u32 *)txbuf;
  204. data = cpu_to_be32(*txp++);
  205. writel(data, qspi->base +
  206. QSPI_SPI_DATA_REG_3);
  207. data = cpu_to_be32(*txp++);
  208. writel(data, qspi->base +
  209. QSPI_SPI_DATA_REG_2);
  210. data = cpu_to_be32(*txp++);
  211. writel(data, qspi->base +
  212. QSPI_SPI_DATA_REG_1);
  213. data = cpu_to_be32(*txp++);
  214. writel(data, qspi->base +
  215. QSPI_SPI_DATA_REG);
  216. xfer_len = QSPI_WLEN_MAX_BYTES;
  217. cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
  218. } else {
  219. writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
  220. cmd = qspi->cmd | QSPI_WR_SNGL;
  221. xfer_len = wlen;
  222. cmd |= QSPI_WLEN(wlen);
  223. }
  224. break;
  225. case 2:
  226. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
  227. cmd, qspi->dc, *txbuf);
  228. writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  229. break;
  230. case 4:
  231. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
  232. cmd, qspi->dc, *txbuf);
  233. writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  234. break;
  235. }
  236. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  237. if (ti_qspi_poll_wc(qspi)) {
  238. dev_err(qspi->dev, "write timed out\n");
  239. return -ETIMEDOUT;
  240. }
  241. txbuf += xfer_len;
  242. count -= xfer_len;
  243. }
  244. return 0;
  245. }
  246. static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  247. {
  248. int wlen, count;
  249. unsigned int cmd;
  250. u8 *rxbuf;
  251. rxbuf = t->rx_buf;
  252. cmd = qspi->cmd;
  253. switch (t->rx_nbits) {
  254. case SPI_NBITS_DUAL:
  255. cmd |= QSPI_RD_DUAL;
  256. break;
  257. case SPI_NBITS_QUAD:
  258. cmd |= QSPI_RD_QUAD;
  259. break;
  260. default:
  261. cmd |= QSPI_RD_SNGL;
  262. break;
  263. }
  264. count = t->len;
  265. wlen = t->bits_per_word >> 3; /* in bytes */
  266. while (count) {
  267. dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
  268. if (qspi_is_busy(qspi))
  269. return -EBUSY;
  270. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  271. if (ti_qspi_poll_wc(qspi)) {
  272. dev_err(qspi->dev, "read timed out\n");
  273. return -ETIMEDOUT;
  274. }
  275. switch (wlen) {
  276. case 1:
  277. *rxbuf = readb(qspi->base + QSPI_SPI_DATA_REG);
  278. break;
  279. case 2:
  280. *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
  281. break;
  282. case 4:
  283. *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
  284. break;
  285. }
  286. rxbuf += wlen;
  287. count -= wlen;
  288. }
  289. return 0;
  290. }
  291. static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  292. {
  293. int ret;
  294. if (t->tx_buf) {
  295. ret = qspi_write_msg(qspi, t);
  296. if (ret) {
  297. dev_dbg(qspi->dev, "Error while writing\n");
  298. return ret;
  299. }
  300. }
  301. if (t->rx_buf) {
  302. ret = qspi_read_msg(qspi, t);
  303. if (ret) {
  304. dev_dbg(qspi->dev, "Error while reading\n");
  305. return ret;
  306. }
  307. }
  308. return 0;
  309. }
  310. static int ti_qspi_start_transfer_one(struct spi_master *master,
  311. struct spi_message *m)
  312. {
  313. struct ti_qspi *qspi = spi_master_get_devdata(master);
  314. struct spi_device *spi = m->spi;
  315. struct spi_transfer *t;
  316. int status = 0, ret;
  317. int frame_length;
  318. /* setup device control reg */
  319. qspi->dc = 0;
  320. if (spi->mode & SPI_CPHA)
  321. qspi->dc |= QSPI_CKPHA(spi->chip_select);
  322. if (spi->mode & SPI_CPOL)
  323. qspi->dc |= QSPI_CKPOL(spi->chip_select);
  324. if (spi->mode & SPI_CS_HIGH)
  325. qspi->dc |= QSPI_CSPOL(spi->chip_select);
  326. frame_length = (m->frame_length << 3) / spi->bits_per_word;
  327. frame_length = clamp(frame_length, 0, QSPI_FRAME);
  328. /* setup command reg */
  329. qspi->cmd = 0;
  330. qspi->cmd |= QSPI_EN_CS(spi->chip_select);
  331. qspi->cmd |= QSPI_FLEN(frame_length);
  332. ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
  333. mutex_lock(&qspi->list_lock);
  334. list_for_each_entry(t, &m->transfers, transfer_list) {
  335. qspi->cmd |= QSPI_WLEN(t->bits_per_word);
  336. ret = qspi_transfer_msg(qspi, t);
  337. if (ret) {
  338. dev_dbg(qspi->dev, "transfer message failed\n");
  339. mutex_unlock(&qspi->list_lock);
  340. return -EINVAL;
  341. }
  342. m->actual_length += t->len;
  343. }
  344. mutex_unlock(&qspi->list_lock);
  345. ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
  346. m->status = status;
  347. spi_finalize_current_message(master);
  348. return status;
  349. }
  350. static int ti_qspi_runtime_resume(struct device *dev)
  351. {
  352. struct ti_qspi *qspi;
  353. qspi = dev_get_drvdata(dev);
  354. ti_qspi_restore_ctx(qspi);
  355. return 0;
  356. }
  357. static const struct of_device_id ti_qspi_match[] = {
  358. {.compatible = "ti,dra7xxx-qspi" },
  359. {.compatible = "ti,am4372-qspi" },
  360. {},
  361. };
  362. MODULE_DEVICE_TABLE(of, ti_qspi_match);
  363. static int ti_qspi_probe(struct platform_device *pdev)
  364. {
  365. struct ti_qspi *qspi;
  366. struct spi_master *master;
  367. struct resource *r, *res_ctrl, *res_mmap;
  368. struct device_node *np = pdev->dev.of_node;
  369. u32 max_freq;
  370. int ret = 0, num_cs, irq;
  371. master = spi_alloc_master(&pdev->dev, sizeof(*qspi));
  372. if (!master)
  373. return -ENOMEM;
  374. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
  375. master->flags = SPI_MASTER_HALF_DUPLEX;
  376. master->setup = ti_qspi_setup;
  377. master->auto_runtime_pm = true;
  378. master->transfer_one_message = ti_qspi_start_transfer_one;
  379. master->dev.of_node = pdev->dev.of_node;
  380. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  381. SPI_BPW_MASK(8);
  382. if (!of_property_read_u32(np, "num-cs", &num_cs))
  383. master->num_chipselect = num_cs;
  384. qspi = spi_master_get_devdata(master);
  385. qspi->master = master;
  386. qspi->dev = &pdev->dev;
  387. platform_set_drvdata(pdev, qspi);
  388. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_base");
  389. if (r == NULL) {
  390. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  391. if (r == NULL) {
  392. dev_err(&pdev->dev, "missing platform data\n");
  393. return -ENODEV;
  394. }
  395. }
  396. res_mmap = platform_get_resource_byname(pdev,
  397. IORESOURCE_MEM, "qspi_mmap");
  398. if (res_mmap == NULL) {
  399. res_mmap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  400. if (res_mmap == NULL) {
  401. dev_err(&pdev->dev,
  402. "memory mapped resource not required\n");
  403. }
  404. }
  405. res_ctrl = platform_get_resource_byname(pdev,
  406. IORESOURCE_MEM, "qspi_ctrlmod");
  407. if (res_ctrl == NULL) {
  408. res_ctrl = platform_get_resource(pdev, IORESOURCE_MEM, 2);
  409. if (res_ctrl == NULL) {
  410. dev_dbg(&pdev->dev,
  411. "control module resources not required\n");
  412. }
  413. }
  414. irq = platform_get_irq(pdev, 0);
  415. if (irq < 0) {
  416. dev_err(&pdev->dev, "no irq resource?\n");
  417. return irq;
  418. }
  419. mutex_init(&qspi->list_lock);
  420. qspi->base = devm_ioremap_resource(&pdev->dev, r);
  421. if (IS_ERR(qspi->base)) {
  422. ret = PTR_ERR(qspi->base);
  423. goto free_master;
  424. }
  425. if (res_ctrl) {
  426. qspi->ctrl_mod = true;
  427. qspi->ctrl_base = devm_ioremap_resource(&pdev->dev, res_ctrl);
  428. if (IS_ERR(qspi->ctrl_base)) {
  429. ret = PTR_ERR(qspi->ctrl_base);
  430. goto free_master;
  431. }
  432. }
  433. if (res_mmap) {
  434. qspi->mmap_base = devm_ioremap_resource(&pdev->dev, res_mmap);
  435. if (IS_ERR(qspi->mmap_base)) {
  436. ret = PTR_ERR(qspi->mmap_base);
  437. goto free_master;
  438. }
  439. }
  440. qspi->fclk = devm_clk_get(&pdev->dev, "fck");
  441. if (IS_ERR(qspi->fclk)) {
  442. ret = PTR_ERR(qspi->fclk);
  443. dev_err(&pdev->dev, "could not get clk: %d\n", ret);
  444. }
  445. pm_runtime_use_autosuspend(&pdev->dev);
  446. pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
  447. pm_runtime_enable(&pdev->dev);
  448. if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
  449. qspi->spi_max_frequency = max_freq;
  450. ret = devm_spi_register_master(&pdev->dev, master);
  451. if (ret)
  452. goto free_master;
  453. return 0;
  454. free_master:
  455. spi_master_put(master);
  456. return ret;
  457. }
  458. static int ti_qspi_remove(struct platform_device *pdev)
  459. {
  460. pm_runtime_put_sync(&pdev->dev);
  461. pm_runtime_disable(&pdev->dev);
  462. return 0;
  463. }
  464. static const struct dev_pm_ops ti_qspi_pm_ops = {
  465. .runtime_resume = ti_qspi_runtime_resume,
  466. };
  467. static struct platform_driver ti_qspi_driver = {
  468. .probe = ti_qspi_probe,
  469. .remove = ti_qspi_remove,
  470. .driver = {
  471. .name = "ti-qspi",
  472. .pm = &ti_qspi_pm_ops,
  473. .of_match_table = ti_qspi_match,
  474. }
  475. };
  476. module_platform_driver(ti_qspi_driver);
  477. MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
  478. MODULE_LICENSE("GPL v2");
  479. MODULE_DESCRIPTION("TI QSPI controller driver");
  480. MODULE_ALIAS("platform:ti-qspi");