intel_ringbuffer.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - (tail + I915_RING_FREE_SPACE);
  50. if (space < 0)
  51. space += size;
  52. return space;
  53. }
  54. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. return __intel_ring_space(ringbuf->head & HEAD_ADDR,
  57. ringbuf->tail, ringbuf->size);
  58. }
  59. bool intel_ring_stopped(struct intel_engine_cs *ring)
  60. {
  61. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  62. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  63. }
  64. void __intel_ring_advance(struct intel_engine_cs *ring)
  65. {
  66. struct intel_ringbuffer *ringbuf = ring->buffer;
  67. ringbuf->tail &= ringbuf->size - 1;
  68. if (intel_ring_stopped(ring))
  69. return;
  70. ring->write_tail(ring, ringbuf->tail);
  71. }
  72. static int
  73. gen2_render_ring_flush(struct intel_engine_cs *ring,
  74. u32 invalidate_domains,
  75. u32 flush_domains)
  76. {
  77. u32 cmd;
  78. int ret;
  79. cmd = MI_FLUSH;
  80. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  81. cmd |= MI_NO_WRITE_FLUSH;
  82. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  83. cmd |= MI_READ_FLUSH;
  84. ret = intel_ring_begin(ring, 2);
  85. if (ret)
  86. return ret;
  87. intel_ring_emit(ring, cmd);
  88. intel_ring_emit(ring, MI_NOOP);
  89. intel_ring_advance(ring);
  90. return 0;
  91. }
  92. static int
  93. gen4_render_ring_flush(struct intel_engine_cs *ring,
  94. u32 invalidate_domains,
  95. u32 flush_domains)
  96. {
  97. struct drm_device *dev = ring->dev;
  98. u32 cmd;
  99. int ret;
  100. /*
  101. * read/write caches:
  102. *
  103. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  104. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  105. * also flushed at 2d versus 3d pipeline switches.
  106. *
  107. * read-only caches:
  108. *
  109. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  110. * MI_READ_FLUSH is set, and is always flushed on 965.
  111. *
  112. * I915_GEM_DOMAIN_COMMAND may not exist?
  113. *
  114. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  115. * invalidated when MI_EXE_FLUSH is set.
  116. *
  117. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  118. * invalidated with every MI_FLUSH.
  119. *
  120. * TLBs:
  121. *
  122. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  123. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  124. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  125. * are flushed at any MI_FLUSH.
  126. */
  127. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  128. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  129. cmd &= ~MI_NO_WRITE_FLUSH;
  130. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  131. cmd |= MI_EXE_FLUSH;
  132. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  133. (IS_G4X(dev) || IS_GEN5(dev)))
  134. cmd |= MI_INVALIDATE_ISP;
  135. ret = intel_ring_begin(ring, 2);
  136. if (ret)
  137. return ret;
  138. intel_ring_emit(ring, cmd);
  139. intel_ring_emit(ring, MI_NOOP);
  140. intel_ring_advance(ring);
  141. return 0;
  142. }
  143. /**
  144. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  145. * implementing two workarounds on gen6. From section 1.4.7.1
  146. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  147. *
  148. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  149. * produced by non-pipelined state commands), software needs to first
  150. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  151. * 0.
  152. *
  153. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  154. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  155. *
  156. * And the workaround for these two requires this workaround first:
  157. *
  158. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  159. * BEFORE the pipe-control with a post-sync op and no write-cache
  160. * flushes.
  161. *
  162. * And this last workaround is tricky because of the requirements on
  163. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  164. * volume 2 part 1:
  165. *
  166. * "1 of the following must also be set:
  167. * - Render Target Cache Flush Enable ([12] of DW1)
  168. * - Depth Cache Flush Enable ([0] of DW1)
  169. * - Stall at Pixel Scoreboard ([1] of DW1)
  170. * - Depth Stall ([13] of DW1)
  171. * - Post-Sync Operation ([13] of DW1)
  172. * - Notify Enable ([8] of DW1)"
  173. *
  174. * The cache flushes require the workaround flush that triggered this
  175. * one, so we can't use it. Depth stall would trigger the same.
  176. * Post-sync nonzero is what triggered this second workaround, so we
  177. * can't use that one either. Notify enable is IRQs, which aren't
  178. * really our business. That leaves only stall at scoreboard.
  179. */
  180. static int
  181. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  182. {
  183. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  184. int ret;
  185. ret = intel_ring_begin(ring, 6);
  186. if (ret)
  187. return ret;
  188. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  189. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  190. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  191. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  192. intel_ring_emit(ring, 0); /* low dword */
  193. intel_ring_emit(ring, 0); /* high dword */
  194. intel_ring_emit(ring, MI_NOOP);
  195. intel_ring_advance(ring);
  196. ret = intel_ring_begin(ring, 6);
  197. if (ret)
  198. return ret;
  199. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  200. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  201. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  202. intel_ring_emit(ring, 0);
  203. intel_ring_emit(ring, 0);
  204. intel_ring_emit(ring, MI_NOOP);
  205. intel_ring_advance(ring);
  206. return 0;
  207. }
  208. static int
  209. gen6_render_ring_flush(struct intel_engine_cs *ring,
  210. u32 invalidate_domains, u32 flush_domains)
  211. {
  212. u32 flags = 0;
  213. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  214. int ret;
  215. /* Force SNB workarounds for PIPE_CONTROL flushes */
  216. ret = intel_emit_post_sync_nonzero_flush(ring);
  217. if (ret)
  218. return ret;
  219. /* Just flush everything. Experiments have shown that reducing the
  220. * number of bits based on the write domains has little performance
  221. * impact.
  222. */
  223. if (flush_domains) {
  224. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  225. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  226. /*
  227. * Ensure that any following seqno writes only happen
  228. * when the render cache is indeed flushed.
  229. */
  230. flags |= PIPE_CONTROL_CS_STALL;
  231. }
  232. if (invalidate_domains) {
  233. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  234. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  235. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  236. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  237. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  238. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  239. /*
  240. * TLB invalidate requires a post-sync write.
  241. */
  242. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  243. }
  244. ret = intel_ring_begin(ring, 4);
  245. if (ret)
  246. return ret;
  247. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  248. intel_ring_emit(ring, flags);
  249. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  250. intel_ring_emit(ring, 0);
  251. intel_ring_advance(ring);
  252. return 0;
  253. }
  254. static int
  255. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  256. {
  257. int ret;
  258. ret = intel_ring_begin(ring, 4);
  259. if (ret)
  260. return ret;
  261. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  262. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  263. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  264. intel_ring_emit(ring, 0);
  265. intel_ring_emit(ring, 0);
  266. intel_ring_advance(ring);
  267. return 0;
  268. }
  269. static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
  270. {
  271. int ret;
  272. if (!ring->fbc_dirty)
  273. return 0;
  274. ret = intel_ring_begin(ring, 6);
  275. if (ret)
  276. return ret;
  277. /* WaFbcNukeOn3DBlt:ivb/hsw */
  278. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  279. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  280. intel_ring_emit(ring, value);
  281. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  282. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  283. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  284. intel_ring_advance(ring);
  285. ring->fbc_dirty = false;
  286. return 0;
  287. }
  288. static int
  289. gen7_render_ring_flush(struct intel_engine_cs *ring,
  290. u32 invalidate_domains, u32 flush_domains)
  291. {
  292. u32 flags = 0;
  293. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  294. int ret;
  295. /*
  296. * Ensure that any following seqno writes only happen when the render
  297. * cache is indeed flushed.
  298. *
  299. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  300. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  301. * don't try to be clever and just set it unconditionally.
  302. */
  303. flags |= PIPE_CONTROL_CS_STALL;
  304. /* Just flush everything. Experiments have shown that reducing the
  305. * number of bits based on the write domains has little performance
  306. * impact.
  307. */
  308. if (flush_domains) {
  309. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  310. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  311. }
  312. if (invalidate_domains) {
  313. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  314. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  315. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  316. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  317. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  318. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  319. /*
  320. * TLB invalidate requires a post-sync write.
  321. */
  322. flags |= PIPE_CONTROL_QW_WRITE;
  323. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  324. /* Workaround: we must issue a pipe_control with CS-stall bit
  325. * set before a pipe_control command that has the state cache
  326. * invalidate bit set. */
  327. gen7_render_ring_cs_stall_wa(ring);
  328. }
  329. ret = intel_ring_begin(ring, 4);
  330. if (ret)
  331. return ret;
  332. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  333. intel_ring_emit(ring, flags);
  334. intel_ring_emit(ring, scratch_addr);
  335. intel_ring_emit(ring, 0);
  336. intel_ring_advance(ring);
  337. if (!invalidate_domains && flush_domains)
  338. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  339. return 0;
  340. }
  341. static int
  342. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  343. u32 flags, u32 scratch_addr)
  344. {
  345. int ret;
  346. ret = intel_ring_begin(ring, 6);
  347. if (ret)
  348. return ret;
  349. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  350. intel_ring_emit(ring, flags);
  351. intel_ring_emit(ring, scratch_addr);
  352. intel_ring_emit(ring, 0);
  353. intel_ring_emit(ring, 0);
  354. intel_ring_emit(ring, 0);
  355. intel_ring_advance(ring);
  356. return 0;
  357. }
  358. static int
  359. gen8_render_ring_flush(struct intel_engine_cs *ring,
  360. u32 invalidate_domains, u32 flush_domains)
  361. {
  362. u32 flags = 0;
  363. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  364. int ret;
  365. flags |= PIPE_CONTROL_CS_STALL;
  366. if (flush_domains) {
  367. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  368. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  369. }
  370. if (invalidate_domains) {
  371. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  372. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  373. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  374. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  375. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  376. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  377. flags |= PIPE_CONTROL_QW_WRITE;
  378. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  379. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  380. ret = gen8_emit_pipe_control(ring,
  381. PIPE_CONTROL_CS_STALL |
  382. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  383. 0);
  384. if (ret)
  385. return ret;
  386. }
  387. ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
  388. if (ret)
  389. return ret;
  390. if (!invalidate_domains && flush_domains)
  391. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  392. return 0;
  393. }
  394. static void ring_write_tail(struct intel_engine_cs *ring,
  395. u32 value)
  396. {
  397. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  398. I915_WRITE_TAIL(ring, value);
  399. }
  400. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  401. {
  402. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  403. u64 acthd;
  404. if (INTEL_INFO(ring->dev)->gen >= 8)
  405. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  406. RING_ACTHD_UDW(ring->mmio_base));
  407. else if (INTEL_INFO(ring->dev)->gen >= 4)
  408. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  409. else
  410. acthd = I915_READ(ACTHD);
  411. return acthd;
  412. }
  413. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  414. {
  415. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  416. u32 addr;
  417. addr = dev_priv->status_page_dmah->busaddr;
  418. if (INTEL_INFO(ring->dev)->gen >= 4)
  419. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  420. I915_WRITE(HWS_PGA, addr);
  421. }
  422. static bool stop_ring(struct intel_engine_cs *ring)
  423. {
  424. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  425. if (!IS_GEN2(ring->dev)) {
  426. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  427. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  428. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  429. /* Sometimes we observe that the idle flag is not
  430. * set even though the ring is empty. So double
  431. * check before giving up.
  432. */
  433. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  434. return false;
  435. }
  436. }
  437. I915_WRITE_CTL(ring, 0);
  438. I915_WRITE_HEAD(ring, 0);
  439. ring->write_tail(ring, 0);
  440. if (!IS_GEN2(ring->dev)) {
  441. (void)I915_READ_CTL(ring);
  442. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  443. }
  444. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  445. }
  446. static int init_ring_common(struct intel_engine_cs *ring)
  447. {
  448. struct drm_device *dev = ring->dev;
  449. struct drm_i915_private *dev_priv = dev->dev_private;
  450. struct intel_ringbuffer *ringbuf = ring->buffer;
  451. struct drm_i915_gem_object *obj = ringbuf->obj;
  452. int ret = 0;
  453. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  454. if (!stop_ring(ring)) {
  455. /* G45 ring initialization often fails to reset head to zero */
  456. DRM_DEBUG_KMS("%s head not reset to zero "
  457. "ctl %08x head %08x tail %08x start %08x\n",
  458. ring->name,
  459. I915_READ_CTL(ring),
  460. I915_READ_HEAD(ring),
  461. I915_READ_TAIL(ring),
  462. I915_READ_START(ring));
  463. if (!stop_ring(ring)) {
  464. DRM_ERROR("failed to set %s head to zero "
  465. "ctl %08x head %08x tail %08x start %08x\n",
  466. ring->name,
  467. I915_READ_CTL(ring),
  468. I915_READ_HEAD(ring),
  469. I915_READ_TAIL(ring),
  470. I915_READ_START(ring));
  471. ret = -EIO;
  472. goto out;
  473. }
  474. }
  475. if (I915_NEED_GFX_HWS(dev))
  476. intel_ring_setup_status_page(ring);
  477. else
  478. ring_setup_phys_status_page(ring);
  479. /* Enforce ordering by reading HEAD register back */
  480. I915_READ_HEAD(ring);
  481. /* Initialize the ring. This must happen _after_ we've cleared the ring
  482. * registers with the above sequence (the readback of the HEAD registers
  483. * also enforces ordering), otherwise the hw might lose the new ring
  484. * register values. */
  485. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  486. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  487. if (I915_READ_HEAD(ring))
  488. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  489. ring->name, I915_READ_HEAD(ring));
  490. I915_WRITE_HEAD(ring, 0);
  491. (void)I915_READ_HEAD(ring);
  492. I915_WRITE_CTL(ring,
  493. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  494. | RING_VALID);
  495. /* If the head is still not zero, the ring is dead */
  496. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  497. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  498. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  499. DRM_ERROR("%s initialization failed "
  500. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  501. ring->name,
  502. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  503. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  504. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  505. ret = -EIO;
  506. goto out;
  507. }
  508. ringbuf->head = I915_READ_HEAD(ring);
  509. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  510. ringbuf->space = intel_ring_space(ringbuf);
  511. ringbuf->last_retired_head = -1;
  512. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  513. out:
  514. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  515. return ret;
  516. }
  517. void
  518. intel_fini_pipe_control(struct intel_engine_cs *ring)
  519. {
  520. struct drm_device *dev = ring->dev;
  521. if (ring->scratch.obj == NULL)
  522. return;
  523. if (INTEL_INFO(dev)->gen >= 5) {
  524. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  525. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  526. }
  527. drm_gem_object_unreference(&ring->scratch.obj->base);
  528. ring->scratch.obj = NULL;
  529. }
  530. int
  531. intel_init_pipe_control(struct intel_engine_cs *ring)
  532. {
  533. int ret;
  534. if (ring->scratch.obj)
  535. return 0;
  536. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  537. if (ring->scratch.obj == NULL) {
  538. DRM_ERROR("Failed to allocate seqno page\n");
  539. ret = -ENOMEM;
  540. goto err;
  541. }
  542. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  543. if (ret)
  544. goto err_unref;
  545. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  546. if (ret)
  547. goto err_unref;
  548. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  549. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  550. if (ring->scratch.cpu_page == NULL) {
  551. ret = -ENOMEM;
  552. goto err_unpin;
  553. }
  554. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  555. ring->name, ring->scratch.gtt_offset);
  556. return 0;
  557. err_unpin:
  558. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  559. err_unref:
  560. drm_gem_object_unreference(&ring->scratch.obj->base);
  561. err:
  562. return ret;
  563. }
  564. static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
  565. struct intel_context *ctx)
  566. {
  567. int ret, i;
  568. struct drm_device *dev = ring->dev;
  569. struct drm_i915_private *dev_priv = dev->dev_private;
  570. struct i915_workarounds *w = &dev_priv->workarounds;
  571. if (WARN_ON(w->count == 0))
  572. return 0;
  573. ring->gpu_caches_dirty = true;
  574. ret = intel_ring_flush_all_caches(ring);
  575. if (ret)
  576. return ret;
  577. ret = intel_ring_begin(ring, (w->count * 2 + 2));
  578. if (ret)
  579. return ret;
  580. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  581. for (i = 0; i < w->count; i++) {
  582. intel_ring_emit(ring, w->reg[i].addr);
  583. intel_ring_emit(ring, w->reg[i].value);
  584. }
  585. intel_ring_emit(ring, MI_NOOP);
  586. intel_ring_advance(ring);
  587. ring->gpu_caches_dirty = true;
  588. ret = intel_ring_flush_all_caches(ring);
  589. if (ret)
  590. return ret;
  591. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  592. return 0;
  593. }
  594. static int wa_add(struct drm_i915_private *dev_priv,
  595. const u32 addr, const u32 val, const u32 mask)
  596. {
  597. const u32 idx = dev_priv->workarounds.count;
  598. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  599. return -ENOSPC;
  600. dev_priv->workarounds.reg[idx].addr = addr;
  601. dev_priv->workarounds.reg[idx].value = val;
  602. dev_priv->workarounds.reg[idx].mask = mask;
  603. dev_priv->workarounds.count++;
  604. return 0;
  605. }
  606. #define WA_REG(addr, val, mask) { \
  607. const int r = wa_add(dev_priv, (addr), (val), (mask)); \
  608. if (r) \
  609. return r; \
  610. }
  611. #define WA_SET_BIT_MASKED(addr, mask) \
  612. WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
  613. #define WA_CLR_BIT_MASKED(addr, mask) \
  614. WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
  615. #define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
  616. #define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
  617. #define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
  618. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  619. {
  620. struct drm_device *dev = ring->dev;
  621. struct drm_i915_private *dev_priv = dev->dev_private;
  622. /* WaDisablePartialInstShootdown:bdw */
  623. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  624. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  625. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  626. STALL_DOP_GATING_DISABLE);
  627. /* WaDisableDopClockGating:bdw */
  628. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  629. DOP_CLOCK_GATING_DISABLE);
  630. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  631. GEN8_SAMPLER_POWER_BYPASS_DIS);
  632. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  633. * workaround for for a possible hang in the unlikely event a TLB
  634. * invalidation occurs during a PSD flush.
  635. */
  636. /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
  637. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  638. HDC_FORCE_NON_COHERENT |
  639. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  640. /* Wa4x4STCOptimizationDisable:bdw */
  641. WA_SET_BIT_MASKED(CACHE_MODE_1,
  642. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  643. /*
  644. * BSpec recommends 8x4 when MSAA is used,
  645. * however in practice 16x4 seems fastest.
  646. *
  647. * Note that PS/WM thread counts depend on the WIZ hashing
  648. * disable bit, which we don't touch here, but it's good
  649. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  650. */
  651. WA_SET_BIT_MASKED(GEN7_GT_MODE,
  652. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  653. return 0;
  654. }
  655. static int chv_init_workarounds(struct intel_engine_cs *ring)
  656. {
  657. struct drm_device *dev = ring->dev;
  658. struct drm_i915_private *dev_priv = dev->dev_private;
  659. /* WaDisablePartialInstShootdown:chv */
  660. /* WaDisableThreadStallDopClockGating:chv */
  661. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  662. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  663. STALL_DOP_GATING_DISABLE);
  664. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  665. * workaround for a possible hang in the unlikely event a TLB
  666. * invalidation occurs during a PSD flush.
  667. */
  668. /* WaForceEnableNonCoherent:chv */
  669. /* WaHdcDisableFetchWhenMasked:chv */
  670. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  671. HDC_FORCE_NON_COHERENT |
  672. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  673. return 0;
  674. }
  675. int init_workarounds_ring(struct intel_engine_cs *ring)
  676. {
  677. struct drm_device *dev = ring->dev;
  678. struct drm_i915_private *dev_priv = dev->dev_private;
  679. WARN_ON(ring->id != RCS);
  680. dev_priv->workarounds.count = 0;
  681. if (IS_BROADWELL(dev))
  682. return bdw_init_workarounds(ring);
  683. if (IS_CHERRYVIEW(dev))
  684. return chv_init_workarounds(ring);
  685. return 0;
  686. }
  687. static int init_render_ring(struct intel_engine_cs *ring)
  688. {
  689. struct drm_device *dev = ring->dev;
  690. struct drm_i915_private *dev_priv = dev->dev_private;
  691. int ret = init_ring_common(ring);
  692. if (ret)
  693. return ret;
  694. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  695. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  696. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  697. /* We need to disable the AsyncFlip performance optimisations in order
  698. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  699. * programmed to '1' on all products.
  700. *
  701. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  702. */
  703. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
  704. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  705. /* Required for the hardware to program scanline values for waiting */
  706. /* WaEnableFlushTlbInvalidationMode:snb */
  707. if (INTEL_INFO(dev)->gen == 6)
  708. I915_WRITE(GFX_MODE,
  709. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  710. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  711. if (IS_GEN7(dev))
  712. I915_WRITE(GFX_MODE_GEN7,
  713. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  714. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  715. if (INTEL_INFO(dev)->gen >= 5) {
  716. ret = intel_init_pipe_control(ring);
  717. if (ret)
  718. return ret;
  719. }
  720. if (IS_GEN6(dev)) {
  721. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  722. * "If this bit is set, STCunit will have LRA as replacement
  723. * policy. [...] This bit must be reset. LRA replacement
  724. * policy is not supported."
  725. */
  726. I915_WRITE(CACHE_MODE_0,
  727. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  728. }
  729. if (INTEL_INFO(dev)->gen >= 6)
  730. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  731. if (HAS_L3_DPF(dev))
  732. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  733. return init_workarounds_ring(ring);
  734. }
  735. static void render_ring_cleanup(struct intel_engine_cs *ring)
  736. {
  737. struct drm_device *dev = ring->dev;
  738. struct drm_i915_private *dev_priv = dev->dev_private;
  739. if (dev_priv->semaphore_obj) {
  740. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  741. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  742. dev_priv->semaphore_obj = NULL;
  743. }
  744. intel_fini_pipe_control(ring);
  745. }
  746. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  747. unsigned int num_dwords)
  748. {
  749. #define MBOX_UPDATE_DWORDS 8
  750. struct drm_device *dev = signaller->dev;
  751. struct drm_i915_private *dev_priv = dev->dev_private;
  752. struct intel_engine_cs *waiter;
  753. int i, ret, num_rings;
  754. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  755. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  756. #undef MBOX_UPDATE_DWORDS
  757. ret = intel_ring_begin(signaller, num_dwords);
  758. if (ret)
  759. return ret;
  760. for_each_ring(waiter, dev_priv, i) {
  761. u32 seqno;
  762. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  763. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  764. continue;
  765. seqno = i915_gem_request_get_seqno(
  766. signaller->outstanding_lazy_request);
  767. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  768. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  769. PIPE_CONTROL_QW_WRITE |
  770. PIPE_CONTROL_FLUSH_ENABLE);
  771. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  772. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  773. intel_ring_emit(signaller, seqno);
  774. intel_ring_emit(signaller, 0);
  775. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  776. MI_SEMAPHORE_TARGET(waiter->id));
  777. intel_ring_emit(signaller, 0);
  778. }
  779. return 0;
  780. }
  781. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  782. unsigned int num_dwords)
  783. {
  784. #define MBOX_UPDATE_DWORDS 6
  785. struct drm_device *dev = signaller->dev;
  786. struct drm_i915_private *dev_priv = dev->dev_private;
  787. struct intel_engine_cs *waiter;
  788. int i, ret, num_rings;
  789. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  790. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  791. #undef MBOX_UPDATE_DWORDS
  792. ret = intel_ring_begin(signaller, num_dwords);
  793. if (ret)
  794. return ret;
  795. for_each_ring(waiter, dev_priv, i) {
  796. u32 seqno;
  797. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  798. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  799. continue;
  800. seqno = i915_gem_request_get_seqno(
  801. signaller->outstanding_lazy_request);
  802. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  803. MI_FLUSH_DW_OP_STOREDW);
  804. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  805. MI_FLUSH_DW_USE_GTT);
  806. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  807. intel_ring_emit(signaller, seqno);
  808. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  809. MI_SEMAPHORE_TARGET(waiter->id));
  810. intel_ring_emit(signaller, 0);
  811. }
  812. return 0;
  813. }
  814. static int gen6_signal(struct intel_engine_cs *signaller,
  815. unsigned int num_dwords)
  816. {
  817. struct drm_device *dev = signaller->dev;
  818. struct drm_i915_private *dev_priv = dev->dev_private;
  819. struct intel_engine_cs *useless;
  820. int i, ret, num_rings;
  821. #define MBOX_UPDATE_DWORDS 3
  822. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  823. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  824. #undef MBOX_UPDATE_DWORDS
  825. ret = intel_ring_begin(signaller, num_dwords);
  826. if (ret)
  827. return ret;
  828. for_each_ring(useless, dev_priv, i) {
  829. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  830. if (mbox_reg != GEN6_NOSYNC) {
  831. u32 seqno = i915_gem_request_get_seqno(
  832. signaller->outstanding_lazy_request);
  833. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  834. intel_ring_emit(signaller, mbox_reg);
  835. intel_ring_emit(signaller, seqno);
  836. }
  837. }
  838. /* If num_dwords was rounded, make sure the tail pointer is correct */
  839. if (num_rings % 2 == 0)
  840. intel_ring_emit(signaller, MI_NOOP);
  841. return 0;
  842. }
  843. /**
  844. * gen6_add_request - Update the semaphore mailbox registers
  845. *
  846. * @ring - ring that is adding a request
  847. * @seqno - return seqno stuck into the ring
  848. *
  849. * Update the mailbox registers in the *other* rings with the current seqno.
  850. * This acts like a signal in the canonical semaphore.
  851. */
  852. static int
  853. gen6_add_request(struct intel_engine_cs *ring)
  854. {
  855. int ret;
  856. if (ring->semaphore.signal)
  857. ret = ring->semaphore.signal(ring, 4);
  858. else
  859. ret = intel_ring_begin(ring, 4);
  860. if (ret)
  861. return ret;
  862. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  863. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  864. intel_ring_emit(ring,
  865. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  866. intel_ring_emit(ring, MI_USER_INTERRUPT);
  867. __intel_ring_advance(ring);
  868. return 0;
  869. }
  870. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  871. u32 seqno)
  872. {
  873. struct drm_i915_private *dev_priv = dev->dev_private;
  874. return dev_priv->last_seqno < seqno;
  875. }
  876. /**
  877. * intel_ring_sync - sync the waiter to the signaller on seqno
  878. *
  879. * @waiter - ring that is waiting
  880. * @signaller - ring which has, or will signal
  881. * @seqno - seqno which the waiter will block on
  882. */
  883. static int
  884. gen8_ring_sync(struct intel_engine_cs *waiter,
  885. struct intel_engine_cs *signaller,
  886. u32 seqno)
  887. {
  888. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  889. int ret;
  890. ret = intel_ring_begin(waiter, 4);
  891. if (ret)
  892. return ret;
  893. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  894. MI_SEMAPHORE_GLOBAL_GTT |
  895. MI_SEMAPHORE_POLL |
  896. MI_SEMAPHORE_SAD_GTE_SDD);
  897. intel_ring_emit(waiter, seqno);
  898. intel_ring_emit(waiter,
  899. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  900. intel_ring_emit(waiter,
  901. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  902. intel_ring_advance(waiter);
  903. return 0;
  904. }
  905. static int
  906. gen6_ring_sync(struct intel_engine_cs *waiter,
  907. struct intel_engine_cs *signaller,
  908. u32 seqno)
  909. {
  910. u32 dw1 = MI_SEMAPHORE_MBOX |
  911. MI_SEMAPHORE_COMPARE |
  912. MI_SEMAPHORE_REGISTER;
  913. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  914. int ret;
  915. /* Throughout all of the GEM code, seqno passed implies our current
  916. * seqno is >= the last seqno executed. However for hardware the
  917. * comparison is strictly greater than.
  918. */
  919. seqno -= 1;
  920. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  921. ret = intel_ring_begin(waiter, 4);
  922. if (ret)
  923. return ret;
  924. /* If seqno wrap happened, omit the wait with no-ops */
  925. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  926. intel_ring_emit(waiter, dw1 | wait_mbox);
  927. intel_ring_emit(waiter, seqno);
  928. intel_ring_emit(waiter, 0);
  929. intel_ring_emit(waiter, MI_NOOP);
  930. } else {
  931. intel_ring_emit(waiter, MI_NOOP);
  932. intel_ring_emit(waiter, MI_NOOP);
  933. intel_ring_emit(waiter, MI_NOOP);
  934. intel_ring_emit(waiter, MI_NOOP);
  935. }
  936. intel_ring_advance(waiter);
  937. return 0;
  938. }
  939. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  940. do { \
  941. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  942. PIPE_CONTROL_DEPTH_STALL); \
  943. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  944. intel_ring_emit(ring__, 0); \
  945. intel_ring_emit(ring__, 0); \
  946. } while (0)
  947. static int
  948. pc_render_add_request(struct intel_engine_cs *ring)
  949. {
  950. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  951. int ret;
  952. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  953. * incoherent with writes to memory, i.e. completely fubar,
  954. * so we need to use PIPE_NOTIFY instead.
  955. *
  956. * However, we also need to workaround the qword write
  957. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  958. * memory before requesting an interrupt.
  959. */
  960. ret = intel_ring_begin(ring, 32);
  961. if (ret)
  962. return ret;
  963. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  964. PIPE_CONTROL_WRITE_FLUSH |
  965. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  966. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  967. intel_ring_emit(ring,
  968. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  969. intel_ring_emit(ring, 0);
  970. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  971. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  972. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  973. scratch_addr += 2 * CACHELINE_BYTES;
  974. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  975. scratch_addr += 2 * CACHELINE_BYTES;
  976. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  977. scratch_addr += 2 * CACHELINE_BYTES;
  978. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  979. scratch_addr += 2 * CACHELINE_BYTES;
  980. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  981. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  982. PIPE_CONTROL_WRITE_FLUSH |
  983. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  984. PIPE_CONTROL_NOTIFY);
  985. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  986. intel_ring_emit(ring,
  987. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  988. intel_ring_emit(ring, 0);
  989. __intel_ring_advance(ring);
  990. return 0;
  991. }
  992. static u32
  993. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  994. {
  995. /* Workaround to force correct ordering between irq and seqno writes on
  996. * ivb (and maybe also on snb) by reading from a CS register (like
  997. * ACTHD) before reading the status page. */
  998. if (!lazy_coherency) {
  999. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1000. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1001. }
  1002. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1003. }
  1004. static u32
  1005. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1006. {
  1007. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1008. }
  1009. static void
  1010. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1011. {
  1012. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1013. }
  1014. static u32
  1015. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1016. {
  1017. return ring->scratch.cpu_page[0];
  1018. }
  1019. static void
  1020. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1021. {
  1022. ring->scratch.cpu_page[0] = seqno;
  1023. }
  1024. static bool
  1025. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1026. {
  1027. struct drm_device *dev = ring->dev;
  1028. struct drm_i915_private *dev_priv = dev->dev_private;
  1029. unsigned long flags;
  1030. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1031. return false;
  1032. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1033. if (ring->irq_refcount++ == 0)
  1034. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1035. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1036. return true;
  1037. }
  1038. static void
  1039. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1040. {
  1041. struct drm_device *dev = ring->dev;
  1042. struct drm_i915_private *dev_priv = dev->dev_private;
  1043. unsigned long flags;
  1044. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1045. if (--ring->irq_refcount == 0)
  1046. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1047. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1048. }
  1049. static bool
  1050. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1051. {
  1052. struct drm_device *dev = ring->dev;
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. unsigned long flags;
  1055. if (!intel_irqs_enabled(dev_priv))
  1056. return false;
  1057. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1058. if (ring->irq_refcount++ == 0) {
  1059. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1060. I915_WRITE(IMR, dev_priv->irq_mask);
  1061. POSTING_READ(IMR);
  1062. }
  1063. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1064. return true;
  1065. }
  1066. static void
  1067. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1068. {
  1069. struct drm_device *dev = ring->dev;
  1070. struct drm_i915_private *dev_priv = dev->dev_private;
  1071. unsigned long flags;
  1072. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1073. if (--ring->irq_refcount == 0) {
  1074. dev_priv->irq_mask |= ring->irq_enable_mask;
  1075. I915_WRITE(IMR, dev_priv->irq_mask);
  1076. POSTING_READ(IMR);
  1077. }
  1078. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1079. }
  1080. static bool
  1081. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1082. {
  1083. struct drm_device *dev = ring->dev;
  1084. struct drm_i915_private *dev_priv = dev->dev_private;
  1085. unsigned long flags;
  1086. if (!intel_irqs_enabled(dev_priv))
  1087. return false;
  1088. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1089. if (ring->irq_refcount++ == 0) {
  1090. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1091. I915_WRITE16(IMR, dev_priv->irq_mask);
  1092. POSTING_READ16(IMR);
  1093. }
  1094. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1095. return true;
  1096. }
  1097. static void
  1098. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1099. {
  1100. struct drm_device *dev = ring->dev;
  1101. struct drm_i915_private *dev_priv = dev->dev_private;
  1102. unsigned long flags;
  1103. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1104. if (--ring->irq_refcount == 0) {
  1105. dev_priv->irq_mask |= ring->irq_enable_mask;
  1106. I915_WRITE16(IMR, dev_priv->irq_mask);
  1107. POSTING_READ16(IMR);
  1108. }
  1109. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1110. }
  1111. void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  1112. {
  1113. struct drm_device *dev = ring->dev;
  1114. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1115. u32 mmio = 0;
  1116. /* The ring status page addresses are no longer next to the rest of
  1117. * the ring registers as of gen7.
  1118. */
  1119. if (IS_GEN7(dev)) {
  1120. switch (ring->id) {
  1121. case RCS:
  1122. mmio = RENDER_HWS_PGA_GEN7;
  1123. break;
  1124. case BCS:
  1125. mmio = BLT_HWS_PGA_GEN7;
  1126. break;
  1127. /*
  1128. * VCS2 actually doesn't exist on Gen7. Only shut up
  1129. * gcc switch check warning
  1130. */
  1131. case VCS2:
  1132. case VCS:
  1133. mmio = BSD_HWS_PGA_GEN7;
  1134. break;
  1135. case VECS:
  1136. mmio = VEBOX_HWS_PGA_GEN7;
  1137. break;
  1138. }
  1139. } else if (IS_GEN6(ring->dev)) {
  1140. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  1141. } else {
  1142. /* XXX: gen8 returns to sanity */
  1143. mmio = RING_HWS_PGA(ring->mmio_base);
  1144. }
  1145. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  1146. POSTING_READ(mmio);
  1147. /*
  1148. * Flush the TLB for this page
  1149. *
  1150. * FIXME: These two bits have disappeared on gen8, so a question
  1151. * arises: do we still need this and if so how should we go about
  1152. * invalidating the TLB?
  1153. */
  1154. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  1155. u32 reg = RING_INSTPM(ring->mmio_base);
  1156. /* ring should be idle before issuing a sync flush*/
  1157. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1158. I915_WRITE(reg,
  1159. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  1160. INSTPM_SYNC_FLUSH));
  1161. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  1162. 1000))
  1163. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  1164. ring->name);
  1165. }
  1166. }
  1167. static int
  1168. bsd_ring_flush(struct intel_engine_cs *ring,
  1169. u32 invalidate_domains,
  1170. u32 flush_domains)
  1171. {
  1172. int ret;
  1173. ret = intel_ring_begin(ring, 2);
  1174. if (ret)
  1175. return ret;
  1176. intel_ring_emit(ring, MI_FLUSH);
  1177. intel_ring_emit(ring, MI_NOOP);
  1178. intel_ring_advance(ring);
  1179. return 0;
  1180. }
  1181. static int
  1182. i9xx_add_request(struct intel_engine_cs *ring)
  1183. {
  1184. int ret;
  1185. ret = intel_ring_begin(ring, 4);
  1186. if (ret)
  1187. return ret;
  1188. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1189. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1190. intel_ring_emit(ring,
  1191. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1192. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1193. __intel_ring_advance(ring);
  1194. return 0;
  1195. }
  1196. static bool
  1197. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1198. {
  1199. struct drm_device *dev = ring->dev;
  1200. struct drm_i915_private *dev_priv = dev->dev_private;
  1201. unsigned long flags;
  1202. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1203. return false;
  1204. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1205. if (ring->irq_refcount++ == 0) {
  1206. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1207. I915_WRITE_IMR(ring,
  1208. ~(ring->irq_enable_mask |
  1209. GT_PARITY_ERROR(dev)));
  1210. else
  1211. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1212. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1213. }
  1214. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1215. return true;
  1216. }
  1217. static void
  1218. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1219. {
  1220. struct drm_device *dev = ring->dev;
  1221. struct drm_i915_private *dev_priv = dev->dev_private;
  1222. unsigned long flags;
  1223. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1224. if (--ring->irq_refcount == 0) {
  1225. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1226. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1227. else
  1228. I915_WRITE_IMR(ring, ~0);
  1229. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1230. }
  1231. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1232. }
  1233. static bool
  1234. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1235. {
  1236. struct drm_device *dev = ring->dev;
  1237. struct drm_i915_private *dev_priv = dev->dev_private;
  1238. unsigned long flags;
  1239. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1240. return false;
  1241. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1242. if (ring->irq_refcount++ == 0) {
  1243. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1244. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1245. }
  1246. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1247. return true;
  1248. }
  1249. static void
  1250. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1251. {
  1252. struct drm_device *dev = ring->dev;
  1253. struct drm_i915_private *dev_priv = dev->dev_private;
  1254. unsigned long flags;
  1255. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1256. if (--ring->irq_refcount == 0) {
  1257. I915_WRITE_IMR(ring, ~0);
  1258. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1259. }
  1260. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1261. }
  1262. static bool
  1263. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1264. {
  1265. struct drm_device *dev = ring->dev;
  1266. struct drm_i915_private *dev_priv = dev->dev_private;
  1267. unsigned long flags;
  1268. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1269. return false;
  1270. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1271. if (ring->irq_refcount++ == 0) {
  1272. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1273. I915_WRITE_IMR(ring,
  1274. ~(ring->irq_enable_mask |
  1275. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1276. } else {
  1277. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1278. }
  1279. POSTING_READ(RING_IMR(ring->mmio_base));
  1280. }
  1281. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1282. return true;
  1283. }
  1284. static void
  1285. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1286. {
  1287. struct drm_device *dev = ring->dev;
  1288. struct drm_i915_private *dev_priv = dev->dev_private;
  1289. unsigned long flags;
  1290. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1291. if (--ring->irq_refcount == 0) {
  1292. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1293. I915_WRITE_IMR(ring,
  1294. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1295. } else {
  1296. I915_WRITE_IMR(ring, ~0);
  1297. }
  1298. POSTING_READ(RING_IMR(ring->mmio_base));
  1299. }
  1300. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1301. }
  1302. static int
  1303. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1304. u64 offset, u32 length,
  1305. unsigned flags)
  1306. {
  1307. int ret;
  1308. ret = intel_ring_begin(ring, 2);
  1309. if (ret)
  1310. return ret;
  1311. intel_ring_emit(ring,
  1312. MI_BATCH_BUFFER_START |
  1313. MI_BATCH_GTT |
  1314. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1315. intel_ring_emit(ring, offset);
  1316. intel_ring_advance(ring);
  1317. return 0;
  1318. }
  1319. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1320. #define I830_BATCH_LIMIT (256*1024)
  1321. #define I830_TLB_ENTRIES (2)
  1322. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1323. static int
  1324. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1325. u64 offset, u32 len,
  1326. unsigned flags)
  1327. {
  1328. u32 cs_offset = ring->scratch.gtt_offset;
  1329. int ret;
  1330. ret = intel_ring_begin(ring, 6);
  1331. if (ret)
  1332. return ret;
  1333. /* Evict the invalid PTE TLBs */
  1334. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1335. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1336. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1337. intel_ring_emit(ring, cs_offset);
  1338. intel_ring_emit(ring, 0xdeadbeef);
  1339. intel_ring_emit(ring, MI_NOOP);
  1340. intel_ring_advance(ring);
  1341. if ((flags & I915_DISPATCH_PINNED) == 0) {
  1342. if (len > I830_BATCH_LIMIT)
  1343. return -ENOSPC;
  1344. ret = intel_ring_begin(ring, 6 + 2);
  1345. if (ret)
  1346. return ret;
  1347. /* Blit the batch (which has now all relocs applied) to the
  1348. * stable batch scratch bo area (so that the CS never
  1349. * stumbles over its tlb invalidation bug) ...
  1350. */
  1351. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1352. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1353. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1354. intel_ring_emit(ring, cs_offset);
  1355. intel_ring_emit(ring, 4096);
  1356. intel_ring_emit(ring, offset);
  1357. intel_ring_emit(ring, MI_FLUSH);
  1358. intel_ring_emit(ring, MI_NOOP);
  1359. intel_ring_advance(ring);
  1360. /* ... and execute it. */
  1361. offset = cs_offset;
  1362. }
  1363. ret = intel_ring_begin(ring, 4);
  1364. if (ret)
  1365. return ret;
  1366. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1367. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1368. intel_ring_emit(ring, offset + len - 8);
  1369. intel_ring_emit(ring, MI_NOOP);
  1370. intel_ring_advance(ring);
  1371. return 0;
  1372. }
  1373. static int
  1374. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1375. u64 offset, u32 len,
  1376. unsigned flags)
  1377. {
  1378. int ret;
  1379. ret = intel_ring_begin(ring, 2);
  1380. if (ret)
  1381. return ret;
  1382. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1383. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1384. intel_ring_advance(ring);
  1385. return 0;
  1386. }
  1387. static void cleanup_status_page(struct intel_engine_cs *ring)
  1388. {
  1389. struct drm_i915_gem_object *obj;
  1390. obj = ring->status_page.obj;
  1391. if (obj == NULL)
  1392. return;
  1393. kunmap(sg_page(obj->pages->sgl));
  1394. i915_gem_object_ggtt_unpin(obj);
  1395. drm_gem_object_unreference(&obj->base);
  1396. ring->status_page.obj = NULL;
  1397. }
  1398. static int init_status_page(struct intel_engine_cs *ring)
  1399. {
  1400. struct drm_i915_gem_object *obj;
  1401. if ((obj = ring->status_page.obj) == NULL) {
  1402. unsigned flags;
  1403. int ret;
  1404. obj = i915_gem_alloc_object(ring->dev, 4096);
  1405. if (obj == NULL) {
  1406. DRM_ERROR("Failed to allocate status page\n");
  1407. return -ENOMEM;
  1408. }
  1409. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1410. if (ret)
  1411. goto err_unref;
  1412. flags = 0;
  1413. if (!HAS_LLC(ring->dev))
  1414. /* On g33, we cannot place HWS above 256MiB, so
  1415. * restrict its pinning to the low mappable arena.
  1416. * Though this restriction is not documented for
  1417. * gen4, gen5, or byt, they also behave similarly
  1418. * and hang if the HWS is placed at the top of the
  1419. * GTT. To generalise, it appears that all !llc
  1420. * platforms have issues with us placing the HWS
  1421. * above the mappable region (even though we never
  1422. * actualy map it).
  1423. */
  1424. flags |= PIN_MAPPABLE;
  1425. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1426. if (ret) {
  1427. err_unref:
  1428. drm_gem_object_unreference(&obj->base);
  1429. return ret;
  1430. }
  1431. ring->status_page.obj = obj;
  1432. }
  1433. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1434. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1435. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1436. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1437. ring->name, ring->status_page.gfx_addr);
  1438. return 0;
  1439. }
  1440. static int init_phys_status_page(struct intel_engine_cs *ring)
  1441. {
  1442. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1443. if (!dev_priv->status_page_dmah) {
  1444. dev_priv->status_page_dmah =
  1445. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1446. if (!dev_priv->status_page_dmah)
  1447. return -ENOMEM;
  1448. }
  1449. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1450. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1451. return 0;
  1452. }
  1453. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1454. {
  1455. iounmap(ringbuf->virtual_start);
  1456. ringbuf->virtual_start = NULL;
  1457. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1458. }
  1459. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1460. struct intel_ringbuffer *ringbuf)
  1461. {
  1462. struct drm_i915_private *dev_priv = to_i915(dev);
  1463. struct drm_i915_gem_object *obj = ringbuf->obj;
  1464. int ret;
  1465. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1466. if (ret)
  1467. return ret;
  1468. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1469. if (ret) {
  1470. i915_gem_object_ggtt_unpin(obj);
  1471. return ret;
  1472. }
  1473. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1474. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1475. if (ringbuf->virtual_start == NULL) {
  1476. i915_gem_object_ggtt_unpin(obj);
  1477. return -EINVAL;
  1478. }
  1479. return 0;
  1480. }
  1481. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1482. {
  1483. drm_gem_object_unreference(&ringbuf->obj->base);
  1484. ringbuf->obj = NULL;
  1485. }
  1486. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1487. struct intel_ringbuffer *ringbuf)
  1488. {
  1489. struct drm_i915_gem_object *obj;
  1490. obj = NULL;
  1491. if (!HAS_LLC(dev))
  1492. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1493. if (obj == NULL)
  1494. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1495. if (obj == NULL)
  1496. return -ENOMEM;
  1497. /* mark ring buffers as read-only from GPU side by default */
  1498. obj->gt_ro = 1;
  1499. ringbuf->obj = obj;
  1500. return 0;
  1501. }
  1502. static int intel_init_ring_buffer(struct drm_device *dev,
  1503. struct intel_engine_cs *ring)
  1504. {
  1505. struct intel_ringbuffer *ringbuf = ring->buffer;
  1506. int ret;
  1507. if (ringbuf == NULL) {
  1508. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1509. if (!ringbuf)
  1510. return -ENOMEM;
  1511. ring->buffer = ringbuf;
  1512. }
  1513. ring->dev = dev;
  1514. INIT_LIST_HEAD(&ring->active_list);
  1515. INIT_LIST_HEAD(&ring->request_list);
  1516. INIT_LIST_HEAD(&ring->execlist_queue);
  1517. ringbuf->size = 32 * PAGE_SIZE;
  1518. ringbuf->ring = ring;
  1519. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1520. init_waitqueue_head(&ring->irq_queue);
  1521. if (I915_NEED_GFX_HWS(dev)) {
  1522. ret = init_status_page(ring);
  1523. if (ret)
  1524. goto error;
  1525. } else {
  1526. BUG_ON(ring->id != RCS);
  1527. ret = init_phys_status_page(ring);
  1528. if (ret)
  1529. goto error;
  1530. }
  1531. if (ringbuf->obj == NULL) {
  1532. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1533. if (ret) {
  1534. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1535. ring->name, ret);
  1536. goto error;
  1537. }
  1538. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1539. if (ret) {
  1540. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1541. ring->name, ret);
  1542. intel_destroy_ringbuffer_obj(ringbuf);
  1543. goto error;
  1544. }
  1545. }
  1546. /* Workaround an erratum on the i830 which causes a hang if
  1547. * the TAIL pointer points to within the last 2 cachelines
  1548. * of the buffer.
  1549. */
  1550. ringbuf->effective_size = ringbuf->size;
  1551. if (IS_I830(dev) || IS_845G(dev))
  1552. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1553. ret = i915_cmd_parser_init_ring(ring);
  1554. if (ret)
  1555. goto error;
  1556. ret = ring->init(ring);
  1557. if (ret)
  1558. goto error;
  1559. return 0;
  1560. error:
  1561. kfree(ringbuf);
  1562. ring->buffer = NULL;
  1563. return ret;
  1564. }
  1565. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1566. {
  1567. struct drm_i915_private *dev_priv;
  1568. struct intel_ringbuffer *ringbuf;
  1569. if (!intel_ring_initialized(ring))
  1570. return;
  1571. dev_priv = to_i915(ring->dev);
  1572. ringbuf = ring->buffer;
  1573. intel_stop_ring_buffer(ring);
  1574. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1575. intel_unpin_ringbuffer_obj(ringbuf);
  1576. intel_destroy_ringbuffer_obj(ringbuf);
  1577. i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
  1578. if (ring->cleanup)
  1579. ring->cleanup(ring);
  1580. cleanup_status_page(ring);
  1581. i915_cmd_parser_fini_ring(ring);
  1582. kfree(ringbuf);
  1583. ring->buffer = NULL;
  1584. }
  1585. static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
  1586. {
  1587. struct intel_ringbuffer *ringbuf = ring->buffer;
  1588. struct drm_i915_gem_request *request;
  1589. int ret;
  1590. if (ringbuf->last_retired_head != -1) {
  1591. ringbuf->head = ringbuf->last_retired_head;
  1592. ringbuf->last_retired_head = -1;
  1593. ringbuf->space = intel_ring_space(ringbuf);
  1594. if (ringbuf->space >= n)
  1595. return 0;
  1596. }
  1597. list_for_each_entry(request, &ring->request_list, list) {
  1598. if (__intel_ring_space(request->tail, ringbuf->tail,
  1599. ringbuf->size) >= n) {
  1600. break;
  1601. }
  1602. }
  1603. if (&request->list == &ring->request_list)
  1604. return -ENOSPC;
  1605. ret = i915_wait_request(request);
  1606. if (ret)
  1607. return ret;
  1608. i915_gem_retire_requests_ring(ring);
  1609. ringbuf->head = ringbuf->last_retired_head;
  1610. ringbuf->last_retired_head = -1;
  1611. ringbuf->space = intel_ring_space(ringbuf);
  1612. return 0;
  1613. }
  1614. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1615. {
  1616. struct drm_device *dev = ring->dev;
  1617. struct drm_i915_private *dev_priv = dev->dev_private;
  1618. struct intel_ringbuffer *ringbuf = ring->buffer;
  1619. unsigned long end;
  1620. int ret;
  1621. ret = intel_ring_wait_request(ring, n);
  1622. if (ret != -ENOSPC)
  1623. return ret;
  1624. /* force the tail write in case we have been skipping them */
  1625. __intel_ring_advance(ring);
  1626. /* With GEM the hangcheck timer should kick us out of the loop,
  1627. * leaving it early runs the risk of corrupting GEM state (due
  1628. * to running on almost untested codepaths). But on resume
  1629. * timers don't work yet, so prevent a complete hang in that
  1630. * case by choosing an insanely large timeout. */
  1631. end = jiffies + 60 * HZ;
  1632. trace_i915_ring_wait_begin(ring);
  1633. do {
  1634. ringbuf->head = I915_READ_HEAD(ring);
  1635. ringbuf->space = intel_ring_space(ringbuf);
  1636. if (ringbuf->space >= n) {
  1637. ret = 0;
  1638. break;
  1639. }
  1640. msleep(1);
  1641. if (dev_priv->mm.interruptible && signal_pending(current)) {
  1642. ret = -ERESTARTSYS;
  1643. break;
  1644. }
  1645. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1646. dev_priv->mm.interruptible);
  1647. if (ret)
  1648. break;
  1649. if (time_after(jiffies, end)) {
  1650. ret = -EBUSY;
  1651. break;
  1652. }
  1653. } while (1);
  1654. trace_i915_ring_wait_end(ring);
  1655. return ret;
  1656. }
  1657. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1658. {
  1659. uint32_t __iomem *virt;
  1660. struct intel_ringbuffer *ringbuf = ring->buffer;
  1661. int rem = ringbuf->size - ringbuf->tail;
  1662. if (ringbuf->space < rem) {
  1663. int ret = ring_wait_for_space(ring, rem);
  1664. if (ret)
  1665. return ret;
  1666. }
  1667. virt = ringbuf->virtual_start + ringbuf->tail;
  1668. rem /= 4;
  1669. while (rem--)
  1670. iowrite32(MI_NOOP, virt++);
  1671. ringbuf->tail = 0;
  1672. ringbuf->space = intel_ring_space(ringbuf);
  1673. return 0;
  1674. }
  1675. int intel_ring_idle(struct intel_engine_cs *ring)
  1676. {
  1677. struct drm_i915_gem_request *req;
  1678. int ret;
  1679. /* We need to add any requests required to flush the objects and ring */
  1680. if (ring->outstanding_lazy_request) {
  1681. ret = i915_add_request(ring);
  1682. if (ret)
  1683. return ret;
  1684. }
  1685. /* Wait upon the last request to be completed */
  1686. if (list_empty(&ring->request_list))
  1687. return 0;
  1688. req = list_entry(ring->request_list.prev,
  1689. struct drm_i915_gem_request,
  1690. list);
  1691. return i915_wait_request(req);
  1692. }
  1693. static int
  1694. intel_ring_alloc_request(struct intel_engine_cs *ring)
  1695. {
  1696. int ret;
  1697. struct drm_i915_gem_request *request;
  1698. if (ring->outstanding_lazy_request)
  1699. return 0;
  1700. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1701. if (request == NULL)
  1702. return -ENOMEM;
  1703. kref_init(&request->ref);
  1704. ret = i915_gem_get_seqno(ring->dev, &request->seqno);
  1705. if (ret) {
  1706. kfree(request);
  1707. return ret;
  1708. }
  1709. ring->outstanding_lazy_request = request;
  1710. return 0;
  1711. }
  1712. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1713. int bytes)
  1714. {
  1715. struct intel_ringbuffer *ringbuf = ring->buffer;
  1716. int ret;
  1717. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1718. ret = intel_wrap_ring_buffer(ring);
  1719. if (unlikely(ret))
  1720. return ret;
  1721. }
  1722. if (unlikely(ringbuf->space < bytes)) {
  1723. ret = ring_wait_for_space(ring, bytes);
  1724. if (unlikely(ret))
  1725. return ret;
  1726. }
  1727. return 0;
  1728. }
  1729. int intel_ring_begin(struct intel_engine_cs *ring,
  1730. int num_dwords)
  1731. {
  1732. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1733. int ret;
  1734. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1735. dev_priv->mm.interruptible);
  1736. if (ret)
  1737. return ret;
  1738. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1739. if (ret)
  1740. return ret;
  1741. /* Preallocate the olr before touching the ring */
  1742. ret = intel_ring_alloc_request(ring);
  1743. if (ret)
  1744. return ret;
  1745. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1746. return 0;
  1747. }
  1748. /* Align the ring tail to a cacheline boundary */
  1749. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1750. {
  1751. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1752. int ret;
  1753. if (num_dwords == 0)
  1754. return 0;
  1755. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1756. ret = intel_ring_begin(ring, num_dwords);
  1757. if (ret)
  1758. return ret;
  1759. while (num_dwords--)
  1760. intel_ring_emit(ring, MI_NOOP);
  1761. intel_ring_advance(ring);
  1762. return 0;
  1763. }
  1764. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1765. {
  1766. struct drm_device *dev = ring->dev;
  1767. struct drm_i915_private *dev_priv = dev->dev_private;
  1768. BUG_ON(ring->outstanding_lazy_request);
  1769. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1770. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1771. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1772. if (HAS_VEBOX(dev))
  1773. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1774. }
  1775. ring->set_seqno(ring, seqno);
  1776. ring->hangcheck.seqno = seqno;
  1777. }
  1778. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1779. u32 value)
  1780. {
  1781. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1782. /* Every tail move must follow the sequence below */
  1783. /* Disable notification that the ring is IDLE. The GT
  1784. * will then assume that it is busy and bring it out of rc6.
  1785. */
  1786. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1787. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1788. /* Clear the context id. Here be magic! */
  1789. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1790. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1791. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1792. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1793. 50))
  1794. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1795. /* Now that the ring is fully powered up, update the tail */
  1796. I915_WRITE_TAIL(ring, value);
  1797. POSTING_READ(RING_TAIL(ring->mmio_base));
  1798. /* Let the ring send IDLE messages to the GT again,
  1799. * and so let it sleep to conserve power when idle.
  1800. */
  1801. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1802. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1803. }
  1804. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1805. u32 invalidate, u32 flush)
  1806. {
  1807. uint32_t cmd;
  1808. int ret;
  1809. ret = intel_ring_begin(ring, 4);
  1810. if (ret)
  1811. return ret;
  1812. cmd = MI_FLUSH_DW;
  1813. if (INTEL_INFO(ring->dev)->gen >= 8)
  1814. cmd += 1;
  1815. /*
  1816. * Bspec vol 1c.5 - video engine command streamer:
  1817. * "If ENABLED, all TLBs will be invalidated once the flush
  1818. * operation is complete. This bit is only valid when the
  1819. * Post-Sync Operation field is a value of 1h or 3h."
  1820. */
  1821. if (invalidate & I915_GEM_GPU_DOMAINS)
  1822. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1823. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1824. intel_ring_emit(ring, cmd);
  1825. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1826. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1827. intel_ring_emit(ring, 0); /* upper addr */
  1828. intel_ring_emit(ring, 0); /* value */
  1829. } else {
  1830. intel_ring_emit(ring, 0);
  1831. intel_ring_emit(ring, MI_NOOP);
  1832. }
  1833. intel_ring_advance(ring);
  1834. return 0;
  1835. }
  1836. static int
  1837. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1838. u64 offset, u32 len,
  1839. unsigned flags)
  1840. {
  1841. bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
  1842. int ret;
  1843. ret = intel_ring_begin(ring, 4);
  1844. if (ret)
  1845. return ret;
  1846. /* FIXME(BDW): Address space and security selectors. */
  1847. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1848. intel_ring_emit(ring, lower_32_bits(offset));
  1849. intel_ring_emit(ring, upper_32_bits(offset));
  1850. intel_ring_emit(ring, MI_NOOP);
  1851. intel_ring_advance(ring);
  1852. return 0;
  1853. }
  1854. static int
  1855. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1856. u64 offset, u32 len,
  1857. unsigned flags)
  1858. {
  1859. int ret;
  1860. ret = intel_ring_begin(ring, 2);
  1861. if (ret)
  1862. return ret;
  1863. intel_ring_emit(ring,
  1864. MI_BATCH_BUFFER_START |
  1865. (flags & I915_DISPATCH_SECURE ?
  1866. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  1867. /* bit0-7 is the length on GEN6+ */
  1868. intel_ring_emit(ring, offset);
  1869. intel_ring_advance(ring);
  1870. return 0;
  1871. }
  1872. static int
  1873. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1874. u64 offset, u32 len,
  1875. unsigned flags)
  1876. {
  1877. int ret;
  1878. ret = intel_ring_begin(ring, 2);
  1879. if (ret)
  1880. return ret;
  1881. intel_ring_emit(ring,
  1882. MI_BATCH_BUFFER_START |
  1883. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1884. /* bit0-7 is the length on GEN6+ */
  1885. intel_ring_emit(ring, offset);
  1886. intel_ring_advance(ring);
  1887. return 0;
  1888. }
  1889. /* Blitter support (SandyBridge+) */
  1890. static int gen6_ring_flush(struct intel_engine_cs *ring,
  1891. u32 invalidate, u32 flush)
  1892. {
  1893. struct drm_device *dev = ring->dev;
  1894. struct drm_i915_private *dev_priv = dev->dev_private;
  1895. uint32_t cmd;
  1896. int ret;
  1897. ret = intel_ring_begin(ring, 4);
  1898. if (ret)
  1899. return ret;
  1900. cmd = MI_FLUSH_DW;
  1901. if (INTEL_INFO(ring->dev)->gen >= 8)
  1902. cmd += 1;
  1903. /*
  1904. * Bspec vol 1c.3 - blitter engine command streamer:
  1905. * "If ENABLED, all TLBs will be invalidated once the flush
  1906. * operation is complete. This bit is only valid when the
  1907. * Post-Sync Operation field is a value of 1h or 3h."
  1908. */
  1909. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1910. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1911. MI_FLUSH_DW_OP_STOREDW;
  1912. intel_ring_emit(ring, cmd);
  1913. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1914. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1915. intel_ring_emit(ring, 0); /* upper addr */
  1916. intel_ring_emit(ring, 0); /* value */
  1917. } else {
  1918. intel_ring_emit(ring, 0);
  1919. intel_ring_emit(ring, MI_NOOP);
  1920. }
  1921. intel_ring_advance(ring);
  1922. if (!invalidate && flush) {
  1923. if (IS_GEN7(dev))
  1924. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1925. else if (IS_BROADWELL(dev))
  1926. dev_priv->fbc.need_sw_cache_clean = true;
  1927. }
  1928. return 0;
  1929. }
  1930. int intel_init_render_ring_buffer(struct drm_device *dev)
  1931. {
  1932. struct drm_i915_private *dev_priv = dev->dev_private;
  1933. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  1934. struct drm_i915_gem_object *obj;
  1935. int ret;
  1936. ring->name = "render ring";
  1937. ring->id = RCS;
  1938. ring->mmio_base = RENDER_RING_BASE;
  1939. if (INTEL_INFO(dev)->gen >= 8) {
  1940. if (i915_semaphore_is_enabled(dev)) {
  1941. obj = i915_gem_alloc_object(dev, 4096);
  1942. if (obj == NULL) {
  1943. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  1944. i915.semaphores = 0;
  1945. } else {
  1946. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1947. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  1948. if (ret != 0) {
  1949. drm_gem_object_unreference(&obj->base);
  1950. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  1951. i915.semaphores = 0;
  1952. } else
  1953. dev_priv->semaphore_obj = obj;
  1954. }
  1955. }
  1956. ring->init_context = intel_ring_workarounds_emit;
  1957. ring->add_request = gen6_add_request;
  1958. ring->flush = gen8_render_ring_flush;
  1959. ring->irq_get = gen8_ring_get_irq;
  1960. ring->irq_put = gen8_ring_put_irq;
  1961. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1962. ring->get_seqno = gen6_ring_get_seqno;
  1963. ring->set_seqno = ring_set_seqno;
  1964. if (i915_semaphore_is_enabled(dev)) {
  1965. WARN_ON(!dev_priv->semaphore_obj);
  1966. ring->semaphore.sync_to = gen8_ring_sync;
  1967. ring->semaphore.signal = gen8_rcs_signal;
  1968. GEN8_RING_SEMAPHORE_INIT;
  1969. }
  1970. } else if (INTEL_INFO(dev)->gen >= 6) {
  1971. ring->add_request = gen6_add_request;
  1972. ring->flush = gen7_render_ring_flush;
  1973. if (INTEL_INFO(dev)->gen == 6)
  1974. ring->flush = gen6_render_ring_flush;
  1975. ring->irq_get = gen6_ring_get_irq;
  1976. ring->irq_put = gen6_ring_put_irq;
  1977. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1978. ring->get_seqno = gen6_ring_get_seqno;
  1979. ring->set_seqno = ring_set_seqno;
  1980. if (i915_semaphore_is_enabled(dev)) {
  1981. ring->semaphore.sync_to = gen6_ring_sync;
  1982. ring->semaphore.signal = gen6_signal;
  1983. /*
  1984. * The current semaphore is only applied on pre-gen8
  1985. * platform. And there is no VCS2 ring on the pre-gen8
  1986. * platform. So the semaphore between RCS and VCS2 is
  1987. * initialized as INVALID. Gen8 will initialize the
  1988. * sema between VCS2 and RCS later.
  1989. */
  1990. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1991. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  1992. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  1993. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1994. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1995. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  1996. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  1997. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  1998. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  1999. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2000. }
  2001. } else if (IS_GEN5(dev)) {
  2002. ring->add_request = pc_render_add_request;
  2003. ring->flush = gen4_render_ring_flush;
  2004. ring->get_seqno = pc_render_get_seqno;
  2005. ring->set_seqno = pc_render_set_seqno;
  2006. ring->irq_get = gen5_ring_get_irq;
  2007. ring->irq_put = gen5_ring_put_irq;
  2008. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2009. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2010. } else {
  2011. ring->add_request = i9xx_add_request;
  2012. if (INTEL_INFO(dev)->gen < 4)
  2013. ring->flush = gen2_render_ring_flush;
  2014. else
  2015. ring->flush = gen4_render_ring_flush;
  2016. ring->get_seqno = ring_get_seqno;
  2017. ring->set_seqno = ring_set_seqno;
  2018. if (IS_GEN2(dev)) {
  2019. ring->irq_get = i8xx_ring_get_irq;
  2020. ring->irq_put = i8xx_ring_put_irq;
  2021. } else {
  2022. ring->irq_get = i9xx_ring_get_irq;
  2023. ring->irq_put = i9xx_ring_put_irq;
  2024. }
  2025. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2026. }
  2027. ring->write_tail = ring_write_tail;
  2028. if (IS_HASWELL(dev))
  2029. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2030. else if (IS_GEN8(dev))
  2031. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2032. else if (INTEL_INFO(dev)->gen >= 6)
  2033. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2034. else if (INTEL_INFO(dev)->gen >= 4)
  2035. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2036. else if (IS_I830(dev) || IS_845G(dev))
  2037. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2038. else
  2039. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2040. ring->init = init_render_ring;
  2041. ring->cleanup = render_ring_cleanup;
  2042. /* Workaround batchbuffer to combat CS tlb bug. */
  2043. if (HAS_BROKEN_CS_TLB(dev)) {
  2044. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2045. if (obj == NULL) {
  2046. DRM_ERROR("Failed to allocate batch bo\n");
  2047. return -ENOMEM;
  2048. }
  2049. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2050. if (ret != 0) {
  2051. drm_gem_object_unreference(&obj->base);
  2052. DRM_ERROR("Failed to ping batch bo\n");
  2053. return ret;
  2054. }
  2055. ring->scratch.obj = obj;
  2056. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2057. }
  2058. return intel_init_ring_buffer(dev, ring);
  2059. }
  2060. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2061. {
  2062. struct drm_i915_private *dev_priv = dev->dev_private;
  2063. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2064. ring->name = "bsd ring";
  2065. ring->id = VCS;
  2066. ring->write_tail = ring_write_tail;
  2067. if (INTEL_INFO(dev)->gen >= 6) {
  2068. ring->mmio_base = GEN6_BSD_RING_BASE;
  2069. /* gen6 bsd needs a special wa for tail updates */
  2070. if (IS_GEN6(dev))
  2071. ring->write_tail = gen6_bsd_ring_write_tail;
  2072. ring->flush = gen6_bsd_ring_flush;
  2073. ring->add_request = gen6_add_request;
  2074. ring->get_seqno = gen6_ring_get_seqno;
  2075. ring->set_seqno = ring_set_seqno;
  2076. if (INTEL_INFO(dev)->gen >= 8) {
  2077. ring->irq_enable_mask =
  2078. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2079. ring->irq_get = gen8_ring_get_irq;
  2080. ring->irq_put = gen8_ring_put_irq;
  2081. ring->dispatch_execbuffer =
  2082. gen8_ring_dispatch_execbuffer;
  2083. if (i915_semaphore_is_enabled(dev)) {
  2084. ring->semaphore.sync_to = gen8_ring_sync;
  2085. ring->semaphore.signal = gen8_xcs_signal;
  2086. GEN8_RING_SEMAPHORE_INIT;
  2087. }
  2088. } else {
  2089. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2090. ring->irq_get = gen6_ring_get_irq;
  2091. ring->irq_put = gen6_ring_put_irq;
  2092. ring->dispatch_execbuffer =
  2093. gen6_ring_dispatch_execbuffer;
  2094. if (i915_semaphore_is_enabled(dev)) {
  2095. ring->semaphore.sync_to = gen6_ring_sync;
  2096. ring->semaphore.signal = gen6_signal;
  2097. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2098. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2099. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2100. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2101. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2102. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2103. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2104. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2105. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2106. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2107. }
  2108. }
  2109. } else {
  2110. ring->mmio_base = BSD_RING_BASE;
  2111. ring->flush = bsd_ring_flush;
  2112. ring->add_request = i9xx_add_request;
  2113. ring->get_seqno = ring_get_seqno;
  2114. ring->set_seqno = ring_set_seqno;
  2115. if (IS_GEN5(dev)) {
  2116. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2117. ring->irq_get = gen5_ring_get_irq;
  2118. ring->irq_put = gen5_ring_put_irq;
  2119. } else {
  2120. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2121. ring->irq_get = i9xx_ring_get_irq;
  2122. ring->irq_put = i9xx_ring_put_irq;
  2123. }
  2124. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2125. }
  2126. ring->init = init_ring_common;
  2127. return intel_init_ring_buffer(dev, ring);
  2128. }
  2129. /**
  2130. * Initialize the second BSD ring for Broadwell GT3.
  2131. * It is noted that this only exists on Broadwell GT3.
  2132. */
  2133. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2134. {
  2135. struct drm_i915_private *dev_priv = dev->dev_private;
  2136. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2137. if ((INTEL_INFO(dev)->gen != 8)) {
  2138. DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
  2139. return -EINVAL;
  2140. }
  2141. ring->name = "bsd2 ring";
  2142. ring->id = VCS2;
  2143. ring->write_tail = ring_write_tail;
  2144. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2145. ring->flush = gen6_bsd_ring_flush;
  2146. ring->add_request = gen6_add_request;
  2147. ring->get_seqno = gen6_ring_get_seqno;
  2148. ring->set_seqno = ring_set_seqno;
  2149. ring->irq_enable_mask =
  2150. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2151. ring->irq_get = gen8_ring_get_irq;
  2152. ring->irq_put = gen8_ring_put_irq;
  2153. ring->dispatch_execbuffer =
  2154. gen8_ring_dispatch_execbuffer;
  2155. if (i915_semaphore_is_enabled(dev)) {
  2156. ring->semaphore.sync_to = gen8_ring_sync;
  2157. ring->semaphore.signal = gen8_xcs_signal;
  2158. GEN8_RING_SEMAPHORE_INIT;
  2159. }
  2160. ring->init = init_ring_common;
  2161. return intel_init_ring_buffer(dev, ring);
  2162. }
  2163. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2164. {
  2165. struct drm_i915_private *dev_priv = dev->dev_private;
  2166. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2167. ring->name = "blitter ring";
  2168. ring->id = BCS;
  2169. ring->mmio_base = BLT_RING_BASE;
  2170. ring->write_tail = ring_write_tail;
  2171. ring->flush = gen6_ring_flush;
  2172. ring->add_request = gen6_add_request;
  2173. ring->get_seqno = gen6_ring_get_seqno;
  2174. ring->set_seqno = ring_set_seqno;
  2175. if (INTEL_INFO(dev)->gen >= 8) {
  2176. ring->irq_enable_mask =
  2177. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2178. ring->irq_get = gen8_ring_get_irq;
  2179. ring->irq_put = gen8_ring_put_irq;
  2180. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2181. if (i915_semaphore_is_enabled(dev)) {
  2182. ring->semaphore.sync_to = gen8_ring_sync;
  2183. ring->semaphore.signal = gen8_xcs_signal;
  2184. GEN8_RING_SEMAPHORE_INIT;
  2185. }
  2186. } else {
  2187. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2188. ring->irq_get = gen6_ring_get_irq;
  2189. ring->irq_put = gen6_ring_put_irq;
  2190. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2191. if (i915_semaphore_is_enabled(dev)) {
  2192. ring->semaphore.signal = gen6_signal;
  2193. ring->semaphore.sync_to = gen6_ring_sync;
  2194. /*
  2195. * The current semaphore is only applied on pre-gen8
  2196. * platform. And there is no VCS2 ring on the pre-gen8
  2197. * platform. So the semaphore between BCS and VCS2 is
  2198. * initialized as INVALID. Gen8 will initialize the
  2199. * sema between BCS and VCS2 later.
  2200. */
  2201. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2202. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2203. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2204. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2205. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2206. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2207. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2208. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2209. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2210. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2211. }
  2212. }
  2213. ring->init = init_ring_common;
  2214. return intel_init_ring_buffer(dev, ring);
  2215. }
  2216. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2217. {
  2218. struct drm_i915_private *dev_priv = dev->dev_private;
  2219. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2220. ring->name = "video enhancement ring";
  2221. ring->id = VECS;
  2222. ring->mmio_base = VEBOX_RING_BASE;
  2223. ring->write_tail = ring_write_tail;
  2224. ring->flush = gen6_ring_flush;
  2225. ring->add_request = gen6_add_request;
  2226. ring->get_seqno = gen6_ring_get_seqno;
  2227. ring->set_seqno = ring_set_seqno;
  2228. if (INTEL_INFO(dev)->gen >= 8) {
  2229. ring->irq_enable_mask =
  2230. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2231. ring->irq_get = gen8_ring_get_irq;
  2232. ring->irq_put = gen8_ring_put_irq;
  2233. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2234. if (i915_semaphore_is_enabled(dev)) {
  2235. ring->semaphore.sync_to = gen8_ring_sync;
  2236. ring->semaphore.signal = gen8_xcs_signal;
  2237. GEN8_RING_SEMAPHORE_INIT;
  2238. }
  2239. } else {
  2240. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2241. ring->irq_get = hsw_vebox_get_irq;
  2242. ring->irq_put = hsw_vebox_put_irq;
  2243. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2244. if (i915_semaphore_is_enabled(dev)) {
  2245. ring->semaphore.sync_to = gen6_ring_sync;
  2246. ring->semaphore.signal = gen6_signal;
  2247. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2248. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2249. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2250. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2251. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2252. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2253. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2254. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2255. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2256. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2257. }
  2258. }
  2259. ring->init = init_ring_common;
  2260. return intel_init_ring_buffer(dev, ring);
  2261. }
  2262. int
  2263. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2264. {
  2265. int ret;
  2266. if (!ring->gpu_caches_dirty)
  2267. return 0;
  2268. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2269. if (ret)
  2270. return ret;
  2271. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2272. ring->gpu_caches_dirty = false;
  2273. return 0;
  2274. }
  2275. int
  2276. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2277. {
  2278. uint32_t flush_domains;
  2279. int ret;
  2280. flush_domains = 0;
  2281. if (ring->gpu_caches_dirty)
  2282. flush_domains = I915_GEM_GPU_DOMAINS;
  2283. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2284. if (ret)
  2285. return ret;
  2286. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2287. ring->gpu_caches_dirty = false;
  2288. return 0;
  2289. }
  2290. void
  2291. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2292. {
  2293. int ret;
  2294. if (!intel_ring_initialized(ring))
  2295. return;
  2296. ret = intel_ring_idle(ring);
  2297. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2298. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2299. ring->name, ret);
  2300. stop_ring(ring);
  2301. }