imx28.dtsi 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250
  1. /*
  2. * Copyright 2012 Freescale Semiconductor, Inc.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <dt-bindings/gpio/gpio.h>
  12. #include "skeleton.dtsi"
  13. #include "imx28-pinfunc.h"
  14. / {
  15. interrupt-parent = <&icoll>;
  16. aliases {
  17. ethernet0 = &mac0;
  18. ethernet1 = &mac1;
  19. gpio0 = &gpio0;
  20. gpio1 = &gpio1;
  21. gpio2 = &gpio2;
  22. gpio3 = &gpio3;
  23. gpio4 = &gpio4;
  24. saif0 = &saif0;
  25. saif1 = &saif1;
  26. serial0 = &auart0;
  27. serial1 = &auart1;
  28. serial2 = &auart2;
  29. serial3 = &auart3;
  30. serial4 = &auart4;
  31. spi0 = &ssp1;
  32. spi1 = &ssp2;
  33. usbphy0 = &usbphy0;
  34. usbphy1 = &usbphy1;
  35. };
  36. cpus {
  37. #address-cells = <0>;
  38. #size-cells = <0>;
  39. cpu {
  40. compatible = "arm,arm926ej-s";
  41. device_type = "cpu";
  42. };
  43. };
  44. apb@80000000 {
  45. compatible = "simple-bus";
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. reg = <0x80000000 0x80000>;
  49. ranges;
  50. apbh@80000000 {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. reg = <0x80000000 0x3c900>;
  55. ranges;
  56. icoll: interrupt-controller@80000000 {
  57. compatible = "fsl,imx28-icoll", "fsl,icoll";
  58. interrupt-controller;
  59. #interrupt-cells = <1>;
  60. reg = <0x80000000 0x2000>;
  61. };
  62. hsadc: hsadc@80002000 {
  63. reg = <0x80002000 0x2000>;
  64. interrupts = <13>;
  65. dmas = <&dma_apbh 12>;
  66. dma-names = "rx";
  67. status = "disabled";
  68. };
  69. dma_apbh: dma-apbh@80004000 {
  70. compatible = "fsl,imx28-dma-apbh";
  71. reg = <0x80004000 0x2000>;
  72. interrupts = <82 83 84 85
  73. 88 88 88 88
  74. 88 88 88 88
  75. 87 86 0 0>;
  76. interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
  77. "gpmi0", "gmpi1", "gpmi2", "gmpi3",
  78. "gpmi4", "gmpi5", "gpmi6", "gmpi7",
  79. "hsadc", "lcdif", "empty", "empty";
  80. #dma-cells = <1>;
  81. dma-channels = <16>;
  82. clocks = <&clks 25>;
  83. };
  84. perfmon: perfmon@80006000 {
  85. reg = <0x80006000 0x800>;
  86. interrupts = <27>;
  87. status = "disabled";
  88. };
  89. gpmi: gpmi-nand@8000c000 {
  90. compatible = "fsl,imx28-gpmi-nand";
  91. #address-cells = <1>;
  92. #size-cells = <1>;
  93. reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
  94. reg-names = "gpmi-nand", "bch";
  95. interrupts = <41>;
  96. interrupt-names = "bch";
  97. clocks = <&clks 50>;
  98. clock-names = "gpmi_io";
  99. dmas = <&dma_apbh 4>;
  100. dma-names = "rx-tx";
  101. status = "disabled";
  102. };
  103. ssp0: ssp@80010000 {
  104. #address-cells = <1>;
  105. #size-cells = <0>;
  106. reg = <0x80010000 0x2000>;
  107. interrupts = <96>;
  108. clocks = <&clks 46>;
  109. dmas = <&dma_apbh 0>;
  110. dma-names = "rx-tx";
  111. status = "disabled";
  112. };
  113. ssp1: ssp@80012000 {
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. reg = <0x80012000 0x2000>;
  117. interrupts = <97>;
  118. clocks = <&clks 47>;
  119. dmas = <&dma_apbh 1>;
  120. dma-names = "rx-tx";
  121. status = "disabled";
  122. };
  123. ssp2: ssp@80014000 {
  124. #address-cells = <1>;
  125. #size-cells = <0>;
  126. reg = <0x80014000 0x2000>;
  127. interrupts = <98>;
  128. clocks = <&clks 48>;
  129. dmas = <&dma_apbh 2>;
  130. dma-names = "rx-tx";
  131. status = "disabled";
  132. };
  133. ssp3: ssp@80016000 {
  134. #address-cells = <1>;
  135. #size-cells = <0>;
  136. reg = <0x80016000 0x2000>;
  137. interrupts = <99>;
  138. clocks = <&clks 49>;
  139. dmas = <&dma_apbh 3>;
  140. dma-names = "rx-tx";
  141. status = "disabled";
  142. };
  143. pinctrl: pinctrl@80018000 {
  144. #address-cells = <1>;
  145. #size-cells = <0>;
  146. compatible = "fsl,imx28-pinctrl", "simple-bus";
  147. reg = <0x80018000 0x2000>;
  148. gpio0: gpio@0 {
  149. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  150. interrupts = <127>;
  151. gpio-controller;
  152. #gpio-cells = <2>;
  153. interrupt-controller;
  154. #interrupt-cells = <2>;
  155. };
  156. gpio1: gpio@1 {
  157. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  158. interrupts = <126>;
  159. gpio-controller;
  160. #gpio-cells = <2>;
  161. interrupt-controller;
  162. #interrupt-cells = <2>;
  163. };
  164. gpio2: gpio@2 {
  165. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  166. interrupts = <125>;
  167. gpio-controller;
  168. #gpio-cells = <2>;
  169. interrupt-controller;
  170. #interrupt-cells = <2>;
  171. };
  172. gpio3: gpio@3 {
  173. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  174. interrupts = <124>;
  175. gpio-controller;
  176. #gpio-cells = <2>;
  177. interrupt-controller;
  178. #interrupt-cells = <2>;
  179. };
  180. gpio4: gpio@4 {
  181. compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
  182. interrupts = <123>;
  183. gpio-controller;
  184. #gpio-cells = <2>;
  185. interrupt-controller;
  186. #interrupt-cells = <2>;
  187. };
  188. duart_pins_a: duart@0 {
  189. reg = <0>;
  190. fsl,pinmux-ids = <
  191. MX28_PAD_PWM0__DUART_RX
  192. MX28_PAD_PWM1__DUART_TX
  193. >;
  194. fsl,drive-strength = <MXS_DRIVE_4mA>;
  195. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  196. fsl,pull-up = <MXS_PULL_DISABLE>;
  197. };
  198. duart_pins_b: duart@1 {
  199. reg = <1>;
  200. fsl,pinmux-ids = <
  201. MX28_PAD_AUART0_CTS__DUART_RX
  202. MX28_PAD_AUART0_RTS__DUART_TX
  203. >;
  204. fsl,drive-strength = <MXS_DRIVE_4mA>;
  205. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  206. fsl,pull-up = <MXS_PULL_DISABLE>;
  207. };
  208. duart_4pins_a: duart-4pins@0 {
  209. reg = <0>;
  210. fsl,pinmux-ids = <
  211. MX28_PAD_AUART0_CTS__DUART_RX
  212. MX28_PAD_AUART0_RTS__DUART_TX
  213. MX28_PAD_AUART0_RX__DUART_CTS
  214. MX28_PAD_AUART0_TX__DUART_RTS
  215. >;
  216. fsl,drive-strength = <MXS_DRIVE_4mA>;
  217. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  218. fsl,pull-up = <MXS_PULL_DISABLE>;
  219. };
  220. gpmi_pins_a: gpmi-nand@0 {
  221. reg = <0>;
  222. fsl,pinmux-ids = <
  223. MX28_PAD_GPMI_D00__GPMI_D0
  224. MX28_PAD_GPMI_D01__GPMI_D1
  225. MX28_PAD_GPMI_D02__GPMI_D2
  226. MX28_PAD_GPMI_D03__GPMI_D3
  227. MX28_PAD_GPMI_D04__GPMI_D4
  228. MX28_PAD_GPMI_D05__GPMI_D5
  229. MX28_PAD_GPMI_D06__GPMI_D6
  230. MX28_PAD_GPMI_D07__GPMI_D7
  231. MX28_PAD_GPMI_CE0N__GPMI_CE0N
  232. MX28_PAD_GPMI_RDY0__GPMI_READY0
  233. MX28_PAD_GPMI_RDN__GPMI_RDN
  234. MX28_PAD_GPMI_WRN__GPMI_WRN
  235. MX28_PAD_GPMI_ALE__GPMI_ALE
  236. MX28_PAD_GPMI_CLE__GPMI_CLE
  237. MX28_PAD_GPMI_RESETN__GPMI_RESETN
  238. >;
  239. fsl,drive-strength = <MXS_DRIVE_4mA>;
  240. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  241. fsl,pull-up = <MXS_PULL_DISABLE>;
  242. };
  243. gpmi_status_cfg: gpmi-status-cfg {
  244. fsl,pinmux-ids = <
  245. MX28_PAD_GPMI_RDN__GPMI_RDN
  246. MX28_PAD_GPMI_WRN__GPMI_WRN
  247. MX28_PAD_GPMI_RESETN__GPMI_RESETN
  248. >;
  249. fsl,drive-strength = <MXS_DRIVE_12mA>;
  250. };
  251. auart0_pins_a: auart0@0 {
  252. reg = <0>;
  253. fsl,pinmux-ids = <
  254. MX28_PAD_AUART0_RX__AUART0_RX
  255. MX28_PAD_AUART0_TX__AUART0_TX
  256. MX28_PAD_AUART0_CTS__AUART0_CTS
  257. MX28_PAD_AUART0_RTS__AUART0_RTS
  258. >;
  259. fsl,drive-strength = <MXS_DRIVE_4mA>;
  260. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  261. fsl,pull-up = <MXS_PULL_DISABLE>;
  262. };
  263. auart0_2pins_a: auart0-2pins@0 {
  264. reg = <0>;
  265. fsl,pinmux-ids = <
  266. MX28_PAD_AUART0_RX__AUART0_RX
  267. MX28_PAD_AUART0_TX__AUART0_TX
  268. >;
  269. fsl,drive-strength = <MXS_DRIVE_4mA>;
  270. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  271. fsl,pull-up = <MXS_PULL_DISABLE>;
  272. };
  273. auart1_pins_a: auart1@0 {
  274. reg = <0>;
  275. fsl,pinmux-ids = <
  276. MX28_PAD_AUART1_RX__AUART1_RX
  277. MX28_PAD_AUART1_TX__AUART1_TX
  278. MX28_PAD_AUART1_CTS__AUART1_CTS
  279. MX28_PAD_AUART1_RTS__AUART1_RTS
  280. >;
  281. fsl,drive-strength = <MXS_DRIVE_4mA>;
  282. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  283. fsl,pull-up = <MXS_PULL_DISABLE>;
  284. };
  285. auart1_2pins_a: auart1-2pins@0 {
  286. reg = <0>;
  287. fsl,pinmux-ids = <
  288. MX28_PAD_AUART1_RX__AUART1_RX
  289. MX28_PAD_AUART1_TX__AUART1_TX
  290. >;
  291. fsl,drive-strength = <MXS_DRIVE_4mA>;
  292. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  293. fsl,pull-up = <MXS_PULL_DISABLE>;
  294. };
  295. auart2_2pins_a: auart2-2pins@0 {
  296. reg = <0>;
  297. fsl,pinmux-ids = <
  298. MX28_PAD_SSP2_SCK__AUART2_RX
  299. MX28_PAD_SSP2_MOSI__AUART2_TX
  300. >;
  301. fsl,drive-strength = <MXS_DRIVE_4mA>;
  302. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  303. fsl,pull-up = <MXS_PULL_DISABLE>;
  304. };
  305. auart2_2pins_b: auart2-2pins@1 {
  306. reg = <1>;
  307. fsl,pinmux-ids = <
  308. MX28_PAD_AUART2_RX__AUART2_RX
  309. MX28_PAD_AUART2_TX__AUART2_TX
  310. >;
  311. fsl,drive-strength = <MXS_DRIVE_4mA>;
  312. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  313. fsl,pull-up = <MXS_PULL_DISABLE>;
  314. };
  315. auart2_pins_a: auart2-pins@0 {
  316. reg = <0>;
  317. fsl,pinmux-ids = <
  318. MX28_PAD_AUART2_RX__AUART2_RX
  319. MX28_PAD_AUART2_TX__AUART2_TX
  320. MX28_PAD_AUART2_CTS__AUART2_CTS
  321. MX28_PAD_AUART2_RTS__AUART2_RTS
  322. >;
  323. fsl,drive-strength = <MXS_DRIVE_4mA>;
  324. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  325. fsl,pull-up = <MXS_PULL_DISABLE>;
  326. };
  327. auart3_pins_a: auart3@0 {
  328. reg = <0>;
  329. fsl,pinmux-ids = <
  330. MX28_PAD_AUART3_RX__AUART3_RX
  331. MX28_PAD_AUART3_TX__AUART3_TX
  332. MX28_PAD_AUART3_CTS__AUART3_CTS
  333. MX28_PAD_AUART3_RTS__AUART3_RTS
  334. >;
  335. fsl,drive-strength = <MXS_DRIVE_4mA>;
  336. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  337. fsl,pull-up = <MXS_PULL_DISABLE>;
  338. };
  339. auart3_2pins_a: auart3-2pins@0 {
  340. reg = <0>;
  341. fsl,pinmux-ids = <
  342. MX28_PAD_SSP2_MISO__AUART3_RX
  343. MX28_PAD_SSP2_SS0__AUART3_TX
  344. >;
  345. fsl,drive-strength = <MXS_DRIVE_4mA>;
  346. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  347. fsl,pull-up = <MXS_PULL_DISABLE>;
  348. };
  349. auart3_2pins_b: auart3-2pins@1 {
  350. reg = <1>;
  351. fsl,pinmux-ids = <
  352. MX28_PAD_AUART3_RX__AUART3_RX
  353. MX28_PAD_AUART3_TX__AUART3_TX
  354. >;
  355. fsl,drive-strength = <MXS_DRIVE_4mA>;
  356. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  357. fsl,pull-up = <MXS_PULL_DISABLE>;
  358. };
  359. auart4_2pins_a: auart4@0 {
  360. reg = <0>;
  361. fsl,pinmux-ids = <
  362. MX28_PAD_SSP3_SCK__AUART4_TX
  363. MX28_PAD_SSP3_MOSI__AUART4_RX
  364. >;
  365. fsl,drive-strength = <MXS_DRIVE_4mA>;
  366. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  367. fsl,pull-up = <MXS_PULL_DISABLE>;
  368. };
  369. mac0_pins_a: mac0@0 {
  370. reg = <0>;
  371. fsl,pinmux-ids = <
  372. MX28_PAD_ENET0_MDC__ENET0_MDC
  373. MX28_PAD_ENET0_MDIO__ENET0_MDIO
  374. MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
  375. MX28_PAD_ENET0_RXD0__ENET0_RXD0
  376. MX28_PAD_ENET0_RXD1__ENET0_RXD1
  377. MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
  378. MX28_PAD_ENET0_TXD0__ENET0_TXD0
  379. MX28_PAD_ENET0_TXD1__ENET0_TXD1
  380. MX28_PAD_ENET_CLK__CLKCTRL_ENET
  381. >;
  382. fsl,drive-strength = <MXS_DRIVE_8mA>;
  383. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  384. fsl,pull-up = <MXS_PULL_ENABLE>;
  385. };
  386. mac1_pins_a: mac1@0 {
  387. reg = <0>;
  388. fsl,pinmux-ids = <
  389. MX28_PAD_ENET0_CRS__ENET1_RX_EN
  390. MX28_PAD_ENET0_RXD2__ENET1_RXD0
  391. MX28_PAD_ENET0_RXD3__ENET1_RXD1
  392. MX28_PAD_ENET0_COL__ENET1_TX_EN
  393. MX28_PAD_ENET0_TXD2__ENET1_TXD0
  394. MX28_PAD_ENET0_TXD3__ENET1_TXD1
  395. >;
  396. fsl,drive-strength = <MXS_DRIVE_8mA>;
  397. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  398. fsl,pull-up = <MXS_PULL_ENABLE>;
  399. };
  400. mmc0_8bit_pins_a: mmc0-8bit@0 {
  401. reg = <0>;
  402. fsl,pinmux-ids = <
  403. MX28_PAD_SSP0_DATA0__SSP0_D0
  404. MX28_PAD_SSP0_DATA1__SSP0_D1
  405. MX28_PAD_SSP0_DATA2__SSP0_D2
  406. MX28_PAD_SSP0_DATA3__SSP0_D3
  407. MX28_PAD_SSP0_DATA4__SSP0_D4
  408. MX28_PAD_SSP0_DATA5__SSP0_D5
  409. MX28_PAD_SSP0_DATA6__SSP0_D6
  410. MX28_PAD_SSP0_DATA7__SSP0_D7
  411. MX28_PAD_SSP0_CMD__SSP0_CMD
  412. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  413. MX28_PAD_SSP0_SCK__SSP0_SCK
  414. >;
  415. fsl,drive-strength = <MXS_DRIVE_8mA>;
  416. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  417. fsl,pull-up = <MXS_PULL_ENABLE>;
  418. };
  419. mmc0_4bit_pins_a: mmc0-4bit@0 {
  420. reg = <0>;
  421. fsl,pinmux-ids = <
  422. MX28_PAD_SSP0_DATA0__SSP0_D0
  423. MX28_PAD_SSP0_DATA1__SSP0_D1
  424. MX28_PAD_SSP0_DATA2__SSP0_D2
  425. MX28_PAD_SSP0_DATA3__SSP0_D3
  426. MX28_PAD_SSP0_CMD__SSP0_CMD
  427. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  428. MX28_PAD_SSP0_SCK__SSP0_SCK
  429. >;
  430. fsl,drive-strength = <MXS_DRIVE_8mA>;
  431. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  432. fsl,pull-up = <MXS_PULL_ENABLE>;
  433. };
  434. mmc0_cd_cfg: mmc0-cd-cfg {
  435. fsl,pinmux-ids = <
  436. MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
  437. >;
  438. fsl,pull-up = <MXS_PULL_DISABLE>;
  439. };
  440. mmc0_sck_cfg: mmc0-sck-cfg {
  441. fsl,pinmux-ids = <
  442. MX28_PAD_SSP0_SCK__SSP0_SCK
  443. >;
  444. fsl,drive-strength = <MXS_DRIVE_12mA>;
  445. fsl,pull-up = <MXS_PULL_DISABLE>;
  446. };
  447. mmc1_4bit_pins_a: mmc1-4bit@0 {
  448. reg = <0>;
  449. fsl,pinmux-ids = <
  450. MX28_PAD_GPMI_D00__SSP1_D0
  451. MX28_PAD_GPMI_D01__SSP1_D1
  452. MX28_PAD_GPMI_D02__SSP1_D2
  453. MX28_PAD_GPMI_D03__SSP1_D3
  454. MX28_PAD_GPMI_RDY1__SSP1_CMD
  455. MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
  456. MX28_PAD_GPMI_WRN__SSP1_SCK
  457. >;
  458. fsl,drive-strength = <MXS_DRIVE_8mA>;
  459. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  460. fsl,pull-up = <MXS_PULL_ENABLE>;
  461. };
  462. mmc1_cd_cfg: mmc1-cd-cfg {
  463. fsl,pinmux-ids = <
  464. MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
  465. >;
  466. fsl,pull-up = <MXS_PULL_DISABLE>;
  467. };
  468. mmc1_sck_cfg: mmc1-sck-cfg {
  469. fsl,pinmux-ids = <
  470. MX28_PAD_GPMI_WRN__SSP1_SCK
  471. >;
  472. fsl,drive-strength = <MXS_DRIVE_12mA>;
  473. fsl,pull-up = <MXS_PULL_DISABLE>;
  474. };
  475. mmc2_4bit_pins_a: mmc2-4bit@0 {
  476. reg = <0>;
  477. fsl,pinmux-ids = <
  478. MX28_PAD_SSP0_DATA4__SSP2_D0
  479. MX28_PAD_SSP1_SCK__SSP2_D1
  480. MX28_PAD_SSP1_CMD__SSP2_D2
  481. MX28_PAD_SSP0_DATA5__SSP2_D3
  482. MX28_PAD_SSP0_DATA6__SSP2_CMD
  483. MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
  484. MX28_PAD_SSP0_DATA7__SSP2_SCK
  485. >;
  486. fsl,drive-strength = <MXS_DRIVE_8mA>;
  487. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  488. fsl,pull-up = <MXS_PULL_ENABLE>;
  489. };
  490. mmc2_cd_cfg: mmc2-cd-cfg {
  491. fsl,pinmux-ids = <
  492. MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
  493. >;
  494. fsl,pull-up = <MXS_PULL_DISABLE>;
  495. };
  496. mmc2_sck_cfg: mmc2-sck-cfg {
  497. fsl,pinmux-ids = <
  498. MX28_PAD_SSP0_DATA7__SSP2_SCK
  499. >;
  500. fsl,drive-strength = <MXS_DRIVE_12mA>;
  501. fsl,pull-up = <MXS_PULL_DISABLE>;
  502. };
  503. i2c0_pins_a: i2c0@0 {
  504. reg = <0>;
  505. fsl,pinmux-ids = <
  506. MX28_PAD_I2C0_SCL__I2C0_SCL
  507. MX28_PAD_I2C0_SDA__I2C0_SDA
  508. >;
  509. fsl,drive-strength = <MXS_DRIVE_8mA>;
  510. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  511. fsl,pull-up = <MXS_PULL_ENABLE>;
  512. };
  513. i2c0_pins_b: i2c0@1 {
  514. reg = <1>;
  515. fsl,pinmux-ids = <
  516. MX28_PAD_AUART0_RX__I2C0_SCL
  517. MX28_PAD_AUART0_TX__I2C0_SDA
  518. >;
  519. fsl,drive-strength = <MXS_DRIVE_8mA>;
  520. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  521. fsl,pull-up = <MXS_PULL_ENABLE>;
  522. };
  523. i2c1_pins_a: i2c1@0 {
  524. reg = <0>;
  525. fsl,pinmux-ids = <
  526. MX28_PAD_PWM0__I2C1_SCL
  527. MX28_PAD_PWM1__I2C1_SDA
  528. >;
  529. fsl,drive-strength = <MXS_DRIVE_8mA>;
  530. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  531. fsl,pull-up = <MXS_PULL_ENABLE>;
  532. };
  533. i2c1_pins_b: i2c1@1 {
  534. reg = <1>;
  535. fsl,pinmux-ids = <
  536. MX28_PAD_AUART2_CTS__I2C1_SCL
  537. MX28_PAD_AUART2_RTS__I2C1_SDA
  538. >;
  539. fsl,drive-strength = <MXS_DRIVE_8mA>;
  540. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  541. fsl,pull-up = <MXS_PULL_ENABLE>;
  542. };
  543. saif0_pins_a: saif0@0 {
  544. reg = <0>;
  545. fsl,pinmux-ids = <
  546. MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
  547. MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
  548. MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
  549. MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
  550. >;
  551. fsl,drive-strength = <MXS_DRIVE_12mA>;
  552. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  553. fsl,pull-up = <MXS_PULL_ENABLE>;
  554. };
  555. saif0_pins_b: saif0@1 {
  556. reg = <1>;
  557. fsl,pinmux-ids = <
  558. MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
  559. MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
  560. MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
  561. >;
  562. fsl,drive-strength = <MXS_DRIVE_12mA>;
  563. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  564. fsl,pull-up = <MXS_PULL_ENABLE>;
  565. };
  566. saif1_pins_a: saif1@0 {
  567. reg = <0>;
  568. fsl,pinmux-ids = <
  569. MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
  570. >;
  571. fsl,drive-strength = <MXS_DRIVE_12mA>;
  572. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  573. fsl,pull-up = <MXS_PULL_ENABLE>;
  574. };
  575. pwm0_pins_a: pwm0@0 {
  576. reg = <0>;
  577. fsl,pinmux-ids = <
  578. MX28_PAD_PWM0__PWM_0
  579. >;
  580. fsl,drive-strength = <MXS_DRIVE_4mA>;
  581. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  582. fsl,pull-up = <MXS_PULL_DISABLE>;
  583. };
  584. pwm2_pins_a: pwm2@0 {
  585. reg = <0>;
  586. fsl,pinmux-ids = <
  587. MX28_PAD_PWM2__PWM_2
  588. >;
  589. fsl,drive-strength = <MXS_DRIVE_4mA>;
  590. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  591. fsl,pull-up = <MXS_PULL_DISABLE>;
  592. };
  593. pwm3_pins_a: pwm3@0 {
  594. reg = <0>;
  595. fsl,pinmux-ids = <
  596. MX28_PAD_PWM3__PWM_3
  597. >;
  598. fsl,drive-strength = <MXS_DRIVE_4mA>;
  599. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  600. fsl,pull-up = <MXS_PULL_DISABLE>;
  601. };
  602. pwm3_pins_b: pwm3@1 {
  603. reg = <1>;
  604. fsl,pinmux-ids = <
  605. MX28_PAD_SAIF0_MCLK__PWM_3
  606. >;
  607. fsl,drive-strength = <MXS_DRIVE_4mA>;
  608. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  609. fsl,pull-up = <MXS_PULL_DISABLE>;
  610. };
  611. pwm4_pins_a: pwm4@0 {
  612. reg = <0>;
  613. fsl,pinmux-ids = <
  614. MX28_PAD_PWM4__PWM_4
  615. >;
  616. fsl,drive-strength = <MXS_DRIVE_4mA>;
  617. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  618. fsl,pull-up = <MXS_PULL_DISABLE>;
  619. };
  620. lcdif_24bit_pins_a: lcdif-24bit@0 {
  621. reg = <0>;
  622. fsl,pinmux-ids = <
  623. MX28_PAD_LCD_D00__LCD_D0
  624. MX28_PAD_LCD_D01__LCD_D1
  625. MX28_PAD_LCD_D02__LCD_D2
  626. MX28_PAD_LCD_D03__LCD_D3
  627. MX28_PAD_LCD_D04__LCD_D4
  628. MX28_PAD_LCD_D05__LCD_D5
  629. MX28_PAD_LCD_D06__LCD_D6
  630. MX28_PAD_LCD_D07__LCD_D7
  631. MX28_PAD_LCD_D08__LCD_D8
  632. MX28_PAD_LCD_D09__LCD_D9
  633. MX28_PAD_LCD_D10__LCD_D10
  634. MX28_PAD_LCD_D11__LCD_D11
  635. MX28_PAD_LCD_D12__LCD_D12
  636. MX28_PAD_LCD_D13__LCD_D13
  637. MX28_PAD_LCD_D14__LCD_D14
  638. MX28_PAD_LCD_D15__LCD_D15
  639. MX28_PAD_LCD_D16__LCD_D16
  640. MX28_PAD_LCD_D17__LCD_D17
  641. MX28_PAD_LCD_D18__LCD_D18
  642. MX28_PAD_LCD_D19__LCD_D19
  643. MX28_PAD_LCD_D20__LCD_D20
  644. MX28_PAD_LCD_D21__LCD_D21
  645. MX28_PAD_LCD_D22__LCD_D22
  646. MX28_PAD_LCD_D23__LCD_D23
  647. >;
  648. fsl,drive-strength = <MXS_DRIVE_4mA>;
  649. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  650. fsl,pull-up = <MXS_PULL_DISABLE>;
  651. };
  652. lcdif_18bit_pins_a: lcdif-18bit@0 {
  653. reg = <0>;
  654. fsl,pinmux-ids = <
  655. MX28_PAD_LCD_D00__LCD_D0
  656. MX28_PAD_LCD_D01__LCD_D1
  657. MX28_PAD_LCD_D02__LCD_D2
  658. MX28_PAD_LCD_D03__LCD_D3
  659. MX28_PAD_LCD_D04__LCD_D4
  660. MX28_PAD_LCD_D05__LCD_D5
  661. MX28_PAD_LCD_D06__LCD_D6
  662. MX28_PAD_LCD_D07__LCD_D7
  663. MX28_PAD_LCD_D08__LCD_D8
  664. MX28_PAD_LCD_D09__LCD_D9
  665. MX28_PAD_LCD_D10__LCD_D10
  666. MX28_PAD_LCD_D11__LCD_D11
  667. MX28_PAD_LCD_D12__LCD_D12
  668. MX28_PAD_LCD_D13__LCD_D13
  669. MX28_PAD_LCD_D14__LCD_D14
  670. MX28_PAD_LCD_D15__LCD_D15
  671. MX28_PAD_LCD_D16__LCD_D16
  672. MX28_PAD_LCD_D17__LCD_D17
  673. >;
  674. fsl,drive-strength = <MXS_DRIVE_4mA>;
  675. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  676. fsl,pull-up = <MXS_PULL_DISABLE>;
  677. };
  678. lcdif_16bit_pins_a: lcdif-16bit@0 {
  679. reg = <0>;
  680. fsl,pinmux-ids = <
  681. MX28_PAD_LCD_D00__LCD_D0
  682. MX28_PAD_LCD_D01__LCD_D1
  683. MX28_PAD_LCD_D02__LCD_D2
  684. MX28_PAD_LCD_D03__LCD_D3
  685. MX28_PAD_LCD_D04__LCD_D4
  686. MX28_PAD_LCD_D05__LCD_D5
  687. MX28_PAD_LCD_D06__LCD_D6
  688. MX28_PAD_LCD_D07__LCD_D7
  689. MX28_PAD_LCD_D08__LCD_D8
  690. MX28_PAD_LCD_D09__LCD_D9
  691. MX28_PAD_LCD_D10__LCD_D10
  692. MX28_PAD_LCD_D11__LCD_D11
  693. MX28_PAD_LCD_D12__LCD_D12
  694. MX28_PAD_LCD_D13__LCD_D13
  695. MX28_PAD_LCD_D14__LCD_D14
  696. MX28_PAD_LCD_D15__LCD_D15
  697. >;
  698. fsl,drive-strength = <MXS_DRIVE_4mA>;
  699. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  700. fsl,pull-up = <MXS_PULL_DISABLE>;
  701. };
  702. lcdif_sync_pins_a: lcdif-sync@0 {
  703. reg = <0>;
  704. fsl,pinmux-ids = <
  705. MX28_PAD_LCD_RS__LCD_DOTCLK
  706. MX28_PAD_LCD_CS__LCD_ENABLE
  707. MX28_PAD_LCD_RD_E__LCD_VSYNC
  708. MX28_PAD_LCD_WR_RWN__LCD_HSYNC
  709. >;
  710. fsl,drive-strength = <MXS_DRIVE_4mA>;
  711. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  712. fsl,pull-up = <MXS_PULL_DISABLE>;
  713. };
  714. can0_pins_a: can0@0 {
  715. reg = <0>;
  716. fsl,pinmux-ids = <
  717. MX28_PAD_GPMI_RDY2__CAN0_TX
  718. MX28_PAD_GPMI_RDY3__CAN0_RX
  719. >;
  720. fsl,drive-strength = <MXS_DRIVE_4mA>;
  721. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  722. fsl,pull-up = <MXS_PULL_DISABLE>;
  723. };
  724. can1_pins_a: can1@0 {
  725. reg = <0>;
  726. fsl,pinmux-ids = <
  727. MX28_PAD_GPMI_CE2N__CAN1_TX
  728. MX28_PAD_GPMI_CE3N__CAN1_RX
  729. >;
  730. fsl,drive-strength = <MXS_DRIVE_4mA>;
  731. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  732. fsl,pull-up = <MXS_PULL_DISABLE>;
  733. };
  734. spi2_pins_a: spi2@0 {
  735. reg = <0>;
  736. fsl,pinmux-ids = <
  737. MX28_PAD_SSP2_SCK__SSP2_SCK
  738. MX28_PAD_SSP2_MOSI__SSP2_CMD
  739. MX28_PAD_SSP2_MISO__SSP2_D0
  740. MX28_PAD_SSP2_SS0__SSP2_D3
  741. >;
  742. fsl,drive-strength = <MXS_DRIVE_8mA>;
  743. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  744. fsl,pull-up = <MXS_PULL_ENABLE>;
  745. };
  746. spi3_pins_a: spi3@0 {
  747. reg = <0>;
  748. fsl,pinmux-ids = <
  749. MX28_PAD_AUART2_RX__SSP3_D4
  750. MX28_PAD_AUART2_TX__SSP3_D5
  751. MX28_PAD_SSP3_SCK__SSP3_SCK
  752. MX28_PAD_SSP3_MOSI__SSP3_CMD
  753. MX28_PAD_SSP3_MISO__SSP3_D0
  754. MX28_PAD_SSP3_SS0__SSP3_D3
  755. >;
  756. fsl,drive-strength = <MXS_DRIVE_8mA>;
  757. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  758. fsl,pull-up = <MXS_PULL_DISABLE>;
  759. };
  760. spi3_pins_b: spi3@1 {
  761. reg = <1>;
  762. fsl,pinmux-ids = <
  763. MX28_PAD_SSP3_SCK__SSP3_SCK
  764. MX28_PAD_SSP3_MOSI__SSP3_CMD
  765. MX28_PAD_SSP3_MISO__SSP3_D0
  766. MX28_PAD_SSP3_SS0__SSP3_D3
  767. >;
  768. fsl,drive-strength = <MXS_DRIVE_8mA>;
  769. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  770. fsl,pull-up = <MXS_PULL_ENABLE>;
  771. };
  772. usb0_pins_a: usb0@0 {
  773. reg = <0>;
  774. fsl,pinmux-ids = <
  775. MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
  776. >;
  777. fsl,drive-strength = <MXS_DRIVE_12mA>;
  778. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  779. fsl,pull-up = <MXS_PULL_DISABLE>;
  780. };
  781. usb0_pins_b: usb0@1 {
  782. reg = <1>;
  783. fsl,pinmux-ids = <
  784. MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
  785. >;
  786. fsl,drive-strength = <MXS_DRIVE_12mA>;
  787. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  788. fsl,pull-up = <MXS_PULL_DISABLE>;
  789. };
  790. usb1_pins_a: usb1@0 {
  791. reg = <0>;
  792. fsl,pinmux-ids = <
  793. MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
  794. >;
  795. fsl,drive-strength = <MXS_DRIVE_12mA>;
  796. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  797. fsl,pull-up = <MXS_PULL_DISABLE>;
  798. };
  799. usb0_id_pins_a: usb0id@0 {
  800. reg = <0>;
  801. fsl,pinmux-ids = <
  802. MX28_PAD_AUART1_RTS__USB0_ID
  803. >;
  804. fsl,drive-strength = <MXS_DRIVE_12mA>;
  805. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  806. fsl,pull-up = <MXS_PULL_ENABLE>;
  807. };
  808. usb0_id_pins_b: usb0id1@0 {
  809. reg = <0>;
  810. fsl,pinmux-ids = <
  811. MX28_PAD_PWM2__USB0_ID
  812. >;
  813. fsl,drive-strength = <MXS_DRIVE_12mA>;
  814. fsl,voltage = <MXS_VOLTAGE_HIGH>;
  815. fsl,pull-up = <MXS_PULL_ENABLE>;
  816. };
  817. };
  818. digctl: digctl@8001c000 {
  819. compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
  820. reg = <0x8001c000 0x2000>;
  821. interrupts = <89>;
  822. status = "disabled";
  823. };
  824. etm: etm@80022000 {
  825. reg = <0x80022000 0x2000>;
  826. status = "disabled";
  827. };
  828. dma_apbx: dma-apbx@80024000 {
  829. compatible = "fsl,imx28-dma-apbx";
  830. reg = <0x80024000 0x2000>;
  831. interrupts = <78 79 66 0
  832. 80 81 68 69
  833. 70 71 72 73
  834. 74 75 76 77>;
  835. interrupt-names = "auart4-rx", "auart4-tx", "spdif-tx", "empty",
  836. "saif0", "saif1", "i2c0", "i2c1",
  837. "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
  838. "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
  839. #dma-cells = <1>;
  840. dma-channels = <16>;
  841. clocks = <&clks 26>;
  842. };
  843. dcp: dcp@80028000 {
  844. compatible = "fsl,imx28-dcp", "fsl,imx23-dcp";
  845. reg = <0x80028000 0x2000>;
  846. interrupts = <52 53 54>;
  847. status = "okay";
  848. };
  849. pxp: pxp@8002a000 {
  850. reg = <0x8002a000 0x2000>;
  851. interrupts = <39>;
  852. status = "disabled";
  853. };
  854. ocotp: ocotp@8002c000 {
  855. compatible = "fsl,ocotp";
  856. reg = <0x8002c000 0x2000>;
  857. status = "disabled";
  858. };
  859. axi-ahb@8002e000 {
  860. reg = <0x8002e000 0x2000>;
  861. status = "disabled";
  862. };
  863. lcdif: lcdif@80030000 {
  864. compatible = "fsl,imx28-lcdif";
  865. reg = <0x80030000 0x2000>;
  866. interrupts = <38>;
  867. clocks = <&clks 55>;
  868. dmas = <&dma_apbh 13>;
  869. dma-names = "rx";
  870. status = "disabled";
  871. };
  872. can0: can@80032000 {
  873. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  874. reg = <0x80032000 0x2000>;
  875. interrupts = <8>;
  876. clocks = <&clks 58>, <&clks 58>;
  877. clock-names = "ipg", "per";
  878. status = "disabled";
  879. };
  880. can1: can@80034000 {
  881. compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
  882. reg = <0x80034000 0x2000>;
  883. interrupts = <9>;
  884. clocks = <&clks 59>, <&clks 59>;
  885. clock-names = "ipg", "per";
  886. status = "disabled";
  887. };
  888. simdbg: simdbg@8003c000 {
  889. reg = <0x8003c000 0x200>;
  890. status = "disabled";
  891. };
  892. simgpmisel: simgpmisel@8003c200 {
  893. reg = <0x8003c200 0x100>;
  894. status = "disabled";
  895. };
  896. simsspsel: simsspsel@8003c300 {
  897. reg = <0x8003c300 0x100>;
  898. status = "disabled";
  899. };
  900. simmemsel: simmemsel@8003c400 {
  901. reg = <0x8003c400 0x100>;
  902. status = "disabled";
  903. };
  904. gpiomon: gpiomon@8003c500 {
  905. reg = <0x8003c500 0x100>;
  906. status = "disabled";
  907. };
  908. simenet: simenet@8003c700 {
  909. reg = <0x8003c700 0x100>;
  910. status = "disabled";
  911. };
  912. armjtag: armjtag@8003c800 {
  913. reg = <0x8003c800 0x100>;
  914. status = "disabled";
  915. };
  916. };
  917. apbx@80040000 {
  918. compatible = "simple-bus";
  919. #address-cells = <1>;
  920. #size-cells = <1>;
  921. reg = <0x80040000 0x40000>;
  922. ranges;
  923. clks: clkctrl@80040000 {
  924. compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
  925. reg = <0x80040000 0x2000>;
  926. #clock-cells = <1>;
  927. };
  928. saif0: saif@80042000 {
  929. compatible = "fsl,imx28-saif";
  930. reg = <0x80042000 0x2000>;
  931. interrupts = <59>;
  932. #clock-cells = <0>;
  933. clocks = <&clks 53>;
  934. dmas = <&dma_apbx 4>;
  935. dma-names = "rx-tx";
  936. status = "disabled";
  937. };
  938. power: power@80044000 {
  939. reg = <0x80044000 0x2000>;
  940. status = "disabled";
  941. };
  942. saif1: saif@80046000 {
  943. compatible = "fsl,imx28-saif";
  944. reg = <0x80046000 0x2000>;
  945. interrupts = <58>;
  946. clocks = <&clks 54>;
  947. dmas = <&dma_apbx 5>;
  948. dma-names = "rx-tx";
  949. status = "disabled";
  950. };
  951. lradc: lradc@80050000 {
  952. compatible = "fsl,imx28-lradc";
  953. reg = <0x80050000 0x2000>;
  954. interrupts = <10 14 15 16 17 18 19
  955. 20 21 22 23 24 25>;
  956. status = "disabled";
  957. clocks = <&clks 41>;
  958. #io-channel-cells = <1>;
  959. };
  960. spdif: spdif@80054000 {
  961. reg = <0x80054000 0x2000>;
  962. interrupts = <45>;
  963. dmas = <&dma_apbx 2>;
  964. dma-names = "tx";
  965. status = "disabled";
  966. };
  967. mxs_rtc: rtc@80056000 {
  968. compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
  969. reg = <0x80056000 0x2000>;
  970. interrupts = <29>;
  971. };
  972. i2c0: i2c@80058000 {
  973. #address-cells = <1>;
  974. #size-cells = <0>;
  975. compatible = "fsl,imx28-i2c";
  976. reg = <0x80058000 0x2000>;
  977. interrupts = <111>;
  978. clock-frequency = <100000>;
  979. dmas = <&dma_apbx 6>;
  980. dma-names = "rx-tx";
  981. status = "disabled";
  982. };
  983. i2c1: i2c@8005a000 {
  984. #address-cells = <1>;
  985. #size-cells = <0>;
  986. compatible = "fsl,imx28-i2c";
  987. reg = <0x8005a000 0x2000>;
  988. interrupts = <110>;
  989. clock-frequency = <100000>;
  990. dmas = <&dma_apbx 7>;
  991. dma-names = "rx-tx";
  992. status = "disabled";
  993. };
  994. pwm: pwm@80064000 {
  995. compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
  996. reg = <0x80064000 0x2000>;
  997. clocks = <&clks 44>;
  998. #pwm-cells = <2>;
  999. fsl,pwm-number = <8>;
  1000. status = "disabled";
  1001. };
  1002. timer: timrot@80068000 {
  1003. compatible = "fsl,imx28-timrot", "fsl,timrot";
  1004. reg = <0x80068000 0x2000>;
  1005. interrupts = <48 49 50 51>;
  1006. clocks = <&clks 26>;
  1007. };
  1008. auart0: serial@8006a000 {
  1009. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  1010. reg = <0x8006a000 0x2000>;
  1011. interrupts = <112>;
  1012. dmas = <&dma_apbx 8>, <&dma_apbx 9>;
  1013. dma-names = "rx", "tx";
  1014. clocks = <&clks 45>;
  1015. status = "disabled";
  1016. };
  1017. auart1: serial@8006c000 {
  1018. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  1019. reg = <0x8006c000 0x2000>;
  1020. interrupts = <113>;
  1021. dmas = <&dma_apbx 10>, <&dma_apbx 11>;
  1022. dma-names = "rx", "tx";
  1023. clocks = <&clks 45>;
  1024. status = "disabled";
  1025. };
  1026. auart2: serial@8006e000 {
  1027. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  1028. reg = <0x8006e000 0x2000>;
  1029. interrupts = <114>;
  1030. dmas = <&dma_apbx 12>, <&dma_apbx 13>;
  1031. dma-names = "rx", "tx";
  1032. clocks = <&clks 45>;
  1033. status = "disabled";
  1034. };
  1035. auart3: serial@80070000 {
  1036. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  1037. reg = <0x80070000 0x2000>;
  1038. interrupts = <115>;
  1039. dmas = <&dma_apbx 14>, <&dma_apbx 15>;
  1040. dma-names = "rx", "tx";
  1041. clocks = <&clks 45>;
  1042. status = "disabled";
  1043. };
  1044. auart4: serial@80072000 {
  1045. compatible = "fsl,imx28-auart", "fsl,imx23-auart";
  1046. reg = <0x80072000 0x2000>;
  1047. interrupts = <116>;
  1048. dmas = <&dma_apbx 0>, <&dma_apbx 1>;
  1049. dma-names = "rx", "tx";
  1050. clocks = <&clks 45>;
  1051. status = "disabled";
  1052. };
  1053. duart: serial@80074000 {
  1054. compatible = "arm,pl011", "arm,primecell";
  1055. reg = <0x80074000 0x1000>;
  1056. interrupts = <47>;
  1057. clocks = <&clks 45>, <&clks 26>;
  1058. clock-names = "uart", "apb_pclk";
  1059. status = "disabled";
  1060. };
  1061. usbphy0: usbphy@8007c000 {
  1062. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  1063. reg = <0x8007c000 0x2000>;
  1064. clocks = <&clks 62>;
  1065. status = "disabled";
  1066. };
  1067. usbphy1: usbphy@8007e000 {
  1068. compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
  1069. reg = <0x8007e000 0x2000>;
  1070. clocks = <&clks 63>;
  1071. status = "disabled";
  1072. };
  1073. };
  1074. };
  1075. ahb@80080000 {
  1076. compatible = "simple-bus";
  1077. #address-cells = <1>;
  1078. #size-cells = <1>;
  1079. reg = <0x80080000 0x80000>;
  1080. ranges;
  1081. usb0: usb@80080000 {
  1082. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  1083. reg = <0x80080000 0x10000>;
  1084. interrupts = <93>;
  1085. clocks = <&clks 60>;
  1086. fsl,usbphy = <&usbphy0>;
  1087. status = "disabled";
  1088. };
  1089. usb1: usb@80090000 {
  1090. compatible = "fsl,imx28-usb", "fsl,imx27-usb";
  1091. reg = <0x80090000 0x10000>;
  1092. interrupts = <92>;
  1093. clocks = <&clks 61>;
  1094. fsl,usbphy = <&usbphy1>;
  1095. dr_mode = "host";
  1096. status = "disabled";
  1097. };
  1098. dflpt: dflpt@800c0000 {
  1099. reg = <0x800c0000 0x10000>;
  1100. status = "disabled";
  1101. };
  1102. mac0: ethernet@800f0000 {
  1103. compatible = "fsl,imx28-fec";
  1104. reg = <0x800f0000 0x4000>;
  1105. interrupts = <101>;
  1106. clocks = <&clks 57>, <&clks 57>, <&clks 64>;
  1107. clock-names = "ipg", "ahb", "enet_out";
  1108. status = "disabled";
  1109. };
  1110. mac1: ethernet@800f4000 {
  1111. compatible = "fsl,imx28-fec";
  1112. reg = <0x800f4000 0x4000>;
  1113. interrupts = <102>;
  1114. clocks = <&clks 57>, <&clks 57>;
  1115. clock-names = "ipg", "ahb";
  1116. status = "disabled";
  1117. };
  1118. etn_switch: switch@800f8000 {
  1119. reg = <0x800f8000 0x8000>;
  1120. status = "disabled";
  1121. };
  1122. };
  1123. iio_hwmon {
  1124. compatible = "iio-hwmon";
  1125. io-channels = <&lradc 8>;
  1126. };
  1127. };