pci.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. #include <linux/module.h>
  38. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  39. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  40. MODULE_AUTHOR("Larry Finger <Larry.FInger@lwfinger.net>");
  41. MODULE_LICENSE("GPL");
  42. MODULE_DESCRIPTION("PCI basic driver for rtlwifi");
  43. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  44. PCI_VENDOR_ID_INTEL,
  45. PCI_VENDOR_ID_ATI,
  46. PCI_VENDOR_ID_AMD,
  47. PCI_VENDOR_ID_SI
  48. };
  49. static const u8 ac_to_hwq[] = {
  50. VO_QUEUE,
  51. VI_QUEUE,
  52. BE_QUEUE,
  53. BK_QUEUE
  54. };
  55. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  56. struct sk_buff *skb)
  57. {
  58. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  59. __le16 fc = rtl_get_fc(skb);
  60. u8 queue_index = skb_get_queue_mapping(skb);
  61. if (unlikely(ieee80211_is_beacon(fc)))
  62. return BEACON_QUEUE;
  63. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  64. return MGNT_QUEUE;
  65. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  66. if (ieee80211_is_nullfunc(fc))
  67. return HIGH_QUEUE;
  68. return ac_to_hwq[queue_index];
  69. }
  70. /* Update PCI dependent default settings*/
  71. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  72. {
  73. struct rtl_priv *rtlpriv = rtl_priv(hw);
  74. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  75. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  76. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  77. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  78. u8 init_aspm;
  79. ppsc->reg_rfps_level = 0;
  80. ppsc->support_aspm = false;
  81. /*Update PCI ASPM setting */
  82. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  83. switch (rtlpci->const_pci_aspm) {
  84. case 0:
  85. /*No ASPM */
  86. break;
  87. case 1:
  88. /*ASPM dynamically enabled/disable. */
  89. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  90. break;
  91. case 2:
  92. /*ASPM with Clock Req dynamically enabled/disable. */
  93. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  94. RT_RF_OFF_LEVL_CLK_REQ);
  95. break;
  96. case 3:
  97. /*
  98. * Always enable ASPM and Clock Req
  99. * from initialization to halt.
  100. * */
  101. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  102. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. break;
  105. case 4:
  106. /*
  107. * Always enable ASPM without Clock Req
  108. * from initialization to halt.
  109. * */
  110. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  111. RT_RF_OFF_LEVL_CLK_REQ);
  112. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  113. break;
  114. }
  115. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  116. /*Update Radio OFF setting */
  117. switch (rtlpci->const_hwsw_rfoff_d3) {
  118. case 1:
  119. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  121. break;
  122. case 2:
  123. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  124. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  125. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  126. break;
  127. case 3:
  128. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  129. break;
  130. }
  131. /*Set HW definition to determine if it supports ASPM. */
  132. switch (rtlpci->const_support_pciaspm) {
  133. case 0:{
  134. /*Not support ASPM. */
  135. bool support_aspm = false;
  136. ppsc->support_aspm = support_aspm;
  137. break;
  138. }
  139. case 1:{
  140. /*Support ASPM. */
  141. bool support_aspm = true;
  142. bool support_backdoor = true;
  143. ppsc->support_aspm = support_aspm;
  144. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  145. !priv->ndis_adapter.amd_l1_patch)
  146. support_backdoor = false; */
  147. ppsc->support_backdoor = support_backdoor;
  148. break;
  149. }
  150. case 2:
  151. /*ASPM value set by chipset. */
  152. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  153. bool support_aspm = true;
  154. ppsc->support_aspm = support_aspm;
  155. }
  156. break;
  157. default:
  158. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  159. "switch case not processed\n");
  160. break;
  161. }
  162. /* toshiba aspm issue, toshiba will set aspm selfly
  163. * so we should not set aspm in driver */
  164. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  165. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  166. init_aspm == 0x43)
  167. ppsc->support_aspm = false;
  168. }
  169. static bool _rtl_pci_platform_switch_device_pci_aspm(
  170. struct ieee80211_hw *hw,
  171. u8 value)
  172. {
  173. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  174. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  175. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  176. value |= 0x40;
  177. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  178. return false;
  179. }
  180. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  181. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  182. {
  183. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  184. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  185. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  186. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  187. udelay(100);
  188. }
  189. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  190. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  191. {
  192. struct rtl_priv *rtlpriv = rtl_priv(hw);
  193. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  194. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  195. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  196. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  197. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  198. /*Retrieve original configuration settings. */
  199. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  200. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  201. pcibridge_linkctrlreg;
  202. u16 aspmlevel = 0;
  203. u8 tmp_u1b = 0;
  204. if (!ppsc->support_aspm)
  205. return;
  206. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  207. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  208. "PCI(Bridge) UNKNOWN\n");
  209. return;
  210. }
  211. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  212. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  213. _rtl_pci_switch_clk_req(hw, 0x0);
  214. }
  215. /*for promising device will in L0 state after an I/O. */
  216. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  217. /*Set corresponding value. */
  218. aspmlevel |= BIT(0) | BIT(1);
  219. linkctrl_reg &= ~aspmlevel;
  220. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  221. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  222. udelay(50);
  223. /*4 Disable Pci Bridge ASPM */
  224. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  225. pcibridge_linkctrlreg);
  226. udelay(50);
  227. }
  228. /*
  229. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  230. *power saving We should follow the sequence to enable
  231. *RTL8192SE first then enable Pci Bridge ASPM
  232. *or the system will show bluescreen.
  233. */
  234. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  235. {
  236. struct rtl_priv *rtlpriv = rtl_priv(hw);
  237. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  238. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  239. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  240. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  241. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  242. u16 aspmlevel;
  243. u8 u_pcibridge_aspmsetting;
  244. u8 u_device_aspmsetting;
  245. if (!ppsc->support_aspm)
  246. return;
  247. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  248. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  249. "PCI(Bridge) UNKNOWN\n");
  250. return;
  251. }
  252. /*4 Enable Pci Bridge ASPM */
  253. u_pcibridge_aspmsetting =
  254. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  255. rtlpci->const_hostpci_aspm_setting;
  256. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  257. u_pcibridge_aspmsetting &= ~BIT(0);
  258. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  259. u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  262. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  263. u_pcibridge_aspmsetting);
  264. udelay(50);
  265. /*Get ASPM level (with/without Clock Req) */
  266. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  267. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  268. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  269. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  270. u_device_aspmsetting |= aspmlevel;
  271. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  272. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  273. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  274. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  275. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  276. }
  277. udelay(100);
  278. }
  279. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  280. {
  281. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  282. bool status = false;
  283. u8 offset_e0;
  284. unsigned offset_e4;
  285. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  286. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  287. if (offset_e0 == 0xA0) {
  288. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  289. if (offset_e4 & BIT(23))
  290. status = true;
  291. }
  292. return status;
  293. }
  294. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  295. struct rtl_priv **buddy_priv)
  296. {
  297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  298. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  299. bool find_buddy_priv = false;
  300. struct rtl_priv *tpriv = NULL;
  301. struct rtl_pci_priv *tpcipriv = NULL;
  302. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  303. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  304. list) {
  305. if (tpriv) {
  306. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  307. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  308. "pcipriv->ndis_adapter.funcnumber %x\n",
  309. pcipriv->ndis_adapter.funcnumber);
  310. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  311. "tpcipriv->ndis_adapter.funcnumber %x\n",
  312. tpcipriv->ndis_adapter.funcnumber);
  313. if ((pcipriv->ndis_adapter.busnumber ==
  314. tpcipriv->ndis_adapter.busnumber) &&
  315. (pcipriv->ndis_adapter.devnumber ==
  316. tpcipriv->ndis_adapter.devnumber) &&
  317. (pcipriv->ndis_adapter.funcnumber !=
  318. tpcipriv->ndis_adapter.funcnumber)) {
  319. find_buddy_priv = true;
  320. break;
  321. }
  322. }
  323. }
  324. }
  325. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  326. "find_buddy_priv %d\n", find_buddy_priv);
  327. if (find_buddy_priv)
  328. *buddy_priv = tpriv;
  329. return find_buddy_priv;
  330. }
  331. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  332. {
  333. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  334. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  335. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  336. u8 linkctrl_reg;
  337. u8 num4bbytes;
  338. num4bbytes = (capabilityoffset + 0x10) / 4;
  339. /*Read Link Control Register */
  340. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  341. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  342. }
  343. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  344. struct ieee80211_hw *hw)
  345. {
  346. struct rtl_priv *rtlpriv = rtl_priv(hw);
  347. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  348. u8 tmp;
  349. u16 linkctrl_reg;
  350. /*Link Control Register */
  351. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  352. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  353. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  354. pcipriv->ndis_adapter.linkctrl_reg);
  355. pci_read_config_byte(pdev, 0x98, &tmp);
  356. tmp |= BIT(4);
  357. pci_write_config_byte(pdev, 0x98, tmp);
  358. tmp = 0x17;
  359. pci_write_config_byte(pdev, 0x70f, tmp);
  360. }
  361. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  362. {
  363. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  364. _rtl_pci_update_default_setting(hw);
  365. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  366. /*Always enable ASPM & Clock Req. */
  367. rtl_pci_enable_aspm(hw);
  368. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  369. }
  370. }
  371. static void _rtl_pci_io_handler_init(struct device *dev,
  372. struct ieee80211_hw *hw)
  373. {
  374. struct rtl_priv *rtlpriv = rtl_priv(hw);
  375. rtlpriv->io.dev = dev;
  376. rtlpriv->io.write8_async = pci_write8_async;
  377. rtlpriv->io.write16_async = pci_write16_async;
  378. rtlpriv->io.write32_async = pci_write32_async;
  379. rtlpriv->io.read8_sync = pci_read8_sync;
  380. rtlpriv->io.read16_sync = pci_read16_sync;
  381. rtlpriv->io.read32_sync = pci_read32_sync;
  382. }
  383. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  384. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  385. {
  386. struct rtl_priv *rtlpriv = rtl_priv(hw);
  387. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  388. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  389. struct sk_buff *next_skb;
  390. u8 additionlen = FCS_LEN;
  391. /* here open is 4, wep/tkip is 8, aes is 12*/
  392. if (info->control.hw_key)
  393. additionlen += info->control.hw_key->icv_len;
  394. /* The most skb num is 6 */
  395. tcb_desc->empkt_num = 0;
  396. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  397. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  398. struct ieee80211_tx_info *next_info;
  399. next_info = IEEE80211_SKB_CB(next_skb);
  400. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  401. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  402. next_skb->len + additionlen;
  403. tcb_desc->empkt_num++;
  404. } else {
  405. break;
  406. }
  407. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  408. next_skb))
  409. break;
  410. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  411. break;
  412. }
  413. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  414. return true;
  415. }
  416. /* just for early mode now */
  417. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  418. {
  419. struct rtl_priv *rtlpriv = rtl_priv(hw);
  420. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  421. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  422. struct sk_buff *skb = NULL;
  423. struct ieee80211_tx_info *info = NULL;
  424. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  425. int tid;
  426. if (!rtlpriv->rtlhal.earlymode_enable)
  427. return;
  428. if (rtlpriv->dm.supp_phymode_switch &&
  429. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  430. (rtlpriv->buddy_priv &&
  431. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  432. return;
  433. /* we juse use em for BE/BK/VI/VO */
  434. for (tid = 7; tid >= 0; tid--) {
  435. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  436. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  437. while (!mac->act_scanning &&
  438. rtlpriv->psc.rfpwr_state == ERFON) {
  439. struct rtl_tcb_desc tcb_desc;
  440. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  441. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  442. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  443. (ring->entries - skb_queue_len(&ring->queue) >
  444. rtlhal->max_earlymode_num)) {
  445. skb = skb_dequeue(&mac->skb_waitq[tid]);
  446. } else {
  447. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  448. break;
  449. }
  450. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  451. /* Some macaddr can't do early mode. like
  452. * multicast/broadcast/no_qos data */
  453. info = IEEE80211_SKB_CB(skb);
  454. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  455. _rtl_update_earlymode_info(hw, skb,
  456. &tcb_desc, tid);
  457. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  458. }
  459. }
  460. }
  461. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  462. {
  463. struct rtl_priv *rtlpriv = rtl_priv(hw);
  464. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  465. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  466. while (skb_queue_len(&ring->queue)) {
  467. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  468. struct sk_buff *skb;
  469. struct ieee80211_tx_info *info;
  470. __le16 fc;
  471. u8 tid;
  472. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  473. HW_DESC_OWN);
  474. /*beacon packet will only use the first
  475. *descriptor by defaut, and the own may not
  476. *be cleared by the hardware
  477. */
  478. if (own)
  479. return;
  480. ring->idx = (ring->idx + 1) % ring->entries;
  481. skb = __skb_dequeue(&ring->queue);
  482. pci_unmap_single(rtlpci->pdev,
  483. rtlpriv->cfg->ops->
  484. get_desc((u8 *) entry, true,
  485. HW_DESC_TXBUFF_ADDR),
  486. skb->len, PCI_DMA_TODEVICE);
  487. /* remove early mode header */
  488. if (rtlpriv->rtlhal.earlymode_enable)
  489. skb_pull(skb, EM_HDR_LEN);
  490. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  491. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  492. ring->idx,
  493. skb_queue_len(&ring->queue),
  494. *(u16 *) (skb->data + 22));
  495. if (prio == TXCMD_QUEUE) {
  496. dev_kfree_skb(skb);
  497. goto tx_status_ok;
  498. }
  499. /* for sw LPS, just after NULL skb send out, we can
  500. * sure AP knows we are sleeping, we should not let
  501. * rf sleep
  502. */
  503. fc = rtl_get_fc(skb);
  504. if (ieee80211_is_nullfunc(fc)) {
  505. if (ieee80211_has_pm(fc)) {
  506. rtlpriv->mac80211.offchan_delay = true;
  507. rtlpriv->psc.state_inap = true;
  508. } else {
  509. rtlpriv->psc.state_inap = false;
  510. }
  511. }
  512. if (ieee80211_is_action(fc)) {
  513. struct ieee80211_mgmt *action_frame =
  514. (struct ieee80211_mgmt *)skb->data;
  515. if (action_frame->u.action.u.ht_smps.action ==
  516. WLAN_HT_ACTION_SMPS) {
  517. dev_kfree_skb(skb);
  518. goto tx_status_ok;
  519. }
  520. }
  521. /* update tid tx pkt num */
  522. tid = rtl_get_tid(skb);
  523. if (tid <= 7)
  524. rtlpriv->link_info.tidtx_inperiod[tid]++;
  525. info = IEEE80211_SKB_CB(skb);
  526. ieee80211_tx_info_clear_status(info);
  527. info->flags |= IEEE80211_TX_STAT_ACK;
  528. /*info->status.rates[0].count = 1; */
  529. ieee80211_tx_status_irqsafe(hw, skb);
  530. if ((ring->entries - skb_queue_len(&ring->queue))
  531. == 2) {
  532. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  533. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  534. prio, ring->idx,
  535. skb_queue_len(&ring->queue));
  536. ieee80211_wake_queue(hw,
  537. skb_get_queue_mapping
  538. (skb));
  539. }
  540. tx_status_ok:
  541. skb = NULL;
  542. }
  543. if (((rtlpriv->link_info.num_rx_inperiod +
  544. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  545. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  546. rtlpriv->enter_ps = false;
  547. schedule_work(&rtlpriv->works.lps_change_work);
  548. }
  549. }
  550. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  551. struct ieee80211_rx_status rx_status)
  552. {
  553. struct rtl_priv *rtlpriv = rtl_priv(hw);
  554. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  555. __le16 fc = rtl_get_fc(skb);
  556. bool unicast = false;
  557. struct sk_buff *uskb = NULL;
  558. u8 *pdata;
  559. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  560. if (is_broadcast_ether_addr(hdr->addr1)) {
  561. ;/*TODO*/
  562. } else if (is_multicast_ether_addr(hdr->addr1)) {
  563. ;/*TODO*/
  564. } else {
  565. unicast = true;
  566. rtlpriv->stats.rxbytesunicast += skb->len;
  567. }
  568. rtl_is_special_data(hw, skb, false);
  569. if (ieee80211_is_data(fc)) {
  570. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  571. if (unicast)
  572. rtlpriv->link_info.num_rx_inperiod++;
  573. }
  574. /* static bcn for roaming */
  575. rtl_beacon_statistic(hw, skb);
  576. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  577. /* for sw lps */
  578. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  579. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  580. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  581. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  582. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  583. return;
  584. if (unlikely(!rtl_action_proc(hw, skb, false)))
  585. return;
  586. uskb = dev_alloc_skb(skb->len + 128);
  587. if (!uskb)
  588. return; /* exit if allocation failed */
  589. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  590. pdata = (u8 *)skb_put(uskb, skb->len);
  591. memcpy(pdata, skb->data, skb->len);
  592. ieee80211_rx_irqsafe(hw, uskb);
  593. }
  594. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  595. {
  596. struct rtl_priv *rtlpriv = rtl_priv(hw);
  597. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  598. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  599. struct ieee80211_rx_status rx_status = { 0 };
  600. unsigned int count = rtlpci->rxringcount;
  601. u8 own;
  602. u8 tmp_one;
  603. u32 bufferaddress;
  604. struct rtl_stats stats = {
  605. .signal = 0,
  606. .rate = 0,
  607. };
  608. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  609. if (rtlpci->driver_is_goingto_unload)
  610. return;
  611. /*RX NORMAL PKT */
  612. while (count--) {
  613. /*rx descriptor */
  614. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  615. index];
  616. /*rx pkt */
  617. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  618. index];
  619. struct sk_buff *new_skb = NULL;
  620. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  621. false, HW_DESC_OWN);
  622. /*wait data to be filled by hardware */
  623. if (own)
  624. break;
  625. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  626. &rx_status,
  627. (u8 *) pdesc, skb);
  628. if (stats.crc || stats.hwerror)
  629. goto done;
  630. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  631. if (unlikely(!new_skb)) {
  632. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  633. "can't alloc skb for rx\n");
  634. goto done;
  635. }
  636. kmemleak_not_leak(new_skb);
  637. pci_unmap_single(rtlpci->pdev,
  638. *((dma_addr_t *) skb->cb),
  639. rtlpci->rxbuffersize,
  640. PCI_DMA_FROMDEVICE);
  641. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  642. HW_DESC_RXPKT_LEN));
  643. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  644. /*
  645. * NOTICE This can not be use for mac80211,
  646. * this is done in mac80211 code,
  647. * if you done here sec DHCP will fail
  648. * skb_trim(skb, skb->len - 4);
  649. */
  650. _rtl_receive_one(hw, skb, rx_status);
  651. if (((rtlpriv->link_info.num_rx_inperiod +
  652. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  653. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  654. rtlpriv->enter_ps = false;
  655. schedule_work(&rtlpriv->works.lps_change_work);
  656. }
  657. dev_kfree_skb_any(skb);
  658. skb = new_skb;
  659. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  660. *((dma_addr_t *) skb->cb) =
  661. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  662. rtlpci->rxbuffersize,
  663. PCI_DMA_FROMDEVICE);
  664. done:
  665. bufferaddress = (*((dma_addr_t *)skb->cb));
  666. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  667. return;
  668. tmp_one = 1;
  669. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  670. HW_DESC_RXBUFF_ADDR,
  671. (u8 *)&bufferaddress);
  672. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  673. HW_DESC_RXPKT_LEN,
  674. (u8 *)&rtlpci->rxbuffersize);
  675. if (index == rtlpci->rxringcount - 1)
  676. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  677. HW_DESC_RXERO,
  678. &tmp_one);
  679. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  680. &tmp_one);
  681. index = (index + 1) % rtlpci->rxringcount;
  682. }
  683. rtlpci->rx_ring[rx_queue_idx].idx = index;
  684. }
  685. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  686. {
  687. struct ieee80211_hw *hw = dev_id;
  688. struct rtl_priv *rtlpriv = rtl_priv(hw);
  689. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  690. unsigned long flags;
  691. u32 inta = 0;
  692. u32 intb = 0;
  693. irqreturn_t ret = IRQ_HANDLED;
  694. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  695. /*read ISR: 4/8bytes */
  696. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  697. /*Shared IRQ or HW disappared */
  698. if (!inta || inta == 0xffff) {
  699. ret = IRQ_NONE;
  700. goto done;
  701. }
  702. /*<1> beacon related */
  703. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  704. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  705. "beacon ok interrupt!\n");
  706. }
  707. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  708. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  709. "beacon err interrupt!\n");
  710. }
  711. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  712. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  713. }
  714. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  715. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  716. "prepare beacon for interrupt!\n");
  717. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  718. }
  719. /*<3> Tx related */
  720. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  721. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  722. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  723. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  724. "Manage ok interrupt!\n");
  725. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  726. }
  727. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  728. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  729. "HIGH_QUEUE ok interrupt!\n");
  730. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  731. }
  732. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  733. rtlpriv->link_info.num_tx_inperiod++;
  734. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  735. "BK Tx OK interrupt!\n");
  736. _rtl_pci_tx_isr(hw, BK_QUEUE);
  737. }
  738. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  739. rtlpriv->link_info.num_tx_inperiod++;
  740. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  741. "BE TX OK interrupt!\n");
  742. _rtl_pci_tx_isr(hw, BE_QUEUE);
  743. }
  744. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  745. rtlpriv->link_info.num_tx_inperiod++;
  746. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  747. "VI TX OK interrupt!\n");
  748. _rtl_pci_tx_isr(hw, VI_QUEUE);
  749. }
  750. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  751. rtlpriv->link_info.num_tx_inperiod++;
  752. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  753. "Vo TX OK interrupt!\n");
  754. _rtl_pci_tx_isr(hw, VO_QUEUE);
  755. }
  756. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  757. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  758. rtlpriv->link_info.num_tx_inperiod++;
  759. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  760. "CMD TX OK interrupt!\n");
  761. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  762. }
  763. }
  764. /*<2> Rx related */
  765. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  766. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  767. _rtl_pci_rx_interrupt(hw);
  768. }
  769. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  770. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  771. "rx descriptor unavailable!\n");
  772. _rtl_pci_rx_interrupt(hw);
  773. }
  774. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  775. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  776. _rtl_pci_rx_interrupt(hw);
  777. }
  778. /*fw related*/
  779. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  780. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  781. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  782. "firmware interrupt!\n");
  783. queue_delayed_work(rtlpriv->works.rtl_wq,
  784. &rtlpriv->works.fwevt_wq, 0);
  785. }
  786. }
  787. if (rtlpriv->rtlhal.earlymode_enable)
  788. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  789. done:
  790. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  791. return ret;
  792. }
  793. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  794. {
  795. _rtl_pci_tx_chk_waitq(hw);
  796. }
  797. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  798. {
  799. struct rtl_priv *rtlpriv = rtl_priv(hw);
  800. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  801. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  802. struct rtl8192_tx_ring *ring = NULL;
  803. struct ieee80211_hdr *hdr = NULL;
  804. struct ieee80211_tx_info *info = NULL;
  805. struct sk_buff *pskb = NULL;
  806. struct rtl_tx_desc *pdesc = NULL;
  807. struct rtl_tcb_desc tcb_desc;
  808. u8 temp_one = 1;
  809. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  810. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  811. pskb = __skb_dequeue(&ring->queue);
  812. if (pskb) {
  813. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  814. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  815. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  816. pskb->len, PCI_DMA_TODEVICE);
  817. kfree_skb(pskb);
  818. }
  819. /*NB: the beacon data buffer must be 32-bit aligned. */
  820. pskb = ieee80211_beacon_get(hw, mac->vif);
  821. if (pskb == NULL)
  822. return;
  823. hdr = rtl_get_hdr(pskb);
  824. info = IEEE80211_SKB_CB(pskb);
  825. pdesc = &ring->desc[0];
  826. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  827. info, NULL, pskb, BEACON_QUEUE, &tcb_desc);
  828. __skb_queue_tail(&ring->queue, pskb);
  829. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  830. &temp_one);
  831. return;
  832. }
  833. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  834. {
  835. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  836. u8 i;
  837. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  838. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  839. /*
  840. *we just alloc 2 desc for beacon queue,
  841. *because we just need first desc in hw beacon.
  842. */
  843. rtlpci->txringcount[BEACON_QUEUE] = 2;
  844. /*
  845. *BE queue need more descriptor for performance
  846. *consideration or, No more tx desc will happen,
  847. *and may cause mac80211 mem leakage.
  848. */
  849. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  850. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  851. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  852. }
  853. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  854. struct pci_dev *pdev)
  855. {
  856. struct rtl_priv *rtlpriv = rtl_priv(hw);
  857. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  858. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  859. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  860. rtlpci->up_first_time = true;
  861. rtlpci->being_init_adapter = false;
  862. rtlhal->hw = hw;
  863. rtlpci->pdev = pdev;
  864. /*Tx/Rx related var */
  865. _rtl_pci_init_trx_var(hw);
  866. /*IBSS*/ mac->beacon_interval = 100;
  867. /*AMPDU*/
  868. mac->min_space_cfg = 0;
  869. mac->max_mss_density = 0;
  870. /*set sane AMPDU defaults */
  871. mac->current_ampdu_density = 7;
  872. mac->current_ampdu_factor = 3;
  873. /*QOS*/
  874. rtlpci->acm_method = eAcmWay2_SW;
  875. /*task */
  876. tasklet_init(&rtlpriv->works.irq_tasklet,
  877. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  878. (unsigned long)hw);
  879. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  880. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  881. (unsigned long)hw);
  882. INIT_WORK(&rtlpriv->works.lps_change_work,
  883. rtl_lps_change_work_callback);
  884. }
  885. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  886. unsigned int prio, unsigned int entries)
  887. {
  888. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  889. struct rtl_priv *rtlpriv = rtl_priv(hw);
  890. struct rtl_tx_desc *ring;
  891. dma_addr_t dma;
  892. u32 nextdescaddress;
  893. int i;
  894. ring = pci_alloc_consistent(rtlpci->pdev,
  895. sizeof(*ring) * entries, &dma);
  896. if (!ring || (unsigned long)ring & 0xFF) {
  897. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  898. "Cannot allocate TX ring (prio = %d)\n", prio);
  899. return -ENOMEM;
  900. }
  901. memset(ring, 0, sizeof(*ring) * entries);
  902. rtlpci->tx_ring[prio].desc = ring;
  903. rtlpci->tx_ring[prio].dma = dma;
  904. rtlpci->tx_ring[prio].idx = 0;
  905. rtlpci->tx_ring[prio].entries = entries;
  906. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  907. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  908. prio, ring);
  909. for (i = 0; i < entries; i++) {
  910. nextdescaddress = (u32) dma +
  911. ((i + 1) % entries) *
  912. sizeof(*ring);
  913. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  914. true, HW_DESC_TX_NEXTDESC_ADDR,
  915. (u8 *)&nextdescaddress);
  916. }
  917. return 0;
  918. }
  919. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  920. {
  921. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  922. struct rtl_priv *rtlpriv = rtl_priv(hw);
  923. struct rtl_rx_desc *entry = NULL;
  924. int i, rx_queue_idx;
  925. u8 tmp_one = 1;
  926. /*
  927. *rx_queue_idx 0:RX_MPDU_QUEUE
  928. *rx_queue_idx 1:RX_CMD_QUEUE
  929. */
  930. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  931. rx_queue_idx++) {
  932. rtlpci->rx_ring[rx_queue_idx].desc =
  933. pci_alloc_consistent(rtlpci->pdev,
  934. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  935. desc) * rtlpci->rxringcount,
  936. &rtlpci->rx_ring[rx_queue_idx].dma);
  937. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  938. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  939. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  940. "Cannot allocate RX ring\n");
  941. return -ENOMEM;
  942. }
  943. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  944. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  945. rtlpci->rxringcount);
  946. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  947. /* If amsdu_8k is disabled, set buffersize to 4096. This
  948. * change will reduce memory fragmentation.
  949. */
  950. if (rtlpci->rxbuffersize > 4096 &&
  951. rtlpriv->rtlhal.disable_amsdu_8k)
  952. rtlpci->rxbuffersize = 4096;
  953. for (i = 0; i < rtlpci->rxringcount; i++) {
  954. struct sk_buff *skb =
  955. dev_alloc_skb(rtlpci->rxbuffersize);
  956. u32 bufferaddress;
  957. if (!skb)
  958. return 0;
  959. kmemleak_not_leak(skb);
  960. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  961. /*skb->dev = dev; */
  962. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  963. /*
  964. *just set skb->cb to mapping addr
  965. *for pci_unmap_single use
  966. */
  967. *((dma_addr_t *) skb->cb) =
  968. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  969. rtlpci->rxbuffersize,
  970. PCI_DMA_FROMDEVICE);
  971. bufferaddress = (*((dma_addr_t *)skb->cb));
  972. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress)) {
  973. dev_kfree_skb_any(skb);
  974. return 1;
  975. }
  976. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  977. HW_DESC_RXBUFF_ADDR,
  978. (u8 *)&bufferaddress);
  979. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  980. HW_DESC_RXPKT_LEN,
  981. (u8 *)&rtlpci->
  982. rxbuffersize);
  983. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  984. HW_DESC_RXOWN,
  985. &tmp_one);
  986. }
  987. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  988. HW_DESC_RXERO, &tmp_one);
  989. }
  990. return 0;
  991. }
  992. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  993. unsigned int prio)
  994. {
  995. struct rtl_priv *rtlpriv = rtl_priv(hw);
  996. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  997. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  998. while (skb_queue_len(&ring->queue)) {
  999. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  1000. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1001. pci_unmap_single(rtlpci->pdev,
  1002. rtlpriv->cfg->
  1003. ops->get_desc((u8 *) entry, true,
  1004. HW_DESC_TXBUFF_ADDR),
  1005. skb->len, PCI_DMA_TODEVICE);
  1006. kfree_skb(skb);
  1007. ring->idx = (ring->idx + 1) % ring->entries;
  1008. }
  1009. if (ring->desc) {
  1010. pci_free_consistent(rtlpci->pdev,
  1011. sizeof(*ring->desc) * ring->entries,
  1012. ring->desc, ring->dma);
  1013. ring->desc = NULL;
  1014. }
  1015. }
  1016. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  1017. {
  1018. int i, rx_queue_idx;
  1019. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1020. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1021. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1022. rx_queue_idx++) {
  1023. for (i = 0; i < rtlpci->rxringcount; i++) {
  1024. struct sk_buff *skb =
  1025. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  1026. if (!skb)
  1027. continue;
  1028. pci_unmap_single(rtlpci->pdev,
  1029. *((dma_addr_t *) skb->cb),
  1030. rtlpci->rxbuffersize,
  1031. PCI_DMA_FROMDEVICE);
  1032. kfree_skb(skb);
  1033. }
  1034. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1035. pci_free_consistent(rtlpci->pdev,
  1036. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1037. desc) * rtlpci->rxringcount,
  1038. rtlpci->rx_ring[rx_queue_idx].desc,
  1039. rtlpci->rx_ring[rx_queue_idx].dma);
  1040. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1041. }
  1042. }
  1043. }
  1044. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1045. {
  1046. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1047. int ret;
  1048. int i;
  1049. ret = _rtl_pci_init_rx_ring(hw);
  1050. if (ret)
  1051. return ret;
  1052. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1053. ret = _rtl_pci_init_tx_ring(hw, i,
  1054. rtlpci->txringcount[i]);
  1055. if (ret)
  1056. goto err_free_rings;
  1057. }
  1058. return 0;
  1059. err_free_rings:
  1060. _rtl_pci_free_rx_ring(rtlpci);
  1061. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1062. if (rtlpci->tx_ring[i].desc)
  1063. _rtl_pci_free_tx_ring(hw, i);
  1064. return 1;
  1065. }
  1066. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1067. {
  1068. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1069. u32 i;
  1070. /*free rx rings */
  1071. _rtl_pci_free_rx_ring(rtlpci);
  1072. /*free tx rings */
  1073. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1074. _rtl_pci_free_tx_ring(hw, i);
  1075. return 0;
  1076. }
  1077. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1078. {
  1079. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1080. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1081. int i, rx_queue_idx;
  1082. unsigned long flags;
  1083. u8 tmp_one = 1;
  1084. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1085. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1086. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1087. rx_queue_idx++) {
  1088. /*
  1089. *force the rx_ring[RX_MPDU_QUEUE/
  1090. *RX_CMD_QUEUE].idx to the first one
  1091. */
  1092. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1093. struct rtl_rx_desc *entry = NULL;
  1094. for (i = 0; i < rtlpci->rxringcount; i++) {
  1095. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1096. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1097. false,
  1098. HW_DESC_RXOWN,
  1099. &tmp_one);
  1100. }
  1101. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1102. }
  1103. }
  1104. /*
  1105. *after reset, release previous pending packet,
  1106. *and force the tx idx to the first one
  1107. */
  1108. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1109. if (rtlpci->tx_ring[i].desc) {
  1110. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1111. while (skb_queue_len(&ring->queue)) {
  1112. struct rtl_tx_desc *entry;
  1113. struct sk_buff *skb;
  1114. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1115. flags);
  1116. entry = &ring->desc[ring->idx];
  1117. skb = __skb_dequeue(&ring->queue);
  1118. pci_unmap_single(rtlpci->pdev,
  1119. rtlpriv->cfg->ops->
  1120. get_desc((u8 *)
  1121. entry,
  1122. true,
  1123. HW_DESC_TXBUFF_ADDR),
  1124. skb->len, PCI_DMA_TODEVICE);
  1125. ring->idx = (ring->idx + 1) % ring->entries;
  1126. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1127. flags);
  1128. kfree_skb(skb);
  1129. }
  1130. ring->idx = 0;
  1131. }
  1132. }
  1133. return 0;
  1134. }
  1135. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1136. struct ieee80211_sta *sta,
  1137. struct sk_buff *skb)
  1138. {
  1139. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1140. struct rtl_sta_info *sta_entry = NULL;
  1141. u8 tid = rtl_get_tid(skb);
  1142. __le16 fc = rtl_get_fc(skb);
  1143. if (!sta)
  1144. return false;
  1145. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1146. if (!rtlpriv->rtlhal.earlymode_enable)
  1147. return false;
  1148. if (ieee80211_is_nullfunc(fc))
  1149. return false;
  1150. if (ieee80211_is_qos_nullfunc(fc))
  1151. return false;
  1152. if (ieee80211_is_pspoll(fc))
  1153. return false;
  1154. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1155. return false;
  1156. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1157. return false;
  1158. if (tid > 7)
  1159. return false;
  1160. /* maybe every tid should be checked */
  1161. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1162. return false;
  1163. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1164. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1165. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1166. return true;
  1167. }
  1168. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1169. struct ieee80211_sta *sta,
  1170. struct sk_buff *skb,
  1171. struct rtl_tcb_desc *ptcb_desc)
  1172. {
  1173. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1174. struct rtl_sta_info *sta_entry = NULL;
  1175. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1176. struct rtl8192_tx_ring *ring;
  1177. struct rtl_tx_desc *pdesc;
  1178. u8 idx;
  1179. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1180. unsigned long flags;
  1181. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1182. __le16 fc = rtl_get_fc(skb);
  1183. u8 *pda_addr = hdr->addr1;
  1184. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1185. /*ssn */
  1186. u8 tid = 0;
  1187. u16 seq_number = 0;
  1188. u8 own;
  1189. u8 temp_one = 1;
  1190. if (ieee80211_is_mgmt(fc))
  1191. rtl_tx_mgmt_proc(hw, skb);
  1192. if (rtlpriv->psc.sw_ps_enabled) {
  1193. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1194. !ieee80211_has_pm(fc))
  1195. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1196. }
  1197. rtl_action_proc(hw, skb, true);
  1198. if (is_multicast_ether_addr(pda_addr))
  1199. rtlpriv->stats.txbytesmulticast += skb->len;
  1200. else if (is_broadcast_ether_addr(pda_addr))
  1201. rtlpriv->stats.txbytesbroadcast += skb->len;
  1202. else
  1203. rtlpriv->stats.txbytesunicast += skb->len;
  1204. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1205. ring = &rtlpci->tx_ring[hw_queue];
  1206. if (hw_queue != BEACON_QUEUE)
  1207. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1208. ring->entries;
  1209. else
  1210. idx = 0;
  1211. pdesc = &ring->desc[idx];
  1212. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1213. true, HW_DESC_OWN);
  1214. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1215. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1216. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1217. hw_queue, ring->idx, idx,
  1218. skb_queue_len(&ring->queue));
  1219. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1220. return skb->len;
  1221. }
  1222. if (ieee80211_is_data_qos(fc)) {
  1223. tid = rtl_get_tid(skb);
  1224. if (sta) {
  1225. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1226. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1227. IEEE80211_SCTL_SEQ) >> 4;
  1228. seq_number += 1;
  1229. if (!ieee80211_has_morefrags(hdr->frame_control))
  1230. sta_entry->tids[tid].seq_number = seq_number;
  1231. }
  1232. }
  1233. if (ieee80211_is_data(fc))
  1234. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1235. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1236. info, sta, skb, hw_queue, ptcb_desc);
  1237. __skb_queue_tail(&ring->queue, skb);
  1238. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1239. HW_DESC_OWN, &temp_one);
  1240. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1241. hw_queue != BEACON_QUEUE) {
  1242. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1243. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1244. hw_queue, ring->idx, idx,
  1245. skb_queue_len(&ring->queue));
  1246. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1247. }
  1248. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1249. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1250. return 0;
  1251. }
  1252. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1253. {
  1254. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1255. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1256. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1257. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1258. u16 i = 0;
  1259. int queue_id;
  1260. struct rtl8192_tx_ring *ring;
  1261. if (mac->skip_scan)
  1262. return;
  1263. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1264. u32 queue_len;
  1265. ring = &pcipriv->dev.tx_ring[queue_id];
  1266. queue_len = skb_queue_len(&ring->queue);
  1267. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1268. queue_id == TXCMD_QUEUE) {
  1269. queue_id--;
  1270. continue;
  1271. } else {
  1272. msleep(20);
  1273. i++;
  1274. }
  1275. /* we just wait 1s for all queues */
  1276. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1277. is_hal_stop(rtlhal) || i >= 200)
  1278. return;
  1279. }
  1280. }
  1281. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1282. {
  1283. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1284. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1285. _rtl_pci_deinit_trx_ring(hw);
  1286. synchronize_irq(rtlpci->pdev->irq);
  1287. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1288. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1289. flush_workqueue(rtlpriv->works.rtl_wq);
  1290. destroy_workqueue(rtlpriv->works.rtl_wq);
  1291. }
  1292. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1293. {
  1294. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1295. int err;
  1296. _rtl_pci_init_struct(hw, pdev);
  1297. err = _rtl_pci_init_trx_ring(hw);
  1298. if (err) {
  1299. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1300. "tx ring initialization failed\n");
  1301. return err;
  1302. }
  1303. return 0;
  1304. }
  1305. static int rtl_pci_start(struct ieee80211_hw *hw)
  1306. {
  1307. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1308. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1309. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1310. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1311. int err;
  1312. rtl_pci_reset_trx_ring(hw);
  1313. rtlpci->driver_is_goingto_unload = false;
  1314. err = rtlpriv->cfg->ops->hw_init(hw);
  1315. if (err) {
  1316. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1317. "Failed to config hardware!\n");
  1318. return err;
  1319. }
  1320. rtlpriv->cfg->ops->enable_interrupt(hw);
  1321. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1322. rtl_init_rx_config(hw);
  1323. /*should be after adapter start and interrupt enable. */
  1324. set_hal_start(rtlhal);
  1325. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1326. rtlpci->up_first_time = false;
  1327. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1328. return 0;
  1329. }
  1330. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1331. {
  1332. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1333. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1334. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1335. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1336. unsigned long flags;
  1337. u8 RFInProgressTimeOut = 0;
  1338. /*
  1339. *should be before disable interrupt&adapter
  1340. *and will do it immediately.
  1341. */
  1342. set_hal_stop(rtlhal);
  1343. rtlpci->driver_is_goingto_unload = true;
  1344. rtlpriv->cfg->ops->disable_interrupt(hw);
  1345. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1346. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1347. while (ppsc->rfchange_inprogress) {
  1348. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1349. if (RFInProgressTimeOut > 100) {
  1350. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1351. break;
  1352. }
  1353. mdelay(1);
  1354. RFInProgressTimeOut++;
  1355. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1356. }
  1357. ppsc->rfchange_inprogress = true;
  1358. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1359. rtlpriv->cfg->ops->hw_disable(hw);
  1360. /* some things are not needed if firmware not available */
  1361. if (!rtlpriv->max_fw_size)
  1362. return;
  1363. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1364. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1365. ppsc->rfchange_inprogress = false;
  1366. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1367. rtl_pci_enable_aspm(hw);
  1368. }
  1369. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1370. struct ieee80211_hw *hw)
  1371. {
  1372. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1373. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1374. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1375. struct pci_dev *bridge_pdev = pdev->bus->self;
  1376. u16 venderid;
  1377. u16 deviceid;
  1378. u8 revisionid;
  1379. u16 irqline;
  1380. u8 tmp;
  1381. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1382. venderid = pdev->vendor;
  1383. deviceid = pdev->device;
  1384. pci_read_config_byte(pdev, 0x8, &revisionid);
  1385. pci_read_config_word(pdev, 0x3C, &irqline);
  1386. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1387. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1388. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1389. * the correct driver is r8192e_pci, thus this routine should
  1390. * return false.
  1391. */
  1392. if (deviceid == RTL_PCI_8192SE_DID &&
  1393. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1394. return false;
  1395. if (deviceid == RTL_PCI_8192_DID ||
  1396. deviceid == RTL_PCI_0044_DID ||
  1397. deviceid == RTL_PCI_0047_DID ||
  1398. deviceid == RTL_PCI_8192SE_DID ||
  1399. deviceid == RTL_PCI_8174_DID ||
  1400. deviceid == RTL_PCI_8173_DID ||
  1401. deviceid == RTL_PCI_8172_DID ||
  1402. deviceid == RTL_PCI_8171_DID) {
  1403. switch (revisionid) {
  1404. case RTL_PCI_REVISION_ID_8192PCIE:
  1405. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1406. "8192 PCI-E is found - vid/did=%x/%x\n",
  1407. venderid, deviceid);
  1408. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1409. return false;
  1410. case RTL_PCI_REVISION_ID_8192SE:
  1411. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1412. "8192SE is found - vid/did=%x/%x\n",
  1413. venderid, deviceid);
  1414. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1415. break;
  1416. default:
  1417. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1418. "Err: Unknown device - vid/did=%x/%x\n",
  1419. venderid, deviceid);
  1420. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1421. break;
  1422. }
  1423. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1424. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1425. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1426. "8723AE PCI-E is found - "
  1427. "vid/did=%x/%x\n", venderid, deviceid);
  1428. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1429. deviceid == RTL_PCI_8192CE_DID ||
  1430. deviceid == RTL_PCI_8191CE_DID ||
  1431. deviceid == RTL_PCI_8188CE_DID) {
  1432. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1433. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1434. "8192C PCI-E is found - vid/did=%x/%x\n",
  1435. venderid, deviceid);
  1436. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1437. deviceid == RTL_PCI_8192DE_DID2) {
  1438. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1439. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1440. "8192D PCI-E is found - vid/did=%x/%x\n",
  1441. venderid, deviceid);
  1442. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1443. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1444. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1445. "Find adapter, Hardware type is 8188EE\n");
  1446. } else {
  1447. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1448. "Err: Unknown device - vid/did=%x/%x\n",
  1449. venderid, deviceid);
  1450. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1451. }
  1452. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1453. if (revisionid == 0 || revisionid == 1) {
  1454. if (revisionid == 0) {
  1455. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1456. "Find 92DE MAC0\n");
  1457. rtlhal->interfaceindex = 0;
  1458. } else if (revisionid == 1) {
  1459. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1460. "Find 92DE MAC1\n");
  1461. rtlhal->interfaceindex = 1;
  1462. }
  1463. } else {
  1464. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1465. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1466. venderid, deviceid, revisionid);
  1467. rtlhal->interfaceindex = 0;
  1468. }
  1469. }
  1470. /*find bus info */
  1471. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1472. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1473. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1474. /* some ARM have no bridge_pdev and will crash here
  1475. * so we should check if bridge_pdev is NULL
  1476. */
  1477. if (bridge_pdev) {
  1478. /*find bridge info if available */
  1479. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1480. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1481. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1482. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1483. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1484. "Pci Bridge Vendor is found index: %d\n",
  1485. tmp);
  1486. break;
  1487. }
  1488. }
  1489. }
  1490. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1491. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1492. pcipriv->ndis_adapter.pcibridge_busnum =
  1493. bridge_pdev->bus->number;
  1494. pcipriv->ndis_adapter.pcibridge_devnum =
  1495. PCI_SLOT(bridge_pdev->devfn);
  1496. pcipriv->ndis_adapter.pcibridge_funcnum =
  1497. PCI_FUNC(bridge_pdev->devfn);
  1498. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1499. pci_pcie_cap(bridge_pdev);
  1500. pcipriv->ndis_adapter.num4bytes =
  1501. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1502. rtl_pci_get_linkcontrol_field(hw);
  1503. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1504. PCI_BRIDGE_VENDOR_AMD) {
  1505. pcipriv->ndis_adapter.amd_l1_patch =
  1506. rtl_pci_get_amd_l1_patch(hw);
  1507. }
  1508. }
  1509. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1510. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1511. pcipriv->ndis_adapter.busnumber,
  1512. pcipriv->ndis_adapter.devnumber,
  1513. pcipriv->ndis_adapter.funcnumber,
  1514. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1515. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1516. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1517. pcipriv->ndis_adapter.pcibridge_busnum,
  1518. pcipriv->ndis_adapter.pcibridge_devnum,
  1519. pcipriv->ndis_adapter.pcibridge_funcnum,
  1520. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1521. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1522. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1523. pcipriv->ndis_adapter.amd_l1_patch);
  1524. rtl_pci_parse_configuration(pdev, hw);
  1525. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1526. return true;
  1527. }
  1528. int rtl_pci_probe(struct pci_dev *pdev,
  1529. const struct pci_device_id *id)
  1530. {
  1531. struct ieee80211_hw *hw = NULL;
  1532. struct rtl_priv *rtlpriv = NULL;
  1533. struct rtl_pci_priv *pcipriv = NULL;
  1534. struct rtl_pci *rtlpci;
  1535. unsigned long pmem_start, pmem_len, pmem_flags;
  1536. int err;
  1537. err = pci_enable_device(pdev);
  1538. if (err) {
  1539. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1540. pci_name(pdev));
  1541. return err;
  1542. }
  1543. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1544. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1545. RT_ASSERT(false,
  1546. "Unable to obtain 32bit DMA for consistent allocations\n");
  1547. err = -ENOMEM;
  1548. goto fail1;
  1549. }
  1550. }
  1551. pci_set_master(pdev);
  1552. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1553. sizeof(struct rtl_priv), &rtl_ops);
  1554. if (!hw) {
  1555. RT_ASSERT(false,
  1556. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1557. err = -ENOMEM;
  1558. goto fail1;
  1559. }
  1560. SET_IEEE80211_DEV(hw, &pdev->dev);
  1561. pci_set_drvdata(pdev, hw);
  1562. rtlpriv = hw->priv;
  1563. rtlpriv->hw = hw;
  1564. pcipriv = (void *)rtlpriv->priv;
  1565. pcipriv->dev.pdev = pdev;
  1566. init_completion(&rtlpriv->firmware_loading_complete);
  1567. /* init cfg & intf_ops */
  1568. rtlpriv->rtlhal.interface = INTF_PCI;
  1569. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1570. rtlpriv->intf_ops = &rtl_pci_ops;
  1571. rtlpriv->glb_var = &rtl_global_var;
  1572. /*
  1573. *init dbgp flags before all
  1574. *other functions, because we will
  1575. *use it in other funtions like
  1576. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1577. *you can not use these macro
  1578. *before this
  1579. */
  1580. rtl_dbgp_flag_init(hw);
  1581. /* MEM map */
  1582. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1583. if (err) {
  1584. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1585. goto fail1;
  1586. }
  1587. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1588. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1589. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1590. /*shared mem start */
  1591. rtlpriv->io.pci_mem_start =
  1592. (unsigned long)pci_iomap(pdev,
  1593. rtlpriv->cfg->bar_id, pmem_len);
  1594. if (rtlpriv->io.pci_mem_start == 0) {
  1595. RT_ASSERT(false, "Can't map PCI mem\n");
  1596. err = -ENOMEM;
  1597. goto fail2;
  1598. }
  1599. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1600. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1601. pmem_start, pmem_len, pmem_flags,
  1602. rtlpriv->io.pci_mem_start);
  1603. /* Disable Clk Request */
  1604. pci_write_config_byte(pdev, 0x81, 0);
  1605. /* leave D3 mode */
  1606. pci_write_config_byte(pdev, 0x44, 0);
  1607. pci_write_config_byte(pdev, 0x04, 0x06);
  1608. pci_write_config_byte(pdev, 0x04, 0x07);
  1609. /* find adapter */
  1610. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1611. err = -ENODEV;
  1612. goto fail3;
  1613. }
  1614. /* Init IO handler */
  1615. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1616. /*like read eeprom and so on */
  1617. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1618. /*aspm */
  1619. rtl_pci_init_aspm(hw);
  1620. /* Init mac80211 sw */
  1621. err = rtl_init_core(hw);
  1622. if (err) {
  1623. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1624. "Can't allocate sw for mac80211\n");
  1625. goto fail3;
  1626. }
  1627. /* Init PCI sw */
  1628. err = rtl_pci_init(hw, pdev);
  1629. if (err) {
  1630. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1631. goto fail3;
  1632. }
  1633. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1634. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1635. err = -ENODEV;
  1636. goto fail3;
  1637. }
  1638. rtlpriv->cfg->ops->init_sw_leds(hw);
  1639. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1640. if (err) {
  1641. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1642. "failed to create sysfs device attributes\n");
  1643. goto fail3;
  1644. }
  1645. rtlpci = rtl_pcidev(pcipriv);
  1646. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1647. IRQF_SHARED, KBUILD_MODNAME, hw);
  1648. if (err) {
  1649. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1650. "%s: failed to register IRQ handler\n",
  1651. wiphy_name(hw->wiphy));
  1652. goto fail3;
  1653. }
  1654. rtlpci->irq_alloc = 1;
  1655. return 0;
  1656. fail3:
  1657. rtl_deinit_core(hw);
  1658. if (rtlpriv->io.pci_mem_start != 0)
  1659. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1660. fail2:
  1661. pci_release_regions(pdev);
  1662. complete(&rtlpriv->firmware_loading_complete);
  1663. fail1:
  1664. if (hw)
  1665. ieee80211_free_hw(hw);
  1666. pci_disable_device(pdev);
  1667. return err;
  1668. }
  1669. EXPORT_SYMBOL(rtl_pci_probe);
  1670. void rtl_pci_disconnect(struct pci_dev *pdev)
  1671. {
  1672. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1673. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1674. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1675. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1676. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1677. /* just in case driver is removed before firmware callback */
  1678. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1679. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1680. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1681. /*ieee80211_unregister_hw will call ops_stop */
  1682. if (rtlmac->mac80211_registered == 1) {
  1683. ieee80211_unregister_hw(hw);
  1684. rtlmac->mac80211_registered = 0;
  1685. } else {
  1686. rtl_deinit_deferred_work(hw);
  1687. rtlpriv->intf_ops->adapter_stop(hw);
  1688. }
  1689. rtlpriv->cfg->ops->disable_interrupt(hw);
  1690. /*deinit rfkill */
  1691. rtl_deinit_rfkill(hw);
  1692. rtl_pci_deinit(hw);
  1693. rtl_deinit_core(hw);
  1694. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1695. if (rtlpci->irq_alloc) {
  1696. synchronize_irq(rtlpci->pdev->irq);
  1697. free_irq(rtlpci->pdev->irq, hw);
  1698. rtlpci->irq_alloc = 0;
  1699. }
  1700. list_del(&rtlpriv->list);
  1701. if (rtlpriv->io.pci_mem_start != 0) {
  1702. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1703. pci_release_regions(pdev);
  1704. }
  1705. pci_disable_device(pdev);
  1706. rtl_pci_disable_aspm(hw);
  1707. ieee80211_free_hw(hw);
  1708. }
  1709. EXPORT_SYMBOL(rtl_pci_disconnect);
  1710. #ifdef CONFIG_PM_SLEEP
  1711. /***************************************
  1712. kernel pci power state define:
  1713. PCI_D0 ((pci_power_t __force) 0)
  1714. PCI_D1 ((pci_power_t __force) 1)
  1715. PCI_D2 ((pci_power_t __force) 2)
  1716. PCI_D3hot ((pci_power_t __force) 3)
  1717. PCI_D3cold ((pci_power_t __force) 4)
  1718. PCI_UNKNOWN ((pci_power_t __force) 5)
  1719. This function is called when system
  1720. goes into suspend state mac80211 will
  1721. call rtl_mac_stop() from the mac80211
  1722. suspend function first, So there is
  1723. no need to call hw_disable here.
  1724. ****************************************/
  1725. int rtl_pci_suspend(struct device *dev)
  1726. {
  1727. struct pci_dev *pdev = to_pci_dev(dev);
  1728. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1729. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1730. rtlpriv->cfg->ops->hw_suspend(hw);
  1731. rtl_deinit_rfkill(hw);
  1732. return 0;
  1733. }
  1734. EXPORT_SYMBOL(rtl_pci_suspend);
  1735. int rtl_pci_resume(struct device *dev)
  1736. {
  1737. struct pci_dev *pdev = to_pci_dev(dev);
  1738. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1739. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1740. rtlpriv->cfg->ops->hw_resume(hw);
  1741. rtl_init_rfkill(hw);
  1742. return 0;
  1743. }
  1744. EXPORT_SYMBOL(rtl_pci_resume);
  1745. #endif /* CONFIG_PM_SLEEP */
  1746. struct rtl_intf_ops rtl_pci_ops = {
  1747. .read_efuse_byte = read_efuse_byte,
  1748. .adapter_start = rtl_pci_start,
  1749. .adapter_stop = rtl_pci_stop,
  1750. .check_buddy_priv = rtl_pci_check_buddy_priv,
  1751. .adapter_tx = rtl_pci_tx,
  1752. .flush = rtl_pci_flush,
  1753. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1754. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1755. .disable_aspm = rtl_pci_disable_aspm,
  1756. .enable_aspm = rtl_pci_enable_aspm,
  1757. };