leon_pci.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108
  1. /*
  2. * leon_pci.c: LEON Host PCI support
  3. *
  4. * Copyright (C) 2011 Aeroflex Gaisler AB, Daniel Hellstrom
  5. *
  6. * Code is partially derived from pcic.c
  7. */
  8. #include <linux/of_device.h>
  9. #include <linux/kernel.h>
  10. #include <linux/pci.h>
  11. #include <linux/export.h>
  12. #include <asm/leon.h>
  13. #include <asm/leon_pci.h>
  14. /* The LEON architecture does not rely on a BIOS or bootloader to setup
  15. * PCI for us. The Linux generic routines are used to setup resources,
  16. * reset values of configuration-space register settings are preserved.
  17. *
  18. * PCI Memory and Prefetchable Memory is direct-mapped. However I/O Space is
  19. * accessed through a Window which is translated to low 64KB in PCI space, the
  20. * first 4KB is not used so 60KB is available.
  21. */
  22. void leon_pci_init(struct platform_device *ofdev, struct leon_pci_info *info)
  23. {
  24. LIST_HEAD(resources);
  25. struct pci_bus *root_bus;
  26. struct pci_host_bridge *bridge;
  27. int ret;
  28. bridge = pci_alloc_host_bridge(0);
  29. if (!bridge)
  30. return;
  31. pci_add_resource_offset(&resources, &info->io_space,
  32. info->io_space.start - 0x1000);
  33. pci_add_resource(&resources, &info->mem_space);
  34. info->busn.flags = IORESOURCE_BUS;
  35. pci_add_resource(&resources, &info->busn);
  36. list_splice_init(&resources, &bridge->windows);
  37. bridge->dev.parent = &ofdev->dev;
  38. bridge->sysdata = info;
  39. bridge->busnr = 0;
  40. bridge->ops = info->ops;
  41. bridge->swizzle_irq = pci_common_swizzle;
  42. bridge->map_irq = info->map_irq;
  43. ret = pci_scan_root_bus_bridge(bridge);
  44. if (ret) {
  45. pci_free_host_bridge(bridge);
  46. return;
  47. }
  48. root_bus = bridge->bus;
  49. /* Assign devices with resources */
  50. pci_assign_unassigned_resources();
  51. pci_bus_add_devices(root_bus);
  52. }
  53. void pcibios_fixup_bus(struct pci_bus *pbus)
  54. {
  55. struct pci_dev *dev;
  56. int i, has_io, has_mem;
  57. u16 cmd;
  58. list_for_each_entry(dev, &pbus->devices, bus_list) {
  59. /*
  60. * We can not rely on that the bootloader has enabled I/O
  61. * or memory access to PCI devices. Instead we enable it here
  62. * if the device has BARs of respective type.
  63. */
  64. has_io = has_mem = 0;
  65. for (i = 0; i < PCI_ROM_RESOURCE; i++) {
  66. unsigned long f = dev->resource[i].flags;
  67. if (f & IORESOURCE_IO)
  68. has_io = 1;
  69. else if (f & IORESOURCE_MEM)
  70. has_mem = 1;
  71. }
  72. /* ROM BARs are mapped into 32-bit memory space */
  73. if (dev->resource[PCI_ROM_RESOURCE].end != 0) {
  74. dev->resource[PCI_ROM_RESOURCE].flags |=
  75. IORESOURCE_ROM_ENABLE;
  76. has_mem = 1;
  77. }
  78. pci_bus_read_config_word(pbus, dev->devfn, PCI_COMMAND, &cmd);
  79. if (has_io && !(cmd & PCI_COMMAND_IO)) {
  80. #ifdef CONFIG_PCI_DEBUG
  81. printk(KERN_INFO "LEONPCI: Enabling I/O for dev %s\n",
  82. pci_name(dev));
  83. #endif
  84. cmd |= PCI_COMMAND_IO;
  85. pci_bus_write_config_word(pbus, dev->devfn, PCI_COMMAND,
  86. cmd);
  87. }
  88. if (has_mem && !(cmd & PCI_COMMAND_MEMORY)) {
  89. #ifdef CONFIG_PCI_DEBUG
  90. printk(KERN_INFO "LEONPCI: Enabling MEMORY for dev"
  91. "%s\n", pci_name(dev));
  92. #endif
  93. cmd |= PCI_COMMAND_MEMORY;
  94. pci_bus_write_config_word(pbus, dev->devfn, PCI_COMMAND,
  95. cmd);
  96. }
  97. }
  98. }