amd_iommu.c 97 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294
  1. /*
  2. * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
  3. * Author: Joerg Roedel <jroedel@suse.de>
  4. * Leo Duran <leo.duran@amd.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/ratelimit.h>
  20. #include <linux/pci.h>
  21. #include <linux/pci-ats.h>
  22. #include <linux/bitmap.h>
  23. #include <linux/slab.h>
  24. #include <linux/debugfs.h>
  25. #include <linux/scatterlist.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/iommu-helper.h>
  28. #include <linux/iommu.h>
  29. #include <linux/delay.h>
  30. #include <linux/amd-iommu.h>
  31. #include <linux/notifier.h>
  32. #include <linux/export.h>
  33. #include <linux/irq.h>
  34. #include <linux/msi.h>
  35. #include <linux/dma-contiguous.h>
  36. #include <asm/irq_remapping.h>
  37. #include <asm/io_apic.h>
  38. #include <asm/apic.h>
  39. #include <asm/hw_irq.h>
  40. #include <asm/msidef.h>
  41. #include <asm/proto.h>
  42. #include <asm/iommu.h>
  43. #include <asm/gart.h>
  44. #include <asm/dma.h>
  45. #include "amd_iommu_proto.h"
  46. #include "amd_iommu_types.h"
  47. #include "irq_remapping.h"
  48. #define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
  49. #define LOOP_TIMEOUT 100000
  50. /*
  51. * This bitmap is used to advertise the page sizes our hardware support
  52. * to the IOMMU core, which will then use this information to split
  53. * physically contiguous memory regions it is mapping into page sizes
  54. * that we support.
  55. *
  56. * 512GB Pages are not supported due to a hardware bug
  57. */
  58. #define AMD_IOMMU_PGSIZES ((~0xFFFUL) & ~(2ULL << 38))
  59. static DEFINE_RWLOCK(amd_iommu_devtable_lock);
  60. /* A list of preallocated protection domains */
  61. static LIST_HEAD(iommu_pd_list);
  62. static DEFINE_SPINLOCK(iommu_pd_list_lock);
  63. /* List of all available dev_data structures */
  64. static LIST_HEAD(dev_data_list);
  65. static DEFINE_SPINLOCK(dev_data_list_lock);
  66. LIST_HEAD(ioapic_map);
  67. LIST_HEAD(hpet_map);
  68. /*
  69. * Domain for untranslated devices - only allocated
  70. * if iommu=pt passed on kernel cmd line.
  71. */
  72. static struct protection_domain *pt_domain;
  73. static const struct iommu_ops amd_iommu_ops;
  74. static ATOMIC_NOTIFIER_HEAD(ppr_notifier);
  75. int amd_iommu_max_glx_val = -1;
  76. static struct dma_map_ops amd_iommu_dma_ops;
  77. /*
  78. * This struct contains device specific data for the IOMMU
  79. */
  80. struct iommu_dev_data {
  81. struct list_head list; /* For domain->dev_list */
  82. struct list_head dev_data_list; /* For global dev_data_list */
  83. struct list_head alias_list; /* Link alias-groups together */
  84. struct iommu_dev_data *alias_data;/* The alias dev_data */
  85. struct protection_domain *domain; /* Domain the device is bound to */
  86. u16 devid; /* PCI Device ID */
  87. bool iommu_v2; /* Device can make use of IOMMUv2 */
  88. bool passthrough; /* Default for device is pt_domain */
  89. struct {
  90. bool enabled;
  91. int qdep;
  92. } ats; /* ATS state */
  93. bool pri_tlp; /* PASID TLB required for
  94. PPR completions */
  95. u32 errata; /* Bitmap for errata to apply */
  96. };
  97. /*
  98. * general struct to manage commands send to an IOMMU
  99. */
  100. struct iommu_cmd {
  101. u32 data[4];
  102. };
  103. struct kmem_cache *amd_iommu_irq_cache;
  104. static void update_domain(struct protection_domain *domain);
  105. static int __init alloc_passthrough_domain(void);
  106. /****************************************************************************
  107. *
  108. * Helper functions
  109. *
  110. ****************************************************************************/
  111. static struct protection_domain *to_pdomain(struct iommu_domain *dom)
  112. {
  113. return container_of(dom, struct protection_domain, domain);
  114. }
  115. static struct iommu_dev_data *alloc_dev_data(u16 devid)
  116. {
  117. struct iommu_dev_data *dev_data;
  118. unsigned long flags;
  119. dev_data = kzalloc(sizeof(*dev_data), GFP_KERNEL);
  120. if (!dev_data)
  121. return NULL;
  122. INIT_LIST_HEAD(&dev_data->alias_list);
  123. dev_data->devid = devid;
  124. spin_lock_irqsave(&dev_data_list_lock, flags);
  125. list_add_tail(&dev_data->dev_data_list, &dev_data_list);
  126. spin_unlock_irqrestore(&dev_data_list_lock, flags);
  127. return dev_data;
  128. }
  129. static void free_dev_data(struct iommu_dev_data *dev_data)
  130. {
  131. unsigned long flags;
  132. spin_lock_irqsave(&dev_data_list_lock, flags);
  133. list_del(&dev_data->dev_data_list);
  134. spin_unlock_irqrestore(&dev_data_list_lock, flags);
  135. kfree(dev_data);
  136. }
  137. static struct iommu_dev_data *search_dev_data(u16 devid)
  138. {
  139. struct iommu_dev_data *dev_data;
  140. unsigned long flags;
  141. spin_lock_irqsave(&dev_data_list_lock, flags);
  142. list_for_each_entry(dev_data, &dev_data_list, dev_data_list) {
  143. if (dev_data->devid == devid)
  144. goto out_unlock;
  145. }
  146. dev_data = NULL;
  147. out_unlock:
  148. spin_unlock_irqrestore(&dev_data_list_lock, flags);
  149. return dev_data;
  150. }
  151. static struct iommu_dev_data *find_dev_data(u16 devid)
  152. {
  153. struct iommu_dev_data *dev_data;
  154. dev_data = search_dev_data(devid);
  155. if (dev_data == NULL)
  156. dev_data = alloc_dev_data(devid);
  157. return dev_data;
  158. }
  159. static inline u16 get_device_id(struct device *dev)
  160. {
  161. struct pci_dev *pdev = to_pci_dev(dev);
  162. return PCI_DEVID(pdev->bus->number, pdev->devfn);
  163. }
  164. static struct iommu_dev_data *get_dev_data(struct device *dev)
  165. {
  166. return dev->archdata.iommu;
  167. }
  168. static bool pci_iommuv2_capable(struct pci_dev *pdev)
  169. {
  170. static const int caps[] = {
  171. PCI_EXT_CAP_ID_ATS,
  172. PCI_EXT_CAP_ID_PRI,
  173. PCI_EXT_CAP_ID_PASID,
  174. };
  175. int i, pos;
  176. for (i = 0; i < 3; ++i) {
  177. pos = pci_find_ext_capability(pdev, caps[i]);
  178. if (pos == 0)
  179. return false;
  180. }
  181. return true;
  182. }
  183. static bool pdev_pri_erratum(struct pci_dev *pdev, u32 erratum)
  184. {
  185. struct iommu_dev_data *dev_data;
  186. dev_data = get_dev_data(&pdev->dev);
  187. return dev_data->errata & (1 << erratum) ? true : false;
  188. }
  189. /*
  190. * In this function the list of preallocated protection domains is traversed to
  191. * find the domain for a specific device
  192. */
  193. static struct dma_ops_domain *find_protection_domain(u16 devid)
  194. {
  195. struct dma_ops_domain *entry, *ret = NULL;
  196. unsigned long flags;
  197. u16 alias = amd_iommu_alias_table[devid];
  198. if (list_empty(&iommu_pd_list))
  199. return NULL;
  200. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  201. list_for_each_entry(entry, &iommu_pd_list, list) {
  202. if (entry->target_dev == devid ||
  203. entry->target_dev == alias) {
  204. ret = entry;
  205. break;
  206. }
  207. }
  208. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  209. return ret;
  210. }
  211. /*
  212. * This function checks if the driver got a valid device from the caller to
  213. * avoid dereferencing invalid pointers.
  214. */
  215. static bool check_device(struct device *dev)
  216. {
  217. u16 devid;
  218. if (!dev || !dev->dma_mask)
  219. return false;
  220. /* No PCI device */
  221. if (!dev_is_pci(dev))
  222. return false;
  223. devid = get_device_id(dev);
  224. /* Out of our scope? */
  225. if (devid > amd_iommu_last_bdf)
  226. return false;
  227. if (amd_iommu_rlookup_table[devid] == NULL)
  228. return false;
  229. return true;
  230. }
  231. static void init_iommu_group(struct device *dev)
  232. {
  233. struct iommu_group *group;
  234. group = iommu_group_get_for_dev(dev);
  235. if (!IS_ERR(group))
  236. iommu_group_put(group);
  237. }
  238. static int __last_alias(struct pci_dev *pdev, u16 alias, void *data)
  239. {
  240. *(u16 *)data = alias;
  241. return 0;
  242. }
  243. static u16 get_alias(struct device *dev)
  244. {
  245. struct pci_dev *pdev = to_pci_dev(dev);
  246. u16 devid, ivrs_alias, pci_alias;
  247. devid = get_device_id(dev);
  248. ivrs_alias = amd_iommu_alias_table[devid];
  249. pci_for_each_dma_alias(pdev, __last_alias, &pci_alias);
  250. if (ivrs_alias == pci_alias)
  251. return ivrs_alias;
  252. /*
  253. * DMA alias showdown
  254. *
  255. * The IVRS is fairly reliable in telling us about aliases, but it
  256. * can't know about every screwy device. If we don't have an IVRS
  257. * reported alias, use the PCI reported alias. In that case we may
  258. * still need to initialize the rlookup and dev_table entries if the
  259. * alias is to a non-existent device.
  260. */
  261. if (ivrs_alias == devid) {
  262. if (!amd_iommu_rlookup_table[pci_alias]) {
  263. amd_iommu_rlookup_table[pci_alias] =
  264. amd_iommu_rlookup_table[devid];
  265. memcpy(amd_iommu_dev_table[pci_alias].data,
  266. amd_iommu_dev_table[devid].data,
  267. sizeof(amd_iommu_dev_table[pci_alias].data));
  268. }
  269. return pci_alias;
  270. }
  271. pr_info("AMD-Vi: Using IVRS reported alias %02x:%02x.%d "
  272. "for device %s[%04x:%04x], kernel reported alias "
  273. "%02x:%02x.%d\n", PCI_BUS_NUM(ivrs_alias), PCI_SLOT(ivrs_alias),
  274. PCI_FUNC(ivrs_alias), dev_name(dev), pdev->vendor, pdev->device,
  275. PCI_BUS_NUM(pci_alias), PCI_SLOT(pci_alias),
  276. PCI_FUNC(pci_alias));
  277. /*
  278. * If we don't have a PCI DMA alias and the IVRS alias is on the same
  279. * bus, then the IVRS table may know about a quirk that we don't.
  280. */
  281. if (pci_alias == devid &&
  282. PCI_BUS_NUM(ivrs_alias) == pdev->bus->number) {
  283. pdev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  284. pdev->dma_alias_devfn = ivrs_alias & 0xff;
  285. pr_info("AMD-Vi: Added PCI DMA alias %02x.%d for %s\n",
  286. PCI_SLOT(ivrs_alias), PCI_FUNC(ivrs_alias),
  287. dev_name(dev));
  288. }
  289. return ivrs_alias;
  290. }
  291. static int iommu_init_device(struct device *dev)
  292. {
  293. struct pci_dev *pdev = to_pci_dev(dev);
  294. struct iommu_dev_data *dev_data;
  295. u16 alias;
  296. if (dev->archdata.iommu)
  297. return 0;
  298. dev_data = find_dev_data(get_device_id(dev));
  299. if (!dev_data)
  300. return -ENOMEM;
  301. alias = get_alias(dev);
  302. if (alias != dev_data->devid) {
  303. struct iommu_dev_data *alias_data;
  304. alias_data = find_dev_data(alias);
  305. if (alias_data == NULL) {
  306. pr_err("AMD-Vi: Warning: Unhandled device %s\n",
  307. dev_name(dev));
  308. free_dev_data(dev_data);
  309. return -ENOTSUPP;
  310. }
  311. dev_data->alias_data = alias_data;
  312. /* Add device to the alias_list */
  313. list_add(&dev_data->alias_list, &alias_data->alias_list);
  314. }
  315. if (pci_iommuv2_capable(pdev)) {
  316. struct amd_iommu *iommu;
  317. iommu = amd_iommu_rlookup_table[dev_data->devid];
  318. dev_data->iommu_v2 = iommu->is_iommu_v2;
  319. }
  320. dev->archdata.iommu = dev_data;
  321. iommu_device_link(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
  322. dev);
  323. return 0;
  324. }
  325. static void iommu_ignore_device(struct device *dev)
  326. {
  327. u16 devid, alias;
  328. devid = get_device_id(dev);
  329. alias = amd_iommu_alias_table[devid];
  330. memset(&amd_iommu_dev_table[devid], 0, sizeof(struct dev_table_entry));
  331. memset(&amd_iommu_dev_table[alias], 0, sizeof(struct dev_table_entry));
  332. amd_iommu_rlookup_table[devid] = NULL;
  333. amd_iommu_rlookup_table[alias] = NULL;
  334. }
  335. static void iommu_uninit_device(struct device *dev)
  336. {
  337. struct iommu_dev_data *dev_data = search_dev_data(get_device_id(dev));
  338. if (!dev_data)
  339. return;
  340. iommu_device_unlink(amd_iommu_rlookup_table[dev_data->devid]->iommu_dev,
  341. dev);
  342. iommu_group_remove_device(dev);
  343. /* Unlink from alias, it may change if another device is re-plugged */
  344. dev_data->alias_data = NULL;
  345. /*
  346. * We keep dev_data around for unplugged devices and reuse it when the
  347. * device is re-plugged - not doing so would introduce a ton of races.
  348. */
  349. }
  350. void __init amd_iommu_uninit_devices(void)
  351. {
  352. struct iommu_dev_data *dev_data, *n;
  353. struct pci_dev *pdev = NULL;
  354. for_each_pci_dev(pdev) {
  355. if (!check_device(&pdev->dev))
  356. continue;
  357. iommu_uninit_device(&pdev->dev);
  358. }
  359. /* Free all of our dev_data structures */
  360. list_for_each_entry_safe(dev_data, n, &dev_data_list, dev_data_list)
  361. free_dev_data(dev_data);
  362. }
  363. int __init amd_iommu_init_devices(void)
  364. {
  365. struct pci_dev *pdev = NULL;
  366. int ret = 0;
  367. for_each_pci_dev(pdev) {
  368. if (!check_device(&pdev->dev))
  369. continue;
  370. ret = iommu_init_device(&pdev->dev);
  371. if (ret == -ENOTSUPP)
  372. iommu_ignore_device(&pdev->dev);
  373. else if (ret)
  374. goto out_free;
  375. }
  376. /*
  377. * Initialize IOMMU groups only after iommu_init_device() has
  378. * had a chance to populate any IVRS defined aliases.
  379. */
  380. for_each_pci_dev(pdev) {
  381. if (check_device(&pdev->dev))
  382. init_iommu_group(&pdev->dev);
  383. }
  384. return 0;
  385. out_free:
  386. amd_iommu_uninit_devices();
  387. return ret;
  388. }
  389. #ifdef CONFIG_AMD_IOMMU_STATS
  390. /*
  391. * Initialization code for statistics collection
  392. */
  393. DECLARE_STATS_COUNTER(compl_wait);
  394. DECLARE_STATS_COUNTER(cnt_map_single);
  395. DECLARE_STATS_COUNTER(cnt_unmap_single);
  396. DECLARE_STATS_COUNTER(cnt_map_sg);
  397. DECLARE_STATS_COUNTER(cnt_unmap_sg);
  398. DECLARE_STATS_COUNTER(cnt_alloc_coherent);
  399. DECLARE_STATS_COUNTER(cnt_free_coherent);
  400. DECLARE_STATS_COUNTER(cross_page);
  401. DECLARE_STATS_COUNTER(domain_flush_single);
  402. DECLARE_STATS_COUNTER(domain_flush_all);
  403. DECLARE_STATS_COUNTER(alloced_io_mem);
  404. DECLARE_STATS_COUNTER(total_map_requests);
  405. DECLARE_STATS_COUNTER(complete_ppr);
  406. DECLARE_STATS_COUNTER(invalidate_iotlb);
  407. DECLARE_STATS_COUNTER(invalidate_iotlb_all);
  408. DECLARE_STATS_COUNTER(pri_requests);
  409. static struct dentry *stats_dir;
  410. static struct dentry *de_fflush;
  411. static void amd_iommu_stats_add(struct __iommu_counter *cnt)
  412. {
  413. if (stats_dir == NULL)
  414. return;
  415. cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
  416. &cnt->value);
  417. }
  418. static void amd_iommu_stats_init(void)
  419. {
  420. stats_dir = debugfs_create_dir("amd-iommu", NULL);
  421. if (stats_dir == NULL)
  422. return;
  423. de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
  424. &amd_iommu_unmap_flush);
  425. amd_iommu_stats_add(&compl_wait);
  426. amd_iommu_stats_add(&cnt_map_single);
  427. amd_iommu_stats_add(&cnt_unmap_single);
  428. amd_iommu_stats_add(&cnt_map_sg);
  429. amd_iommu_stats_add(&cnt_unmap_sg);
  430. amd_iommu_stats_add(&cnt_alloc_coherent);
  431. amd_iommu_stats_add(&cnt_free_coherent);
  432. amd_iommu_stats_add(&cross_page);
  433. amd_iommu_stats_add(&domain_flush_single);
  434. amd_iommu_stats_add(&domain_flush_all);
  435. amd_iommu_stats_add(&alloced_io_mem);
  436. amd_iommu_stats_add(&total_map_requests);
  437. amd_iommu_stats_add(&complete_ppr);
  438. amd_iommu_stats_add(&invalidate_iotlb);
  439. amd_iommu_stats_add(&invalidate_iotlb_all);
  440. amd_iommu_stats_add(&pri_requests);
  441. }
  442. #endif
  443. /****************************************************************************
  444. *
  445. * Interrupt handling functions
  446. *
  447. ****************************************************************************/
  448. static void dump_dte_entry(u16 devid)
  449. {
  450. int i;
  451. for (i = 0; i < 4; ++i)
  452. pr_err("AMD-Vi: DTE[%d]: %016llx\n", i,
  453. amd_iommu_dev_table[devid].data[i]);
  454. }
  455. static void dump_command(unsigned long phys_addr)
  456. {
  457. struct iommu_cmd *cmd = phys_to_virt(phys_addr);
  458. int i;
  459. for (i = 0; i < 4; ++i)
  460. pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
  461. }
  462. static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
  463. {
  464. int type, devid, domid, flags;
  465. volatile u32 *event = __evt;
  466. int count = 0;
  467. u64 address;
  468. retry:
  469. type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
  470. devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
  471. domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
  472. flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
  473. address = (u64)(((u64)event[3]) << 32) | event[2];
  474. if (type == 0) {
  475. /* Did we hit the erratum? */
  476. if (++count == LOOP_TIMEOUT) {
  477. pr_err("AMD-Vi: No event written to event log\n");
  478. return;
  479. }
  480. udelay(1);
  481. goto retry;
  482. }
  483. printk(KERN_ERR "AMD-Vi: Event logged [");
  484. switch (type) {
  485. case EVENT_TYPE_ILL_DEV:
  486. printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
  487. "address=0x%016llx flags=0x%04x]\n",
  488. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  489. address, flags);
  490. dump_dte_entry(devid);
  491. break;
  492. case EVENT_TYPE_IO_FAULT:
  493. printk("IO_PAGE_FAULT device=%02x:%02x.%x "
  494. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  495. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  496. domid, address, flags);
  497. break;
  498. case EVENT_TYPE_DEV_TAB_ERR:
  499. printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  500. "address=0x%016llx flags=0x%04x]\n",
  501. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  502. address, flags);
  503. break;
  504. case EVENT_TYPE_PAGE_TAB_ERR:
  505. printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
  506. "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
  507. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  508. domid, address, flags);
  509. break;
  510. case EVENT_TYPE_ILL_CMD:
  511. printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
  512. dump_command(address);
  513. break;
  514. case EVENT_TYPE_CMD_HARD_ERR:
  515. printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
  516. "flags=0x%04x]\n", address, flags);
  517. break;
  518. case EVENT_TYPE_IOTLB_INV_TO:
  519. printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
  520. "address=0x%016llx]\n",
  521. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  522. address);
  523. break;
  524. case EVENT_TYPE_INV_DEV_REQ:
  525. printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
  526. "address=0x%016llx flags=0x%04x]\n",
  527. PCI_BUS_NUM(devid), PCI_SLOT(devid), PCI_FUNC(devid),
  528. address, flags);
  529. break;
  530. default:
  531. printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
  532. }
  533. memset(__evt, 0, 4 * sizeof(u32));
  534. }
  535. static void iommu_poll_events(struct amd_iommu *iommu)
  536. {
  537. u32 head, tail;
  538. head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  539. tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
  540. while (head != tail) {
  541. iommu_print_event(iommu, iommu->evt_buf + head);
  542. head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
  543. }
  544. writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
  545. }
  546. static void iommu_handle_ppr_entry(struct amd_iommu *iommu, u64 *raw)
  547. {
  548. struct amd_iommu_fault fault;
  549. INC_STATS_COUNTER(pri_requests);
  550. if (PPR_REQ_TYPE(raw[0]) != PPR_REQ_FAULT) {
  551. pr_err_ratelimited("AMD-Vi: Unknown PPR request received\n");
  552. return;
  553. }
  554. fault.address = raw[1];
  555. fault.pasid = PPR_PASID(raw[0]);
  556. fault.device_id = PPR_DEVID(raw[0]);
  557. fault.tag = PPR_TAG(raw[0]);
  558. fault.flags = PPR_FLAGS(raw[0]);
  559. atomic_notifier_call_chain(&ppr_notifier, 0, &fault);
  560. }
  561. static void iommu_poll_ppr_log(struct amd_iommu *iommu)
  562. {
  563. u32 head, tail;
  564. if (iommu->ppr_log == NULL)
  565. return;
  566. head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
  567. tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
  568. while (head != tail) {
  569. volatile u64 *raw;
  570. u64 entry[2];
  571. int i;
  572. raw = (u64 *)(iommu->ppr_log + head);
  573. /*
  574. * Hardware bug: Interrupt may arrive before the entry is
  575. * written to memory. If this happens we need to wait for the
  576. * entry to arrive.
  577. */
  578. for (i = 0; i < LOOP_TIMEOUT; ++i) {
  579. if (PPR_REQ_TYPE(raw[0]) != 0)
  580. break;
  581. udelay(1);
  582. }
  583. /* Avoid memcpy function-call overhead */
  584. entry[0] = raw[0];
  585. entry[1] = raw[1];
  586. /*
  587. * To detect the hardware bug we need to clear the entry
  588. * back to zero.
  589. */
  590. raw[0] = raw[1] = 0UL;
  591. /* Update head pointer of hardware ring-buffer */
  592. head = (head + PPR_ENTRY_SIZE) % PPR_LOG_SIZE;
  593. writel(head, iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
  594. /* Handle PPR entry */
  595. iommu_handle_ppr_entry(iommu, entry);
  596. /* Refresh ring-buffer information */
  597. head = readl(iommu->mmio_base + MMIO_PPR_HEAD_OFFSET);
  598. tail = readl(iommu->mmio_base + MMIO_PPR_TAIL_OFFSET);
  599. }
  600. }
  601. irqreturn_t amd_iommu_int_thread(int irq, void *data)
  602. {
  603. struct amd_iommu *iommu = (struct amd_iommu *) data;
  604. u32 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  605. while (status & (MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK)) {
  606. /* Enable EVT and PPR interrupts again */
  607. writel((MMIO_STATUS_EVT_INT_MASK | MMIO_STATUS_PPR_INT_MASK),
  608. iommu->mmio_base + MMIO_STATUS_OFFSET);
  609. if (status & MMIO_STATUS_EVT_INT_MASK) {
  610. pr_devel("AMD-Vi: Processing IOMMU Event Log\n");
  611. iommu_poll_events(iommu);
  612. }
  613. if (status & MMIO_STATUS_PPR_INT_MASK) {
  614. pr_devel("AMD-Vi: Processing IOMMU PPR Log\n");
  615. iommu_poll_ppr_log(iommu);
  616. }
  617. /*
  618. * Hardware bug: ERBT1312
  619. * When re-enabling interrupt (by writing 1
  620. * to clear the bit), the hardware might also try to set
  621. * the interrupt bit in the event status register.
  622. * In this scenario, the bit will be set, and disable
  623. * subsequent interrupts.
  624. *
  625. * Workaround: The IOMMU driver should read back the
  626. * status register and check if the interrupt bits are cleared.
  627. * If not, driver will need to go through the interrupt handler
  628. * again and re-clear the bits
  629. */
  630. status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
  631. }
  632. return IRQ_HANDLED;
  633. }
  634. irqreturn_t amd_iommu_int_handler(int irq, void *data)
  635. {
  636. return IRQ_WAKE_THREAD;
  637. }
  638. /****************************************************************************
  639. *
  640. * IOMMU command queuing functions
  641. *
  642. ****************************************************************************/
  643. static int wait_on_sem(volatile u64 *sem)
  644. {
  645. int i = 0;
  646. while (*sem == 0 && i < LOOP_TIMEOUT) {
  647. udelay(1);
  648. i += 1;
  649. }
  650. if (i == LOOP_TIMEOUT) {
  651. pr_alert("AMD-Vi: Completion-Wait loop timed out\n");
  652. return -EIO;
  653. }
  654. return 0;
  655. }
  656. static void copy_cmd_to_buffer(struct amd_iommu *iommu,
  657. struct iommu_cmd *cmd,
  658. u32 tail)
  659. {
  660. u8 *target;
  661. target = iommu->cmd_buf + tail;
  662. tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  663. /* Copy command to buffer */
  664. memcpy(target, cmd, sizeof(*cmd));
  665. /* Tell the IOMMU about it */
  666. writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  667. }
  668. static void build_completion_wait(struct iommu_cmd *cmd, u64 address)
  669. {
  670. WARN_ON(address & 0x7ULL);
  671. memset(cmd, 0, sizeof(*cmd));
  672. cmd->data[0] = lower_32_bits(__pa(address)) | CMD_COMPL_WAIT_STORE_MASK;
  673. cmd->data[1] = upper_32_bits(__pa(address));
  674. cmd->data[2] = 1;
  675. CMD_SET_TYPE(cmd, CMD_COMPL_WAIT);
  676. }
  677. static void build_inv_dte(struct iommu_cmd *cmd, u16 devid)
  678. {
  679. memset(cmd, 0, sizeof(*cmd));
  680. cmd->data[0] = devid;
  681. CMD_SET_TYPE(cmd, CMD_INV_DEV_ENTRY);
  682. }
  683. static void build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
  684. size_t size, u16 domid, int pde)
  685. {
  686. u64 pages;
  687. bool s;
  688. pages = iommu_num_pages(address, size, PAGE_SIZE);
  689. s = false;
  690. if (pages > 1) {
  691. /*
  692. * If we have to flush more than one page, flush all
  693. * TLB entries for this domain
  694. */
  695. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  696. s = true;
  697. }
  698. address &= PAGE_MASK;
  699. memset(cmd, 0, sizeof(*cmd));
  700. cmd->data[1] |= domid;
  701. cmd->data[2] = lower_32_bits(address);
  702. cmd->data[3] = upper_32_bits(address);
  703. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  704. if (s) /* size bit - we flush more than one 4kb page */
  705. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  706. if (pde) /* PDE bit - we want to flush everything, not only the PTEs */
  707. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  708. }
  709. static void build_inv_iotlb_pages(struct iommu_cmd *cmd, u16 devid, int qdep,
  710. u64 address, size_t size)
  711. {
  712. u64 pages;
  713. bool s;
  714. pages = iommu_num_pages(address, size, PAGE_SIZE);
  715. s = false;
  716. if (pages > 1) {
  717. /*
  718. * If we have to flush more than one page, flush all
  719. * TLB entries for this domain
  720. */
  721. address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
  722. s = true;
  723. }
  724. address &= PAGE_MASK;
  725. memset(cmd, 0, sizeof(*cmd));
  726. cmd->data[0] = devid;
  727. cmd->data[0] |= (qdep & 0xff) << 24;
  728. cmd->data[1] = devid;
  729. cmd->data[2] = lower_32_bits(address);
  730. cmd->data[3] = upper_32_bits(address);
  731. CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
  732. if (s)
  733. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  734. }
  735. static void build_inv_iommu_pasid(struct iommu_cmd *cmd, u16 domid, int pasid,
  736. u64 address, bool size)
  737. {
  738. memset(cmd, 0, sizeof(*cmd));
  739. address &= ~(0xfffULL);
  740. cmd->data[0] = pasid;
  741. cmd->data[1] = domid;
  742. cmd->data[2] = lower_32_bits(address);
  743. cmd->data[3] = upper_32_bits(address);
  744. cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
  745. cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
  746. if (size)
  747. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  748. CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
  749. }
  750. static void build_inv_iotlb_pasid(struct iommu_cmd *cmd, u16 devid, int pasid,
  751. int qdep, u64 address, bool size)
  752. {
  753. memset(cmd, 0, sizeof(*cmd));
  754. address &= ~(0xfffULL);
  755. cmd->data[0] = devid;
  756. cmd->data[0] |= ((pasid >> 8) & 0xff) << 16;
  757. cmd->data[0] |= (qdep & 0xff) << 24;
  758. cmd->data[1] = devid;
  759. cmd->data[1] |= (pasid & 0xff) << 16;
  760. cmd->data[2] = lower_32_bits(address);
  761. cmd->data[2] |= CMD_INV_IOMMU_PAGES_GN_MASK;
  762. cmd->data[3] = upper_32_bits(address);
  763. if (size)
  764. cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
  765. CMD_SET_TYPE(cmd, CMD_INV_IOTLB_PAGES);
  766. }
  767. static void build_complete_ppr(struct iommu_cmd *cmd, u16 devid, int pasid,
  768. int status, int tag, bool gn)
  769. {
  770. memset(cmd, 0, sizeof(*cmd));
  771. cmd->data[0] = devid;
  772. if (gn) {
  773. cmd->data[1] = pasid;
  774. cmd->data[2] = CMD_INV_IOMMU_PAGES_GN_MASK;
  775. }
  776. cmd->data[3] = tag & 0x1ff;
  777. cmd->data[3] |= (status & PPR_STATUS_MASK) << PPR_STATUS_SHIFT;
  778. CMD_SET_TYPE(cmd, CMD_COMPLETE_PPR);
  779. }
  780. static void build_inv_all(struct iommu_cmd *cmd)
  781. {
  782. memset(cmd, 0, sizeof(*cmd));
  783. CMD_SET_TYPE(cmd, CMD_INV_ALL);
  784. }
  785. static void build_inv_irt(struct iommu_cmd *cmd, u16 devid)
  786. {
  787. memset(cmd, 0, sizeof(*cmd));
  788. cmd->data[0] = devid;
  789. CMD_SET_TYPE(cmd, CMD_INV_IRT);
  790. }
  791. /*
  792. * Writes the command to the IOMMUs command buffer and informs the
  793. * hardware about the new command.
  794. */
  795. static int iommu_queue_command_sync(struct amd_iommu *iommu,
  796. struct iommu_cmd *cmd,
  797. bool sync)
  798. {
  799. u32 left, tail, head, next_tail;
  800. unsigned long flags;
  801. WARN_ON(iommu->cmd_buf_size & CMD_BUFFER_UNINITIALIZED);
  802. again:
  803. spin_lock_irqsave(&iommu->lock, flags);
  804. head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
  805. tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
  806. next_tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
  807. left = (head - next_tail) % iommu->cmd_buf_size;
  808. if (left <= 2) {
  809. struct iommu_cmd sync_cmd;
  810. volatile u64 sem = 0;
  811. int ret;
  812. build_completion_wait(&sync_cmd, (u64)&sem);
  813. copy_cmd_to_buffer(iommu, &sync_cmd, tail);
  814. spin_unlock_irqrestore(&iommu->lock, flags);
  815. if ((ret = wait_on_sem(&sem)) != 0)
  816. return ret;
  817. goto again;
  818. }
  819. copy_cmd_to_buffer(iommu, cmd, tail);
  820. /* We need to sync now to make sure all commands are processed */
  821. iommu->need_sync = sync;
  822. spin_unlock_irqrestore(&iommu->lock, flags);
  823. return 0;
  824. }
  825. static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
  826. {
  827. return iommu_queue_command_sync(iommu, cmd, true);
  828. }
  829. /*
  830. * This function queues a completion wait command into the command
  831. * buffer of an IOMMU
  832. */
  833. static int iommu_completion_wait(struct amd_iommu *iommu)
  834. {
  835. struct iommu_cmd cmd;
  836. volatile u64 sem = 0;
  837. int ret;
  838. if (!iommu->need_sync)
  839. return 0;
  840. build_completion_wait(&cmd, (u64)&sem);
  841. ret = iommu_queue_command_sync(iommu, &cmd, false);
  842. if (ret)
  843. return ret;
  844. return wait_on_sem(&sem);
  845. }
  846. static int iommu_flush_dte(struct amd_iommu *iommu, u16 devid)
  847. {
  848. struct iommu_cmd cmd;
  849. build_inv_dte(&cmd, devid);
  850. return iommu_queue_command(iommu, &cmd);
  851. }
  852. static void iommu_flush_dte_all(struct amd_iommu *iommu)
  853. {
  854. u32 devid;
  855. for (devid = 0; devid <= 0xffff; ++devid)
  856. iommu_flush_dte(iommu, devid);
  857. iommu_completion_wait(iommu);
  858. }
  859. /*
  860. * This function uses heavy locking and may disable irqs for some time. But
  861. * this is no issue because it is only called during resume.
  862. */
  863. static void iommu_flush_tlb_all(struct amd_iommu *iommu)
  864. {
  865. u32 dom_id;
  866. for (dom_id = 0; dom_id <= 0xffff; ++dom_id) {
  867. struct iommu_cmd cmd;
  868. build_inv_iommu_pages(&cmd, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  869. dom_id, 1);
  870. iommu_queue_command(iommu, &cmd);
  871. }
  872. iommu_completion_wait(iommu);
  873. }
  874. static void iommu_flush_all(struct amd_iommu *iommu)
  875. {
  876. struct iommu_cmd cmd;
  877. build_inv_all(&cmd);
  878. iommu_queue_command(iommu, &cmd);
  879. iommu_completion_wait(iommu);
  880. }
  881. static void iommu_flush_irt(struct amd_iommu *iommu, u16 devid)
  882. {
  883. struct iommu_cmd cmd;
  884. build_inv_irt(&cmd, devid);
  885. iommu_queue_command(iommu, &cmd);
  886. }
  887. static void iommu_flush_irt_all(struct amd_iommu *iommu)
  888. {
  889. u32 devid;
  890. for (devid = 0; devid <= MAX_DEV_TABLE_ENTRIES; devid++)
  891. iommu_flush_irt(iommu, devid);
  892. iommu_completion_wait(iommu);
  893. }
  894. void iommu_flush_all_caches(struct amd_iommu *iommu)
  895. {
  896. if (iommu_feature(iommu, FEATURE_IA)) {
  897. iommu_flush_all(iommu);
  898. } else {
  899. iommu_flush_dte_all(iommu);
  900. iommu_flush_irt_all(iommu);
  901. iommu_flush_tlb_all(iommu);
  902. }
  903. }
  904. /*
  905. * Command send function for flushing on-device TLB
  906. */
  907. static int device_flush_iotlb(struct iommu_dev_data *dev_data,
  908. u64 address, size_t size)
  909. {
  910. struct amd_iommu *iommu;
  911. struct iommu_cmd cmd;
  912. int qdep;
  913. qdep = dev_data->ats.qdep;
  914. iommu = amd_iommu_rlookup_table[dev_data->devid];
  915. build_inv_iotlb_pages(&cmd, dev_data->devid, qdep, address, size);
  916. return iommu_queue_command(iommu, &cmd);
  917. }
  918. /*
  919. * Command send function for invalidating a device table entry
  920. */
  921. static int device_flush_dte(struct iommu_dev_data *dev_data)
  922. {
  923. struct amd_iommu *iommu;
  924. int ret;
  925. iommu = amd_iommu_rlookup_table[dev_data->devid];
  926. ret = iommu_flush_dte(iommu, dev_data->devid);
  927. if (ret)
  928. return ret;
  929. if (dev_data->ats.enabled)
  930. ret = device_flush_iotlb(dev_data, 0, ~0UL);
  931. return ret;
  932. }
  933. /*
  934. * TLB invalidation function which is called from the mapping functions.
  935. * It invalidates a single PTE if the range to flush is within a single
  936. * page. Otherwise it flushes the whole TLB of the IOMMU.
  937. */
  938. static void __domain_flush_pages(struct protection_domain *domain,
  939. u64 address, size_t size, int pde)
  940. {
  941. struct iommu_dev_data *dev_data;
  942. struct iommu_cmd cmd;
  943. int ret = 0, i;
  944. build_inv_iommu_pages(&cmd, address, size, domain->id, pde);
  945. for (i = 0; i < amd_iommus_present; ++i) {
  946. if (!domain->dev_iommu[i])
  947. continue;
  948. /*
  949. * Devices of this domain are behind this IOMMU
  950. * We need a TLB flush
  951. */
  952. ret |= iommu_queue_command(amd_iommus[i], &cmd);
  953. }
  954. list_for_each_entry(dev_data, &domain->dev_list, list) {
  955. if (!dev_data->ats.enabled)
  956. continue;
  957. ret |= device_flush_iotlb(dev_data, address, size);
  958. }
  959. WARN_ON(ret);
  960. }
  961. static void domain_flush_pages(struct protection_domain *domain,
  962. u64 address, size_t size)
  963. {
  964. __domain_flush_pages(domain, address, size, 0);
  965. }
  966. /* Flush the whole IO/TLB for a given protection domain */
  967. static void domain_flush_tlb(struct protection_domain *domain)
  968. {
  969. __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
  970. }
  971. /* Flush the whole IO/TLB for a given protection domain - including PDE */
  972. static void domain_flush_tlb_pde(struct protection_domain *domain)
  973. {
  974. __domain_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
  975. }
  976. static void domain_flush_complete(struct protection_domain *domain)
  977. {
  978. int i;
  979. for (i = 0; i < amd_iommus_present; ++i) {
  980. if (!domain->dev_iommu[i])
  981. continue;
  982. /*
  983. * Devices of this domain are behind this IOMMU
  984. * We need to wait for completion of all commands.
  985. */
  986. iommu_completion_wait(amd_iommus[i]);
  987. }
  988. }
  989. /*
  990. * This function flushes the DTEs for all devices in domain
  991. */
  992. static void domain_flush_devices(struct protection_domain *domain)
  993. {
  994. struct iommu_dev_data *dev_data;
  995. list_for_each_entry(dev_data, &domain->dev_list, list)
  996. device_flush_dte(dev_data);
  997. }
  998. /****************************************************************************
  999. *
  1000. * The functions below are used the create the page table mappings for
  1001. * unity mapped regions.
  1002. *
  1003. ****************************************************************************/
  1004. /*
  1005. * This function is used to add another level to an IO page table. Adding
  1006. * another level increases the size of the address space by 9 bits to a size up
  1007. * to 64 bits.
  1008. */
  1009. static bool increase_address_space(struct protection_domain *domain,
  1010. gfp_t gfp)
  1011. {
  1012. u64 *pte;
  1013. if (domain->mode == PAGE_MODE_6_LEVEL)
  1014. /* address space already 64 bit large */
  1015. return false;
  1016. pte = (void *)get_zeroed_page(gfp);
  1017. if (!pte)
  1018. return false;
  1019. *pte = PM_LEVEL_PDE(domain->mode,
  1020. virt_to_phys(domain->pt_root));
  1021. domain->pt_root = pte;
  1022. domain->mode += 1;
  1023. domain->updated = true;
  1024. return true;
  1025. }
  1026. static u64 *alloc_pte(struct protection_domain *domain,
  1027. unsigned long address,
  1028. unsigned long page_size,
  1029. u64 **pte_page,
  1030. gfp_t gfp)
  1031. {
  1032. int level, end_lvl;
  1033. u64 *pte, *page;
  1034. BUG_ON(!is_power_of_2(page_size));
  1035. while (address > PM_LEVEL_SIZE(domain->mode))
  1036. increase_address_space(domain, gfp);
  1037. level = domain->mode - 1;
  1038. pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
  1039. address = PAGE_SIZE_ALIGN(address, page_size);
  1040. end_lvl = PAGE_SIZE_LEVEL(page_size);
  1041. while (level > end_lvl) {
  1042. if (!IOMMU_PTE_PRESENT(*pte)) {
  1043. page = (u64 *)get_zeroed_page(gfp);
  1044. if (!page)
  1045. return NULL;
  1046. *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
  1047. }
  1048. /* No level skipping support yet */
  1049. if (PM_PTE_LEVEL(*pte) != level)
  1050. return NULL;
  1051. level -= 1;
  1052. pte = IOMMU_PTE_PAGE(*pte);
  1053. if (pte_page && level == end_lvl)
  1054. *pte_page = pte;
  1055. pte = &pte[PM_LEVEL_INDEX(level, address)];
  1056. }
  1057. return pte;
  1058. }
  1059. /*
  1060. * This function checks if there is a PTE for a given dma address. If
  1061. * there is one, it returns the pointer to it.
  1062. */
  1063. static u64 *fetch_pte(struct protection_domain *domain,
  1064. unsigned long address,
  1065. unsigned long *page_size)
  1066. {
  1067. int level;
  1068. u64 *pte;
  1069. if (address > PM_LEVEL_SIZE(domain->mode))
  1070. return NULL;
  1071. level = domain->mode - 1;
  1072. pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
  1073. *page_size = PTE_LEVEL_PAGE_SIZE(level);
  1074. while (level > 0) {
  1075. /* Not Present */
  1076. if (!IOMMU_PTE_PRESENT(*pte))
  1077. return NULL;
  1078. /* Large PTE */
  1079. if (PM_PTE_LEVEL(*pte) == 7 ||
  1080. PM_PTE_LEVEL(*pte) == 0)
  1081. break;
  1082. /* No level skipping support yet */
  1083. if (PM_PTE_LEVEL(*pte) != level)
  1084. return NULL;
  1085. level -= 1;
  1086. /* Walk to the next level */
  1087. pte = IOMMU_PTE_PAGE(*pte);
  1088. pte = &pte[PM_LEVEL_INDEX(level, address)];
  1089. *page_size = PTE_LEVEL_PAGE_SIZE(level);
  1090. }
  1091. if (PM_PTE_LEVEL(*pte) == 0x07) {
  1092. unsigned long pte_mask;
  1093. /*
  1094. * If we have a series of large PTEs, make
  1095. * sure to return a pointer to the first one.
  1096. */
  1097. *page_size = pte_mask = PTE_PAGE_SIZE(*pte);
  1098. pte_mask = ~((PAGE_SIZE_PTE_COUNT(pte_mask) << 3) - 1);
  1099. pte = (u64 *)(((unsigned long)pte) & pte_mask);
  1100. }
  1101. return pte;
  1102. }
  1103. /*
  1104. * Generic mapping functions. It maps a physical address into a DMA
  1105. * address space. It allocates the page table pages if necessary.
  1106. * In the future it can be extended to a generic mapping function
  1107. * supporting all features of AMD IOMMU page tables like level skipping
  1108. * and full 64 bit address spaces.
  1109. */
  1110. static int iommu_map_page(struct protection_domain *dom,
  1111. unsigned long bus_addr,
  1112. unsigned long phys_addr,
  1113. int prot,
  1114. unsigned long page_size)
  1115. {
  1116. u64 __pte, *pte;
  1117. int i, count;
  1118. BUG_ON(!IS_ALIGNED(bus_addr, page_size));
  1119. BUG_ON(!IS_ALIGNED(phys_addr, page_size));
  1120. if (!(prot & IOMMU_PROT_MASK))
  1121. return -EINVAL;
  1122. count = PAGE_SIZE_PTE_COUNT(page_size);
  1123. pte = alloc_pte(dom, bus_addr, page_size, NULL, GFP_KERNEL);
  1124. if (!pte)
  1125. return -ENOMEM;
  1126. for (i = 0; i < count; ++i)
  1127. if (IOMMU_PTE_PRESENT(pte[i]))
  1128. return -EBUSY;
  1129. if (count > 1) {
  1130. __pte = PAGE_SIZE_PTE(phys_addr, page_size);
  1131. __pte |= PM_LEVEL_ENC(7) | IOMMU_PTE_P | IOMMU_PTE_FC;
  1132. } else
  1133. __pte = phys_addr | IOMMU_PTE_P | IOMMU_PTE_FC;
  1134. if (prot & IOMMU_PROT_IR)
  1135. __pte |= IOMMU_PTE_IR;
  1136. if (prot & IOMMU_PROT_IW)
  1137. __pte |= IOMMU_PTE_IW;
  1138. for (i = 0; i < count; ++i)
  1139. pte[i] = __pte;
  1140. update_domain(dom);
  1141. return 0;
  1142. }
  1143. static unsigned long iommu_unmap_page(struct protection_domain *dom,
  1144. unsigned long bus_addr,
  1145. unsigned long page_size)
  1146. {
  1147. unsigned long long unmapped;
  1148. unsigned long unmap_size;
  1149. u64 *pte;
  1150. BUG_ON(!is_power_of_2(page_size));
  1151. unmapped = 0;
  1152. while (unmapped < page_size) {
  1153. pte = fetch_pte(dom, bus_addr, &unmap_size);
  1154. if (pte) {
  1155. int i, count;
  1156. count = PAGE_SIZE_PTE_COUNT(unmap_size);
  1157. for (i = 0; i < count; i++)
  1158. pte[i] = 0ULL;
  1159. }
  1160. bus_addr = (bus_addr & ~(unmap_size - 1)) + unmap_size;
  1161. unmapped += unmap_size;
  1162. }
  1163. BUG_ON(unmapped && !is_power_of_2(unmapped));
  1164. return unmapped;
  1165. }
  1166. /*
  1167. * This function checks if a specific unity mapping entry is needed for
  1168. * this specific IOMMU.
  1169. */
  1170. static int iommu_for_unity_map(struct amd_iommu *iommu,
  1171. struct unity_map_entry *entry)
  1172. {
  1173. u16 bdf, i;
  1174. for (i = entry->devid_start; i <= entry->devid_end; ++i) {
  1175. bdf = amd_iommu_alias_table[i];
  1176. if (amd_iommu_rlookup_table[bdf] == iommu)
  1177. return 1;
  1178. }
  1179. return 0;
  1180. }
  1181. /*
  1182. * This function actually applies the mapping to the page table of the
  1183. * dma_ops domain.
  1184. */
  1185. static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
  1186. struct unity_map_entry *e)
  1187. {
  1188. u64 addr;
  1189. int ret;
  1190. for (addr = e->address_start; addr < e->address_end;
  1191. addr += PAGE_SIZE) {
  1192. ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
  1193. PAGE_SIZE);
  1194. if (ret)
  1195. return ret;
  1196. /*
  1197. * if unity mapping is in aperture range mark the page
  1198. * as allocated in the aperture
  1199. */
  1200. if (addr < dma_dom->aperture_size)
  1201. __set_bit(addr >> PAGE_SHIFT,
  1202. dma_dom->aperture[0]->bitmap);
  1203. }
  1204. return 0;
  1205. }
  1206. /*
  1207. * Init the unity mappings for a specific IOMMU in the system
  1208. *
  1209. * Basically iterates over all unity mapping entries and applies them to
  1210. * the default domain DMA of that IOMMU if necessary.
  1211. */
  1212. static int iommu_init_unity_mappings(struct amd_iommu *iommu)
  1213. {
  1214. struct unity_map_entry *entry;
  1215. int ret;
  1216. list_for_each_entry(entry, &amd_iommu_unity_map, list) {
  1217. if (!iommu_for_unity_map(iommu, entry))
  1218. continue;
  1219. ret = dma_ops_unity_map(iommu->default_dom, entry);
  1220. if (ret)
  1221. return ret;
  1222. }
  1223. return 0;
  1224. }
  1225. /*
  1226. * Inits the unity mappings required for a specific device
  1227. */
  1228. static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
  1229. u16 devid)
  1230. {
  1231. struct unity_map_entry *e;
  1232. int ret;
  1233. list_for_each_entry(e, &amd_iommu_unity_map, list) {
  1234. if (!(devid >= e->devid_start && devid <= e->devid_end))
  1235. continue;
  1236. ret = dma_ops_unity_map(dma_dom, e);
  1237. if (ret)
  1238. return ret;
  1239. }
  1240. return 0;
  1241. }
  1242. /****************************************************************************
  1243. *
  1244. * The next functions belong to the address allocator for the dma_ops
  1245. * interface functions. They work like the allocators in the other IOMMU
  1246. * drivers. Its basically a bitmap which marks the allocated pages in
  1247. * the aperture. Maybe it could be enhanced in the future to a more
  1248. * efficient allocator.
  1249. *
  1250. ****************************************************************************/
  1251. /*
  1252. * The address allocator core functions.
  1253. *
  1254. * called with domain->lock held
  1255. */
  1256. /*
  1257. * Used to reserve address ranges in the aperture (e.g. for exclusion
  1258. * ranges.
  1259. */
  1260. static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
  1261. unsigned long start_page,
  1262. unsigned int pages)
  1263. {
  1264. unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
  1265. if (start_page + pages > last_page)
  1266. pages = last_page - start_page;
  1267. for (i = start_page; i < start_page + pages; ++i) {
  1268. int index = i / APERTURE_RANGE_PAGES;
  1269. int page = i % APERTURE_RANGE_PAGES;
  1270. __set_bit(page, dom->aperture[index]->bitmap);
  1271. }
  1272. }
  1273. /*
  1274. * This function is used to add a new aperture range to an existing
  1275. * aperture in case of dma_ops domain allocation or address allocation
  1276. * failure.
  1277. */
  1278. static int alloc_new_range(struct dma_ops_domain *dma_dom,
  1279. bool populate, gfp_t gfp)
  1280. {
  1281. int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
  1282. struct amd_iommu *iommu;
  1283. unsigned long i, old_size, pte_pgsize;
  1284. #ifdef CONFIG_IOMMU_STRESS
  1285. populate = false;
  1286. #endif
  1287. if (index >= APERTURE_MAX_RANGES)
  1288. return -ENOMEM;
  1289. dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
  1290. if (!dma_dom->aperture[index])
  1291. return -ENOMEM;
  1292. dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
  1293. if (!dma_dom->aperture[index]->bitmap)
  1294. goto out_free;
  1295. dma_dom->aperture[index]->offset = dma_dom->aperture_size;
  1296. if (populate) {
  1297. unsigned long address = dma_dom->aperture_size;
  1298. int i, num_ptes = APERTURE_RANGE_PAGES / 512;
  1299. u64 *pte, *pte_page;
  1300. for (i = 0; i < num_ptes; ++i) {
  1301. pte = alloc_pte(&dma_dom->domain, address, PAGE_SIZE,
  1302. &pte_page, gfp);
  1303. if (!pte)
  1304. goto out_free;
  1305. dma_dom->aperture[index]->pte_pages[i] = pte_page;
  1306. address += APERTURE_RANGE_SIZE / 64;
  1307. }
  1308. }
  1309. old_size = dma_dom->aperture_size;
  1310. dma_dom->aperture_size += APERTURE_RANGE_SIZE;
  1311. /* Reserve address range used for MSI messages */
  1312. if (old_size < MSI_ADDR_BASE_LO &&
  1313. dma_dom->aperture_size > MSI_ADDR_BASE_LO) {
  1314. unsigned long spage;
  1315. int pages;
  1316. pages = iommu_num_pages(MSI_ADDR_BASE_LO, 0x10000, PAGE_SIZE);
  1317. spage = MSI_ADDR_BASE_LO >> PAGE_SHIFT;
  1318. dma_ops_reserve_addresses(dma_dom, spage, pages);
  1319. }
  1320. /* Initialize the exclusion range if necessary */
  1321. for_each_iommu(iommu) {
  1322. if (iommu->exclusion_start &&
  1323. iommu->exclusion_start >= dma_dom->aperture[index]->offset
  1324. && iommu->exclusion_start < dma_dom->aperture_size) {
  1325. unsigned long startpage;
  1326. int pages = iommu_num_pages(iommu->exclusion_start,
  1327. iommu->exclusion_length,
  1328. PAGE_SIZE);
  1329. startpage = iommu->exclusion_start >> PAGE_SHIFT;
  1330. dma_ops_reserve_addresses(dma_dom, startpage, pages);
  1331. }
  1332. }
  1333. /*
  1334. * Check for areas already mapped as present in the new aperture
  1335. * range and mark those pages as reserved in the allocator. Such
  1336. * mappings may already exist as a result of requested unity
  1337. * mappings for devices.
  1338. */
  1339. for (i = dma_dom->aperture[index]->offset;
  1340. i < dma_dom->aperture_size;
  1341. i += pte_pgsize) {
  1342. u64 *pte = fetch_pte(&dma_dom->domain, i, &pte_pgsize);
  1343. if (!pte || !IOMMU_PTE_PRESENT(*pte))
  1344. continue;
  1345. dma_ops_reserve_addresses(dma_dom, i >> PAGE_SHIFT,
  1346. pte_pgsize >> 12);
  1347. }
  1348. update_domain(&dma_dom->domain);
  1349. return 0;
  1350. out_free:
  1351. update_domain(&dma_dom->domain);
  1352. free_page((unsigned long)dma_dom->aperture[index]->bitmap);
  1353. kfree(dma_dom->aperture[index]);
  1354. dma_dom->aperture[index] = NULL;
  1355. return -ENOMEM;
  1356. }
  1357. static unsigned long dma_ops_area_alloc(struct device *dev,
  1358. struct dma_ops_domain *dom,
  1359. unsigned int pages,
  1360. unsigned long align_mask,
  1361. u64 dma_mask,
  1362. unsigned long start)
  1363. {
  1364. unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
  1365. int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
  1366. int i = start >> APERTURE_RANGE_SHIFT;
  1367. unsigned long boundary_size;
  1368. unsigned long address = -1;
  1369. unsigned long limit;
  1370. next_bit >>= PAGE_SHIFT;
  1371. boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
  1372. PAGE_SIZE) >> PAGE_SHIFT;
  1373. for (;i < max_index; ++i) {
  1374. unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
  1375. if (dom->aperture[i]->offset >= dma_mask)
  1376. break;
  1377. limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
  1378. dma_mask >> PAGE_SHIFT);
  1379. address = iommu_area_alloc(dom->aperture[i]->bitmap,
  1380. limit, next_bit, pages, 0,
  1381. boundary_size, align_mask);
  1382. if (address != -1) {
  1383. address = dom->aperture[i]->offset +
  1384. (address << PAGE_SHIFT);
  1385. dom->next_address = address + (pages << PAGE_SHIFT);
  1386. break;
  1387. }
  1388. next_bit = 0;
  1389. }
  1390. return address;
  1391. }
  1392. static unsigned long dma_ops_alloc_addresses(struct device *dev,
  1393. struct dma_ops_domain *dom,
  1394. unsigned int pages,
  1395. unsigned long align_mask,
  1396. u64 dma_mask)
  1397. {
  1398. unsigned long address;
  1399. #ifdef CONFIG_IOMMU_STRESS
  1400. dom->next_address = 0;
  1401. dom->need_flush = true;
  1402. #endif
  1403. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  1404. dma_mask, dom->next_address);
  1405. if (address == -1) {
  1406. dom->next_address = 0;
  1407. address = dma_ops_area_alloc(dev, dom, pages, align_mask,
  1408. dma_mask, 0);
  1409. dom->need_flush = true;
  1410. }
  1411. if (unlikely(address == -1))
  1412. address = DMA_ERROR_CODE;
  1413. WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
  1414. return address;
  1415. }
  1416. /*
  1417. * The address free function.
  1418. *
  1419. * called with domain->lock held
  1420. */
  1421. static void dma_ops_free_addresses(struct dma_ops_domain *dom,
  1422. unsigned long address,
  1423. unsigned int pages)
  1424. {
  1425. unsigned i = address >> APERTURE_RANGE_SHIFT;
  1426. struct aperture_range *range = dom->aperture[i];
  1427. BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
  1428. #ifdef CONFIG_IOMMU_STRESS
  1429. if (i < 4)
  1430. return;
  1431. #endif
  1432. if (address >= dom->next_address)
  1433. dom->need_flush = true;
  1434. address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
  1435. bitmap_clear(range->bitmap, address, pages);
  1436. }
  1437. /****************************************************************************
  1438. *
  1439. * The next functions belong to the domain allocation. A domain is
  1440. * allocated for every IOMMU as the default domain. If device isolation
  1441. * is enabled, every device get its own domain. The most important thing
  1442. * about domains is the page table mapping the DMA address space they
  1443. * contain.
  1444. *
  1445. ****************************************************************************/
  1446. /*
  1447. * This function adds a protection domain to the global protection domain list
  1448. */
  1449. static void add_domain_to_list(struct protection_domain *domain)
  1450. {
  1451. unsigned long flags;
  1452. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  1453. list_add(&domain->list, &amd_iommu_pd_list);
  1454. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  1455. }
  1456. /*
  1457. * This function removes a protection domain to the global
  1458. * protection domain list
  1459. */
  1460. static void del_domain_from_list(struct protection_domain *domain)
  1461. {
  1462. unsigned long flags;
  1463. spin_lock_irqsave(&amd_iommu_pd_lock, flags);
  1464. list_del(&domain->list);
  1465. spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
  1466. }
  1467. static u16 domain_id_alloc(void)
  1468. {
  1469. unsigned long flags;
  1470. int id;
  1471. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1472. id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
  1473. BUG_ON(id == 0);
  1474. if (id > 0 && id < MAX_DOMAIN_ID)
  1475. __set_bit(id, amd_iommu_pd_alloc_bitmap);
  1476. else
  1477. id = 0;
  1478. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1479. return id;
  1480. }
  1481. static void domain_id_free(int id)
  1482. {
  1483. unsigned long flags;
  1484. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1485. if (id > 0 && id < MAX_DOMAIN_ID)
  1486. __clear_bit(id, amd_iommu_pd_alloc_bitmap);
  1487. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1488. }
  1489. #define DEFINE_FREE_PT_FN(LVL, FN) \
  1490. static void free_pt_##LVL (unsigned long __pt) \
  1491. { \
  1492. unsigned long p; \
  1493. u64 *pt; \
  1494. int i; \
  1495. \
  1496. pt = (u64 *)__pt; \
  1497. \
  1498. for (i = 0; i < 512; ++i) { \
  1499. if (!IOMMU_PTE_PRESENT(pt[i])) \
  1500. continue; \
  1501. \
  1502. p = (unsigned long)IOMMU_PTE_PAGE(pt[i]); \
  1503. FN(p); \
  1504. } \
  1505. free_page((unsigned long)pt); \
  1506. }
  1507. DEFINE_FREE_PT_FN(l2, free_page)
  1508. DEFINE_FREE_PT_FN(l3, free_pt_l2)
  1509. DEFINE_FREE_PT_FN(l4, free_pt_l3)
  1510. DEFINE_FREE_PT_FN(l5, free_pt_l4)
  1511. DEFINE_FREE_PT_FN(l6, free_pt_l5)
  1512. static void free_pagetable(struct protection_domain *domain)
  1513. {
  1514. unsigned long root = (unsigned long)domain->pt_root;
  1515. switch (domain->mode) {
  1516. case PAGE_MODE_NONE:
  1517. break;
  1518. case PAGE_MODE_1_LEVEL:
  1519. free_page(root);
  1520. break;
  1521. case PAGE_MODE_2_LEVEL:
  1522. free_pt_l2(root);
  1523. break;
  1524. case PAGE_MODE_3_LEVEL:
  1525. free_pt_l3(root);
  1526. break;
  1527. case PAGE_MODE_4_LEVEL:
  1528. free_pt_l4(root);
  1529. break;
  1530. case PAGE_MODE_5_LEVEL:
  1531. free_pt_l5(root);
  1532. break;
  1533. case PAGE_MODE_6_LEVEL:
  1534. free_pt_l6(root);
  1535. break;
  1536. default:
  1537. BUG();
  1538. }
  1539. }
  1540. static void free_gcr3_tbl_level1(u64 *tbl)
  1541. {
  1542. u64 *ptr;
  1543. int i;
  1544. for (i = 0; i < 512; ++i) {
  1545. if (!(tbl[i] & GCR3_VALID))
  1546. continue;
  1547. ptr = __va(tbl[i] & PAGE_MASK);
  1548. free_page((unsigned long)ptr);
  1549. }
  1550. }
  1551. static void free_gcr3_tbl_level2(u64 *tbl)
  1552. {
  1553. u64 *ptr;
  1554. int i;
  1555. for (i = 0; i < 512; ++i) {
  1556. if (!(tbl[i] & GCR3_VALID))
  1557. continue;
  1558. ptr = __va(tbl[i] & PAGE_MASK);
  1559. free_gcr3_tbl_level1(ptr);
  1560. }
  1561. }
  1562. static void free_gcr3_table(struct protection_domain *domain)
  1563. {
  1564. if (domain->glx == 2)
  1565. free_gcr3_tbl_level2(domain->gcr3_tbl);
  1566. else if (domain->glx == 1)
  1567. free_gcr3_tbl_level1(domain->gcr3_tbl);
  1568. else if (domain->glx != 0)
  1569. BUG();
  1570. free_page((unsigned long)domain->gcr3_tbl);
  1571. }
  1572. /*
  1573. * Free a domain, only used if something went wrong in the
  1574. * allocation path and we need to free an already allocated page table
  1575. */
  1576. static void dma_ops_domain_free(struct dma_ops_domain *dom)
  1577. {
  1578. int i;
  1579. if (!dom)
  1580. return;
  1581. del_domain_from_list(&dom->domain);
  1582. free_pagetable(&dom->domain);
  1583. for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
  1584. if (!dom->aperture[i])
  1585. continue;
  1586. free_page((unsigned long)dom->aperture[i]->bitmap);
  1587. kfree(dom->aperture[i]);
  1588. }
  1589. kfree(dom);
  1590. }
  1591. /*
  1592. * Allocates a new protection domain usable for the dma_ops functions.
  1593. * It also initializes the page table and the address allocator data
  1594. * structures required for the dma_ops interface
  1595. */
  1596. static struct dma_ops_domain *dma_ops_domain_alloc(void)
  1597. {
  1598. struct dma_ops_domain *dma_dom;
  1599. dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
  1600. if (!dma_dom)
  1601. return NULL;
  1602. spin_lock_init(&dma_dom->domain.lock);
  1603. dma_dom->domain.id = domain_id_alloc();
  1604. if (dma_dom->domain.id == 0)
  1605. goto free_dma_dom;
  1606. INIT_LIST_HEAD(&dma_dom->domain.dev_list);
  1607. dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
  1608. dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  1609. dma_dom->domain.flags = PD_DMA_OPS_MASK;
  1610. dma_dom->domain.priv = dma_dom;
  1611. if (!dma_dom->domain.pt_root)
  1612. goto free_dma_dom;
  1613. dma_dom->need_flush = false;
  1614. dma_dom->target_dev = 0xffff;
  1615. add_domain_to_list(&dma_dom->domain);
  1616. if (alloc_new_range(dma_dom, true, GFP_KERNEL))
  1617. goto free_dma_dom;
  1618. /*
  1619. * mark the first page as allocated so we never return 0 as
  1620. * a valid dma-address. So we can use 0 as error value
  1621. */
  1622. dma_dom->aperture[0]->bitmap[0] = 1;
  1623. dma_dom->next_address = 0;
  1624. return dma_dom;
  1625. free_dma_dom:
  1626. dma_ops_domain_free(dma_dom);
  1627. return NULL;
  1628. }
  1629. /*
  1630. * little helper function to check whether a given protection domain is a
  1631. * dma_ops domain
  1632. */
  1633. static bool dma_ops_domain(struct protection_domain *domain)
  1634. {
  1635. return domain->flags & PD_DMA_OPS_MASK;
  1636. }
  1637. static void set_dte_entry(u16 devid, struct protection_domain *domain, bool ats)
  1638. {
  1639. u64 pte_root = 0;
  1640. u64 flags = 0;
  1641. if (domain->mode != PAGE_MODE_NONE)
  1642. pte_root = virt_to_phys(domain->pt_root);
  1643. pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
  1644. << DEV_ENTRY_MODE_SHIFT;
  1645. pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
  1646. flags = amd_iommu_dev_table[devid].data[1];
  1647. if (ats)
  1648. flags |= DTE_FLAG_IOTLB;
  1649. if (domain->flags & PD_IOMMUV2_MASK) {
  1650. u64 gcr3 = __pa(domain->gcr3_tbl);
  1651. u64 glx = domain->glx;
  1652. u64 tmp;
  1653. pte_root |= DTE_FLAG_GV;
  1654. pte_root |= (glx & DTE_GLX_MASK) << DTE_GLX_SHIFT;
  1655. /* First mask out possible old values for GCR3 table */
  1656. tmp = DTE_GCR3_VAL_B(~0ULL) << DTE_GCR3_SHIFT_B;
  1657. flags &= ~tmp;
  1658. tmp = DTE_GCR3_VAL_C(~0ULL) << DTE_GCR3_SHIFT_C;
  1659. flags &= ~tmp;
  1660. /* Encode GCR3 table into DTE */
  1661. tmp = DTE_GCR3_VAL_A(gcr3) << DTE_GCR3_SHIFT_A;
  1662. pte_root |= tmp;
  1663. tmp = DTE_GCR3_VAL_B(gcr3) << DTE_GCR3_SHIFT_B;
  1664. flags |= tmp;
  1665. tmp = DTE_GCR3_VAL_C(gcr3) << DTE_GCR3_SHIFT_C;
  1666. flags |= tmp;
  1667. }
  1668. flags &= ~(0xffffUL);
  1669. flags |= domain->id;
  1670. amd_iommu_dev_table[devid].data[1] = flags;
  1671. amd_iommu_dev_table[devid].data[0] = pte_root;
  1672. }
  1673. static void clear_dte_entry(u16 devid)
  1674. {
  1675. /* remove entry from the device table seen by the hardware */
  1676. amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
  1677. amd_iommu_dev_table[devid].data[1] = 0;
  1678. amd_iommu_apply_erratum_63(devid);
  1679. }
  1680. static void do_attach(struct iommu_dev_data *dev_data,
  1681. struct protection_domain *domain)
  1682. {
  1683. struct amd_iommu *iommu;
  1684. bool ats;
  1685. iommu = amd_iommu_rlookup_table[dev_data->devid];
  1686. ats = dev_data->ats.enabled;
  1687. /* Update data structures */
  1688. dev_data->domain = domain;
  1689. list_add(&dev_data->list, &domain->dev_list);
  1690. set_dte_entry(dev_data->devid, domain, ats);
  1691. /* Do reference counting */
  1692. domain->dev_iommu[iommu->index] += 1;
  1693. domain->dev_cnt += 1;
  1694. /* Flush the DTE entry */
  1695. device_flush_dte(dev_data);
  1696. }
  1697. static void do_detach(struct iommu_dev_data *dev_data)
  1698. {
  1699. struct amd_iommu *iommu;
  1700. iommu = amd_iommu_rlookup_table[dev_data->devid];
  1701. /* decrease reference counters */
  1702. dev_data->domain->dev_iommu[iommu->index] -= 1;
  1703. dev_data->domain->dev_cnt -= 1;
  1704. /* Update data structures */
  1705. dev_data->domain = NULL;
  1706. list_del(&dev_data->list);
  1707. clear_dte_entry(dev_data->devid);
  1708. /* Flush the DTE entry */
  1709. device_flush_dte(dev_data);
  1710. }
  1711. /*
  1712. * If a device is not yet associated with a domain, this function does
  1713. * assigns it visible for the hardware
  1714. */
  1715. static int __attach_device(struct iommu_dev_data *dev_data,
  1716. struct protection_domain *domain)
  1717. {
  1718. struct iommu_dev_data *head, *entry;
  1719. int ret;
  1720. /* lock domain */
  1721. spin_lock(&domain->lock);
  1722. head = dev_data;
  1723. if (head->alias_data != NULL)
  1724. head = head->alias_data;
  1725. /* Now we have the root of the alias group, if any */
  1726. ret = -EBUSY;
  1727. if (head->domain != NULL)
  1728. goto out_unlock;
  1729. /* Attach alias group root */
  1730. do_attach(head, domain);
  1731. /* Attach other devices in the alias group */
  1732. list_for_each_entry(entry, &head->alias_list, alias_list)
  1733. do_attach(entry, domain);
  1734. ret = 0;
  1735. out_unlock:
  1736. /* ready */
  1737. spin_unlock(&domain->lock);
  1738. return ret;
  1739. }
  1740. static void pdev_iommuv2_disable(struct pci_dev *pdev)
  1741. {
  1742. pci_disable_ats(pdev);
  1743. pci_disable_pri(pdev);
  1744. pci_disable_pasid(pdev);
  1745. }
  1746. /* FIXME: Change generic reset-function to do the same */
  1747. static int pri_reset_while_enabled(struct pci_dev *pdev)
  1748. {
  1749. u16 control;
  1750. int pos;
  1751. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
  1752. if (!pos)
  1753. return -EINVAL;
  1754. pci_read_config_word(pdev, pos + PCI_PRI_CTRL, &control);
  1755. control |= PCI_PRI_CTRL_RESET;
  1756. pci_write_config_word(pdev, pos + PCI_PRI_CTRL, control);
  1757. return 0;
  1758. }
  1759. static int pdev_iommuv2_enable(struct pci_dev *pdev)
  1760. {
  1761. bool reset_enable;
  1762. int reqs, ret;
  1763. /* FIXME: Hardcode number of outstanding requests for now */
  1764. reqs = 32;
  1765. if (pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_LIMIT_REQ_ONE))
  1766. reqs = 1;
  1767. reset_enable = pdev_pri_erratum(pdev, AMD_PRI_DEV_ERRATUM_ENABLE_RESET);
  1768. /* Only allow access to user-accessible pages */
  1769. ret = pci_enable_pasid(pdev, 0);
  1770. if (ret)
  1771. goto out_err;
  1772. /* First reset the PRI state of the device */
  1773. ret = pci_reset_pri(pdev);
  1774. if (ret)
  1775. goto out_err;
  1776. /* Enable PRI */
  1777. ret = pci_enable_pri(pdev, reqs);
  1778. if (ret)
  1779. goto out_err;
  1780. if (reset_enable) {
  1781. ret = pri_reset_while_enabled(pdev);
  1782. if (ret)
  1783. goto out_err;
  1784. }
  1785. ret = pci_enable_ats(pdev, PAGE_SHIFT);
  1786. if (ret)
  1787. goto out_err;
  1788. return 0;
  1789. out_err:
  1790. pci_disable_pri(pdev);
  1791. pci_disable_pasid(pdev);
  1792. return ret;
  1793. }
  1794. /* FIXME: Move this to PCI code */
  1795. #define PCI_PRI_TLP_OFF (1 << 15)
  1796. static bool pci_pri_tlp_required(struct pci_dev *pdev)
  1797. {
  1798. u16 status;
  1799. int pos;
  1800. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
  1801. if (!pos)
  1802. return false;
  1803. pci_read_config_word(pdev, pos + PCI_PRI_STATUS, &status);
  1804. return (status & PCI_PRI_TLP_OFF) ? true : false;
  1805. }
  1806. /*
  1807. * If a device is not yet associated with a domain, this function
  1808. * assigns it visible for the hardware
  1809. */
  1810. static int attach_device(struct device *dev,
  1811. struct protection_domain *domain)
  1812. {
  1813. struct pci_dev *pdev = to_pci_dev(dev);
  1814. struct iommu_dev_data *dev_data;
  1815. unsigned long flags;
  1816. int ret;
  1817. dev_data = get_dev_data(dev);
  1818. if (domain->flags & PD_IOMMUV2_MASK) {
  1819. if (!dev_data->iommu_v2 || !dev_data->passthrough)
  1820. return -EINVAL;
  1821. if (pdev_iommuv2_enable(pdev) != 0)
  1822. return -EINVAL;
  1823. dev_data->ats.enabled = true;
  1824. dev_data->ats.qdep = pci_ats_queue_depth(pdev);
  1825. dev_data->pri_tlp = pci_pri_tlp_required(pdev);
  1826. } else if (amd_iommu_iotlb_sup &&
  1827. pci_enable_ats(pdev, PAGE_SHIFT) == 0) {
  1828. dev_data->ats.enabled = true;
  1829. dev_data->ats.qdep = pci_ats_queue_depth(pdev);
  1830. }
  1831. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1832. ret = __attach_device(dev_data, domain);
  1833. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1834. /*
  1835. * We might boot into a crash-kernel here. The crashed kernel
  1836. * left the caches in the IOMMU dirty. So we have to flush
  1837. * here to evict all dirty stuff.
  1838. */
  1839. domain_flush_tlb_pde(domain);
  1840. return ret;
  1841. }
  1842. /*
  1843. * Removes a device from a protection domain (unlocked)
  1844. */
  1845. static void __detach_device(struct iommu_dev_data *dev_data)
  1846. {
  1847. struct iommu_dev_data *head, *entry;
  1848. struct protection_domain *domain;
  1849. unsigned long flags;
  1850. BUG_ON(!dev_data->domain);
  1851. domain = dev_data->domain;
  1852. spin_lock_irqsave(&domain->lock, flags);
  1853. head = dev_data;
  1854. if (head->alias_data != NULL)
  1855. head = head->alias_data;
  1856. list_for_each_entry(entry, &head->alias_list, alias_list)
  1857. do_detach(entry);
  1858. do_detach(head);
  1859. spin_unlock_irqrestore(&domain->lock, flags);
  1860. /*
  1861. * If we run in passthrough mode the device must be assigned to the
  1862. * passthrough domain if it is detached from any other domain.
  1863. * Make sure we can deassign from the pt_domain itself.
  1864. */
  1865. if (dev_data->passthrough &&
  1866. (dev_data->domain == NULL && domain != pt_domain))
  1867. __attach_device(dev_data, pt_domain);
  1868. }
  1869. /*
  1870. * Removes a device from a protection domain (with devtable_lock held)
  1871. */
  1872. static void detach_device(struct device *dev)
  1873. {
  1874. struct protection_domain *domain;
  1875. struct iommu_dev_data *dev_data;
  1876. unsigned long flags;
  1877. dev_data = get_dev_data(dev);
  1878. domain = dev_data->domain;
  1879. /* lock device table */
  1880. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1881. __detach_device(dev_data);
  1882. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1883. if (domain->flags & PD_IOMMUV2_MASK)
  1884. pdev_iommuv2_disable(to_pci_dev(dev));
  1885. else if (dev_data->ats.enabled)
  1886. pci_disable_ats(to_pci_dev(dev));
  1887. dev_data->ats.enabled = false;
  1888. }
  1889. /*
  1890. * Find out the protection domain structure for a given PCI device. This
  1891. * will give us the pointer to the page table root for example.
  1892. */
  1893. static struct protection_domain *domain_for_device(struct device *dev)
  1894. {
  1895. struct iommu_dev_data *dev_data;
  1896. struct protection_domain *dom = NULL;
  1897. unsigned long flags;
  1898. dev_data = get_dev_data(dev);
  1899. if (dev_data->domain)
  1900. return dev_data->domain;
  1901. if (dev_data->alias_data != NULL) {
  1902. struct iommu_dev_data *alias_data = dev_data->alias_data;
  1903. read_lock_irqsave(&amd_iommu_devtable_lock, flags);
  1904. if (alias_data->domain != NULL) {
  1905. __attach_device(dev_data, alias_data->domain);
  1906. dom = alias_data->domain;
  1907. }
  1908. read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  1909. }
  1910. return dom;
  1911. }
  1912. static int device_change_notifier(struct notifier_block *nb,
  1913. unsigned long action, void *data)
  1914. {
  1915. struct dma_ops_domain *dma_domain;
  1916. struct protection_domain *domain;
  1917. struct iommu_dev_data *dev_data;
  1918. struct device *dev = data;
  1919. struct amd_iommu *iommu;
  1920. unsigned long flags;
  1921. u16 devid;
  1922. if (!check_device(dev))
  1923. return 0;
  1924. devid = get_device_id(dev);
  1925. iommu = amd_iommu_rlookup_table[devid];
  1926. dev_data = get_dev_data(dev);
  1927. switch (action) {
  1928. case BUS_NOTIFY_ADD_DEVICE:
  1929. iommu_init_device(dev);
  1930. init_iommu_group(dev);
  1931. /*
  1932. * dev_data is still NULL and
  1933. * got initialized in iommu_init_device
  1934. */
  1935. dev_data = get_dev_data(dev);
  1936. if (iommu_pass_through || dev_data->iommu_v2) {
  1937. dev_data->passthrough = true;
  1938. attach_device(dev, pt_domain);
  1939. break;
  1940. }
  1941. domain = domain_for_device(dev);
  1942. /* allocate a protection domain if a device is added */
  1943. dma_domain = find_protection_domain(devid);
  1944. if (!dma_domain) {
  1945. dma_domain = dma_ops_domain_alloc();
  1946. if (!dma_domain)
  1947. goto out;
  1948. dma_domain->target_dev = devid;
  1949. spin_lock_irqsave(&iommu_pd_list_lock, flags);
  1950. list_add_tail(&dma_domain->list, &iommu_pd_list);
  1951. spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
  1952. }
  1953. dev->archdata.dma_ops = &amd_iommu_dma_ops;
  1954. break;
  1955. case BUS_NOTIFY_REMOVED_DEVICE:
  1956. iommu_uninit_device(dev);
  1957. default:
  1958. goto out;
  1959. }
  1960. iommu_completion_wait(iommu);
  1961. out:
  1962. return 0;
  1963. }
  1964. static struct notifier_block device_nb = {
  1965. .notifier_call = device_change_notifier,
  1966. };
  1967. void amd_iommu_init_notifier(void)
  1968. {
  1969. bus_register_notifier(&pci_bus_type, &device_nb);
  1970. }
  1971. /*****************************************************************************
  1972. *
  1973. * The next functions belong to the dma_ops mapping/unmapping code.
  1974. *
  1975. *****************************************************************************/
  1976. /*
  1977. * In the dma_ops path we only have the struct device. This function
  1978. * finds the corresponding IOMMU, the protection domain and the
  1979. * requestor id for a given device.
  1980. * If the device is not yet associated with a domain this is also done
  1981. * in this function.
  1982. */
  1983. static struct protection_domain *get_domain(struct device *dev)
  1984. {
  1985. struct protection_domain *domain;
  1986. struct dma_ops_domain *dma_dom;
  1987. u16 devid = get_device_id(dev);
  1988. if (!check_device(dev))
  1989. return ERR_PTR(-EINVAL);
  1990. domain = domain_for_device(dev);
  1991. if (domain != NULL && !dma_ops_domain(domain))
  1992. return ERR_PTR(-EBUSY);
  1993. if (domain != NULL)
  1994. return domain;
  1995. /* Device not bound yet - bind it */
  1996. dma_dom = find_protection_domain(devid);
  1997. if (!dma_dom)
  1998. dma_dom = amd_iommu_rlookup_table[devid]->default_dom;
  1999. attach_device(dev, &dma_dom->domain);
  2000. DUMP_printk("Using protection domain %d for device %s\n",
  2001. dma_dom->domain.id, dev_name(dev));
  2002. return &dma_dom->domain;
  2003. }
  2004. static void update_device_table(struct protection_domain *domain)
  2005. {
  2006. struct iommu_dev_data *dev_data;
  2007. list_for_each_entry(dev_data, &domain->dev_list, list)
  2008. set_dte_entry(dev_data->devid, domain, dev_data->ats.enabled);
  2009. }
  2010. static void update_domain(struct protection_domain *domain)
  2011. {
  2012. if (!domain->updated)
  2013. return;
  2014. update_device_table(domain);
  2015. domain_flush_devices(domain);
  2016. domain_flush_tlb_pde(domain);
  2017. domain->updated = false;
  2018. }
  2019. /*
  2020. * This function fetches the PTE for a given address in the aperture
  2021. */
  2022. static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
  2023. unsigned long address)
  2024. {
  2025. struct aperture_range *aperture;
  2026. u64 *pte, *pte_page;
  2027. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  2028. if (!aperture)
  2029. return NULL;
  2030. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  2031. if (!pte) {
  2032. pte = alloc_pte(&dom->domain, address, PAGE_SIZE, &pte_page,
  2033. GFP_ATOMIC);
  2034. aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
  2035. } else
  2036. pte += PM_LEVEL_INDEX(0, address);
  2037. update_domain(&dom->domain);
  2038. return pte;
  2039. }
  2040. /*
  2041. * This is the generic map function. It maps one 4kb page at paddr to
  2042. * the given address in the DMA address space for the domain.
  2043. */
  2044. static dma_addr_t dma_ops_domain_map(struct dma_ops_domain *dom,
  2045. unsigned long address,
  2046. phys_addr_t paddr,
  2047. int direction)
  2048. {
  2049. u64 *pte, __pte;
  2050. WARN_ON(address > dom->aperture_size);
  2051. paddr &= PAGE_MASK;
  2052. pte = dma_ops_get_pte(dom, address);
  2053. if (!pte)
  2054. return DMA_ERROR_CODE;
  2055. __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
  2056. if (direction == DMA_TO_DEVICE)
  2057. __pte |= IOMMU_PTE_IR;
  2058. else if (direction == DMA_FROM_DEVICE)
  2059. __pte |= IOMMU_PTE_IW;
  2060. else if (direction == DMA_BIDIRECTIONAL)
  2061. __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
  2062. WARN_ON(*pte);
  2063. *pte = __pte;
  2064. return (dma_addr_t)address;
  2065. }
  2066. /*
  2067. * The generic unmapping function for on page in the DMA address space.
  2068. */
  2069. static void dma_ops_domain_unmap(struct dma_ops_domain *dom,
  2070. unsigned long address)
  2071. {
  2072. struct aperture_range *aperture;
  2073. u64 *pte;
  2074. if (address >= dom->aperture_size)
  2075. return;
  2076. aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
  2077. if (!aperture)
  2078. return;
  2079. pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
  2080. if (!pte)
  2081. return;
  2082. pte += PM_LEVEL_INDEX(0, address);
  2083. WARN_ON(!*pte);
  2084. *pte = 0ULL;
  2085. }
  2086. /*
  2087. * This function contains common code for mapping of a physically
  2088. * contiguous memory region into DMA address space. It is used by all
  2089. * mapping functions provided with this IOMMU driver.
  2090. * Must be called with the domain lock held.
  2091. */
  2092. static dma_addr_t __map_single(struct device *dev,
  2093. struct dma_ops_domain *dma_dom,
  2094. phys_addr_t paddr,
  2095. size_t size,
  2096. int dir,
  2097. bool align,
  2098. u64 dma_mask)
  2099. {
  2100. dma_addr_t offset = paddr & ~PAGE_MASK;
  2101. dma_addr_t address, start, ret;
  2102. unsigned int pages;
  2103. unsigned long align_mask = 0;
  2104. int i;
  2105. pages = iommu_num_pages(paddr, size, PAGE_SIZE);
  2106. paddr &= PAGE_MASK;
  2107. INC_STATS_COUNTER(total_map_requests);
  2108. if (pages > 1)
  2109. INC_STATS_COUNTER(cross_page);
  2110. if (align)
  2111. align_mask = (1UL << get_order(size)) - 1;
  2112. retry:
  2113. address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
  2114. dma_mask);
  2115. if (unlikely(address == DMA_ERROR_CODE)) {
  2116. /*
  2117. * setting next_address here will let the address
  2118. * allocator only scan the new allocated range in the
  2119. * first run. This is a small optimization.
  2120. */
  2121. dma_dom->next_address = dma_dom->aperture_size;
  2122. if (alloc_new_range(dma_dom, false, GFP_ATOMIC))
  2123. goto out;
  2124. /*
  2125. * aperture was successfully enlarged by 128 MB, try
  2126. * allocation again
  2127. */
  2128. goto retry;
  2129. }
  2130. start = address;
  2131. for (i = 0; i < pages; ++i) {
  2132. ret = dma_ops_domain_map(dma_dom, start, paddr, dir);
  2133. if (ret == DMA_ERROR_CODE)
  2134. goto out_unmap;
  2135. paddr += PAGE_SIZE;
  2136. start += PAGE_SIZE;
  2137. }
  2138. address += offset;
  2139. ADD_STATS_COUNTER(alloced_io_mem, size);
  2140. if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
  2141. domain_flush_tlb(&dma_dom->domain);
  2142. dma_dom->need_flush = false;
  2143. } else if (unlikely(amd_iommu_np_cache))
  2144. domain_flush_pages(&dma_dom->domain, address, size);
  2145. out:
  2146. return address;
  2147. out_unmap:
  2148. for (--i; i >= 0; --i) {
  2149. start -= PAGE_SIZE;
  2150. dma_ops_domain_unmap(dma_dom, start);
  2151. }
  2152. dma_ops_free_addresses(dma_dom, address, pages);
  2153. return DMA_ERROR_CODE;
  2154. }
  2155. /*
  2156. * Does the reverse of the __map_single function. Must be called with
  2157. * the domain lock held too
  2158. */
  2159. static void __unmap_single(struct dma_ops_domain *dma_dom,
  2160. dma_addr_t dma_addr,
  2161. size_t size,
  2162. int dir)
  2163. {
  2164. dma_addr_t flush_addr;
  2165. dma_addr_t i, start;
  2166. unsigned int pages;
  2167. if ((dma_addr == DMA_ERROR_CODE) ||
  2168. (dma_addr + size > dma_dom->aperture_size))
  2169. return;
  2170. flush_addr = dma_addr;
  2171. pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
  2172. dma_addr &= PAGE_MASK;
  2173. start = dma_addr;
  2174. for (i = 0; i < pages; ++i) {
  2175. dma_ops_domain_unmap(dma_dom, start);
  2176. start += PAGE_SIZE;
  2177. }
  2178. SUB_STATS_COUNTER(alloced_io_mem, size);
  2179. dma_ops_free_addresses(dma_dom, dma_addr, pages);
  2180. if (amd_iommu_unmap_flush || dma_dom->need_flush) {
  2181. domain_flush_pages(&dma_dom->domain, flush_addr, size);
  2182. dma_dom->need_flush = false;
  2183. }
  2184. }
  2185. /*
  2186. * The exported map_single function for dma_ops.
  2187. */
  2188. static dma_addr_t map_page(struct device *dev, struct page *page,
  2189. unsigned long offset, size_t size,
  2190. enum dma_data_direction dir,
  2191. struct dma_attrs *attrs)
  2192. {
  2193. unsigned long flags;
  2194. struct protection_domain *domain;
  2195. dma_addr_t addr;
  2196. u64 dma_mask;
  2197. phys_addr_t paddr = page_to_phys(page) + offset;
  2198. INC_STATS_COUNTER(cnt_map_single);
  2199. domain = get_domain(dev);
  2200. if (PTR_ERR(domain) == -EINVAL)
  2201. return (dma_addr_t)paddr;
  2202. else if (IS_ERR(domain))
  2203. return DMA_ERROR_CODE;
  2204. dma_mask = *dev->dma_mask;
  2205. spin_lock_irqsave(&domain->lock, flags);
  2206. addr = __map_single(dev, domain->priv, paddr, size, dir, false,
  2207. dma_mask);
  2208. if (addr == DMA_ERROR_CODE)
  2209. goto out;
  2210. domain_flush_complete(domain);
  2211. out:
  2212. spin_unlock_irqrestore(&domain->lock, flags);
  2213. return addr;
  2214. }
  2215. /*
  2216. * The exported unmap_single function for dma_ops.
  2217. */
  2218. static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
  2219. enum dma_data_direction dir, struct dma_attrs *attrs)
  2220. {
  2221. unsigned long flags;
  2222. struct protection_domain *domain;
  2223. INC_STATS_COUNTER(cnt_unmap_single);
  2224. domain = get_domain(dev);
  2225. if (IS_ERR(domain))
  2226. return;
  2227. spin_lock_irqsave(&domain->lock, flags);
  2228. __unmap_single(domain->priv, dma_addr, size, dir);
  2229. domain_flush_complete(domain);
  2230. spin_unlock_irqrestore(&domain->lock, flags);
  2231. }
  2232. /*
  2233. * The exported map_sg function for dma_ops (handles scatter-gather
  2234. * lists).
  2235. */
  2236. static int map_sg(struct device *dev, struct scatterlist *sglist,
  2237. int nelems, enum dma_data_direction dir,
  2238. struct dma_attrs *attrs)
  2239. {
  2240. unsigned long flags;
  2241. struct protection_domain *domain;
  2242. int i;
  2243. struct scatterlist *s;
  2244. phys_addr_t paddr;
  2245. int mapped_elems = 0;
  2246. u64 dma_mask;
  2247. INC_STATS_COUNTER(cnt_map_sg);
  2248. domain = get_domain(dev);
  2249. if (IS_ERR(domain))
  2250. return 0;
  2251. dma_mask = *dev->dma_mask;
  2252. spin_lock_irqsave(&domain->lock, flags);
  2253. for_each_sg(sglist, s, nelems, i) {
  2254. paddr = sg_phys(s);
  2255. s->dma_address = __map_single(dev, domain->priv,
  2256. paddr, s->length, dir, false,
  2257. dma_mask);
  2258. if (s->dma_address) {
  2259. s->dma_length = s->length;
  2260. mapped_elems++;
  2261. } else
  2262. goto unmap;
  2263. }
  2264. domain_flush_complete(domain);
  2265. out:
  2266. spin_unlock_irqrestore(&domain->lock, flags);
  2267. return mapped_elems;
  2268. unmap:
  2269. for_each_sg(sglist, s, mapped_elems, i) {
  2270. if (s->dma_address)
  2271. __unmap_single(domain->priv, s->dma_address,
  2272. s->dma_length, dir);
  2273. s->dma_address = s->dma_length = 0;
  2274. }
  2275. mapped_elems = 0;
  2276. goto out;
  2277. }
  2278. /*
  2279. * The exported map_sg function for dma_ops (handles scatter-gather
  2280. * lists).
  2281. */
  2282. static void unmap_sg(struct device *dev, struct scatterlist *sglist,
  2283. int nelems, enum dma_data_direction dir,
  2284. struct dma_attrs *attrs)
  2285. {
  2286. unsigned long flags;
  2287. struct protection_domain *domain;
  2288. struct scatterlist *s;
  2289. int i;
  2290. INC_STATS_COUNTER(cnt_unmap_sg);
  2291. domain = get_domain(dev);
  2292. if (IS_ERR(domain))
  2293. return;
  2294. spin_lock_irqsave(&domain->lock, flags);
  2295. for_each_sg(sglist, s, nelems, i) {
  2296. __unmap_single(domain->priv, s->dma_address,
  2297. s->dma_length, dir);
  2298. s->dma_address = s->dma_length = 0;
  2299. }
  2300. domain_flush_complete(domain);
  2301. spin_unlock_irqrestore(&domain->lock, flags);
  2302. }
  2303. /*
  2304. * The exported alloc_coherent function for dma_ops.
  2305. */
  2306. static void *alloc_coherent(struct device *dev, size_t size,
  2307. dma_addr_t *dma_addr, gfp_t flag,
  2308. struct dma_attrs *attrs)
  2309. {
  2310. u64 dma_mask = dev->coherent_dma_mask;
  2311. struct protection_domain *domain;
  2312. unsigned long flags;
  2313. struct page *page;
  2314. INC_STATS_COUNTER(cnt_alloc_coherent);
  2315. domain = get_domain(dev);
  2316. if (PTR_ERR(domain) == -EINVAL) {
  2317. page = alloc_pages(flag, get_order(size));
  2318. *dma_addr = page_to_phys(page);
  2319. return page_address(page);
  2320. } else if (IS_ERR(domain))
  2321. return NULL;
  2322. size = PAGE_ALIGN(size);
  2323. dma_mask = dev->coherent_dma_mask;
  2324. flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
  2325. page = alloc_pages(flag | __GFP_NOWARN, get_order(size));
  2326. if (!page) {
  2327. if (!(flag & __GFP_WAIT))
  2328. return NULL;
  2329. page = dma_alloc_from_contiguous(dev, size >> PAGE_SHIFT,
  2330. get_order(size));
  2331. if (!page)
  2332. return NULL;
  2333. }
  2334. if (!dma_mask)
  2335. dma_mask = *dev->dma_mask;
  2336. spin_lock_irqsave(&domain->lock, flags);
  2337. *dma_addr = __map_single(dev, domain->priv, page_to_phys(page),
  2338. size, DMA_BIDIRECTIONAL, true, dma_mask);
  2339. if (*dma_addr == DMA_ERROR_CODE) {
  2340. spin_unlock_irqrestore(&domain->lock, flags);
  2341. goto out_free;
  2342. }
  2343. domain_flush_complete(domain);
  2344. spin_unlock_irqrestore(&domain->lock, flags);
  2345. return page_address(page);
  2346. out_free:
  2347. if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
  2348. __free_pages(page, get_order(size));
  2349. return NULL;
  2350. }
  2351. /*
  2352. * The exported free_coherent function for dma_ops.
  2353. */
  2354. static void free_coherent(struct device *dev, size_t size,
  2355. void *virt_addr, dma_addr_t dma_addr,
  2356. struct dma_attrs *attrs)
  2357. {
  2358. struct protection_domain *domain;
  2359. unsigned long flags;
  2360. struct page *page;
  2361. INC_STATS_COUNTER(cnt_free_coherent);
  2362. page = virt_to_page(virt_addr);
  2363. size = PAGE_ALIGN(size);
  2364. domain = get_domain(dev);
  2365. if (IS_ERR(domain))
  2366. goto free_mem;
  2367. spin_lock_irqsave(&domain->lock, flags);
  2368. __unmap_single(domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
  2369. domain_flush_complete(domain);
  2370. spin_unlock_irqrestore(&domain->lock, flags);
  2371. free_mem:
  2372. if (!dma_release_from_contiguous(dev, page, size >> PAGE_SHIFT))
  2373. __free_pages(page, get_order(size));
  2374. }
  2375. /*
  2376. * This function is called by the DMA layer to find out if we can handle a
  2377. * particular device. It is part of the dma_ops.
  2378. */
  2379. static int amd_iommu_dma_supported(struct device *dev, u64 mask)
  2380. {
  2381. return check_device(dev);
  2382. }
  2383. /*
  2384. * The function for pre-allocating protection domains.
  2385. *
  2386. * If the driver core informs the DMA layer if a driver grabs a device
  2387. * we don't need to preallocate the protection domains anymore.
  2388. * For now we have to.
  2389. */
  2390. static void __init prealloc_protection_domains(void)
  2391. {
  2392. struct iommu_dev_data *dev_data;
  2393. struct dma_ops_domain *dma_dom;
  2394. struct pci_dev *dev = NULL;
  2395. u16 devid;
  2396. for_each_pci_dev(dev) {
  2397. /* Do we handle this device? */
  2398. if (!check_device(&dev->dev))
  2399. continue;
  2400. dev_data = get_dev_data(&dev->dev);
  2401. if (!amd_iommu_force_isolation && dev_data->iommu_v2) {
  2402. /* Make sure passthrough domain is allocated */
  2403. alloc_passthrough_domain();
  2404. dev_data->passthrough = true;
  2405. attach_device(&dev->dev, pt_domain);
  2406. pr_info("AMD-Vi: Using passthrough domain for device %s\n",
  2407. dev_name(&dev->dev));
  2408. }
  2409. /* Is there already any domain for it? */
  2410. if (domain_for_device(&dev->dev))
  2411. continue;
  2412. devid = get_device_id(&dev->dev);
  2413. dma_dom = dma_ops_domain_alloc();
  2414. if (!dma_dom)
  2415. continue;
  2416. init_unity_mappings_for_device(dma_dom, devid);
  2417. dma_dom->target_dev = devid;
  2418. attach_device(&dev->dev, &dma_dom->domain);
  2419. list_add_tail(&dma_dom->list, &iommu_pd_list);
  2420. }
  2421. }
  2422. static struct dma_map_ops amd_iommu_dma_ops = {
  2423. .alloc = alloc_coherent,
  2424. .free = free_coherent,
  2425. .map_page = map_page,
  2426. .unmap_page = unmap_page,
  2427. .map_sg = map_sg,
  2428. .unmap_sg = unmap_sg,
  2429. .dma_supported = amd_iommu_dma_supported,
  2430. };
  2431. static unsigned device_dma_ops_init(void)
  2432. {
  2433. struct iommu_dev_data *dev_data;
  2434. struct pci_dev *pdev = NULL;
  2435. unsigned unhandled = 0;
  2436. for_each_pci_dev(pdev) {
  2437. if (!check_device(&pdev->dev)) {
  2438. iommu_ignore_device(&pdev->dev);
  2439. unhandled += 1;
  2440. continue;
  2441. }
  2442. dev_data = get_dev_data(&pdev->dev);
  2443. if (!dev_data->passthrough)
  2444. pdev->dev.archdata.dma_ops = &amd_iommu_dma_ops;
  2445. else
  2446. pdev->dev.archdata.dma_ops = &nommu_dma_ops;
  2447. }
  2448. return unhandled;
  2449. }
  2450. /*
  2451. * The function which clues the AMD IOMMU driver into dma_ops.
  2452. */
  2453. void __init amd_iommu_init_api(void)
  2454. {
  2455. bus_set_iommu(&pci_bus_type, &amd_iommu_ops);
  2456. }
  2457. int __init amd_iommu_init_dma_ops(void)
  2458. {
  2459. struct amd_iommu *iommu;
  2460. int ret, unhandled;
  2461. /*
  2462. * first allocate a default protection domain for every IOMMU we
  2463. * found in the system. Devices not assigned to any other
  2464. * protection domain will be assigned to the default one.
  2465. */
  2466. for_each_iommu(iommu) {
  2467. iommu->default_dom = dma_ops_domain_alloc();
  2468. if (iommu->default_dom == NULL)
  2469. return -ENOMEM;
  2470. iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
  2471. ret = iommu_init_unity_mappings(iommu);
  2472. if (ret)
  2473. goto free_domains;
  2474. }
  2475. /*
  2476. * Pre-allocate the protection domains for each device.
  2477. */
  2478. prealloc_protection_domains();
  2479. iommu_detected = 1;
  2480. swiotlb = 0;
  2481. /* Make the driver finally visible to the drivers */
  2482. unhandled = device_dma_ops_init();
  2483. if (unhandled && max_pfn > MAX_DMA32_PFN) {
  2484. /* There are unhandled devices - initialize swiotlb for them */
  2485. swiotlb = 1;
  2486. }
  2487. amd_iommu_stats_init();
  2488. if (amd_iommu_unmap_flush)
  2489. pr_info("AMD-Vi: IO/TLB flush on unmap enabled\n");
  2490. else
  2491. pr_info("AMD-Vi: Lazy IO/TLB flushing enabled\n");
  2492. return 0;
  2493. free_domains:
  2494. for_each_iommu(iommu) {
  2495. dma_ops_domain_free(iommu->default_dom);
  2496. }
  2497. return ret;
  2498. }
  2499. /*****************************************************************************
  2500. *
  2501. * The following functions belong to the exported interface of AMD IOMMU
  2502. *
  2503. * This interface allows access to lower level functions of the IOMMU
  2504. * like protection domain handling and assignement of devices to domains
  2505. * which is not possible with the dma_ops interface.
  2506. *
  2507. *****************************************************************************/
  2508. static void cleanup_domain(struct protection_domain *domain)
  2509. {
  2510. struct iommu_dev_data *entry;
  2511. unsigned long flags;
  2512. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  2513. while (!list_empty(&domain->dev_list)) {
  2514. entry = list_first_entry(&domain->dev_list,
  2515. struct iommu_dev_data, list);
  2516. __detach_device(entry);
  2517. }
  2518. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  2519. }
  2520. static void protection_domain_free(struct protection_domain *domain)
  2521. {
  2522. if (!domain)
  2523. return;
  2524. del_domain_from_list(domain);
  2525. if (domain->id)
  2526. domain_id_free(domain->id);
  2527. kfree(domain);
  2528. }
  2529. static struct protection_domain *protection_domain_alloc(void)
  2530. {
  2531. struct protection_domain *domain;
  2532. domain = kzalloc(sizeof(*domain), GFP_KERNEL);
  2533. if (!domain)
  2534. return NULL;
  2535. spin_lock_init(&domain->lock);
  2536. mutex_init(&domain->api_lock);
  2537. domain->id = domain_id_alloc();
  2538. if (!domain->id)
  2539. goto out_err;
  2540. INIT_LIST_HEAD(&domain->dev_list);
  2541. add_domain_to_list(domain);
  2542. return domain;
  2543. out_err:
  2544. kfree(domain);
  2545. return NULL;
  2546. }
  2547. static int __init alloc_passthrough_domain(void)
  2548. {
  2549. if (pt_domain != NULL)
  2550. return 0;
  2551. /* allocate passthrough domain */
  2552. pt_domain = protection_domain_alloc();
  2553. if (!pt_domain)
  2554. return -ENOMEM;
  2555. pt_domain->mode = PAGE_MODE_NONE;
  2556. return 0;
  2557. }
  2558. static struct iommu_domain *amd_iommu_domain_alloc(unsigned type)
  2559. {
  2560. struct protection_domain *pdomain;
  2561. /* We only support unmanaged domains for now */
  2562. if (type != IOMMU_DOMAIN_UNMANAGED)
  2563. return NULL;
  2564. pdomain = protection_domain_alloc();
  2565. if (!pdomain)
  2566. goto out_free;
  2567. pdomain->mode = PAGE_MODE_3_LEVEL;
  2568. pdomain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
  2569. if (!pdomain->pt_root)
  2570. goto out_free;
  2571. pdomain->domain.geometry.aperture_start = 0;
  2572. pdomain->domain.geometry.aperture_end = ~0ULL;
  2573. pdomain->domain.geometry.force_aperture = true;
  2574. return &pdomain->domain;
  2575. out_free:
  2576. protection_domain_free(pdomain);
  2577. return NULL;
  2578. }
  2579. static void amd_iommu_domain_free(struct iommu_domain *dom)
  2580. {
  2581. struct protection_domain *domain;
  2582. if (!dom)
  2583. return;
  2584. domain = to_pdomain(dom);
  2585. if (domain->dev_cnt > 0)
  2586. cleanup_domain(domain);
  2587. BUG_ON(domain->dev_cnt != 0);
  2588. if (domain->mode != PAGE_MODE_NONE)
  2589. free_pagetable(domain);
  2590. if (domain->flags & PD_IOMMUV2_MASK)
  2591. free_gcr3_table(domain);
  2592. protection_domain_free(domain);
  2593. }
  2594. static void amd_iommu_detach_device(struct iommu_domain *dom,
  2595. struct device *dev)
  2596. {
  2597. struct iommu_dev_data *dev_data = dev->archdata.iommu;
  2598. struct amd_iommu *iommu;
  2599. u16 devid;
  2600. if (!check_device(dev))
  2601. return;
  2602. devid = get_device_id(dev);
  2603. if (dev_data->domain != NULL)
  2604. detach_device(dev);
  2605. iommu = amd_iommu_rlookup_table[devid];
  2606. if (!iommu)
  2607. return;
  2608. iommu_completion_wait(iommu);
  2609. }
  2610. static int amd_iommu_attach_device(struct iommu_domain *dom,
  2611. struct device *dev)
  2612. {
  2613. struct protection_domain *domain = to_pdomain(dom);
  2614. struct iommu_dev_data *dev_data;
  2615. struct amd_iommu *iommu;
  2616. int ret;
  2617. if (!check_device(dev))
  2618. return -EINVAL;
  2619. dev_data = dev->archdata.iommu;
  2620. iommu = amd_iommu_rlookup_table[dev_data->devid];
  2621. if (!iommu)
  2622. return -EINVAL;
  2623. if (dev_data->domain)
  2624. detach_device(dev);
  2625. ret = attach_device(dev, domain);
  2626. iommu_completion_wait(iommu);
  2627. return ret;
  2628. }
  2629. static int amd_iommu_map(struct iommu_domain *dom, unsigned long iova,
  2630. phys_addr_t paddr, size_t page_size, int iommu_prot)
  2631. {
  2632. struct protection_domain *domain = to_pdomain(dom);
  2633. int prot = 0;
  2634. int ret;
  2635. if (domain->mode == PAGE_MODE_NONE)
  2636. return -EINVAL;
  2637. if (iommu_prot & IOMMU_READ)
  2638. prot |= IOMMU_PROT_IR;
  2639. if (iommu_prot & IOMMU_WRITE)
  2640. prot |= IOMMU_PROT_IW;
  2641. mutex_lock(&domain->api_lock);
  2642. ret = iommu_map_page(domain, iova, paddr, prot, page_size);
  2643. mutex_unlock(&domain->api_lock);
  2644. return ret;
  2645. }
  2646. static size_t amd_iommu_unmap(struct iommu_domain *dom, unsigned long iova,
  2647. size_t page_size)
  2648. {
  2649. struct protection_domain *domain = to_pdomain(dom);
  2650. size_t unmap_size;
  2651. if (domain->mode == PAGE_MODE_NONE)
  2652. return -EINVAL;
  2653. mutex_lock(&domain->api_lock);
  2654. unmap_size = iommu_unmap_page(domain, iova, page_size);
  2655. mutex_unlock(&domain->api_lock);
  2656. domain_flush_tlb_pde(domain);
  2657. return unmap_size;
  2658. }
  2659. static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
  2660. dma_addr_t iova)
  2661. {
  2662. struct protection_domain *domain = to_pdomain(dom);
  2663. unsigned long offset_mask, pte_pgsize;
  2664. u64 *pte, __pte;
  2665. if (domain->mode == PAGE_MODE_NONE)
  2666. return iova;
  2667. pte = fetch_pte(domain, iova, &pte_pgsize);
  2668. if (!pte || !IOMMU_PTE_PRESENT(*pte))
  2669. return 0;
  2670. offset_mask = pte_pgsize - 1;
  2671. __pte = *pte & PM_ADDR_MASK;
  2672. return (__pte & ~offset_mask) | (iova & offset_mask);
  2673. }
  2674. static bool amd_iommu_capable(enum iommu_cap cap)
  2675. {
  2676. switch (cap) {
  2677. case IOMMU_CAP_CACHE_COHERENCY:
  2678. return true;
  2679. case IOMMU_CAP_INTR_REMAP:
  2680. return (irq_remapping_enabled == 1);
  2681. case IOMMU_CAP_NOEXEC:
  2682. return false;
  2683. }
  2684. return false;
  2685. }
  2686. static const struct iommu_ops amd_iommu_ops = {
  2687. .capable = amd_iommu_capable,
  2688. .domain_alloc = amd_iommu_domain_alloc,
  2689. .domain_free = amd_iommu_domain_free,
  2690. .attach_dev = amd_iommu_attach_device,
  2691. .detach_dev = amd_iommu_detach_device,
  2692. .map = amd_iommu_map,
  2693. .unmap = amd_iommu_unmap,
  2694. .map_sg = default_iommu_map_sg,
  2695. .iova_to_phys = amd_iommu_iova_to_phys,
  2696. .pgsize_bitmap = AMD_IOMMU_PGSIZES,
  2697. };
  2698. /*****************************************************************************
  2699. *
  2700. * The next functions do a basic initialization of IOMMU for pass through
  2701. * mode
  2702. *
  2703. * In passthrough mode the IOMMU is initialized and enabled but not used for
  2704. * DMA-API translation.
  2705. *
  2706. *****************************************************************************/
  2707. int __init amd_iommu_init_passthrough(void)
  2708. {
  2709. struct iommu_dev_data *dev_data;
  2710. struct pci_dev *dev = NULL;
  2711. int ret;
  2712. ret = alloc_passthrough_domain();
  2713. if (ret)
  2714. return ret;
  2715. for_each_pci_dev(dev) {
  2716. if (!check_device(&dev->dev))
  2717. continue;
  2718. dev_data = get_dev_data(&dev->dev);
  2719. dev_data->passthrough = true;
  2720. attach_device(&dev->dev, pt_domain);
  2721. }
  2722. amd_iommu_stats_init();
  2723. pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
  2724. return 0;
  2725. }
  2726. /* IOMMUv2 specific functions */
  2727. int amd_iommu_register_ppr_notifier(struct notifier_block *nb)
  2728. {
  2729. return atomic_notifier_chain_register(&ppr_notifier, nb);
  2730. }
  2731. EXPORT_SYMBOL(amd_iommu_register_ppr_notifier);
  2732. int amd_iommu_unregister_ppr_notifier(struct notifier_block *nb)
  2733. {
  2734. return atomic_notifier_chain_unregister(&ppr_notifier, nb);
  2735. }
  2736. EXPORT_SYMBOL(amd_iommu_unregister_ppr_notifier);
  2737. void amd_iommu_domain_direct_map(struct iommu_domain *dom)
  2738. {
  2739. struct protection_domain *domain = to_pdomain(dom);
  2740. unsigned long flags;
  2741. spin_lock_irqsave(&domain->lock, flags);
  2742. /* Update data structure */
  2743. domain->mode = PAGE_MODE_NONE;
  2744. domain->updated = true;
  2745. /* Make changes visible to IOMMUs */
  2746. update_domain(domain);
  2747. /* Page-table is not visible to IOMMU anymore, so free it */
  2748. free_pagetable(domain);
  2749. spin_unlock_irqrestore(&domain->lock, flags);
  2750. }
  2751. EXPORT_SYMBOL(amd_iommu_domain_direct_map);
  2752. int amd_iommu_domain_enable_v2(struct iommu_domain *dom, int pasids)
  2753. {
  2754. struct protection_domain *domain = to_pdomain(dom);
  2755. unsigned long flags;
  2756. int levels, ret;
  2757. if (pasids <= 0 || pasids > (PASID_MASK + 1))
  2758. return -EINVAL;
  2759. /* Number of GCR3 table levels required */
  2760. for (levels = 0; (pasids - 1) & ~0x1ff; pasids >>= 9)
  2761. levels += 1;
  2762. if (levels > amd_iommu_max_glx_val)
  2763. return -EINVAL;
  2764. spin_lock_irqsave(&domain->lock, flags);
  2765. /*
  2766. * Save us all sanity checks whether devices already in the
  2767. * domain support IOMMUv2. Just force that the domain has no
  2768. * devices attached when it is switched into IOMMUv2 mode.
  2769. */
  2770. ret = -EBUSY;
  2771. if (domain->dev_cnt > 0 || domain->flags & PD_IOMMUV2_MASK)
  2772. goto out;
  2773. ret = -ENOMEM;
  2774. domain->gcr3_tbl = (void *)get_zeroed_page(GFP_ATOMIC);
  2775. if (domain->gcr3_tbl == NULL)
  2776. goto out;
  2777. domain->glx = levels;
  2778. domain->flags |= PD_IOMMUV2_MASK;
  2779. domain->updated = true;
  2780. update_domain(domain);
  2781. ret = 0;
  2782. out:
  2783. spin_unlock_irqrestore(&domain->lock, flags);
  2784. return ret;
  2785. }
  2786. EXPORT_SYMBOL(amd_iommu_domain_enable_v2);
  2787. static int __flush_pasid(struct protection_domain *domain, int pasid,
  2788. u64 address, bool size)
  2789. {
  2790. struct iommu_dev_data *dev_data;
  2791. struct iommu_cmd cmd;
  2792. int i, ret;
  2793. if (!(domain->flags & PD_IOMMUV2_MASK))
  2794. return -EINVAL;
  2795. build_inv_iommu_pasid(&cmd, domain->id, pasid, address, size);
  2796. /*
  2797. * IOMMU TLB needs to be flushed before Device TLB to
  2798. * prevent device TLB refill from IOMMU TLB
  2799. */
  2800. for (i = 0; i < amd_iommus_present; ++i) {
  2801. if (domain->dev_iommu[i] == 0)
  2802. continue;
  2803. ret = iommu_queue_command(amd_iommus[i], &cmd);
  2804. if (ret != 0)
  2805. goto out;
  2806. }
  2807. /* Wait until IOMMU TLB flushes are complete */
  2808. domain_flush_complete(domain);
  2809. /* Now flush device TLBs */
  2810. list_for_each_entry(dev_data, &domain->dev_list, list) {
  2811. struct amd_iommu *iommu;
  2812. int qdep;
  2813. BUG_ON(!dev_data->ats.enabled);
  2814. qdep = dev_data->ats.qdep;
  2815. iommu = amd_iommu_rlookup_table[dev_data->devid];
  2816. build_inv_iotlb_pasid(&cmd, dev_data->devid, pasid,
  2817. qdep, address, size);
  2818. ret = iommu_queue_command(iommu, &cmd);
  2819. if (ret != 0)
  2820. goto out;
  2821. }
  2822. /* Wait until all device TLBs are flushed */
  2823. domain_flush_complete(domain);
  2824. ret = 0;
  2825. out:
  2826. return ret;
  2827. }
  2828. static int __amd_iommu_flush_page(struct protection_domain *domain, int pasid,
  2829. u64 address)
  2830. {
  2831. INC_STATS_COUNTER(invalidate_iotlb);
  2832. return __flush_pasid(domain, pasid, address, false);
  2833. }
  2834. int amd_iommu_flush_page(struct iommu_domain *dom, int pasid,
  2835. u64 address)
  2836. {
  2837. struct protection_domain *domain = to_pdomain(dom);
  2838. unsigned long flags;
  2839. int ret;
  2840. spin_lock_irqsave(&domain->lock, flags);
  2841. ret = __amd_iommu_flush_page(domain, pasid, address);
  2842. spin_unlock_irqrestore(&domain->lock, flags);
  2843. return ret;
  2844. }
  2845. EXPORT_SYMBOL(amd_iommu_flush_page);
  2846. static int __amd_iommu_flush_tlb(struct protection_domain *domain, int pasid)
  2847. {
  2848. INC_STATS_COUNTER(invalidate_iotlb_all);
  2849. return __flush_pasid(domain, pasid, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
  2850. true);
  2851. }
  2852. int amd_iommu_flush_tlb(struct iommu_domain *dom, int pasid)
  2853. {
  2854. struct protection_domain *domain = to_pdomain(dom);
  2855. unsigned long flags;
  2856. int ret;
  2857. spin_lock_irqsave(&domain->lock, flags);
  2858. ret = __amd_iommu_flush_tlb(domain, pasid);
  2859. spin_unlock_irqrestore(&domain->lock, flags);
  2860. return ret;
  2861. }
  2862. EXPORT_SYMBOL(amd_iommu_flush_tlb);
  2863. static u64 *__get_gcr3_pte(u64 *root, int level, int pasid, bool alloc)
  2864. {
  2865. int index;
  2866. u64 *pte;
  2867. while (true) {
  2868. index = (pasid >> (9 * level)) & 0x1ff;
  2869. pte = &root[index];
  2870. if (level == 0)
  2871. break;
  2872. if (!(*pte & GCR3_VALID)) {
  2873. if (!alloc)
  2874. return NULL;
  2875. root = (void *)get_zeroed_page(GFP_ATOMIC);
  2876. if (root == NULL)
  2877. return NULL;
  2878. *pte = __pa(root) | GCR3_VALID;
  2879. }
  2880. root = __va(*pte & PAGE_MASK);
  2881. level -= 1;
  2882. }
  2883. return pte;
  2884. }
  2885. static int __set_gcr3(struct protection_domain *domain, int pasid,
  2886. unsigned long cr3)
  2887. {
  2888. u64 *pte;
  2889. if (domain->mode != PAGE_MODE_NONE)
  2890. return -EINVAL;
  2891. pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, true);
  2892. if (pte == NULL)
  2893. return -ENOMEM;
  2894. *pte = (cr3 & PAGE_MASK) | GCR3_VALID;
  2895. return __amd_iommu_flush_tlb(domain, pasid);
  2896. }
  2897. static int __clear_gcr3(struct protection_domain *domain, int pasid)
  2898. {
  2899. u64 *pte;
  2900. if (domain->mode != PAGE_MODE_NONE)
  2901. return -EINVAL;
  2902. pte = __get_gcr3_pte(domain->gcr3_tbl, domain->glx, pasid, false);
  2903. if (pte == NULL)
  2904. return 0;
  2905. *pte = 0;
  2906. return __amd_iommu_flush_tlb(domain, pasid);
  2907. }
  2908. int amd_iommu_domain_set_gcr3(struct iommu_domain *dom, int pasid,
  2909. unsigned long cr3)
  2910. {
  2911. struct protection_domain *domain = to_pdomain(dom);
  2912. unsigned long flags;
  2913. int ret;
  2914. spin_lock_irqsave(&domain->lock, flags);
  2915. ret = __set_gcr3(domain, pasid, cr3);
  2916. spin_unlock_irqrestore(&domain->lock, flags);
  2917. return ret;
  2918. }
  2919. EXPORT_SYMBOL(amd_iommu_domain_set_gcr3);
  2920. int amd_iommu_domain_clear_gcr3(struct iommu_domain *dom, int pasid)
  2921. {
  2922. struct protection_domain *domain = to_pdomain(dom);
  2923. unsigned long flags;
  2924. int ret;
  2925. spin_lock_irqsave(&domain->lock, flags);
  2926. ret = __clear_gcr3(domain, pasid);
  2927. spin_unlock_irqrestore(&domain->lock, flags);
  2928. return ret;
  2929. }
  2930. EXPORT_SYMBOL(amd_iommu_domain_clear_gcr3);
  2931. int amd_iommu_complete_ppr(struct pci_dev *pdev, int pasid,
  2932. int status, int tag)
  2933. {
  2934. struct iommu_dev_data *dev_data;
  2935. struct amd_iommu *iommu;
  2936. struct iommu_cmd cmd;
  2937. INC_STATS_COUNTER(complete_ppr);
  2938. dev_data = get_dev_data(&pdev->dev);
  2939. iommu = amd_iommu_rlookup_table[dev_data->devid];
  2940. build_complete_ppr(&cmd, dev_data->devid, pasid, status,
  2941. tag, dev_data->pri_tlp);
  2942. return iommu_queue_command(iommu, &cmd);
  2943. }
  2944. EXPORT_SYMBOL(amd_iommu_complete_ppr);
  2945. struct iommu_domain *amd_iommu_get_v2_domain(struct pci_dev *pdev)
  2946. {
  2947. struct protection_domain *pdomain;
  2948. pdomain = get_domain(&pdev->dev);
  2949. if (IS_ERR(pdomain))
  2950. return NULL;
  2951. /* Only return IOMMUv2 domains */
  2952. if (!(pdomain->flags & PD_IOMMUV2_MASK))
  2953. return NULL;
  2954. return &pdomain->domain;
  2955. }
  2956. EXPORT_SYMBOL(amd_iommu_get_v2_domain);
  2957. void amd_iommu_enable_device_erratum(struct pci_dev *pdev, u32 erratum)
  2958. {
  2959. struct iommu_dev_data *dev_data;
  2960. if (!amd_iommu_v2_supported())
  2961. return;
  2962. dev_data = get_dev_data(&pdev->dev);
  2963. dev_data->errata |= (1 << erratum);
  2964. }
  2965. EXPORT_SYMBOL(amd_iommu_enable_device_erratum);
  2966. int amd_iommu_device_info(struct pci_dev *pdev,
  2967. struct amd_iommu_device_info *info)
  2968. {
  2969. int max_pasids;
  2970. int pos;
  2971. if (pdev == NULL || info == NULL)
  2972. return -EINVAL;
  2973. if (!amd_iommu_v2_supported())
  2974. return -EINVAL;
  2975. memset(info, 0, sizeof(*info));
  2976. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ATS);
  2977. if (pos)
  2978. info->flags |= AMD_IOMMU_DEVICE_FLAG_ATS_SUP;
  2979. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PRI);
  2980. if (pos)
  2981. info->flags |= AMD_IOMMU_DEVICE_FLAG_PRI_SUP;
  2982. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_PASID);
  2983. if (pos) {
  2984. int features;
  2985. max_pasids = 1 << (9 * (amd_iommu_max_glx_val + 1));
  2986. max_pasids = min(max_pasids, (1 << 20));
  2987. info->flags |= AMD_IOMMU_DEVICE_FLAG_PASID_SUP;
  2988. info->max_pasids = min(pci_max_pasids(pdev), max_pasids);
  2989. features = pci_pasid_features(pdev);
  2990. if (features & PCI_PASID_CAP_EXEC)
  2991. info->flags |= AMD_IOMMU_DEVICE_FLAG_EXEC_SUP;
  2992. if (features & PCI_PASID_CAP_PRIV)
  2993. info->flags |= AMD_IOMMU_DEVICE_FLAG_PRIV_SUP;
  2994. }
  2995. return 0;
  2996. }
  2997. EXPORT_SYMBOL(amd_iommu_device_info);
  2998. #ifdef CONFIG_IRQ_REMAP
  2999. /*****************************************************************************
  3000. *
  3001. * Interrupt Remapping Implementation
  3002. *
  3003. *****************************************************************************/
  3004. union irte {
  3005. u32 val;
  3006. struct {
  3007. u32 valid : 1,
  3008. no_fault : 1,
  3009. int_type : 3,
  3010. rq_eoi : 1,
  3011. dm : 1,
  3012. rsvd_1 : 1,
  3013. destination : 8,
  3014. vector : 8,
  3015. rsvd_2 : 8;
  3016. } fields;
  3017. };
  3018. #define DTE_IRQ_PHYS_ADDR_MASK (((1ULL << 45)-1) << 6)
  3019. #define DTE_IRQ_REMAP_INTCTL (2ULL << 60)
  3020. #define DTE_IRQ_TABLE_LEN (8ULL << 1)
  3021. #define DTE_IRQ_REMAP_ENABLE 1ULL
  3022. static void set_dte_irq_entry(u16 devid, struct irq_remap_table *table)
  3023. {
  3024. u64 dte;
  3025. dte = amd_iommu_dev_table[devid].data[2];
  3026. dte &= ~DTE_IRQ_PHYS_ADDR_MASK;
  3027. dte |= virt_to_phys(table->table);
  3028. dte |= DTE_IRQ_REMAP_INTCTL;
  3029. dte |= DTE_IRQ_TABLE_LEN;
  3030. dte |= DTE_IRQ_REMAP_ENABLE;
  3031. amd_iommu_dev_table[devid].data[2] = dte;
  3032. }
  3033. #define IRTE_ALLOCATED (~1U)
  3034. static struct irq_remap_table *get_irq_table(u16 devid, bool ioapic)
  3035. {
  3036. struct irq_remap_table *table = NULL;
  3037. struct amd_iommu *iommu;
  3038. unsigned long flags;
  3039. u16 alias;
  3040. write_lock_irqsave(&amd_iommu_devtable_lock, flags);
  3041. iommu = amd_iommu_rlookup_table[devid];
  3042. if (!iommu)
  3043. goto out_unlock;
  3044. table = irq_lookup_table[devid];
  3045. if (table)
  3046. goto out;
  3047. alias = amd_iommu_alias_table[devid];
  3048. table = irq_lookup_table[alias];
  3049. if (table) {
  3050. irq_lookup_table[devid] = table;
  3051. set_dte_irq_entry(devid, table);
  3052. iommu_flush_dte(iommu, devid);
  3053. goto out;
  3054. }
  3055. /* Nothing there yet, allocate new irq remapping table */
  3056. table = kzalloc(sizeof(*table), GFP_ATOMIC);
  3057. if (!table)
  3058. goto out;
  3059. /* Initialize table spin-lock */
  3060. spin_lock_init(&table->lock);
  3061. if (ioapic)
  3062. /* Keep the first 32 indexes free for IOAPIC interrupts */
  3063. table->min_index = 32;
  3064. table->table = kmem_cache_alloc(amd_iommu_irq_cache, GFP_ATOMIC);
  3065. if (!table->table) {
  3066. kfree(table);
  3067. table = NULL;
  3068. goto out;
  3069. }
  3070. memset(table->table, 0, MAX_IRQS_PER_TABLE * sizeof(u32));
  3071. if (ioapic) {
  3072. int i;
  3073. for (i = 0; i < 32; ++i)
  3074. table->table[i] = IRTE_ALLOCATED;
  3075. }
  3076. irq_lookup_table[devid] = table;
  3077. set_dte_irq_entry(devid, table);
  3078. iommu_flush_dte(iommu, devid);
  3079. if (devid != alias) {
  3080. irq_lookup_table[alias] = table;
  3081. set_dte_irq_entry(alias, table);
  3082. iommu_flush_dte(iommu, alias);
  3083. }
  3084. out:
  3085. iommu_completion_wait(iommu);
  3086. out_unlock:
  3087. write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
  3088. return table;
  3089. }
  3090. static int alloc_irq_index(struct irq_cfg *cfg, u16 devid, int count)
  3091. {
  3092. struct irq_remap_table *table;
  3093. unsigned long flags;
  3094. int index, c;
  3095. table = get_irq_table(devid, false);
  3096. if (!table)
  3097. return -ENODEV;
  3098. spin_lock_irqsave(&table->lock, flags);
  3099. /* Scan table for free entries */
  3100. for (c = 0, index = table->min_index;
  3101. index < MAX_IRQS_PER_TABLE;
  3102. ++index) {
  3103. if (table->table[index] == 0)
  3104. c += 1;
  3105. else
  3106. c = 0;
  3107. if (c == count) {
  3108. struct irq_2_irte *irte_info;
  3109. for (; c != 0; --c)
  3110. table->table[index - c + 1] = IRTE_ALLOCATED;
  3111. index -= count - 1;
  3112. cfg->remapped = 1;
  3113. irte_info = &cfg->irq_2_irte;
  3114. irte_info->devid = devid;
  3115. irte_info->index = index;
  3116. goto out;
  3117. }
  3118. }
  3119. index = -ENOSPC;
  3120. out:
  3121. spin_unlock_irqrestore(&table->lock, flags);
  3122. return index;
  3123. }
  3124. static int get_irte(u16 devid, int index, union irte *irte)
  3125. {
  3126. struct irq_remap_table *table;
  3127. unsigned long flags;
  3128. table = get_irq_table(devid, false);
  3129. if (!table)
  3130. return -ENOMEM;
  3131. spin_lock_irqsave(&table->lock, flags);
  3132. irte->val = table->table[index];
  3133. spin_unlock_irqrestore(&table->lock, flags);
  3134. return 0;
  3135. }
  3136. static int modify_irte(u16 devid, int index, union irte irte)
  3137. {
  3138. struct irq_remap_table *table;
  3139. struct amd_iommu *iommu;
  3140. unsigned long flags;
  3141. iommu = amd_iommu_rlookup_table[devid];
  3142. if (iommu == NULL)
  3143. return -EINVAL;
  3144. table = get_irq_table(devid, false);
  3145. if (!table)
  3146. return -ENOMEM;
  3147. spin_lock_irqsave(&table->lock, flags);
  3148. table->table[index] = irte.val;
  3149. spin_unlock_irqrestore(&table->lock, flags);
  3150. iommu_flush_irt(iommu, devid);
  3151. iommu_completion_wait(iommu);
  3152. return 0;
  3153. }
  3154. static void free_irte(u16 devid, int index)
  3155. {
  3156. struct irq_remap_table *table;
  3157. struct amd_iommu *iommu;
  3158. unsigned long flags;
  3159. iommu = amd_iommu_rlookup_table[devid];
  3160. if (iommu == NULL)
  3161. return;
  3162. table = get_irq_table(devid, false);
  3163. if (!table)
  3164. return;
  3165. spin_lock_irqsave(&table->lock, flags);
  3166. table->table[index] = 0;
  3167. spin_unlock_irqrestore(&table->lock, flags);
  3168. iommu_flush_irt(iommu, devid);
  3169. iommu_completion_wait(iommu);
  3170. }
  3171. static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
  3172. unsigned int destination, int vector,
  3173. struct io_apic_irq_attr *attr)
  3174. {
  3175. struct irq_remap_table *table;
  3176. struct irq_2_irte *irte_info;
  3177. struct irq_cfg *cfg;
  3178. union irte irte;
  3179. int ioapic_id;
  3180. int index;
  3181. int devid;
  3182. int ret;
  3183. cfg = irq_cfg(irq);
  3184. if (!cfg)
  3185. return -EINVAL;
  3186. irte_info = &cfg->irq_2_irte;
  3187. ioapic_id = mpc_ioapic_id(attr->ioapic);
  3188. devid = get_ioapic_devid(ioapic_id);
  3189. if (devid < 0)
  3190. return devid;
  3191. table = get_irq_table(devid, true);
  3192. if (table == NULL)
  3193. return -ENOMEM;
  3194. index = attr->ioapic_pin;
  3195. /* Setup IRQ remapping info */
  3196. cfg->remapped = 1;
  3197. irte_info->devid = devid;
  3198. irte_info->index = index;
  3199. /* Setup IRTE for IOMMU */
  3200. irte.val = 0;
  3201. irte.fields.vector = vector;
  3202. irte.fields.int_type = apic->irq_delivery_mode;
  3203. irte.fields.destination = destination;
  3204. irte.fields.dm = apic->irq_dest_mode;
  3205. irte.fields.valid = 1;
  3206. ret = modify_irte(devid, index, irte);
  3207. if (ret)
  3208. return ret;
  3209. /* Setup IOAPIC entry */
  3210. memset(entry, 0, sizeof(*entry));
  3211. entry->vector = index;
  3212. entry->mask = 0;
  3213. entry->trigger = attr->trigger;
  3214. entry->polarity = attr->polarity;
  3215. /*
  3216. * Mask level triggered irqs.
  3217. */
  3218. if (attr->trigger)
  3219. entry->mask = 1;
  3220. return 0;
  3221. }
  3222. static int set_affinity(struct irq_data *data, const struct cpumask *mask,
  3223. bool force)
  3224. {
  3225. struct irq_2_irte *irte_info;
  3226. unsigned int dest, irq;
  3227. struct irq_cfg *cfg;
  3228. union irte irte;
  3229. int err;
  3230. if (!config_enabled(CONFIG_SMP))
  3231. return -1;
  3232. cfg = irqd_cfg(data);
  3233. irq = data->irq;
  3234. irte_info = &cfg->irq_2_irte;
  3235. if (!cpumask_intersects(mask, cpu_online_mask))
  3236. return -EINVAL;
  3237. if (get_irte(irte_info->devid, irte_info->index, &irte))
  3238. return -EBUSY;
  3239. if (assign_irq_vector(irq, cfg, mask))
  3240. return -EBUSY;
  3241. err = apic->cpu_mask_to_apicid_and(cfg->domain, mask, &dest);
  3242. if (err) {
  3243. if (assign_irq_vector(irq, cfg, data->affinity))
  3244. pr_err("AMD-Vi: Failed to recover vector for irq %d\n", irq);
  3245. return err;
  3246. }
  3247. irte.fields.vector = cfg->vector;
  3248. irte.fields.destination = dest;
  3249. modify_irte(irte_info->devid, irte_info->index, irte);
  3250. if (cfg->move_in_progress)
  3251. send_cleanup_vector(cfg);
  3252. cpumask_copy(data->affinity, mask);
  3253. return 0;
  3254. }
  3255. static int free_irq(int irq)
  3256. {
  3257. struct irq_2_irte *irte_info;
  3258. struct irq_cfg *cfg;
  3259. cfg = irq_cfg(irq);
  3260. if (!cfg)
  3261. return -EINVAL;
  3262. irte_info = &cfg->irq_2_irte;
  3263. free_irte(irte_info->devid, irte_info->index);
  3264. return 0;
  3265. }
  3266. static void compose_msi_msg(struct pci_dev *pdev,
  3267. unsigned int irq, unsigned int dest,
  3268. struct msi_msg *msg, u8 hpet_id)
  3269. {
  3270. struct irq_2_irte *irte_info;
  3271. struct irq_cfg *cfg;
  3272. union irte irte;
  3273. cfg = irq_cfg(irq);
  3274. if (!cfg)
  3275. return;
  3276. irte_info = &cfg->irq_2_irte;
  3277. irte.val = 0;
  3278. irte.fields.vector = cfg->vector;
  3279. irte.fields.int_type = apic->irq_delivery_mode;
  3280. irte.fields.destination = dest;
  3281. irte.fields.dm = apic->irq_dest_mode;
  3282. irte.fields.valid = 1;
  3283. modify_irte(irte_info->devid, irte_info->index, irte);
  3284. msg->address_hi = MSI_ADDR_BASE_HI;
  3285. msg->address_lo = MSI_ADDR_BASE_LO;
  3286. msg->data = irte_info->index;
  3287. }
  3288. static int msi_alloc_irq(struct pci_dev *pdev, int irq, int nvec)
  3289. {
  3290. struct irq_cfg *cfg;
  3291. int index;
  3292. u16 devid;
  3293. if (!pdev)
  3294. return -EINVAL;
  3295. cfg = irq_cfg(irq);
  3296. if (!cfg)
  3297. return -EINVAL;
  3298. devid = get_device_id(&pdev->dev);
  3299. index = alloc_irq_index(cfg, devid, nvec);
  3300. return index < 0 ? MAX_IRQS_PER_TABLE : index;
  3301. }
  3302. static int msi_setup_irq(struct pci_dev *pdev, unsigned int irq,
  3303. int index, int offset)
  3304. {
  3305. struct irq_2_irte *irte_info;
  3306. struct irq_cfg *cfg;
  3307. u16 devid;
  3308. if (!pdev)
  3309. return -EINVAL;
  3310. cfg = irq_cfg(irq);
  3311. if (!cfg)
  3312. return -EINVAL;
  3313. if (index >= MAX_IRQS_PER_TABLE)
  3314. return 0;
  3315. devid = get_device_id(&pdev->dev);
  3316. irte_info = &cfg->irq_2_irte;
  3317. cfg->remapped = 1;
  3318. irte_info->devid = devid;
  3319. irte_info->index = index + offset;
  3320. return 0;
  3321. }
  3322. static int alloc_hpet_msi(unsigned int irq, unsigned int id)
  3323. {
  3324. struct irq_2_irte *irte_info;
  3325. struct irq_cfg *cfg;
  3326. int index, devid;
  3327. cfg = irq_cfg(irq);
  3328. if (!cfg)
  3329. return -EINVAL;
  3330. irte_info = &cfg->irq_2_irte;
  3331. devid = get_hpet_devid(id);
  3332. if (devid < 0)
  3333. return devid;
  3334. index = alloc_irq_index(cfg, devid, 1);
  3335. if (index < 0)
  3336. return index;
  3337. cfg->remapped = 1;
  3338. irte_info->devid = devid;
  3339. irte_info->index = index;
  3340. return 0;
  3341. }
  3342. struct irq_remap_ops amd_iommu_irq_ops = {
  3343. .prepare = amd_iommu_prepare,
  3344. .enable = amd_iommu_enable,
  3345. .disable = amd_iommu_disable,
  3346. .reenable = amd_iommu_reenable,
  3347. .enable_faulting = amd_iommu_enable_faulting,
  3348. .setup_ioapic_entry = setup_ioapic_entry,
  3349. .set_affinity = set_affinity,
  3350. .free_irq = free_irq,
  3351. .compose_msi_msg = compose_msi_msg,
  3352. .msi_alloc_irq = msi_alloc_irq,
  3353. .msi_setup_irq = msi_setup_irq,
  3354. .alloc_hpet_msi = alloc_hpet_msi,
  3355. };
  3356. #endif