pmu.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. /*
  2. * linux/arch/arm/include/asm/pmu.h
  3. *
  4. * Copyright (C) 2009 picoChip Designs Ltd, Jamie Iles
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #ifndef __ARM_PMU_H__
  12. #define __ARM_PMU_H__
  13. #include <linux/interrupt.h>
  14. #include <linux/perf_event.h>
  15. #include <asm/cputype.h>
  16. /*
  17. * struct arm_pmu_platdata - ARM PMU platform data
  18. *
  19. * @handle_irq: an optional handler which will be called from the
  20. * interrupt and passed the address of the low level handler,
  21. * and can be used to implement any platform specific handling
  22. * before or after calling it.
  23. * @runtime_resume: an optional handler which will be called by the
  24. * runtime PM framework following a call to pm_runtime_get().
  25. * Note that if pm_runtime_get() is called more than once in
  26. * succession this handler will only be called once.
  27. * @runtime_suspend: an optional handler which will be called by the
  28. * runtime PM framework following a call to pm_runtime_put().
  29. * Note that if pm_runtime_get() is called more than once in
  30. * succession this handler will only be called following the
  31. * final call to pm_runtime_put() that actually disables the
  32. * hardware.
  33. */
  34. struct arm_pmu_platdata {
  35. irqreturn_t (*handle_irq)(int irq, void *dev,
  36. irq_handler_t pmu_handler);
  37. int (*runtime_resume)(struct device *dev);
  38. int (*runtime_suspend)(struct device *dev);
  39. };
  40. #ifdef CONFIG_HW_PERF_EVENTS
  41. /*
  42. * The ARMv7 CPU PMU supports up to 32 event counters.
  43. */
  44. #define ARMPMU_MAX_HWEVENTS 32
  45. #define HW_OP_UNSUPPORTED 0xFFFF
  46. #define C(_x) PERF_COUNT_HW_CACHE_##_x
  47. #define CACHE_OP_UNSUPPORTED 0xFFFF
  48. #define PERF_MAP_ALL_UNSUPPORTED \
  49. [0 ... PERF_COUNT_HW_MAX - 1] = HW_OP_UNSUPPORTED
  50. #define PERF_CACHE_MAP_ALL_UNSUPPORTED \
  51. [0 ... C(MAX) - 1] = { \
  52. [0 ... C(OP_MAX) - 1] = { \
  53. [0 ... C(RESULT_MAX) - 1] = CACHE_OP_UNSUPPORTED, \
  54. }, \
  55. }
  56. /* The events for a given PMU register set. */
  57. struct pmu_hw_events {
  58. /*
  59. * The events that are active on the PMU for the given index.
  60. */
  61. struct perf_event *events[ARMPMU_MAX_HWEVENTS];
  62. /*
  63. * A 1 bit for an index indicates that the counter is being used for
  64. * an event. A 0 means that the counter can be used.
  65. */
  66. DECLARE_BITMAP(used_mask, ARMPMU_MAX_HWEVENTS);
  67. /*
  68. * Hardware lock to serialize accesses to PMU registers. Needed for the
  69. * read/modify/write sequences.
  70. */
  71. raw_spinlock_t pmu_lock;
  72. /*
  73. * When using percpu IRQs, we need a percpu dev_id. Place it here as we
  74. * already have to allocate this struct per cpu.
  75. */
  76. struct arm_pmu *percpu_pmu;
  77. };
  78. struct arm_pmu {
  79. struct pmu pmu;
  80. cpumask_t active_irqs;
  81. int *irq_affinity;
  82. char *name;
  83. irqreturn_t (*handle_irq)(int irq_num, void *dev);
  84. void (*enable)(struct perf_event *event);
  85. void (*disable)(struct perf_event *event);
  86. int (*get_event_idx)(struct pmu_hw_events *hw_events,
  87. struct perf_event *event);
  88. void (*clear_event_idx)(struct pmu_hw_events *hw_events,
  89. struct perf_event *event);
  90. int (*set_event_filter)(struct hw_perf_event *evt,
  91. struct perf_event_attr *attr);
  92. u32 (*read_counter)(struct perf_event *event);
  93. void (*write_counter)(struct perf_event *event, u32 val);
  94. void (*start)(struct arm_pmu *);
  95. void (*stop)(struct arm_pmu *);
  96. void (*reset)(void *);
  97. int (*request_irq)(struct arm_pmu *, irq_handler_t handler);
  98. void (*free_irq)(struct arm_pmu *);
  99. int (*map_event)(struct perf_event *event);
  100. int num_events;
  101. atomic_t active_events;
  102. struct mutex reserve_mutex;
  103. u64 max_period;
  104. struct platform_device *plat_device;
  105. struct pmu_hw_events __percpu *hw_events;
  106. struct notifier_block hotplug_nb;
  107. };
  108. #define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
  109. extern const struct dev_pm_ops armpmu_dev_pm_ops;
  110. int armpmu_register(struct arm_pmu *armpmu, int type);
  111. u64 armpmu_event_update(struct perf_event *event);
  112. int armpmu_event_set_period(struct perf_event *event);
  113. int armpmu_map_event(struct perf_event *event,
  114. const unsigned (*event_map)[PERF_COUNT_HW_MAX],
  115. const unsigned (*cache_map)[PERF_COUNT_HW_CACHE_MAX]
  116. [PERF_COUNT_HW_CACHE_OP_MAX]
  117. [PERF_COUNT_HW_CACHE_RESULT_MAX],
  118. u32 raw_event_mask);
  119. struct pmu_probe_info {
  120. unsigned int cpuid;
  121. unsigned int mask;
  122. int (*init)(struct arm_pmu *);
  123. };
  124. #define PMU_PROBE(_cpuid, _mask, _fn) \
  125. { \
  126. .cpuid = (_cpuid), \
  127. .mask = (_mask), \
  128. .init = (_fn), \
  129. }
  130. #define ARM_PMU_PROBE(_cpuid, _fn) \
  131. PMU_PROBE(_cpuid, ARM_CPU_PART_MASK, _fn)
  132. #define ARM_PMU_XSCALE_MASK ((0xff << 24) | ARM_CPU_XSCALE_ARCH_MASK)
  133. #define XSCALE_PMU_PROBE(_version, _fn) \
  134. PMU_PROBE(ARM_CPU_IMP_INTEL << 24 | _version, ARM_PMU_XSCALE_MASK, _fn)
  135. #endif /* CONFIG_HW_PERF_EVENTS */
  136. #endif /* __ARM_PMU_H__ */