main.c 159 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #include <linux/bitmap.h>
  41. #if defined(CONFIG_X86)
  42. #include <asm/pat.h>
  43. #endif
  44. #include <linux/sched.h>
  45. #include <linux/sched/mm.h>
  46. #include <linux/sched/task.h>
  47. #include <linux/delay.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_addr.h>
  50. #include <rdma/ib_cache.h>
  51. #include <linux/mlx5/port.h>
  52. #include <linux/mlx5/vport.h>
  53. #include <linux/mlx5/fs.h>
  54. #include <linux/list.h>
  55. #include <rdma/ib_smi.h>
  56. #include <rdma/ib_umem.h>
  57. #include <linux/in.h>
  58. #include <linux/etherdevice.h>
  59. #include "mlx5_ib.h"
  60. #include "ib_rep.h"
  61. #include "cmd.h"
  62. #include <linux/mlx5/fs_helpers.h>
  63. #include <linux/mlx5/accel.h>
  64. #include <rdma/uverbs_std_types.h>
  65. #include <rdma/mlx5_user_ioctl_verbs.h>
  66. #include <rdma/mlx5_user_ioctl_cmds.h>
  67. #define UVERBS_MODULE_NAME mlx5_ib
  68. #include <rdma/uverbs_named_ioctl.h>
  69. #define DRIVER_NAME "mlx5_ib"
  70. #define DRIVER_VERSION "5.0-0"
  71. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  72. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. static char mlx5_version[] =
  75. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  76. DRIVER_VERSION "\n";
  77. struct mlx5_ib_event_work {
  78. struct work_struct work;
  79. struct mlx5_core_dev *dev;
  80. void *context;
  81. enum mlx5_dev_event event;
  82. unsigned long param;
  83. };
  84. enum {
  85. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  86. };
  87. static struct workqueue_struct *mlx5_ib_event_wq;
  88. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  89. static LIST_HEAD(mlx5_ib_dev_list);
  90. /*
  91. * This mutex should be held when accessing either of the above lists
  92. */
  93. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  94. /* We can't use an array for xlt_emergency_page because dma_map_single
  95. * doesn't work on kernel modules memory
  96. */
  97. static unsigned long xlt_emergency_page;
  98. static struct mutex xlt_emergency_page_mutex;
  99. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  100. {
  101. struct mlx5_ib_dev *dev;
  102. mutex_lock(&mlx5_ib_multiport_mutex);
  103. dev = mpi->ibdev;
  104. mutex_unlock(&mlx5_ib_multiport_mutex);
  105. return dev;
  106. }
  107. static enum rdma_link_layer
  108. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  109. {
  110. switch (port_type_cap) {
  111. case MLX5_CAP_PORT_TYPE_IB:
  112. return IB_LINK_LAYER_INFINIBAND;
  113. case MLX5_CAP_PORT_TYPE_ETH:
  114. return IB_LINK_LAYER_ETHERNET;
  115. default:
  116. return IB_LINK_LAYER_UNSPECIFIED;
  117. }
  118. }
  119. static enum rdma_link_layer
  120. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  121. {
  122. struct mlx5_ib_dev *dev = to_mdev(device);
  123. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  124. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  125. }
  126. static int get_port_state(struct ib_device *ibdev,
  127. u8 port_num,
  128. enum ib_port_state *state)
  129. {
  130. struct ib_port_attr attr;
  131. int ret;
  132. memset(&attr, 0, sizeof(attr));
  133. ret = ibdev->query_port(ibdev, port_num, &attr);
  134. if (!ret)
  135. *state = attr.state;
  136. return ret;
  137. }
  138. static int mlx5_netdev_event(struct notifier_block *this,
  139. unsigned long event, void *ptr)
  140. {
  141. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  142. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  143. u8 port_num = roce->native_port_num;
  144. struct mlx5_core_dev *mdev;
  145. struct mlx5_ib_dev *ibdev;
  146. ibdev = roce->dev;
  147. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  148. if (!mdev)
  149. return NOTIFY_DONE;
  150. switch (event) {
  151. case NETDEV_REGISTER:
  152. case NETDEV_UNREGISTER:
  153. write_lock(&roce->netdev_lock);
  154. if (ibdev->rep) {
  155. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  156. struct net_device *rep_ndev;
  157. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  158. ibdev->rep->vport);
  159. if (rep_ndev == ndev)
  160. roce->netdev = (event == NETDEV_UNREGISTER) ?
  161. NULL : ndev;
  162. } else if (ndev->dev.parent == &mdev->pdev->dev) {
  163. roce->netdev = (event == NETDEV_UNREGISTER) ?
  164. NULL : ndev;
  165. }
  166. write_unlock(&roce->netdev_lock);
  167. break;
  168. case NETDEV_CHANGE:
  169. case NETDEV_UP:
  170. case NETDEV_DOWN: {
  171. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  172. struct net_device *upper = NULL;
  173. if (lag_ndev) {
  174. upper = netdev_master_upper_dev_get(lag_ndev);
  175. dev_put(lag_ndev);
  176. }
  177. if ((upper == ndev || (!upper && ndev == roce->netdev))
  178. && ibdev->ib_active) {
  179. struct ib_event ibev = { };
  180. enum ib_port_state port_state;
  181. if (get_port_state(&ibdev->ib_dev, port_num,
  182. &port_state))
  183. goto done;
  184. if (roce->last_port_state == port_state)
  185. goto done;
  186. roce->last_port_state = port_state;
  187. ibev.device = &ibdev->ib_dev;
  188. if (port_state == IB_PORT_DOWN)
  189. ibev.event = IB_EVENT_PORT_ERR;
  190. else if (port_state == IB_PORT_ACTIVE)
  191. ibev.event = IB_EVENT_PORT_ACTIVE;
  192. else
  193. goto done;
  194. ibev.element.port_num = port_num;
  195. ib_dispatch_event(&ibev);
  196. }
  197. break;
  198. }
  199. default:
  200. break;
  201. }
  202. done:
  203. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  204. return NOTIFY_DONE;
  205. }
  206. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  207. u8 port_num)
  208. {
  209. struct mlx5_ib_dev *ibdev = to_mdev(device);
  210. struct net_device *ndev;
  211. struct mlx5_core_dev *mdev;
  212. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  213. if (!mdev)
  214. return NULL;
  215. ndev = mlx5_lag_get_roce_netdev(mdev);
  216. if (ndev)
  217. goto out;
  218. /* Ensure ndev does not disappear before we invoke dev_hold()
  219. */
  220. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  221. ndev = ibdev->roce[port_num - 1].netdev;
  222. if (ndev)
  223. dev_hold(ndev);
  224. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  225. out:
  226. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  227. return ndev;
  228. }
  229. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  230. u8 ib_port_num,
  231. u8 *native_port_num)
  232. {
  233. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  234. ib_port_num);
  235. struct mlx5_core_dev *mdev = NULL;
  236. struct mlx5_ib_multiport_info *mpi;
  237. struct mlx5_ib_port *port;
  238. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  239. ll != IB_LINK_LAYER_ETHERNET) {
  240. if (native_port_num)
  241. *native_port_num = ib_port_num;
  242. return ibdev->mdev;
  243. }
  244. if (native_port_num)
  245. *native_port_num = 1;
  246. port = &ibdev->port[ib_port_num - 1];
  247. if (!port)
  248. return NULL;
  249. spin_lock(&port->mp.mpi_lock);
  250. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  251. if (mpi && !mpi->unaffiliate) {
  252. mdev = mpi->mdev;
  253. /* If it's the master no need to refcount, it'll exist
  254. * as long as the ib_dev exists.
  255. */
  256. if (!mpi->is_master)
  257. mpi->mdev_refcnt++;
  258. }
  259. spin_unlock(&port->mp.mpi_lock);
  260. return mdev;
  261. }
  262. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  263. {
  264. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  265. port_num);
  266. struct mlx5_ib_multiport_info *mpi;
  267. struct mlx5_ib_port *port;
  268. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  269. return;
  270. port = &ibdev->port[port_num - 1];
  271. spin_lock(&port->mp.mpi_lock);
  272. mpi = ibdev->port[port_num - 1].mp.mpi;
  273. if (mpi->is_master)
  274. goto out;
  275. mpi->mdev_refcnt--;
  276. if (mpi->unaffiliate)
  277. complete(&mpi->unref_comp);
  278. out:
  279. spin_unlock(&port->mp.mpi_lock);
  280. }
  281. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  282. u8 *active_width)
  283. {
  284. switch (eth_proto_oper) {
  285. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  286. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  287. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  288. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  289. *active_width = IB_WIDTH_1X;
  290. *active_speed = IB_SPEED_SDR;
  291. break;
  292. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  293. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  294. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  295. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  296. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  297. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  298. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  299. *active_width = IB_WIDTH_1X;
  300. *active_speed = IB_SPEED_QDR;
  301. break;
  302. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  303. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  304. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  305. *active_width = IB_WIDTH_1X;
  306. *active_speed = IB_SPEED_EDR;
  307. break;
  308. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  309. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  310. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  311. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  312. *active_width = IB_WIDTH_4X;
  313. *active_speed = IB_SPEED_QDR;
  314. break;
  315. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  316. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  317. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  318. *active_width = IB_WIDTH_1X;
  319. *active_speed = IB_SPEED_HDR;
  320. break;
  321. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  322. *active_width = IB_WIDTH_4X;
  323. *active_speed = IB_SPEED_FDR;
  324. break;
  325. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  326. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  327. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  328. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  329. *active_width = IB_WIDTH_4X;
  330. *active_speed = IB_SPEED_EDR;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  338. struct ib_port_attr *props)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(device);
  341. struct mlx5_core_dev *mdev;
  342. struct net_device *ndev, *upper;
  343. enum ib_mtu ndev_ib_mtu;
  344. bool put_mdev = true;
  345. u16 qkey_viol_cntr;
  346. u32 eth_prot_oper;
  347. u8 mdev_port_num;
  348. int err;
  349. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  350. if (!mdev) {
  351. /* This means the port isn't affiliated yet. Get the
  352. * info for the master port instead.
  353. */
  354. put_mdev = false;
  355. mdev = dev->mdev;
  356. mdev_port_num = 1;
  357. port_num = 1;
  358. }
  359. /* Possible bad flows are checked before filling out props so in case
  360. * of an error it will still be zeroed out.
  361. */
  362. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  363. mdev_port_num);
  364. if (err)
  365. goto out;
  366. props->active_width = IB_WIDTH_4X;
  367. props->active_speed = IB_SPEED_QDR;
  368. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  369. &props->active_width);
  370. props->port_cap_flags |= IB_PORT_CM_SUP;
  371. props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
  372. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  373. roce_address_table_size);
  374. props->max_mtu = IB_MTU_4096;
  375. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  376. props->pkey_tbl_len = 1;
  377. props->state = IB_PORT_DOWN;
  378. props->phys_state = 3;
  379. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  380. props->qkey_viol_cntr = qkey_viol_cntr;
  381. /* If this is a stub query for an unaffiliated port stop here */
  382. if (!put_mdev)
  383. goto out;
  384. ndev = mlx5_ib_get_netdev(device, port_num);
  385. if (!ndev)
  386. goto out;
  387. if (mlx5_lag_is_active(dev->mdev)) {
  388. rcu_read_lock();
  389. upper = netdev_master_upper_dev_get_rcu(ndev);
  390. if (upper) {
  391. dev_put(ndev);
  392. ndev = upper;
  393. dev_hold(ndev);
  394. }
  395. rcu_read_unlock();
  396. }
  397. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  398. props->state = IB_PORT_ACTIVE;
  399. props->phys_state = 5;
  400. }
  401. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  402. dev_put(ndev);
  403. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  404. out:
  405. if (put_mdev)
  406. mlx5_ib_put_native_port_mdev(dev, port_num);
  407. return err;
  408. }
  409. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  410. unsigned int index, const union ib_gid *gid,
  411. const struct ib_gid_attr *attr)
  412. {
  413. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  414. u8 roce_version = 0;
  415. u8 roce_l3_type = 0;
  416. bool vlan = false;
  417. u8 mac[ETH_ALEN];
  418. u16 vlan_id = 0;
  419. if (gid) {
  420. gid_type = attr->gid_type;
  421. ether_addr_copy(mac, attr->ndev->dev_addr);
  422. if (is_vlan_dev(attr->ndev)) {
  423. vlan = true;
  424. vlan_id = vlan_dev_vlan_id(attr->ndev);
  425. }
  426. }
  427. switch (gid_type) {
  428. case IB_GID_TYPE_IB:
  429. roce_version = MLX5_ROCE_VERSION_1;
  430. break;
  431. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  432. roce_version = MLX5_ROCE_VERSION_2;
  433. if (ipv6_addr_v4mapped((void *)gid))
  434. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  435. else
  436. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  437. break;
  438. default:
  439. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  440. }
  441. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  442. roce_l3_type, gid->raw, mac, vlan,
  443. vlan_id, port_num);
  444. }
  445. static int mlx5_ib_add_gid(const union ib_gid *gid,
  446. const struct ib_gid_attr *attr,
  447. __always_unused void **context)
  448. {
  449. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  450. attr->index, gid, attr);
  451. }
  452. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  453. __always_unused void **context)
  454. {
  455. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  456. attr->index, NULL, NULL);
  457. }
  458. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
  459. int index)
  460. {
  461. struct ib_gid_attr attr;
  462. union ib_gid gid;
  463. if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
  464. return 0;
  465. dev_put(attr.ndev);
  466. if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  467. return 0;
  468. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  469. }
  470. int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
  471. int index, enum ib_gid_type *gid_type)
  472. {
  473. struct ib_gid_attr attr;
  474. union ib_gid gid;
  475. int ret;
  476. ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
  477. if (ret)
  478. return ret;
  479. dev_put(attr.ndev);
  480. *gid_type = attr.gid_type;
  481. return 0;
  482. }
  483. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  484. {
  485. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  486. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  487. return 0;
  488. }
  489. enum {
  490. MLX5_VPORT_ACCESS_METHOD_MAD,
  491. MLX5_VPORT_ACCESS_METHOD_HCA,
  492. MLX5_VPORT_ACCESS_METHOD_NIC,
  493. };
  494. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  495. {
  496. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  497. return MLX5_VPORT_ACCESS_METHOD_MAD;
  498. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  499. IB_LINK_LAYER_ETHERNET)
  500. return MLX5_VPORT_ACCESS_METHOD_NIC;
  501. return MLX5_VPORT_ACCESS_METHOD_HCA;
  502. }
  503. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  504. u8 atomic_size_qp,
  505. struct ib_device_attr *props)
  506. {
  507. u8 tmp;
  508. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  509. u8 atomic_req_8B_endianness_mode =
  510. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  511. /* Check if HW supports 8 bytes standard atomic operations and capable
  512. * of host endianness respond
  513. */
  514. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  515. if (((atomic_operations & tmp) == tmp) &&
  516. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  517. (atomic_req_8B_endianness_mode)) {
  518. props->atomic_cap = IB_ATOMIC_HCA;
  519. } else {
  520. props->atomic_cap = IB_ATOMIC_NONE;
  521. }
  522. }
  523. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  524. struct ib_device_attr *props)
  525. {
  526. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  527. get_atomic_caps(dev, atomic_size_qp, props);
  528. }
  529. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  530. struct ib_device_attr *props)
  531. {
  532. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  533. get_atomic_caps(dev, atomic_size_qp, props);
  534. }
  535. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  536. {
  537. struct ib_device_attr props = {};
  538. get_atomic_caps_dc(dev, &props);
  539. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  540. }
  541. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  542. __be64 *sys_image_guid)
  543. {
  544. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  545. struct mlx5_core_dev *mdev = dev->mdev;
  546. u64 tmp;
  547. int err;
  548. switch (mlx5_get_vport_access_method(ibdev)) {
  549. case MLX5_VPORT_ACCESS_METHOD_MAD:
  550. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  551. sys_image_guid);
  552. case MLX5_VPORT_ACCESS_METHOD_HCA:
  553. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  554. break;
  555. case MLX5_VPORT_ACCESS_METHOD_NIC:
  556. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. if (!err)
  562. *sys_image_guid = cpu_to_be64(tmp);
  563. return err;
  564. }
  565. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  566. u16 *max_pkeys)
  567. {
  568. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  569. struct mlx5_core_dev *mdev = dev->mdev;
  570. switch (mlx5_get_vport_access_method(ibdev)) {
  571. case MLX5_VPORT_ACCESS_METHOD_MAD:
  572. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  573. case MLX5_VPORT_ACCESS_METHOD_HCA:
  574. case MLX5_VPORT_ACCESS_METHOD_NIC:
  575. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  576. pkey_table_size));
  577. return 0;
  578. default:
  579. return -EINVAL;
  580. }
  581. }
  582. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  583. u32 *vendor_id)
  584. {
  585. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  586. switch (mlx5_get_vport_access_method(ibdev)) {
  587. case MLX5_VPORT_ACCESS_METHOD_MAD:
  588. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  589. case MLX5_VPORT_ACCESS_METHOD_HCA:
  590. case MLX5_VPORT_ACCESS_METHOD_NIC:
  591. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  592. default:
  593. return -EINVAL;
  594. }
  595. }
  596. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  597. __be64 *node_guid)
  598. {
  599. u64 tmp;
  600. int err;
  601. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  602. case MLX5_VPORT_ACCESS_METHOD_MAD:
  603. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  604. case MLX5_VPORT_ACCESS_METHOD_HCA:
  605. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  606. break;
  607. case MLX5_VPORT_ACCESS_METHOD_NIC:
  608. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  609. break;
  610. default:
  611. return -EINVAL;
  612. }
  613. if (!err)
  614. *node_guid = cpu_to_be64(tmp);
  615. return err;
  616. }
  617. struct mlx5_reg_node_desc {
  618. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  619. };
  620. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  621. {
  622. struct mlx5_reg_node_desc in;
  623. if (mlx5_use_mad_ifc(dev))
  624. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  625. memset(&in, 0, sizeof(in));
  626. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  627. sizeof(struct mlx5_reg_node_desc),
  628. MLX5_REG_NODE_DESC, 0, 0);
  629. }
  630. static int mlx5_ib_query_device(struct ib_device *ibdev,
  631. struct ib_device_attr *props,
  632. struct ib_udata *uhw)
  633. {
  634. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  635. struct mlx5_core_dev *mdev = dev->mdev;
  636. int err = -ENOMEM;
  637. int max_sq_desc;
  638. int max_rq_sg;
  639. int max_sq_sg;
  640. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  641. bool raw_support = !mlx5_core_mp_enabled(mdev);
  642. struct mlx5_ib_query_device_resp resp = {};
  643. size_t resp_len;
  644. u64 max_tso;
  645. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  646. if (uhw->outlen && uhw->outlen < resp_len)
  647. return -EINVAL;
  648. else
  649. resp.response_length = resp_len;
  650. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  651. return -EINVAL;
  652. memset(props, 0, sizeof(*props));
  653. err = mlx5_query_system_image_guid(ibdev,
  654. &props->sys_image_guid);
  655. if (err)
  656. return err;
  657. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  658. if (err)
  659. return err;
  660. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  661. if (err)
  662. return err;
  663. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  664. (fw_rev_min(dev->mdev) << 16) |
  665. fw_rev_sub(dev->mdev);
  666. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  667. IB_DEVICE_PORT_ACTIVE_EVENT |
  668. IB_DEVICE_SYS_IMAGE_GUID |
  669. IB_DEVICE_RC_RNR_NAK_GEN;
  670. if (MLX5_CAP_GEN(mdev, pkv))
  671. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  672. if (MLX5_CAP_GEN(mdev, qkv))
  673. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  674. if (MLX5_CAP_GEN(mdev, apm))
  675. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  676. if (MLX5_CAP_GEN(mdev, xrc))
  677. props->device_cap_flags |= IB_DEVICE_XRC;
  678. if (MLX5_CAP_GEN(mdev, imaicl)) {
  679. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  680. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  681. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  682. /* We support 'Gappy' memory registration too */
  683. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  684. }
  685. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  686. if (MLX5_CAP_GEN(mdev, sho)) {
  687. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  688. /* At this stage no support for signature handover */
  689. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  690. IB_PROT_T10DIF_TYPE_2 |
  691. IB_PROT_T10DIF_TYPE_3;
  692. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  693. IB_GUARD_T10DIF_CSUM;
  694. }
  695. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  696. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  697. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  698. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  699. /* Legacy bit to support old userspace libraries */
  700. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  701. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  702. }
  703. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  704. props->raw_packet_caps |=
  705. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  706. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  707. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  708. if (max_tso) {
  709. resp.tso_caps.max_tso = 1 << max_tso;
  710. resp.tso_caps.supported_qpts |=
  711. 1 << IB_QPT_RAW_PACKET;
  712. resp.response_length += sizeof(resp.tso_caps);
  713. }
  714. }
  715. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  716. resp.rss_caps.rx_hash_function =
  717. MLX5_RX_HASH_FUNC_TOEPLITZ;
  718. resp.rss_caps.rx_hash_fields_mask =
  719. MLX5_RX_HASH_SRC_IPV4 |
  720. MLX5_RX_HASH_DST_IPV4 |
  721. MLX5_RX_HASH_SRC_IPV6 |
  722. MLX5_RX_HASH_DST_IPV6 |
  723. MLX5_RX_HASH_SRC_PORT_TCP |
  724. MLX5_RX_HASH_DST_PORT_TCP |
  725. MLX5_RX_HASH_SRC_PORT_UDP |
  726. MLX5_RX_HASH_DST_PORT_UDP |
  727. MLX5_RX_HASH_INNER;
  728. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  729. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  730. resp.rss_caps.rx_hash_fields_mask |=
  731. MLX5_RX_HASH_IPSEC_SPI;
  732. resp.response_length += sizeof(resp.rss_caps);
  733. }
  734. } else {
  735. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  736. resp.response_length += sizeof(resp.tso_caps);
  737. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  738. resp.response_length += sizeof(resp.rss_caps);
  739. }
  740. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  741. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  742. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  743. }
  744. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  745. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  746. raw_support)
  747. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  748. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  749. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  750. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  751. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  752. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  753. raw_support) {
  754. /* Legacy bit to support old userspace libraries */
  755. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  756. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  757. }
  758. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  759. props->max_dm_size =
  760. MLX5_CAP_DEV_MEM(mdev, max_memic_size);
  761. }
  762. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  763. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  764. if (MLX5_CAP_GEN(mdev, end_pad))
  765. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  766. props->vendor_part_id = mdev->pdev->device;
  767. props->hw_ver = mdev->pdev->revision;
  768. props->max_mr_size = ~0ull;
  769. props->page_size_cap = ~(min_page_size - 1);
  770. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  771. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  772. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  773. sizeof(struct mlx5_wqe_data_seg);
  774. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  775. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  776. sizeof(struct mlx5_wqe_raddr_seg)) /
  777. sizeof(struct mlx5_wqe_data_seg);
  778. props->max_sge = min(max_rq_sg, max_sq_sg);
  779. props->max_sge_rd = MLX5_MAX_SGE_RD;
  780. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  781. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  782. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  783. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  784. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  785. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  786. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  787. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  788. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  789. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  790. props->max_srq_sge = max_rq_sg - 1;
  791. props->max_fast_reg_page_list_len =
  792. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  793. get_atomic_caps_qp(dev, props);
  794. props->masked_atomic_cap = IB_ATOMIC_NONE;
  795. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  796. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  797. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  798. props->max_mcast_grp;
  799. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  800. props->max_ah = INT_MAX;
  801. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  802. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  803. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  804. if (MLX5_CAP_GEN(mdev, pg))
  805. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  806. props->odp_caps = dev->odp_caps;
  807. #endif
  808. if (MLX5_CAP_GEN(mdev, cd))
  809. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  810. if (!mlx5_core_is_pf(mdev))
  811. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  812. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  813. IB_LINK_LAYER_ETHERNET && raw_support) {
  814. props->rss_caps.max_rwq_indirection_tables =
  815. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  816. props->rss_caps.max_rwq_indirection_table_size =
  817. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  818. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  819. props->max_wq_type_rq =
  820. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  821. }
  822. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  823. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  824. props->tm_caps.max_num_tags =
  825. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  826. props->tm_caps.flags = IB_TM_CAP_RC;
  827. props->tm_caps.max_ops =
  828. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  829. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  830. }
  831. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  832. props->cq_caps.max_cq_moderation_count =
  833. MLX5_MAX_CQ_COUNT;
  834. props->cq_caps.max_cq_moderation_period =
  835. MLX5_MAX_CQ_PERIOD;
  836. }
  837. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  838. resp.cqe_comp_caps.max_num =
  839. MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
  840. MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
  841. resp.cqe_comp_caps.supported_format =
  842. MLX5_IB_CQE_RES_FORMAT_HASH |
  843. MLX5_IB_CQE_RES_FORMAT_CSUM;
  844. resp.response_length += sizeof(resp.cqe_comp_caps);
  845. }
  846. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  847. raw_support) {
  848. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  849. MLX5_CAP_GEN(mdev, qos)) {
  850. resp.packet_pacing_caps.qp_rate_limit_max =
  851. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  852. resp.packet_pacing_caps.qp_rate_limit_min =
  853. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  854. resp.packet_pacing_caps.supported_qpts |=
  855. 1 << IB_QPT_RAW_PACKET;
  856. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  857. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  858. resp.packet_pacing_caps.cap_flags |=
  859. MLX5_IB_PP_SUPPORT_BURST;
  860. }
  861. resp.response_length += sizeof(resp.packet_pacing_caps);
  862. }
  863. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  864. uhw->outlen)) {
  865. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  866. resp.mlx5_ib_support_multi_pkt_send_wqes =
  867. MLX5_IB_ALLOW_MPW;
  868. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  869. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  870. MLX5_IB_SUPPORT_EMPW;
  871. resp.response_length +=
  872. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  873. }
  874. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  875. resp.response_length += sizeof(resp.flags);
  876. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  877. resp.flags |=
  878. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  879. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  880. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  881. }
  882. if (field_avail(typeof(resp), sw_parsing_caps,
  883. uhw->outlen)) {
  884. resp.response_length += sizeof(resp.sw_parsing_caps);
  885. if (MLX5_CAP_ETH(mdev, swp)) {
  886. resp.sw_parsing_caps.sw_parsing_offloads |=
  887. MLX5_IB_SW_PARSING;
  888. if (MLX5_CAP_ETH(mdev, swp_csum))
  889. resp.sw_parsing_caps.sw_parsing_offloads |=
  890. MLX5_IB_SW_PARSING_CSUM;
  891. if (MLX5_CAP_ETH(mdev, swp_lso))
  892. resp.sw_parsing_caps.sw_parsing_offloads |=
  893. MLX5_IB_SW_PARSING_LSO;
  894. if (resp.sw_parsing_caps.sw_parsing_offloads)
  895. resp.sw_parsing_caps.supported_qpts =
  896. BIT(IB_QPT_RAW_PACKET);
  897. }
  898. }
  899. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  900. raw_support) {
  901. resp.response_length += sizeof(resp.striding_rq_caps);
  902. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  903. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  904. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  905. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  906. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  907. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  908. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  909. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  910. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  911. resp.striding_rq_caps.supported_qpts =
  912. BIT(IB_QPT_RAW_PACKET);
  913. }
  914. }
  915. if (field_avail(typeof(resp), tunnel_offloads_caps,
  916. uhw->outlen)) {
  917. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  918. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  919. resp.tunnel_offloads_caps |=
  920. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  921. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  922. resp.tunnel_offloads_caps |=
  923. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  924. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  925. resp.tunnel_offloads_caps |=
  926. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  927. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  928. MLX5_FLEX_PROTO_CW_MPLS_GRE)
  929. resp.tunnel_offloads_caps |=
  930. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE;
  931. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  932. MLX5_FLEX_PROTO_CW_MPLS_UDP)
  933. resp.tunnel_offloads_caps |=
  934. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP;
  935. }
  936. if (uhw->outlen) {
  937. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  938. if (err)
  939. return err;
  940. }
  941. return 0;
  942. }
  943. enum mlx5_ib_width {
  944. MLX5_IB_WIDTH_1X = 1 << 0,
  945. MLX5_IB_WIDTH_2X = 1 << 1,
  946. MLX5_IB_WIDTH_4X = 1 << 2,
  947. MLX5_IB_WIDTH_8X = 1 << 3,
  948. MLX5_IB_WIDTH_12X = 1 << 4
  949. };
  950. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  951. u8 *ib_width)
  952. {
  953. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  954. int err = 0;
  955. if (active_width & MLX5_IB_WIDTH_1X) {
  956. *ib_width = IB_WIDTH_1X;
  957. } else if (active_width & MLX5_IB_WIDTH_2X) {
  958. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  959. (int)active_width);
  960. err = -EINVAL;
  961. } else if (active_width & MLX5_IB_WIDTH_4X) {
  962. *ib_width = IB_WIDTH_4X;
  963. } else if (active_width & MLX5_IB_WIDTH_8X) {
  964. *ib_width = IB_WIDTH_8X;
  965. } else if (active_width & MLX5_IB_WIDTH_12X) {
  966. *ib_width = IB_WIDTH_12X;
  967. } else {
  968. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  969. (int)active_width);
  970. err = -EINVAL;
  971. }
  972. return err;
  973. }
  974. static int mlx5_mtu_to_ib_mtu(int mtu)
  975. {
  976. switch (mtu) {
  977. case 256: return 1;
  978. case 512: return 2;
  979. case 1024: return 3;
  980. case 2048: return 4;
  981. case 4096: return 5;
  982. default:
  983. pr_warn("invalid mtu\n");
  984. return -1;
  985. }
  986. }
  987. enum ib_max_vl_num {
  988. __IB_MAX_VL_0 = 1,
  989. __IB_MAX_VL_0_1 = 2,
  990. __IB_MAX_VL_0_3 = 3,
  991. __IB_MAX_VL_0_7 = 4,
  992. __IB_MAX_VL_0_14 = 5,
  993. };
  994. enum mlx5_vl_hw_cap {
  995. MLX5_VL_HW_0 = 1,
  996. MLX5_VL_HW_0_1 = 2,
  997. MLX5_VL_HW_0_2 = 3,
  998. MLX5_VL_HW_0_3 = 4,
  999. MLX5_VL_HW_0_4 = 5,
  1000. MLX5_VL_HW_0_5 = 6,
  1001. MLX5_VL_HW_0_6 = 7,
  1002. MLX5_VL_HW_0_7 = 8,
  1003. MLX5_VL_HW_0_14 = 15
  1004. };
  1005. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  1006. u8 *max_vl_num)
  1007. {
  1008. switch (vl_hw_cap) {
  1009. case MLX5_VL_HW_0:
  1010. *max_vl_num = __IB_MAX_VL_0;
  1011. break;
  1012. case MLX5_VL_HW_0_1:
  1013. *max_vl_num = __IB_MAX_VL_0_1;
  1014. break;
  1015. case MLX5_VL_HW_0_3:
  1016. *max_vl_num = __IB_MAX_VL_0_3;
  1017. break;
  1018. case MLX5_VL_HW_0_7:
  1019. *max_vl_num = __IB_MAX_VL_0_7;
  1020. break;
  1021. case MLX5_VL_HW_0_14:
  1022. *max_vl_num = __IB_MAX_VL_0_14;
  1023. break;
  1024. default:
  1025. return -EINVAL;
  1026. }
  1027. return 0;
  1028. }
  1029. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1030. struct ib_port_attr *props)
  1031. {
  1032. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1033. struct mlx5_core_dev *mdev = dev->mdev;
  1034. struct mlx5_hca_vport_context *rep;
  1035. u16 max_mtu;
  1036. u16 oper_mtu;
  1037. int err;
  1038. u8 ib_link_width_oper;
  1039. u8 vl_hw_cap;
  1040. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1041. if (!rep) {
  1042. err = -ENOMEM;
  1043. goto out;
  1044. }
  1045. /* props being zeroed by the caller, avoid zeroing it here */
  1046. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1047. if (err)
  1048. goto out;
  1049. props->lid = rep->lid;
  1050. props->lmc = rep->lmc;
  1051. props->sm_lid = rep->sm_lid;
  1052. props->sm_sl = rep->sm_sl;
  1053. props->state = rep->vport_state;
  1054. props->phys_state = rep->port_physical_state;
  1055. props->port_cap_flags = rep->cap_mask1;
  1056. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1057. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1058. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1059. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1060. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1061. props->subnet_timeout = rep->subnet_timeout;
  1062. props->init_type_reply = rep->init_type_reply;
  1063. props->grh_required = rep->grh_required;
  1064. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1065. if (err)
  1066. goto out;
  1067. err = translate_active_width(ibdev, ib_link_width_oper,
  1068. &props->active_width);
  1069. if (err)
  1070. goto out;
  1071. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1072. if (err)
  1073. goto out;
  1074. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1075. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1076. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1077. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1078. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1079. if (err)
  1080. goto out;
  1081. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1082. &props->max_vl_num);
  1083. out:
  1084. kfree(rep);
  1085. return err;
  1086. }
  1087. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1088. struct ib_port_attr *props)
  1089. {
  1090. unsigned int count;
  1091. int ret;
  1092. switch (mlx5_get_vport_access_method(ibdev)) {
  1093. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1094. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1095. break;
  1096. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1097. ret = mlx5_query_hca_port(ibdev, port, props);
  1098. break;
  1099. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1100. ret = mlx5_query_port_roce(ibdev, port, props);
  1101. break;
  1102. default:
  1103. ret = -EINVAL;
  1104. }
  1105. if (!ret && props) {
  1106. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1107. struct mlx5_core_dev *mdev;
  1108. bool put_mdev = true;
  1109. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1110. if (!mdev) {
  1111. /* If the port isn't affiliated yet query the master.
  1112. * The master and slave will have the same values.
  1113. */
  1114. mdev = dev->mdev;
  1115. port = 1;
  1116. put_mdev = false;
  1117. }
  1118. count = mlx5_core_reserved_gids_count(mdev);
  1119. if (put_mdev)
  1120. mlx5_ib_put_native_port_mdev(dev, port);
  1121. props->gid_tbl_len -= count;
  1122. }
  1123. return ret;
  1124. }
  1125. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1126. struct ib_port_attr *props)
  1127. {
  1128. int ret;
  1129. /* Only link layer == ethernet is valid for representors */
  1130. ret = mlx5_query_port_roce(ibdev, port, props);
  1131. if (ret || !props)
  1132. return ret;
  1133. /* We don't support GIDS */
  1134. props->gid_tbl_len = 0;
  1135. return ret;
  1136. }
  1137. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1138. union ib_gid *gid)
  1139. {
  1140. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1141. struct mlx5_core_dev *mdev = dev->mdev;
  1142. switch (mlx5_get_vport_access_method(ibdev)) {
  1143. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1144. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1145. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1146. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1147. default:
  1148. return -EINVAL;
  1149. }
  1150. }
  1151. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1152. u16 index, u16 *pkey)
  1153. {
  1154. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1155. struct mlx5_core_dev *mdev;
  1156. bool put_mdev = true;
  1157. u8 mdev_port_num;
  1158. int err;
  1159. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1160. if (!mdev) {
  1161. /* The port isn't affiliated yet, get the PKey from the master
  1162. * port. For RoCE the PKey tables will be the same.
  1163. */
  1164. put_mdev = false;
  1165. mdev = dev->mdev;
  1166. mdev_port_num = 1;
  1167. }
  1168. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1169. index, pkey);
  1170. if (put_mdev)
  1171. mlx5_ib_put_native_port_mdev(dev, port);
  1172. return err;
  1173. }
  1174. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1175. u16 *pkey)
  1176. {
  1177. switch (mlx5_get_vport_access_method(ibdev)) {
  1178. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1179. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1180. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1181. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1182. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1183. default:
  1184. return -EINVAL;
  1185. }
  1186. }
  1187. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1188. struct ib_device_modify *props)
  1189. {
  1190. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1191. struct mlx5_reg_node_desc in;
  1192. struct mlx5_reg_node_desc out;
  1193. int err;
  1194. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1195. return -EOPNOTSUPP;
  1196. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1197. return 0;
  1198. /*
  1199. * If possible, pass node desc to FW, so it can generate
  1200. * a 144 trap. If cmd fails, just ignore.
  1201. */
  1202. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1203. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1204. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1205. if (err)
  1206. return err;
  1207. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1208. return err;
  1209. }
  1210. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1211. u32 value)
  1212. {
  1213. struct mlx5_hca_vport_context ctx = {};
  1214. struct mlx5_core_dev *mdev;
  1215. u8 mdev_port_num;
  1216. int err;
  1217. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1218. if (!mdev)
  1219. return -ENODEV;
  1220. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1221. if (err)
  1222. goto out;
  1223. if (~ctx.cap_mask1_perm & mask) {
  1224. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1225. mask, ctx.cap_mask1_perm);
  1226. err = -EINVAL;
  1227. goto out;
  1228. }
  1229. ctx.cap_mask1 = value;
  1230. ctx.cap_mask1_perm = mask;
  1231. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1232. 0, &ctx);
  1233. out:
  1234. mlx5_ib_put_native_port_mdev(dev, port_num);
  1235. return err;
  1236. }
  1237. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1238. struct ib_port_modify *props)
  1239. {
  1240. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1241. struct ib_port_attr attr;
  1242. u32 tmp;
  1243. int err;
  1244. u32 change_mask;
  1245. u32 value;
  1246. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1247. IB_LINK_LAYER_INFINIBAND);
  1248. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1249. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1250. */
  1251. if (!is_ib)
  1252. return 0;
  1253. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1254. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1255. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1256. return set_port_caps_atomic(dev, port, change_mask, value);
  1257. }
  1258. mutex_lock(&dev->cap_mask_mutex);
  1259. err = ib_query_port(ibdev, port, &attr);
  1260. if (err)
  1261. goto out;
  1262. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1263. ~props->clr_port_cap_mask;
  1264. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1265. out:
  1266. mutex_unlock(&dev->cap_mask_mutex);
  1267. return err;
  1268. }
  1269. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1270. {
  1271. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1272. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1273. }
  1274. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1275. {
  1276. /* Large page with non 4k uar support might limit the dynamic size */
  1277. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1278. return MLX5_MIN_DYN_BFREGS;
  1279. return MLX5_MAX_DYN_BFREGS;
  1280. }
  1281. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1282. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1283. struct mlx5_bfreg_info *bfregi)
  1284. {
  1285. int uars_per_sys_page;
  1286. int bfregs_per_sys_page;
  1287. int ref_bfregs = req->total_num_bfregs;
  1288. if (req->total_num_bfregs == 0)
  1289. return -EINVAL;
  1290. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1291. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1292. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1293. return -ENOMEM;
  1294. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1295. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1296. /* This holds the required static allocation asked by the user */
  1297. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1298. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1299. return -EINVAL;
  1300. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1301. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1302. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1303. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1304. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1305. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1306. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1307. req->total_num_bfregs, bfregi->total_num_bfregs,
  1308. bfregi->num_sys_pages);
  1309. return 0;
  1310. }
  1311. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1312. {
  1313. struct mlx5_bfreg_info *bfregi;
  1314. int err;
  1315. int i;
  1316. bfregi = &context->bfregi;
  1317. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1318. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1319. if (err)
  1320. goto error;
  1321. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1322. }
  1323. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1324. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1325. return 0;
  1326. error:
  1327. for (--i; i >= 0; i--)
  1328. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1329. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1330. return err;
  1331. }
  1332. static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1333. {
  1334. struct mlx5_bfreg_info *bfregi;
  1335. int err;
  1336. int i;
  1337. bfregi = &context->bfregi;
  1338. for (i = 0; i < bfregi->num_sys_pages; i++) {
  1339. if (i < bfregi->num_static_sys_pages ||
  1340. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
  1341. err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1342. if (err) {
  1343. mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
  1344. return err;
  1345. }
  1346. }
  1347. }
  1348. return 0;
  1349. }
  1350. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1351. {
  1352. int err;
  1353. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1354. if (err)
  1355. return err;
  1356. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1357. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1358. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1359. return err;
  1360. mutex_lock(&dev->lb_mutex);
  1361. dev->user_td++;
  1362. if (dev->user_td == 2)
  1363. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1364. mutex_unlock(&dev->lb_mutex);
  1365. return err;
  1366. }
  1367. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1368. {
  1369. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1370. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1371. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1372. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1373. return;
  1374. mutex_lock(&dev->lb_mutex);
  1375. dev->user_td--;
  1376. if (dev->user_td < 2)
  1377. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1378. mutex_unlock(&dev->lb_mutex);
  1379. }
  1380. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1381. struct ib_udata *udata)
  1382. {
  1383. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1384. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1385. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1386. struct mlx5_core_dev *mdev = dev->mdev;
  1387. struct mlx5_ib_ucontext *context;
  1388. struct mlx5_bfreg_info *bfregi;
  1389. int ver;
  1390. int err;
  1391. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1392. max_cqe_version);
  1393. bool lib_uar_4k;
  1394. if (!dev->ib_active)
  1395. return ERR_PTR(-EAGAIN);
  1396. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1397. ver = 0;
  1398. else if (udata->inlen >= min_req_v2)
  1399. ver = 2;
  1400. else
  1401. return ERR_PTR(-EINVAL);
  1402. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1403. if (err)
  1404. return ERR_PTR(err);
  1405. if (req.flags)
  1406. return ERR_PTR(-EINVAL);
  1407. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1408. return ERR_PTR(-EOPNOTSUPP);
  1409. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1410. MLX5_NON_FP_BFREGS_PER_UAR);
  1411. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1412. return ERR_PTR(-EINVAL);
  1413. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1414. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1415. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1416. resp.cache_line_size = cache_line_size();
  1417. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1418. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1419. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1420. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1421. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1422. resp.cqe_version = min_t(__u8,
  1423. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1424. req.max_cqe_version);
  1425. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1426. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1427. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1428. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1429. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1430. sizeof(resp.response_length), udata->outlen);
  1431. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) {
  1432. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS))
  1433. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
  1434. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
  1435. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
  1436. if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
  1437. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
  1438. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
  1439. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
  1440. /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
  1441. }
  1442. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1443. if (!context)
  1444. return ERR_PTR(-ENOMEM);
  1445. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1446. bfregi = &context->bfregi;
  1447. /* updates req->total_num_bfregs */
  1448. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1449. if (err)
  1450. goto out_ctx;
  1451. mutex_init(&bfregi->lock);
  1452. bfregi->lib_uar_4k = lib_uar_4k;
  1453. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1454. GFP_KERNEL);
  1455. if (!bfregi->count) {
  1456. err = -ENOMEM;
  1457. goto out_ctx;
  1458. }
  1459. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1460. sizeof(*bfregi->sys_pages),
  1461. GFP_KERNEL);
  1462. if (!bfregi->sys_pages) {
  1463. err = -ENOMEM;
  1464. goto out_count;
  1465. }
  1466. err = allocate_uars(dev, context);
  1467. if (err)
  1468. goto out_sys_pages;
  1469. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1470. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1471. #endif
  1472. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
  1473. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1474. if (err)
  1475. goto out_uars;
  1476. }
  1477. INIT_LIST_HEAD(&context->vma_private_list);
  1478. mutex_init(&context->vma_private_list_mutex);
  1479. INIT_LIST_HEAD(&context->db_page_list);
  1480. mutex_init(&context->db_page_mutex);
  1481. resp.tot_bfregs = req.total_num_bfregs;
  1482. resp.num_ports = dev->num_ports;
  1483. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1484. resp.response_length += sizeof(resp.cqe_version);
  1485. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1486. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1487. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1488. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1489. }
  1490. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1491. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1492. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1493. resp.eth_min_inline++;
  1494. }
  1495. resp.response_length += sizeof(resp.eth_min_inline);
  1496. }
  1497. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1498. if (mdev->clock_info)
  1499. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1500. resp.response_length += sizeof(resp.clock_info_versions);
  1501. }
  1502. /*
  1503. * We don't want to expose information from the PCI bar that is located
  1504. * after 4096 bytes, so if the arch only supports larger pages, let's
  1505. * pretend we don't support reading the HCA's core clock. This is also
  1506. * forced by mmap function.
  1507. */
  1508. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1509. if (PAGE_SIZE <= 4096) {
  1510. resp.comp_mask |=
  1511. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1512. resp.hca_core_clock_offset =
  1513. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1514. }
  1515. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1516. }
  1517. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1518. resp.response_length += sizeof(resp.log_uar_size);
  1519. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1520. resp.response_length += sizeof(resp.num_uars_per_page);
  1521. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1522. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1523. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1524. }
  1525. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1526. if (err)
  1527. goto out_td;
  1528. bfregi->ver = ver;
  1529. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1530. context->cqe_version = resp.cqe_version;
  1531. context->lib_caps = req.lib_caps;
  1532. print_lib_caps(dev, context->lib_caps);
  1533. return &context->ibucontext;
  1534. out_td:
  1535. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1536. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1537. out_uars:
  1538. deallocate_uars(dev, context);
  1539. out_sys_pages:
  1540. kfree(bfregi->sys_pages);
  1541. out_count:
  1542. kfree(bfregi->count);
  1543. out_ctx:
  1544. kfree(context);
  1545. return ERR_PTR(err);
  1546. }
  1547. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1548. {
  1549. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1550. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1551. struct mlx5_bfreg_info *bfregi;
  1552. bfregi = &context->bfregi;
  1553. if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1554. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1555. deallocate_uars(dev, context);
  1556. kfree(bfregi->sys_pages);
  1557. kfree(bfregi->count);
  1558. kfree(context);
  1559. return 0;
  1560. }
  1561. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1562. int uar_idx)
  1563. {
  1564. int fw_uars_per_page;
  1565. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1566. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1567. }
  1568. static int get_command(unsigned long offset)
  1569. {
  1570. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1571. }
  1572. static int get_arg(unsigned long offset)
  1573. {
  1574. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1575. }
  1576. static int get_index(unsigned long offset)
  1577. {
  1578. return get_arg(offset);
  1579. }
  1580. /* Index resides in an extra byte to enable larger values than 255 */
  1581. static int get_extended_index(unsigned long offset)
  1582. {
  1583. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1584. }
  1585. static void mlx5_ib_vma_open(struct vm_area_struct *area)
  1586. {
  1587. /* vma_open is called when a new VMA is created on top of our VMA. This
  1588. * is done through either mremap flow or split_vma (usually due to
  1589. * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
  1590. * as this VMA is strongly hardware related. Therefore we set the
  1591. * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
  1592. * calling us again and trying to do incorrect actions. We assume that
  1593. * the original VMA size is exactly a single page, and therefore all
  1594. * "splitting" operation will not happen to it.
  1595. */
  1596. area->vm_ops = NULL;
  1597. }
  1598. static void mlx5_ib_vma_close(struct vm_area_struct *area)
  1599. {
  1600. struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
  1601. /* It's guaranteed that all VMAs opened on a FD are closed before the
  1602. * file itself is closed, therefore no sync is needed with the regular
  1603. * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
  1604. * However need a sync with accessing the vma as part of
  1605. * mlx5_ib_disassociate_ucontext.
  1606. * The close operation is usually called under mm->mmap_sem except when
  1607. * process is exiting.
  1608. * The exiting case is handled explicitly as part of
  1609. * mlx5_ib_disassociate_ucontext.
  1610. */
  1611. mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
  1612. /* setting the vma context pointer to null in the mlx5_ib driver's
  1613. * private data, to protect a race condition in
  1614. * mlx5_ib_disassociate_ucontext().
  1615. */
  1616. mlx5_ib_vma_priv_data->vma = NULL;
  1617. mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1618. list_del(&mlx5_ib_vma_priv_data->list);
  1619. mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
  1620. kfree(mlx5_ib_vma_priv_data);
  1621. }
  1622. static const struct vm_operations_struct mlx5_ib_vm_ops = {
  1623. .open = mlx5_ib_vma_open,
  1624. .close = mlx5_ib_vma_close
  1625. };
  1626. static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
  1627. struct mlx5_ib_ucontext *ctx)
  1628. {
  1629. struct mlx5_ib_vma_private_data *vma_prv;
  1630. struct list_head *vma_head = &ctx->vma_private_list;
  1631. vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
  1632. if (!vma_prv)
  1633. return -ENOMEM;
  1634. vma_prv->vma = vma;
  1635. vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
  1636. vma->vm_private_data = vma_prv;
  1637. vma->vm_ops = &mlx5_ib_vm_ops;
  1638. mutex_lock(&ctx->vma_private_list_mutex);
  1639. list_add(&vma_prv->list, vma_head);
  1640. mutex_unlock(&ctx->vma_private_list_mutex);
  1641. return 0;
  1642. }
  1643. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1644. {
  1645. int ret;
  1646. struct vm_area_struct *vma;
  1647. struct mlx5_ib_vma_private_data *vma_private, *n;
  1648. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1649. struct task_struct *owning_process = NULL;
  1650. struct mm_struct *owning_mm = NULL;
  1651. owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
  1652. if (!owning_process)
  1653. return;
  1654. owning_mm = get_task_mm(owning_process);
  1655. if (!owning_mm) {
  1656. pr_info("no mm, disassociate ucontext is pending task termination\n");
  1657. while (1) {
  1658. put_task_struct(owning_process);
  1659. usleep_range(1000, 2000);
  1660. owning_process = get_pid_task(ibcontext->tgid,
  1661. PIDTYPE_PID);
  1662. if (!owning_process ||
  1663. owning_process->state == TASK_DEAD) {
  1664. pr_info("disassociate ucontext done, task was terminated\n");
  1665. /* in case task was dead need to release the
  1666. * task struct.
  1667. */
  1668. if (owning_process)
  1669. put_task_struct(owning_process);
  1670. return;
  1671. }
  1672. }
  1673. }
  1674. /* need to protect from a race on closing the vma as part of
  1675. * mlx5_ib_vma_close.
  1676. */
  1677. down_write(&owning_mm->mmap_sem);
  1678. mutex_lock(&context->vma_private_list_mutex);
  1679. list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
  1680. list) {
  1681. vma = vma_private->vma;
  1682. ret = zap_vma_ptes(vma, vma->vm_start,
  1683. PAGE_SIZE);
  1684. WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
  1685. /* context going to be destroyed, should
  1686. * not access ops any more.
  1687. */
  1688. vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
  1689. vma->vm_ops = NULL;
  1690. list_del(&vma_private->list);
  1691. kfree(vma_private);
  1692. }
  1693. mutex_unlock(&context->vma_private_list_mutex);
  1694. up_write(&owning_mm->mmap_sem);
  1695. mmput(owning_mm);
  1696. put_task_struct(owning_process);
  1697. }
  1698. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1699. {
  1700. switch (cmd) {
  1701. case MLX5_IB_MMAP_WC_PAGE:
  1702. return "WC";
  1703. case MLX5_IB_MMAP_REGULAR_PAGE:
  1704. return "best effort WC";
  1705. case MLX5_IB_MMAP_NC_PAGE:
  1706. return "NC";
  1707. case MLX5_IB_MMAP_DEVICE_MEM:
  1708. return "Device Memory";
  1709. default:
  1710. return NULL;
  1711. }
  1712. }
  1713. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1714. struct vm_area_struct *vma,
  1715. struct mlx5_ib_ucontext *context)
  1716. {
  1717. phys_addr_t pfn;
  1718. int err;
  1719. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1720. return -EINVAL;
  1721. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1722. return -EOPNOTSUPP;
  1723. if (vma->vm_flags & VM_WRITE)
  1724. return -EPERM;
  1725. if (!dev->mdev->clock_info_page)
  1726. return -EOPNOTSUPP;
  1727. pfn = page_to_pfn(dev->mdev->clock_info_page);
  1728. err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
  1729. vma->vm_page_prot);
  1730. if (err)
  1731. return err;
  1732. return mlx5_ib_set_vma_data(vma, context);
  1733. }
  1734. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1735. struct vm_area_struct *vma,
  1736. struct mlx5_ib_ucontext *context)
  1737. {
  1738. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1739. int err;
  1740. unsigned long idx;
  1741. phys_addr_t pfn, pa;
  1742. pgprot_t prot;
  1743. u32 bfreg_dyn_idx = 0;
  1744. u32 uar_index;
  1745. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1746. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1747. bfregi->num_static_sys_pages;
  1748. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1749. return -EINVAL;
  1750. if (dyn_uar)
  1751. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1752. else
  1753. idx = get_index(vma->vm_pgoff);
  1754. if (idx >= max_valid_idx) {
  1755. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1756. idx, max_valid_idx);
  1757. return -EINVAL;
  1758. }
  1759. switch (cmd) {
  1760. case MLX5_IB_MMAP_WC_PAGE:
  1761. case MLX5_IB_MMAP_ALLOC_WC:
  1762. /* Some architectures don't support WC memory */
  1763. #if defined(CONFIG_X86)
  1764. if (!pat_enabled())
  1765. return -EPERM;
  1766. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1767. return -EPERM;
  1768. #endif
  1769. /* fall through */
  1770. case MLX5_IB_MMAP_REGULAR_PAGE:
  1771. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1772. prot = pgprot_writecombine(vma->vm_page_prot);
  1773. break;
  1774. case MLX5_IB_MMAP_NC_PAGE:
  1775. prot = pgprot_noncached(vma->vm_page_prot);
  1776. break;
  1777. default:
  1778. return -EINVAL;
  1779. }
  1780. if (dyn_uar) {
  1781. int uars_per_page;
  1782. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1783. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1784. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1785. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1786. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1787. return -EINVAL;
  1788. }
  1789. mutex_lock(&bfregi->lock);
  1790. /* Fail if uar already allocated, first bfreg index of each
  1791. * page holds its count.
  1792. */
  1793. if (bfregi->count[bfreg_dyn_idx]) {
  1794. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1795. mutex_unlock(&bfregi->lock);
  1796. return -EINVAL;
  1797. }
  1798. bfregi->count[bfreg_dyn_idx]++;
  1799. mutex_unlock(&bfregi->lock);
  1800. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1801. if (err) {
  1802. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1803. goto free_bfreg;
  1804. }
  1805. } else {
  1806. uar_index = bfregi->sys_pages[idx];
  1807. }
  1808. pfn = uar_index2pfn(dev, uar_index);
  1809. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1810. vma->vm_page_prot = prot;
  1811. err = io_remap_pfn_range(vma, vma->vm_start, pfn,
  1812. PAGE_SIZE, vma->vm_page_prot);
  1813. if (err) {
  1814. mlx5_ib_err(dev,
  1815. "io_remap_pfn_range failed with error=%d, mmap_cmd=%s\n",
  1816. err, mmap_cmd2str(cmd));
  1817. err = -EAGAIN;
  1818. goto err;
  1819. }
  1820. pa = pfn << PAGE_SHIFT;
  1821. err = mlx5_ib_set_vma_data(vma, context);
  1822. if (err)
  1823. goto err;
  1824. if (dyn_uar)
  1825. bfregi->sys_pages[idx] = uar_index;
  1826. return 0;
  1827. err:
  1828. if (!dyn_uar)
  1829. return err;
  1830. mlx5_cmd_free_uar(dev->mdev, idx);
  1831. free_bfreg:
  1832. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1833. return err;
  1834. }
  1835. static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
  1836. {
  1837. struct mlx5_ib_ucontext *mctx = to_mucontext(context);
  1838. struct mlx5_ib_dev *dev = to_mdev(context->device);
  1839. u16 page_idx = get_extended_index(vma->vm_pgoff);
  1840. size_t map_size = vma->vm_end - vma->vm_start;
  1841. u32 npages = map_size >> PAGE_SHIFT;
  1842. phys_addr_t pfn;
  1843. pgprot_t prot;
  1844. if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) !=
  1845. page_idx + npages)
  1846. return -EINVAL;
  1847. pfn = ((pci_resource_start(dev->mdev->pdev, 0) +
  1848. MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >>
  1849. PAGE_SHIFT) +
  1850. page_idx;
  1851. prot = pgprot_writecombine(vma->vm_page_prot);
  1852. vma->vm_page_prot = prot;
  1853. if (io_remap_pfn_range(vma, vma->vm_start, pfn, map_size,
  1854. vma->vm_page_prot))
  1855. return -EAGAIN;
  1856. return mlx5_ib_set_vma_data(vma, mctx);
  1857. }
  1858. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1859. {
  1860. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1861. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1862. unsigned long command;
  1863. phys_addr_t pfn;
  1864. command = get_command(vma->vm_pgoff);
  1865. switch (command) {
  1866. case MLX5_IB_MMAP_WC_PAGE:
  1867. case MLX5_IB_MMAP_NC_PAGE:
  1868. case MLX5_IB_MMAP_REGULAR_PAGE:
  1869. case MLX5_IB_MMAP_ALLOC_WC:
  1870. return uar_mmap(dev, command, vma, context);
  1871. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1872. return -ENOSYS;
  1873. case MLX5_IB_MMAP_CORE_CLOCK:
  1874. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1875. return -EINVAL;
  1876. if (vma->vm_flags & VM_WRITE)
  1877. return -EPERM;
  1878. /* Don't expose to user-space information it shouldn't have */
  1879. if (PAGE_SIZE > 4096)
  1880. return -EOPNOTSUPP;
  1881. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1882. pfn = (dev->mdev->iseg_base +
  1883. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1884. PAGE_SHIFT;
  1885. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1886. PAGE_SIZE, vma->vm_page_prot))
  1887. return -EAGAIN;
  1888. break;
  1889. case MLX5_IB_MMAP_CLOCK_INFO:
  1890. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1891. case MLX5_IB_MMAP_DEVICE_MEM:
  1892. return dm_mmap(ibcontext, vma);
  1893. default:
  1894. return -EINVAL;
  1895. }
  1896. return 0;
  1897. }
  1898. struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
  1899. struct ib_ucontext *context,
  1900. struct ib_dm_alloc_attr *attr,
  1901. struct uverbs_attr_bundle *attrs)
  1902. {
  1903. u64 act_size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
  1904. struct mlx5_memic *memic = &to_mdev(ibdev)->memic;
  1905. phys_addr_t memic_addr;
  1906. struct mlx5_ib_dm *dm;
  1907. u64 start_offset;
  1908. u32 page_idx;
  1909. int err;
  1910. dm = kzalloc(sizeof(*dm), GFP_KERNEL);
  1911. if (!dm)
  1912. return ERR_PTR(-ENOMEM);
  1913. mlx5_ib_dbg(to_mdev(ibdev), "alloc_memic req: user_length=0x%llx act_length=0x%llx log_alignment=%d\n",
  1914. attr->length, act_size, attr->alignment);
  1915. err = mlx5_cmd_alloc_memic(memic, &memic_addr,
  1916. act_size, attr->alignment);
  1917. if (err)
  1918. goto err_free;
  1919. start_offset = memic_addr & ~PAGE_MASK;
  1920. page_idx = (memic_addr - pci_resource_start(memic->dev->pdev, 0) -
  1921. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1922. PAGE_SHIFT;
  1923. err = uverbs_copy_to(attrs,
  1924. MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  1925. &start_offset, sizeof(start_offset));
  1926. if (err)
  1927. goto err_dealloc;
  1928. err = uverbs_copy_to(attrs,
  1929. MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  1930. &page_idx, sizeof(page_idx));
  1931. if (err)
  1932. goto err_dealloc;
  1933. bitmap_set(to_mucontext(context)->dm_pages, page_idx,
  1934. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1935. dm->dev_addr = memic_addr;
  1936. return &dm->ibdm;
  1937. err_dealloc:
  1938. mlx5_cmd_dealloc_memic(memic, memic_addr,
  1939. act_size);
  1940. err_free:
  1941. kfree(dm);
  1942. return ERR_PTR(err);
  1943. }
  1944. int mlx5_ib_dealloc_dm(struct ib_dm *ibdm)
  1945. {
  1946. struct mlx5_memic *memic = &to_mdev(ibdm->device)->memic;
  1947. struct mlx5_ib_dm *dm = to_mdm(ibdm);
  1948. u64 act_size = roundup(dm->ibdm.length, MLX5_MEMIC_BASE_SIZE);
  1949. u32 page_idx;
  1950. int ret;
  1951. ret = mlx5_cmd_dealloc_memic(memic, dm->dev_addr, act_size);
  1952. if (ret)
  1953. return ret;
  1954. page_idx = (dm->dev_addr - pci_resource_start(memic->dev->pdev, 0) -
  1955. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1956. PAGE_SHIFT;
  1957. bitmap_clear(to_mucontext(ibdm->uobject->context)->dm_pages,
  1958. page_idx,
  1959. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1960. kfree(dm);
  1961. return 0;
  1962. }
  1963. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1964. struct ib_ucontext *context,
  1965. struct ib_udata *udata)
  1966. {
  1967. struct mlx5_ib_alloc_pd_resp resp;
  1968. struct mlx5_ib_pd *pd;
  1969. int err;
  1970. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1971. if (!pd)
  1972. return ERR_PTR(-ENOMEM);
  1973. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1974. if (err) {
  1975. kfree(pd);
  1976. return ERR_PTR(err);
  1977. }
  1978. if (context) {
  1979. resp.pdn = pd->pdn;
  1980. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1981. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1982. kfree(pd);
  1983. return ERR_PTR(-EFAULT);
  1984. }
  1985. }
  1986. return &pd->ibpd;
  1987. }
  1988. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1989. {
  1990. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1991. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1992. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1993. kfree(mpd);
  1994. return 0;
  1995. }
  1996. enum {
  1997. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1998. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1999. MATCH_CRITERIA_ENABLE_INNER_BIT,
  2000. MATCH_CRITERIA_ENABLE_MISC2_BIT
  2001. };
  2002. #define HEADER_IS_ZERO(match_criteria, headers) \
  2003. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  2004. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  2005. static u8 get_match_criteria_enable(u32 *match_criteria)
  2006. {
  2007. u8 match_criteria_enable;
  2008. match_criteria_enable =
  2009. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  2010. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  2011. match_criteria_enable |=
  2012. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  2013. MATCH_CRITERIA_ENABLE_MISC_BIT;
  2014. match_criteria_enable |=
  2015. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  2016. MATCH_CRITERIA_ENABLE_INNER_BIT;
  2017. match_criteria_enable |=
  2018. (!HEADER_IS_ZERO(match_criteria, misc_parameters_2)) <<
  2019. MATCH_CRITERIA_ENABLE_MISC2_BIT;
  2020. return match_criteria_enable;
  2021. }
  2022. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  2023. {
  2024. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  2025. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  2026. }
  2027. static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
  2028. bool inner)
  2029. {
  2030. if (inner) {
  2031. MLX5_SET(fte_match_set_misc,
  2032. misc_c, inner_ipv6_flow_label, mask);
  2033. MLX5_SET(fte_match_set_misc,
  2034. misc_v, inner_ipv6_flow_label, val);
  2035. } else {
  2036. MLX5_SET(fte_match_set_misc,
  2037. misc_c, outer_ipv6_flow_label, mask);
  2038. MLX5_SET(fte_match_set_misc,
  2039. misc_v, outer_ipv6_flow_label, val);
  2040. }
  2041. }
  2042. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  2043. {
  2044. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  2045. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  2046. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  2047. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  2048. }
  2049. static int check_mpls_supp_fields(u32 field_support, const __be32 *set_mask)
  2050. {
  2051. if (MLX5_GET(fte_match_mpls, set_mask, mpls_label) &&
  2052. !(field_support & MLX5_FIELD_SUPPORT_MPLS_LABEL))
  2053. return -EOPNOTSUPP;
  2054. if (MLX5_GET(fte_match_mpls, set_mask, mpls_exp) &&
  2055. !(field_support & MLX5_FIELD_SUPPORT_MPLS_EXP))
  2056. return -EOPNOTSUPP;
  2057. if (MLX5_GET(fte_match_mpls, set_mask, mpls_s_bos) &&
  2058. !(field_support & MLX5_FIELD_SUPPORT_MPLS_S_BOS))
  2059. return -EOPNOTSUPP;
  2060. if (MLX5_GET(fte_match_mpls, set_mask, mpls_ttl) &&
  2061. !(field_support & MLX5_FIELD_SUPPORT_MPLS_TTL))
  2062. return -EOPNOTSUPP;
  2063. return 0;
  2064. }
  2065. #define LAST_ETH_FIELD vlan_tag
  2066. #define LAST_IB_FIELD sl
  2067. #define LAST_IPV4_FIELD tos
  2068. #define LAST_IPV6_FIELD traffic_class
  2069. #define LAST_TCP_UDP_FIELD src_port
  2070. #define LAST_TUNNEL_FIELD tunnel_id
  2071. #define LAST_FLOW_TAG_FIELD tag_id
  2072. #define LAST_DROP_FIELD size
  2073. #define LAST_DROP_FIELD size
  2074. /* Field is the last supported field */
  2075. #define FIELDS_NOT_SUPPORTED(filter, field)\
  2076. memchr_inv((void *)&filter.field +\
  2077. sizeof(filter.field), 0,\
  2078. sizeof(filter) -\
  2079. offsetof(typeof(filter), field) -\
  2080. sizeof(filter.field))
  2081. static int parse_flow_flow_action(const union ib_flow_spec *ib_spec,
  2082. const struct ib_flow_attr *flow_attr,
  2083. struct mlx5_flow_act *action)
  2084. {
  2085. struct mlx5_ib_flow_action *maction = to_mflow_act(ib_spec->action.act);
  2086. switch (maction->ib_action.type) {
  2087. case IB_FLOW_ACTION_ESP:
  2088. /* Currently only AES_GCM keymat is supported by the driver */
  2089. action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
  2090. action->action |= flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS ?
  2091. MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
  2092. MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
  2093. return 0;
  2094. default:
  2095. return -EOPNOTSUPP;
  2096. }
  2097. }
  2098. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  2099. u32 *match_v, const union ib_flow_spec *ib_spec,
  2100. const struct ib_flow_attr *flow_attr,
  2101. struct mlx5_flow_act *action, u32 prev_type)
  2102. {
  2103. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2104. misc_parameters);
  2105. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2106. misc_parameters);
  2107. void *misc_params2_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2108. misc_parameters_2);
  2109. void *misc_params2_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2110. misc_parameters_2);
  2111. void *headers_c;
  2112. void *headers_v;
  2113. int match_ipv;
  2114. int ret;
  2115. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2116. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2117. inner_headers);
  2118. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2119. inner_headers);
  2120. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2121. ft_field_support.inner_ip_version);
  2122. } else {
  2123. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2124. outer_headers);
  2125. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2126. outer_headers);
  2127. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2128. ft_field_support.outer_ip_version);
  2129. }
  2130. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  2131. case IB_FLOW_SPEC_ETH:
  2132. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  2133. return -EOPNOTSUPP;
  2134. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2135. dmac_47_16),
  2136. ib_spec->eth.mask.dst_mac);
  2137. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2138. dmac_47_16),
  2139. ib_spec->eth.val.dst_mac);
  2140. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2141. smac_47_16),
  2142. ib_spec->eth.mask.src_mac);
  2143. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2144. smac_47_16),
  2145. ib_spec->eth.val.src_mac);
  2146. if (ib_spec->eth.mask.vlan_tag) {
  2147. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2148. cvlan_tag, 1);
  2149. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2150. cvlan_tag, 1);
  2151. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2152. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  2153. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2154. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  2155. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2156. first_cfi,
  2157. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  2158. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2159. first_cfi,
  2160. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  2161. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2162. first_prio,
  2163. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2164. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2165. first_prio,
  2166. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2167. }
  2168. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2169. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2170. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2171. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2172. break;
  2173. case IB_FLOW_SPEC_IPV4:
  2174. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2175. return -EOPNOTSUPP;
  2176. if (match_ipv) {
  2177. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2178. ip_version, 0xf);
  2179. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2180. ip_version, MLX5_FS_IPV4_VERSION);
  2181. } else {
  2182. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2183. ethertype, 0xffff);
  2184. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2185. ethertype, ETH_P_IP);
  2186. }
  2187. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2188. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2189. &ib_spec->ipv4.mask.src_ip,
  2190. sizeof(ib_spec->ipv4.mask.src_ip));
  2191. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2192. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2193. &ib_spec->ipv4.val.src_ip,
  2194. sizeof(ib_spec->ipv4.val.src_ip));
  2195. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2196. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2197. &ib_spec->ipv4.mask.dst_ip,
  2198. sizeof(ib_spec->ipv4.mask.dst_ip));
  2199. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2200. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2201. &ib_spec->ipv4.val.dst_ip,
  2202. sizeof(ib_spec->ipv4.val.dst_ip));
  2203. set_tos(headers_c, headers_v,
  2204. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2205. set_proto(headers_c, headers_v,
  2206. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2207. break;
  2208. case IB_FLOW_SPEC_IPV6:
  2209. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2210. return -EOPNOTSUPP;
  2211. if (match_ipv) {
  2212. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2213. ip_version, 0xf);
  2214. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2215. ip_version, MLX5_FS_IPV6_VERSION);
  2216. } else {
  2217. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2218. ethertype, 0xffff);
  2219. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2220. ethertype, ETH_P_IPV6);
  2221. }
  2222. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2223. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2224. &ib_spec->ipv6.mask.src_ip,
  2225. sizeof(ib_spec->ipv6.mask.src_ip));
  2226. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2227. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2228. &ib_spec->ipv6.val.src_ip,
  2229. sizeof(ib_spec->ipv6.val.src_ip));
  2230. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2231. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2232. &ib_spec->ipv6.mask.dst_ip,
  2233. sizeof(ib_spec->ipv6.mask.dst_ip));
  2234. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2235. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2236. &ib_spec->ipv6.val.dst_ip,
  2237. sizeof(ib_spec->ipv6.val.dst_ip));
  2238. set_tos(headers_c, headers_v,
  2239. ib_spec->ipv6.mask.traffic_class,
  2240. ib_spec->ipv6.val.traffic_class);
  2241. set_proto(headers_c, headers_v,
  2242. ib_spec->ipv6.mask.next_hdr,
  2243. ib_spec->ipv6.val.next_hdr);
  2244. set_flow_label(misc_params_c, misc_params_v,
  2245. ntohl(ib_spec->ipv6.mask.flow_label),
  2246. ntohl(ib_spec->ipv6.val.flow_label),
  2247. ib_spec->type & IB_FLOW_SPEC_INNER);
  2248. break;
  2249. case IB_FLOW_SPEC_ESP:
  2250. if (ib_spec->esp.mask.seq)
  2251. return -EOPNOTSUPP;
  2252. MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
  2253. ntohl(ib_spec->esp.mask.spi));
  2254. MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
  2255. ntohl(ib_spec->esp.val.spi));
  2256. break;
  2257. case IB_FLOW_SPEC_TCP:
  2258. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2259. LAST_TCP_UDP_FIELD))
  2260. return -EOPNOTSUPP;
  2261. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2262. 0xff);
  2263. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2264. IPPROTO_TCP);
  2265. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2266. ntohs(ib_spec->tcp_udp.mask.src_port));
  2267. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2268. ntohs(ib_spec->tcp_udp.val.src_port));
  2269. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2270. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2271. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2272. ntohs(ib_spec->tcp_udp.val.dst_port));
  2273. break;
  2274. case IB_FLOW_SPEC_UDP:
  2275. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2276. LAST_TCP_UDP_FIELD))
  2277. return -EOPNOTSUPP;
  2278. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2279. 0xff);
  2280. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2281. IPPROTO_UDP);
  2282. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2283. ntohs(ib_spec->tcp_udp.mask.src_port));
  2284. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2285. ntohs(ib_spec->tcp_udp.val.src_port));
  2286. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2287. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2288. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2289. ntohs(ib_spec->tcp_udp.val.dst_port));
  2290. break;
  2291. case IB_FLOW_SPEC_GRE:
  2292. if (ib_spec->gre.mask.c_ks_res0_ver)
  2293. return -EOPNOTSUPP;
  2294. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2295. 0xff);
  2296. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2297. IPPROTO_GRE);
  2298. MLX5_SET(fte_match_set_misc, misc_params_c, gre_protocol,
  2299. 0xffff);
  2300. MLX5_SET(fte_match_set_misc, misc_params_v, gre_protocol,
  2301. ntohs(ib_spec->gre.val.protocol));
  2302. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_c,
  2303. gre_key_h),
  2304. &ib_spec->gre.mask.key,
  2305. sizeof(ib_spec->gre.mask.key));
  2306. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_v,
  2307. gre_key_h),
  2308. &ib_spec->gre.val.key,
  2309. sizeof(ib_spec->gre.val.key));
  2310. break;
  2311. case IB_FLOW_SPEC_MPLS:
  2312. switch (prev_type) {
  2313. case IB_FLOW_SPEC_UDP:
  2314. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2315. ft_field_support.outer_first_mpls_over_udp),
  2316. &ib_spec->mpls.mask.tag))
  2317. return -EOPNOTSUPP;
  2318. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2319. outer_first_mpls_over_udp),
  2320. &ib_spec->mpls.val.tag,
  2321. sizeof(ib_spec->mpls.val.tag));
  2322. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2323. outer_first_mpls_over_udp),
  2324. &ib_spec->mpls.mask.tag,
  2325. sizeof(ib_spec->mpls.mask.tag));
  2326. break;
  2327. case IB_FLOW_SPEC_GRE:
  2328. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2329. ft_field_support.outer_first_mpls_over_gre),
  2330. &ib_spec->mpls.mask.tag))
  2331. return -EOPNOTSUPP;
  2332. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2333. outer_first_mpls_over_gre),
  2334. &ib_spec->mpls.val.tag,
  2335. sizeof(ib_spec->mpls.val.tag));
  2336. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2337. outer_first_mpls_over_gre),
  2338. &ib_spec->mpls.mask.tag,
  2339. sizeof(ib_spec->mpls.mask.tag));
  2340. break;
  2341. default:
  2342. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2343. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2344. ft_field_support.inner_first_mpls),
  2345. &ib_spec->mpls.mask.tag))
  2346. return -EOPNOTSUPP;
  2347. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2348. inner_first_mpls),
  2349. &ib_spec->mpls.val.tag,
  2350. sizeof(ib_spec->mpls.val.tag));
  2351. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2352. inner_first_mpls),
  2353. &ib_spec->mpls.mask.tag,
  2354. sizeof(ib_spec->mpls.mask.tag));
  2355. } else {
  2356. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2357. ft_field_support.outer_first_mpls),
  2358. &ib_spec->mpls.mask.tag))
  2359. return -EOPNOTSUPP;
  2360. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2361. outer_first_mpls),
  2362. &ib_spec->mpls.val.tag,
  2363. sizeof(ib_spec->mpls.val.tag));
  2364. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2365. outer_first_mpls),
  2366. &ib_spec->mpls.mask.tag,
  2367. sizeof(ib_spec->mpls.mask.tag));
  2368. }
  2369. }
  2370. break;
  2371. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2372. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2373. LAST_TUNNEL_FIELD))
  2374. return -EOPNOTSUPP;
  2375. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2376. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2377. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2378. ntohl(ib_spec->tunnel.val.tunnel_id));
  2379. break;
  2380. case IB_FLOW_SPEC_ACTION_TAG:
  2381. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2382. LAST_FLOW_TAG_FIELD))
  2383. return -EOPNOTSUPP;
  2384. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2385. return -EINVAL;
  2386. action->flow_tag = ib_spec->flow_tag.tag_id;
  2387. action->has_flow_tag = true;
  2388. break;
  2389. case IB_FLOW_SPEC_ACTION_DROP:
  2390. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2391. LAST_DROP_FIELD))
  2392. return -EOPNOTSUPP;
  2393. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2394. break;
  2395. case IB_FLOW_SPEC_ACTION_HANDLE:
  2396. ret = parse_flow_flow_action(ib_spec, flow_attr, action);
  2397. if (ret)
  2398. return ret;
  2399. break;
  2400. default:
  2401. return -EINVAL;
  2402. }
  2403. return 0;
  2404. }
  2405. /* If a flow could catch both multicast and unicast packets,
  2406. * it won't fall into the multicast flow steering table and this rule
  2407. * could steal other multicast packets.
  2408. */
  2409. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2410. {
  2411. union ib_flow_spec *flow_spec;
  2412. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2413. ib_attr->num_of_specs < 1)
  2414. return false;
  2415. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2416. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2417. struct ib_flow_spec_ipv4 *ipv4_spec;
  2418. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2419. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2420. return true;
  2421. return false;
  2422. }
  2423. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2424. struct ib_flow_spec_eth *eth_spec;
  2425. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2426. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2427. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2428. }
  2429. return false;
  2430. }
  2431. enum valid_spec {
  2432. VALID_SPEC_INVALID,
  2433. VALID_SPEC_VALID,
  2434. VALID_SPEC_NA,
  2435. };
  2436. static enum valid_spec
  2437. is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
  2438. const struct mlx5_flow_spec *spec,
  2439. const struct mlx5_flow_act *flow_act,
  2440. bool egress)
  2441. {
  2442. const u32 *match_c = spec->match_criteria;
  2443. bool is_crypto =
  2444. (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2445. MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
  2446. bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
  2447. bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
  2448. /*
  2449. * Currently only crypto is supported in egress, when regular egress
  2450. * rules would be supported, always return VALID_SPEC_NA.
  2451. */
  2452. if (!is_crypto)
  2453. return egress ? VALID_SPEC_INVALID : VALID_SPEC_NA;
  2454. return is_crypto && is_ipsec &&
  2455. (!egress || (!is_drop && !flow_act->has_flow_tag)) ?
  2456. VALID_SPEC_VALID : VALID_SPEC_INVALID;
  2457. }
  2458. static bool is_valid_spec(struct mlx5_core_dev *mdev,
  2459. const struct mlx5_flow_spec *spec,
  2460. const struct mlx5_flow_act *flow_act,
  2461. bool egress)
  2462. {
  2463. /* We curretly only support ipsec egress flow */
  2464. return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
  2465. }
  2466. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2467. const struct ib_flow_attr *flow_attr,
  2468. bool check_inner)
  2469. {
  2470. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2471. int match_ipv = check_inner ?
  2472. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2473. ft_field_support.inner_ip_version) :
  2474. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2475. ft_field_support.outer_ip_version);
  2476. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2477. bool ipv4_spec_valid, ipv6_spec_valid;
  2478. unsigned int ip_spec_type = 0;
  2479. bool has_ethertype = false;
  2480. unsigned int spec_index;
  2481. bool mask_valid = true;
  2482. u16 eth_type = 0;
  2483. bool type_valid;
  2484. /* Validate that ethertype is correct */
  2485. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2486. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2487. ib_spec->eth.mask.ether_type) {
  2488. mask_valid = (ib_spec->eth.mask.ether_type ==
  2489. htons(0xffff));
  2490. has_ethertype = true;
  2491. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2492. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2493. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2494. ip_spec_type = ib_spec->type;
  2495. }
  2496. ib_spec = (void *)ib_spec + ib_spec->size;
  2497. }
  2498. type_valid = (!has_ethertype) || (!ip_spec_type);
  2499. if (!type_valid && mask_valid) {
  2500. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2501. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2502. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2503. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2504. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2505. (((eth_type == ETH_P_MPLS_UC) ||
  2506. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2507. }
  2508. return type_valid;
  2509. }
  2510. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2511. const struct ib_flow_attr *flow_attr)
  2512. {
  2513. return is_valid_ethertype(mdev, flow_attr, false) &&
  2514. is_valid_ethertype(mdev, flow_attr, true);
  2515. }
  2516. static void put_flow_table(struct mlx5_ib_dev *dev,
  2517. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2518. {
  2519. prio->refcount -= !!ft_added;
  2520. if (!prio->refcount) {
  2521. mlx5_destroy_flow_table(prio->flow_table);
  2522. prio->flow_table = NULL;
  2523. }
  2524. }
  2525. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2526. {
  2527. struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
  2528. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2529. struct mlx5_ib_flow_handler,
  2530. ibflow);
  2531. struct mlx5_ib_flow_handler *iter, *tmp;
  2532. mutex_lock(&dev->flow_db->lock);
  2533. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2534. mlx5_del_flow_rules(iter->rule);
  2535. put_flow_table(dev, iter->prio, true);
  2536. list_del(&iter->list);
  2537. kfree(iter);
  2538. }
  2539. mlx5_del_flow_rules(handler->rule);
  2540. put_flow_table(dev, handler->prio, true);
  2541. mutex_unlock(&dev->flow_db->lock);
  2542. kfree(handler);
  2543. return 0;
  2544. }
  2545. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2546. {
  2547. priority *= 2;
  2548. if (!dont_trap)
  2549. priority++;
  2550. return priority;
  2551. }
  2552. enum flow_table_type {
  2553. MLX5_IB_FT_RX,
  2554. MLX5_IB_FT_TX
  2555. };
  2556. #define MLX5_FS_MAX_TYPES 6
  2557. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2558. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2559. struct ib_flow_attr *flow_attr,
  2560. enum flow_table_type ft_type)
  2561. {
  2562. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2563. struct mlx5_flow_namespace *ns = NULL;
  2564. struct mlx5_ib_flow_prio *prio;
  2565. struct mlx5_flow_table *ft;
  2566. int max_table_size;
  2567. int num_entries;
  2568. int num_groups;
  2569. int priority;
  2570. int err = 0;
  2571. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2572. log_max_ft_size));
  2573. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2574. if (ft_type == MLX5_IB_FT_TX)
  2575. priority = 0;
  2576. else if (flow_is_multicast_only(flow_attr) &&
  2577. !dont_trap)
  2578. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2579. else
  2580. priority = ib_prio_to_core_prio(flow_attr->priority,
  2581. dont_trap);
  2582. ns = mlx5_get_flow_namespace(dev->mdev,
  2583. ft_type == MLX5_IB_FT_TX ?
  2584. MLX5_FLOW_NAMESPACE_EGRESS :
  2585. MLX5_FLOW_NAMESPACE_BYPASS);
  2586. num_entries = MLX5_FS_MAX_ENTRIES;
  2587. num_groups = MLX5_FS_MAX_TYPES;
  2588. prio = &dev->flow_db->prios[priority];
  2589. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2590. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2591. ns = mlx5_get_flow_namespace(dev->mdev,
  2592. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2593. build_leftovers_ft_param(&priority,
  2594. &num_entries,
  2595. &num_groups);
  2596. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2597. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2598. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2599. allow_sniffer_and_nic_rx_shared_tir))
  2600. return ERR_PTR(-ENOTSUPP);
  2601. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2602. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2603. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2604. prio = &dev->flow_db->sniffer[ft_type];
  2605. priority = 0;
  2606. num_entries = 1;
  2607. num_groups = 1;
  2608. }
  2609. if (!ns)
  2610. return ERR_PTR(-ENOTSUPP);
  2611. if (num_entries > max_table_size)
  2612. return ERR_PTR(-ENOMEM);
  2613. ft = prio->flow_table;
  2614. if (!ft) {
  2615. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2616. num_entries,
  2617. num_groups,
  2618. 0, 0);
  2619. if (!IS_ERR(ft)) {
  2620. prio->refcount = 0;
  2621. prio->flow_table = ft;
  2622. } else {
  2623. err = PTR_ERR(ft);
  2624. }
  2625. }
  2626. return err ? ERR_PTR(err) : prio;
  2627. }
  2628. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2629. struct mlx5_flow_spec *spec,
  2630. u32 underlay_qpn)
  2631. {
  2632. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2633. spec->match_criteria,
  2634. misc_parameters);
  2635. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2636. misc_parameters);
  2637. if (underlay_qpn &&
  2638. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2639. ft_field_support.bth_dst_qp)) {
  2640. MLX5_SET(fte_match_set_misc,
  2641. misc_params_v, bth_dst_qp, underlay_qpn);
  2642. MLX5_SET(fte_match_set_misc,
  2643. misc_params_c, bth_dst_qp, 0xffffff);
  2644. }
  2645. }
  2646. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2647. struct mlx5_ib_flow_prio *ft_prio,
  2648. const struct ib_flow_attr *flow_attr,
  2649. struct mlx5_flow_destination *dst,
  2650. u32 underlay_qpn)
  2651. {
  2652. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2653. struct mlx5_ib_flow_handler *handler;
  2654. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2655. struct mlx5_flow_spec *spec;
  2656. struct mlx5_flow_destination *rule_dst = dst;
  2657. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2658. unsigned int spec_index;
  2659. u32 prev_type = 0;
  2660. int err = 0;
  2661. int dest_num = 1;
  2662. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2663. if (!is_valid_attr(dev->mdev, flow_attr))
  2664. return ERR_PTR(-EINVAL);
  2665. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2666. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2667. if (!handler || !spec) {
  2668. err = -ENOMEM;
  2669. goto free;
  2670. }
  2671. INIT_LIST_HEAD(&handler->list);
  2672. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2673. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2674. spec->match_value,
  2675. ib_flow, flow_attr, &flow_act,
  2676. prev_type);
  2677. if (err < 0)
  2678. goto free;
  2679. prev_type = ((union ib_flow_spec *)ib_flow)->type;
  2680. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2681. }
  2682. if (!flow_is_multicast_only(flow_attr))
  2683. set_underlay_qp(dev, spec, underlay_qpn);
  2684. if (dev->rep) {
  2685. void *misc;
  2686. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2687. misc_parameters);
  2688. MLX5_SET(fte_match_set_misc, misc, source_port,
  2689. dev->rep->vport);
  2690. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2691. misc_parameters);
  2692. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2693. }
  2694. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2695. if (is_egress &&
  2696. !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
  2697. err = -EINVAL;
  2698. goto free;
  2699. }
  2700. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2701. rule_dst = NULL;
  2702. dest_num = 0;
  2703. } else {
  2704. if (is_egress)
  2705. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  2706. else
  2707. flow_act.action |=
  2708. dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2709. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2710. }
  2711. if (flow_act.has_flow_tag &&
  2712. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2713. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2714. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2715. flow_act.flow_tag, flow_attr->type);
  2716. err = -EINVAL;
  2717. goto free;
  2718. }
  2719. handler->rule = mlx5_add_flow_rules(ft, spec,
  2720. &flow_act,
  2721. rule_dst, dest_num);
  2722. if (IS_ERR(handler->rule)) {
  2723. err = PTR_ERR(handler->rule);
  2724. goto free;
  2725. }
  2726. ft_prio->refcount++;
  2727. handler->prio = ft_prio;
  2728. ft_prio->flow_table = ft;
  2729. free:
  2730. if (err)
  2731. kfree(handler);
  2732. kvfree(spec);
  2733. return err ? ERR_PTR(err) : handler;
  2734. }
  2735. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2736. struct mlx5_ib_flow_prio *ft_prio,
  2737. const struct ib_flow_attr *flow_attr,
  2738. struct mlx5_flow_destination *dst)
  2739. {
  2740. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
  2741. }
  2742. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2743. struct mlx5_ib_flow_prio *ft_prio,
  2744. struct ib_flow_attr *flow_attr,
  2745. struct mlx5_flow_destination *dst)
  2746. {
  2747. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2748. struct mlx5_ib_flow_handler *handler = NULL;
  2749. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2750. if (!IS_ERR(handler)) {
  2751. handler_dst = create_flow_rule(dev, ft_prio,
  2752. flow_attr, dst);
  2753. if (IS_ERR(handler_dst)) {
  2754. mlx5_del_flow_rules(handler->rule);
  2755. ft_prio->refcount--;
  2756. kfree(handler);
  2757. handler = handler_dst;
  2758. } else {
  2759. list_add(&handler_dst->list, &handler->list);
  2760. }
  2761. }
  2762. return handler;
  2763. }
  2764. enum {
  2765. LEFTOVERS_MC,
  2766. LEFTOVERS_UC,
  2767. };
  2768. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2769. struct mlx5_ib_flow_prio *ft_prio,
  2770. struct ib_flow_attr *flow_attr,
  2771. struct mlx5_flow_destination *dst)
  2772. {
  2773. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2774. struct mlx5_ib_flow_handler *handler = NULL;
  2775. static struct {
  2776. struct ib_flow_attr flow_attr;
  2777. struct ib_flow_spec_eth eth_flow;
  2778. } leftovers_specs[] = {
  2779. [LEFTOVERS_MC] = {
  2780. .flow_attr = {
  2781. .num_of_specs = 1,
  2782. .size = sizeof(leftovers_specs[0])
  2783. },
  2784. .eth_flow = {
  2785. .type = IB_FLOW_SPEC_ETH,
  2786. .size = sizeof(struct ib_flow_spec_eth),
  2787. .mask = {.dst_mac = {0x1} },
  2788. .val = {.dst_mac = {0x1} }
  2789. }
  2790. },
  2791. [LEFTOVERS_UC] = {
  2792. .flow_attr = {
  2793. .num_of_specs = 1,
  2794. .size = sizeof(leftovers_specs[0])
  2795. },
  2796. .eth_flow = {
  2797. .type = IB_FLOW_SPEC_ETH,
  2798. .size = sizeof(struct ib_flow_spec_eth),
  2799. .mask = {.dst_mac = {0x1} },
  2800. .val = {.dst_mac = {} }
  2801. }
  2802. }
  2803. };
  2804. handler = create_flow_rule(dev, ft_prio,
  2805. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2806. dst);
  2807. if (!IS_ERR(handler) &&
  2808. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2809. handler_ucast = create_flow_rule(dev, ft_prio,
  2810. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2811. dst);
  2812. if (IS_ERR(handler_ucast)) {
  2813. mlx5_del_flow_rules(handler->rule);
  2814. ft_prio->refcount--;
  2815. kfree(handler);
  2816. handler = handler_ucast;
  2817. } else {
  2818. list_add(&handler_ucast->list, &handler->list);
  2819. }
  2820. }
  2821. return handler;
  2822. }
  2823. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2824. struct mlx5_ib_flow_prio *ft_rx,
  2825. struct mlx5_ib_flow_prio *ft_tx,
  2826. struct mlx5_flow_destination *dst)
  2827. {
  2828. struct mlx5_ib_flow_handler *handler_rx;
  2829. struct mlx5_ib_flow_handler *handler_tx;
  2830. int err;
  2831. static const struct ib_flow_attr flow_attr = {
  2832. .num_of_specs = 0,
  2833. .size = sizeof(flow_attr)
  2834. };
  2835. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2836. if (IS_ERR(handler_rx)) {
  2837. err = PTR_ERR(handler_rx);
  2838. goto err;
  2839. }
  2840. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2841. if (IS_ERR(handler_tx)) {
  2842. err = PTR_ERR(handler_tx);
  2843. goto err_tx;
  2844. }
  2845. list_add(&handler_tx->list, &handler_rx->list);
  2846. return handler_rx;
  2847. err_tx:
  2848. mlx5_del_flow_rules(handler_rx->rule);
  2849. ft_rx->refcount--;
  2850. kfree(handler_rx);
  2851. err:
  2852. return ERR_PTR(err);
  2853. }
  2854. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2855. struct ib_flow_attr *flow_attr,
  2856. int domain)
  2857. {
  2858. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2859. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2860. struct mlx5_ib_flow_handler *handler = NULL;
  2861. struct mlx5_flow_destination *dst = NULL;
  2862. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2863. struct mlx5_ib_flow_prio *ft_prio;
  2864. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2865. int err;
  2866. int underlay_qpn;
  2867. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
  2868. return ERR_PTR(-ENOMEM);
  2869. if (domain != IB_FLOW_DOMAIN_USER ||
  2870. flow_attr->port > dev->num_ports ||
  2871. (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
  2872. IB_FLOW_ATTR_FLAGS_EGRESS)))
  2873. return ERR_PTR(-EINVAL);
  2874. if (is_egress &&
  2875. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2876. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT))
  2877. return ERR_PTR(-EINVAL);
  2878. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  2879. if (!dst)
  2880. return ERR_PTR(-ENOMEM);
  2881. mutex_lock(&dev->flow_db->lock);
  2882. ft_prio = get_flow_table(dev, flow_attr,
  2883. is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
  2884. if (IS_ERR(ft_prio)) {
  2885. err = PTR_ERR(ft_prio);
  2886. goto unlock;
  2887. }
  2888. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2889. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  2890. if (IS_ERR(ft_prio_tx)) {
  2891. err = PTR_ERR(ft_prio_tx);
  2892. ft_prio_tx = NULL;
  2893. goto destroy_ft;
  2894. }
  2895. }
  2896. if (is_egress) {
  2897. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  2898. } else {
  2899. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  2900. if (mqp->flags & MLX5_IB_QP_RSS)
  2901. dst->tir_num = mqp->rss_qp.tirn;
  2902. else
  2903. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  2904. }
  2905. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2906. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  2907. handler = create_dont_trap_rule(dev, ft_prio,
  2908. flow_attr, dst);
  2909. } else {
  2910. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  2911. mqp->underlay_qpn : 0;
  2912. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  2913. dst, underlay_qpn);
  2914. }
  2915. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2916. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2917. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  2918. dst);
  2919. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2920. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  2921. } else {
  2922. err = -EINVAL;
  2923. goto destroy_ft;
  2924. }
  2925. if (IS_ERR(handler)) {
  2926. err = PTR_ERR(handler);
  2927. handler = NULL;
  2928. goto destroy_ft;
  2929. }
  2930. mutex_unlock(&dev->flow_db->lock);
  2931. kfree(dst);
  2932. return &handler->ibflow;
  2933. destroy_ft:
  2934. put_flow_table(dev, ft_prio, false);
  2935. if (ft_prio_tx)
  2936. put_flow_table(dev, ft_prio_tx, false);
  2937. unlock:
  2938. mutex_unlock(&dev->flow_db->lock);
  2939. kfree(dst);
  2940. kfree(handler);
  2941. return ERR_PTR(err);
  2942. }
  2943. static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
  2944. {
  2945. u32 flags = 0;
  2946. if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
  2947. flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
  2948. return flags;
  2949. }
  2950. #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
  2951. static struct ib_flow_action *
  2952. mlx5_ib_create_flow_action_esp(struct ib_device *device,
  2953. const struct ib_flow_action_attrs_esp *attr,
  2954. struct uverbs_attr_bundle *attrs)
  2955. {
  2956. struct mlx5_ib_dev *mdev = to_mdev(device);
  2957. struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
  2958. struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
  2959. struct mlx5_ib_flow_action *action;
  2960. u64 action_flags;
  2961. u64 flags;
  2962. int err = 0;
  2963. if (IS_UVERBS_COPY_ERR(uverbs_copy_from(&action_flags, attrs,
  2964. MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS)))
  2965. return ERR_PTR(-EFAULT);
  2966. if (action_flags >= (MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1))
  2967. return ERR_PTR(-EOPNOTSUPP);
  2968. flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
  2969. /* We current only support a subset of the standard features. Only a
  2970. * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
  2971. * (with overlap). Full offload mode isn't supported.
  2972. */
  2973. if (!attr->keymat || attr->replay || attr->encap ||
  2974. attr->spi || attr->seq || attr->tfc_pad ||
  2975. attr->hard_limit_pkts ||
  2976. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  2977. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
  2978. return ERR_PTR(-EOPNOTSUPP);
  2979. if (attr->keymat->protocol !=
  2980. IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
  2981. return ERR_PTR(-EOPNOTSUPP);
  2982. aes_gcm = &attr->keymat->keymat.aes_gcm;
  2983. if (aes_gcm->icv_len != 16 ||
  2984. aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
  2985. return ERR_PTR(-EOPNOTSUPP);
  2986. action = kmalloc(sizeof(*action), GFP_KERNEL);
  2987. if (!action)
  2988. return ERR_PTR(-ENOMEM);
  2989. action->esp_aes_gcm.ib_flags = attr->flags;
  2990. memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
  2991. sizeof(accel_attrs.keymat.aes_gcm.aes_key));
  2992. accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
  2993. memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
  2994. sizeof(accel_attrs.keymat.aes_gcm.salt));
  2995. memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
  2996. sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
  2997. accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
  2998. accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
  2999. accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
  3000. accel_attrs.esn = attr->esn;
  3001. if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
  3002. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
  3003. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3004. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3005. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
  3006. accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
  3007. action->esp_aes_gcm.ctx =
  3008. mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
  3009. if (IS_ERR(action->esp_aes_gcm.ctx)) {
  3010. err = PTR_ERR(action->esp_aes_gcm.ctx);
  3011. goto err_parse;
  3012. }
  3013. action->esp_aes_gcm.ib_flags = attr->flags;
  3014. return &action->ib_action;
  3015. err_parse:
  3016. kfree(action);
  3017. return ERR_PTR(err);
  3018. }
  3019. static int
  3020. mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
  3021. const struct ib_flow_action_attrs_esp *attr,
  3022. struct uverbs_attr_bundle *attrs)
  3023. {
  3024. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3025. struct mlx5_accel_esp_xfrm_attrs accel_attrs;
  3026. int err = 0;
  3027. if (attr->keymat || attr->replay || attr->encap ||
  3028. attr->spi || attr->seq || attr->tfc_pad ||
  3029. attr->hard_limit_pkts ||
  3030. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3031. IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
  3032. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
  3033. return -EOPNOTSUPP;
  3034. /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
  3035. * be modified.
  3036. */
  3037. if (!(maction->esp_aes_gcm.ib_flags &
  3038. IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
  3039. attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3040. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
  3041. return -EINVAL;
  3042. memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
  3043. sizeof(accel_attrs));
  3044. accel_attrs.esn = attr->esn;
  3045. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3046. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3047. else
  3048. accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3049. err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
  3050. &accel_attrs);
  3051. if (err)
  3052. return err;
  3053. maction->esp_aes_gcm.ib_flags &=
  3054. ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3055. maction->esp_aes_gcm.ib_flags |=
  3056. attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3057. return 0;
  3058. }
  3059. static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
  3060. {
  3061. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3062. switch (action->type) {
  3063. case IB_FLOW_ACTION_ESP:
  3064. /*
  3065. * We only support aes_gcm by now, so we implicitly know this is
  3066. * the underline crypto.
  3067. */
  3068. mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
  3069. break;
  3070. default:
  3071. WARN_ON(true);
  3072. break;
  3073. }
  3074. kfree(maction);
  3075. return 0;
  3076. }
  3077. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3078. {
  3079. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3080. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  3081. int err;
  3082. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  3083. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  3084. return -EOPNOTSUPP;
  3085. }
  3086. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  3087. if (err)
  3088. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  3089. ibqp->qp_num, gid->raw);
  3090. return err;
  3091. }
  3092. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3093. {
  3094. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3095. int err;
  3096. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  3097. if (err)
  3098. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  3099. ibqp->qp_num, gid->raw);
  3100. return err;
  3101. }
  3102. static int init_node_data(struct mlx5_ib_dev *dev)
  3103. {
  3104. int err;
  3105. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  3106. if (err)
  3107. return err;
  3108. dev->mdev->rev_id = dev->mdev->pdev->revision;
  3109. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  3110. }
  3111. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  3112. char *buf)
  3113. {
  3114. struct mlx5_ib_dev *dev =
  3115. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3116. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  3117. }
  3118. static ssize_t show_reg_pages(struct device *device,
  3119. struct device_attribute *attr, char *buf)
  3120. {
  3121. struct mlx5_ib_dev *dev =
  3122. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3123. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  3124. }
  3125. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  3126. char *buf)
  3127. {
  3128. struct mlx5_ib_dev *dev =
  3129. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3130. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  3131. }
  3132. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  3133. char *buf)
  3134. {
  3135. struct mlx5_ib_dev *dev =
  3136. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3137. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  3138. }
  3139. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  3140. char *buf)
  3141. {
  3142. struct mlx5_ib_dev *dev =
  3143. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3144. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  3145. dev->mdev->board_id);
  3146. }
  3147. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  3148. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  3149. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  3150. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  3151. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  3152. static struct device_attribute *mlx5_class_attributes[] = {
  3153. &dev_attr_hw_rev,
  3154. &dev_attr_hca_type,
  3155. &dev_attr_board_id,
  3156. &dev_attr_fw_pages,
  3157. &dev_attr_reg_pages,
  3158. };
  3159. static void pkey_change_handler(struct work_struct *work)
  3160. {
  3161. struct mlx5_ib_port_resources *ports =
  3162. container_of(work, struct mlx5_ib_port_resources,
  3163. pkey_change_work);
  3164. mutex_lock(&ports->devr->mutex);
  3165. mlx5_ib_gsi_pkey_change(ports->gsi);
  3166. mutex_unlock(&ports->devr->mutex);
  3167. }
  3168. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  3169. {
  3170. struct mlx5_ib_qp *mqp;
  3171. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  3172. struct mlx5_core_cq *mcq;
  3173. struct list_head cq_armed_list;
  3174. unsigned long flags_qp;
  3175. unsigned long flags_cq;
  3176. unsigned long flags;
  3177. INIT_LIST_HEAD(&cq_armed_list);
  3178. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  3179. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  3180. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  3181. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  3182. if (mqp->sq.tail != mqp->sq.head) {
  3183. send_mcq = to_mcq(mqp->ibqp.send_cq);
  3184. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  3185. if (send_mcq->mcq.comp &&
  3186. mqp->ibqp.send_cq->comp_handler) {
  3187. if (!send_mcq->mcq.reset_notify_added) {
  3188. send_mcq->mcq.reset_notify_added = 1;
  3189. list_add_tail(&send_mcq->mcq.reset_notify,
  3190. &cq_armed_list);
  3191. }
  3192. }
  3193. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  3194. }
  3195. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  3196. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  3197. /* no handling is needed for SRQ */
  3198. if (!mqp->ibqp.srq) {
  3199. if (mqp->rq.tail != mqp->rq.head) {
  3200. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  3201. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  3202. if (recv_mcq->mcq.comp &&
  3203. mqp->ibqp.recv_cq->comp_handler) {
  3204. if (!recv_mcq->mcq.reset_notify_added) {
  3205. recv_mcq->mcq.reset_notify_added = 1;
  3206. list_add_tail(&recv_mcq->mcq.reset_notify,
  3207. &cq_armed_list);
  3208. }
  3209. }
  3210. spin_unlock_irqrestore(&recv_mcq->lock,
  3211. flags_cq);
  3212. }
  3213. }
  3214. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  3215. }
  3216. /*At that point all inflight post send were put to be executed as of we
  3217. * lock/unlock above locks Now need to arm all involved CQs.
  3218. */
  3219. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  3220. mcq->comp(mcq);
  3221. }
  3222. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  3223. }
  3224. static void delay_drop_handler(struct work_struct *work)
  3225. {
  3226. int err;
  3227. struct mlx5_ib_delay_drop *delay_drop =
  3228. container_of(work, struct mlx5_ib_delay_drop,
  3229. delay_drop_work);
  3230. atomic_inc(&delay_drop->events_cnt);
  3231. mutex_lock(&delay_drop->lock);
  3232. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  3233. delay_drop->timeout);
  3234. if (err) {
  3235. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  3236. delay_drop->timeout);
  3237. delay_drop->activate = false;
  3238. }
  3239. mutex_unlock(&delay_drop->lock);
  3240. }
  3241. static void mlx5_ib_handle_event(struct work_struct *_work)
  3242. {
  3243. struct mlx5_ib_event_work *work =
  3244. container_of(_work, struct mlx5_ib_event_work, work);
  3245. struct mlx5_ib_dev *ibdev;
  3246. struct ib_event ibev;
  3247. bool fatal = false;
  3248. u8 port = (u8)work->param;
  3249. if (mlx5_core_is_mp_slave(work->dev)) {
  3250. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  3251. if (!ibdev)
  3252. goto out;
  3253. } else {
  3254. ibdev = work->context;
  3255. }
  3256. switch (work->event) {
  3257. case MLX5_DEV_EVENT_SYS_ERROR:
  3258. ibev.event = IB_EVENT_DEVICE_FATAL;
  3259. mlx5_ib_handle_internal_error(ibdev);
  3260. fatal = true;
  3261. break;
  3262. case MLX5_DEV_EVENT_PORT_UP:
  3263. case MLX5_DEV_EVENT_PORT_DOWN:
  3264. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  3265. /* In RoCE, port up/down events are handled in
  3266. * mlx5_netdev_event().
  3267. */
  3268. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  3269. IB_LINK_LAYER_ETHERNET)
  3270. goto out;
  3271. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  3272. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  3273. break;
  3274. case MLX5_DEV_EVENT_LID_CHANGE:
  3275. ibev.event = IB_EVENT_LID_CHANGE;
  3276. break;
  3277. case MLX5_DEV_EVENT_PKEY_CHANGE:
  3278. ibev.event = IB_EVENT_PKEY_CHANGE;
  3279. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  3280. break;
  3281. case MLX5_DEV_EVENT_GUID_CHANGE:
  3282. ibev.event = IB_EVENT_GID_CHANGE;
  3283. break;
  3284. case MLX5_DEV_EVENT_CLIENT_REREG:
  3285. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  3286. break;
  3287. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  3288. schedule_work(&ibdev->delay_drop.delay_drop_work);
  3289. goto out;
  3290. default:
  3291. goto out;
  3292. }
  3293. ibev.device = &ibdev->ib_dev;
  3294. ibev.element.port_num = port;
  3295. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  3296. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  3297. goto out;
  3298. }
  3299. if (ibdev->ib_active)
  3300. ib_dispatch_event(&ibev);
  3301. if (fatal)
  3302. ibdev->ib_active = false;
  3303. out:
  3304. kfree(work);
  3305. }
  3306. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  3307. enum mlx5_dev_event event, unsigned long param)
  3308. {
  3309. struct mlx5_ib_event_work *work;
  3310. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  3311. if (!work)
  3312. return;
  3313. INIT_WORK(&work->work, mlx5_ib_handle_event);
  3314. work->dev = dev;
  3315. work->param = param;
  3316. work->context = context;
  3317. work->event = event;
  3318. queue_work(mlx5_ib_event_wq, &work->work);
  3319. }
  3320. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  3321. {
  3322. struct mlx5_hca_vport_context vport_ctx;
  3323. int err;
  3324. int port;
  3325. for (port = 1; port <= dev->num_ports; port++) {
  3326. dev->mdev->port_caps[port - 1].has_smi = false;
  3327. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  3328. MLX5_CAP_PORT_TYPE_IB) {
  3329. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  3330. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  3331. port, 0,
  3332. &vport_ctx);
  3333. if (err) {
  3334. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  3335. port, err);
  3336. return err;
  3337. }
  3338. dev->mdev->port_caps[port - 1].has_smi =
  3339. vport_ctx.has_smi;
  3340. } else {
  3341. dev->mdev->port_caps[port - 1].has_smi = true;
  3342. }
  3343. }
  3344. }
  3345. return 0;
  3346. }
  3347. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  3348. {
  3349. int port;
  3350. for (port = 1; port <= dev->num_ports; port++)
  3351. mlx5_query_ext_port_caps(dev, port);
  3352. }
  3353. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  3354. {
  3355. struct ib_device_attr *dprops = NULL;
  3356. struct ib_port_attr *pprops = NULL;
  3357. int err = -ENOMEM;
  3358. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  3359. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  3360. if (!pprops)
  3361. goto out;
  3362. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  3363. if (!dprops)
  3364. goto out;
  3365. err = set_has_smi_cap(dev);
  3366. if (err)
  3367. goto out;
  3368. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  3369. if (err) {
  3370. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  3371. goto out;
  3372. }
  3373. memset(pprops, 0, sizeof(*pprops));
  3374. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  3375. if (err) {
  3376. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  3377. port, err);
  3378. goto out;
  3379. }
  3380. dev->mdev->port_caps[port - 1].pkey_table_len =
  3381. dprops->max_pkeys;
  3382. dev->mdev->port_caps[port - 1].gid_table_len =
  3383. pprops->gid_tbl_len;
  3384. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  3385. port, dprops->max_pkeys, pprops->gid_tbl_len);
  3386. out:
  3387. kfree(pprops);
  3388. kfree(dprops);
  3389. return err;
  3390. }
  3391. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  3392. {
  3393. int err;
  3394. err = mlx5_mr_cache_cleanup(dev);
  3395. if (err)
  3396. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  3397. if (dev->umrc.qp)
  3398. mlx5_ib_destroy_qp(dev->umrc.qp);
  3399. if (dev->umrc.cq)
  3400. ib_free_cq(dev->umrc.cq);
  3401. if (dev->umrc.pd)
  3402. ib_dealloc_pd(dev->umrc.pd);
  3403. }
  3404. enum {
  3405. MAX_UMR_WR = 128,
  3406. };
  3407. static int create_umr_res(struct mlx5_ib_dev *dev)
  3408. {
  3409. struct ib_qp_init_attr *init_attr = NULL;
  3410. struct ib_qp_attr *attr = NULL;
  3411. struct ib_pd *pd;
  3412. struct ib_cq *cq;
  3413. struct ib_qp *qp;
  3414. int ret;
  3415. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  3416. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  3417. if (!attr || !init_attr) {
  3418. ret = -ENOMEM;
  3419. goto error_0;
  3420. }
  3421. pd = ib_alloc_pd(&dev->ib_dev, 0);
  3422. if (IS_ERR(pd)) {
  3423. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  3424. ret = PTR_ERR(pd);
  3425. goto error_0;
  3426. }
  3427. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  3428. if (IS_ERR(cq)) {
  3429. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  3430. ret = PTR_ERR(cq);
  3431. goto error_2;
  3432. }
  3433. init_attr->send_cq = cq;
  3434. init_attr->recv_cq = cq;
  3435. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  3436. init_attr->cap.max_send_wr = MAX_UMR_WR;
  3437. init_attr->cap.max_send_sge = 1;
  3438. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  3439. init_attr->port_num = 1;
  3440. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  3441. if (IS_ERR(qp)) {
  3442. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  3443. ret = PTR_ERR(qp);
  3444. goto error_3;
  3445. }
  3446. qp->device = &dev->ib_dev;
  3447. qp->real_qp = qp;
  3448. qp->uobject = NULL;
  3449. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  3450. qp->send_cq = init_attr->send_cq;
  3451. qp->recv_cq = init_attr->recv_cq;
  3452. attr->qp_state = IB_QPS_INIT;
  3453. attr->port_num = 1;
  3454. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3455. IB_QP_PORT, NULL);
  3456. if (ret) {
  3457. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3458. goto error_4;
  3459. }
  3460. memset(attr, 0, sizeof(*attr));
  3461. attr->qp_state = IB_QPS_RTR;
  3462. attr->path_mtu = IB_MTU_256;
  3463. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3464. if (ret) {
  3465. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3466. goto error_4;
  3467. }
  3468. memset(attr, 0, sizeof(*attr));
  3469. attr->qp_state = IB_QPS_RTS;
  3470. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3471. if (ret) {
  3472. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3473. goto error_4;
  3474. }
  3475. dev->umrc.qp = qp;
  3476. dev->umrc.cq = cq;
  3477. dev->umrc.pd = pd;
  3478. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3479. ret = mlx5_mr_cache_init(dev);
  3480. if (ret) {
  3481. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3482. goto error_4;
  3483. }
  3484. kfree(attr);
  3485. kfree(init_attr);
  3486. return 0;
  3487. error_4:
  3488. mlx5_ib_destroy_qp(qp);
  3489. dev->umrc.qp = NULL;
  3490. error_3:
  3491. ib_free_cq(cq);
  3492. dev->umrc.cq = NULL;
  3493. error_2:
  3494. ib_dealloc_pd(pd);
  3495. dev->umrc.pd = NULL;
  3496. error_0:
  3497. kfree(attr);
  3498. kfree(init_attr);
  3499. return ret;
  3500. }
  3501. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3502. {
  3503. switch (umr_fence_cap) {
  3504. case MLX5_CAP_UMR_FENCE_NONE:
  3505. return MLX5_FENCE_MODE_NONE;
  3506. case MLX5_CAP_UMR_FENCE_SMALL:
  3507. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3508. default:
  3509. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3510. }
  3511. }
  3512. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3513. {
  3514. struct ib_srq_init_attr attr;
  3515. struct mlx5_ib_dev *dev;
  3516. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3517. int port;
  3518. int ret = 0;
  3519. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3520. mutex_init(&devr->mutex);
  3521. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3522. if (IS_ERR(devr->p0)) {
  3523. ret = PTR_ERR(devr->p0);
  3524. goto error0;
  3525. }
  3526. devr->p0->device = &dev->ib_dev;
  3527. devr->p0->uobject = NULL;
  3528. atomic_set(&devr->p0->usecnt, 0);
  3529. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3530. if (IS_ERR(devr->c0)) {
  3531. ret = PTR_ERR(devr->c0);
  3532. goto error1;
  3533. }
  3534. devr->c0->device = &dev->ib_dev;
  3535. devr->c0->uobject = NULL;
  3536. devr->c0->comp_handler = NULL;
  3537. devr->c0->event_handler = NULL;
  3538. devr->c0->cq_context = NULL;
  3539. atomic_set(&devr->c0->usecnt, 0);
  3540. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3541. if (IS_ERR(devr->x0)) {
  3542. ret = PTR_ERR(devr->x0);
  3543. goto error2;
  3544. }
  3545. devr->x0->device = &dev->ib_dev;
  3546. devr->x0->inode = NULL;
  3547. atomic_set(&devr->x0->usecnt, 0);
  3548. mutex_init(&devr->x0->tgt_qp_mutex);
  3549. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3550. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3551. if (IS_ERR(devr->x1)) {
  3552. ret = PTR_ERR(devr->x1);
  3553. goto error3;
  3554. }
  3555. devr->x1->device = &dev->ib_dev;
  3556. devr->x1->inode = NULL;
  3557. atomic_set(&devr->x1->usecnt, 0);
  3558. mutex_init(&devr->x1->tgt_qp_mutex);
  3559. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3560. memset(&attr, 0, sizeof(attr));
  3561. attr.attr.max_sge = 1;
  3562. attr.attr.max_wr = 1;
  3563. attr.srq_type = IB_SRQT_XRC;
  3564. attr.ext.cq = devr->c0;
  3565. attr.ext.xrc.xrcd = devr->x0;
  3566. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3567. if (IS_ERR(devr->s0)) {
  3568. ret = PTR_ERR(devr->s0);
  3569. goto error4;
  3570. }
  3571. devr->s0->device = &dev->ib_dev;
  3572. devr->s0->pd = devr->p0;
  3573. devr->s0->uobject = NULL;
  3574. devr->s0->event_handler = NULL;
  3575. devr->s0->srq_context = NULL;
  3576. devr->s0->srq_type = IB_SRQT_XRC;
  3577. devr->s0->ext.xrc.xrcd = devr->x0;
  3578. devr->s0->ext.cq = devr->c0;
  3579. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3580. atomic_inc(&devr->s0->ext.cq->usecnt);
  3581. atomic_inc(&devr->p0->usecnt);
  3582. atomic_set(&devr->s0->usecnt, 0);
  3583. memset(&attr, 0, sizeof(attr));
  3584. attr.attr.max_sge = 1;
  3585. attr.attr.max_wr = 1;
  3586. attr.srq_type = IB_SRQT_BASIC;
  3587. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3588. if (IS_ERR(devr->s1)) {
  3589. ret = PTR_ERR(devr->s1);
  3590. goto error5;
  3591. }
  3592. devr->s1->device = &dev->ib_dev;
  3593. devr->s1->pd = devr->p0;
  3594. devr->s1->uobject = NULL;
  3595. devr->s1->event_handler = NULL;
  3596. devr->s1->srq_context = NULL;
  3597. devr->s1->srq_type = IB_SRQT_BASIC;
  3598. devr->s1->ext.cq = devr->c0;
  3599. atomic_inc(&devr->p0->usecnt);
  3600. atomic_set(&devr->s1->usecnt, 0);
  3601. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3602. INIT_WORK(&devr->ports[port].pkey_change_work,
  3603. pkey_change_handler);
  3604. devr->ports[port].devr = devr;
  3605. }
  3606. return 0;
  3607. error5:
  3608. mlx5_ib_destroy_srq(devr->s0);
  3609. error4:
  3610. mlx5_ib_dealloc_xrcd(devr->x1);
  3611. error3:
  3612. mlx5_ib_dealloc_xrcd(devr->x0);
  3613. error2:
  3614. mlx5_ib_destroy_cq(devr->c0);
  3615. error1:
  3616. mlx5_ib_dealloc_pd(devr->p0);
  3617. error0:
  3618. return ret;
  3619. }
  3620. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3621. {
  3622. struct mlx5_ib_dev *dev =
  3623. container_of(devr, struct mlx5_ib_dev, devr);
  3624. int port;
  3625. mlx5_ib_destroy_srq(devr->s1);
  3626. mlx5_ib_destroy_srq(devr->s0);
  3627. mlx5_ib_dealloc_xrcd(devr->x0);
  3628. mlx5_ib_dealloc_xrcd(devr->x1);
  3629. mlx5_ib_destroy_cq(devr->c0);
  3630. mlx5_ib_dealloc_pd(devr->p0);
  3631. /* Make sure no change P_Key work items are still executing */
  3632. for (port = 0; port < dev->num_ports; ++port)
  3633. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3634. }
  3635. static u32 get_core_cap_flags(struct ib_device *ibdev)
  3636. {
  3637. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3638. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3639. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3640. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3641. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3642. u32 ret = 0;
  3643. if (ll == IB_LINK_LAYER_INFINIBAND)
  3644. return RDMA_CORE_PORT_IBA_IB;
  3645. if (raw_support)
  3646. ret = RDMA_CORE_PORT_RAW_PACKET;
  3647. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3648. return ret;
  3649. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3650. return ret;
  3651. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3652. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3653. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3654. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3655. return ret;
  3656. }
  3657. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3658. struct ib_port_immutable *immutable)
  3659. {
  3660. struct ib_port_attr attr;
  3661. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3662. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3663. int err;
  3664. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3665. err = ib_query_port(ibdev, port_num, &attr);
  3666. if (err)
  3667. return err;
  3668. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3669. immutable->gid_tbl_len = attr.gid_tbl_len;
  3670. immutable->core_cap_flags = get_core_cap_flags(ibdev);
  3671. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  3672. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  3673. return 0;
  3674. }
  3675. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  3676. struct ib_port_immutable *immutable)
  3677. {
  3678. struct ib_port_attr attr;
  3679. int err;
  3680. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3681. err = ib_query_port(ibdev, port_num, &attr);
  3682. if (err)
  3683. return err;
  3684. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3685. immutable->gid_tbl_len = attr.gid_tbl_len;
  3686. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3687. return 0;
  3688. }
  3689. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  3690. {
  3691. struct mlx5_ib_dev *dev =
  3692. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  3693. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  3694. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  3695. fw_rev_sub(dev->mdev));
  3696. }
  3697. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  3698. {
  3699. struct mlx5_core_dev *mdev = dev->mdev;
  3700. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  3701. MLX5_FLOW_NAMESPACE_LAG);
  3702. struct mlx5_flow_table *ft;
  3703. int err;
  3704. if (!ns || !mlx5_lag_is_active(mdev))
  3705. return 0;
  3706. err = mlx5_cmd_create_vport_lag(mdev);
  3707. if (err)
  3708. return err;
  3709. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  3710. if (IS_ERR(ft)) {
  3711. err = PTR_ERR(ft);
  3712. goto err_destroy_vport_lag;
  3713. }
  3714. dev->flow_db->lag_demux_ft = ft;
  3715. return 0;
  3716. err_destroy_vport_lag:
  3717. mlx5_cmd_destroy_vport_lag(mdev);
  3718. return err;
  3719. }
  3720. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  3721. {
  3722. struct mlx5_core_dev *mdev = dev->mdev;
  3723. if (dev->flow_db->lag_demux_ft) {
  3724. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  3725. dev->flow_db->lag_demux_ft = NULL;
  3726. mlx5_cmd_destroy_vport_lag(mdev);
  3727. }
  3728. }
  3729. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3730. {
  3731. int err;
  3732. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  3733. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  3734. if (err) {
  3735. dev->roce[port_num].nb.notifier_call = NULL;
  3736. return err;
  3737. }
  3738. return 0;
  3739. }
  3740. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  3741. {
  3742. if (dev->roce[port_num].nb.notifier_call) {
  3743. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  3744. dev->roce[port_num].nb.notifier_call = NULL;
  3745. }
  3746. }
  3747. static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
  3748. {
  3749. int err;
  3750. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  3751. err = mlx5_nic_vport_enable_roce(dev->mdev);
  3752. if (err)
  3753. return err;
  3754. }
  3755. err = mlx5_eth_lag_init(dev);
  3756. if (err)
  3757. goto err_disable_roce;
  3758. return 0;
  3759. err_disable_roce:
  3760. if (MLX5_CAP_GEN(dev->mdev, roce))
  3761. mlx5_nic_vport_disable_roce(dev->mdev);
  3762. return err;
  3763. }
  3764. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  3765. {
  3766. mlx5_eth_lag_cleanup(dev);
  3767. if (MLX5_CAP_GEN(dev->mdev, roce))
  3768. mlx5_nic_vport_disable_roce(dev->mdev);
  3769. }
  3770. struct mlx5_ib_counter {
  3771. const char *name;
  3772. size_t offset;
  3773. };
  3774. #define INIT_Q_COUNTER(_name) \
  3775. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  3776. static const struct mlx5_ib_counter basic_q_cnts[] = {
  3777. INIT_Q_COUNTER(rx_write_requests),
  3778. INIT_Q_COUNTER(rx_read_requests),
  3779. INIT_Q_COUNTER(rx_atomic_requests),
  3780. INIT_Q_COUNTER(out_of_buffer),
  3781. };
  3782. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  3783. INIT_Q_COUNTER(out_of_sequence),
  3784. };
  3785. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  3786. INIT_Q_COUNTER(duplicate_request),
  3787. INIT_Q_COUNTER(rnr_nak_retry_err),
  3788. INIT_Q_COUNTER(packet_seq_err),
  3789. INIT_Q_COUNTER(implied_nak_seq_err),
  3790. INIT_Q_COUNTER(local_ack_timeout_err),
  3791. };
  3792. #define INIT_CONG_COUNTER(_name) \
  3793. { .name = #_name, .offset = \
  3794. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  3795. static const struct mlx5_ib_counter cong_cnts[] = {
  3796. INIT_CONG_COUNTER(rp_cnp_ignored),
  3797. INIT_CONG_COUNTER(rp_cnp_handled),
  3798. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  3799. INIT_CONG_COUNTER(np_cnp_sent),
  3800. };
  3801. static const struct mlx5_ib_counter extended_err_cnts[] = {
  3802. INIT_Q_COUNTER(resp_local_length_error),
  3803. INIT_Q_COUNTER(resp_cqe_error),
  3804. INIT_Q_COUNTER(req_cqe_error),
  3805. INIT_Q_COUNTER(req_remote_invalid_request),
  3806. INIT_Q_COUNTER(req_remote_access_errors),
  3807. INIT_Q_COUNTER(resp_remote_access_errors),
  3808. INIT_Q_COUNTER(resp_cqe_flush_error),
  3809. INIT_Q_COUNTER(req_cqe_flush_error),
  3810. };
  3811. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  3812. {
  3813. int i;
  3814. for (i = 0; i < dev->num_ports; i++) {
  3815. if (dev->port[i].cnts.set_id)
  3816. mlx5_core_dealloc_q_counter(dev->mdev,
  3817. dev->port[i].cnts.set_id);
  3818. kfree(dev->port[i].cnts.names);
  3819. kfree(dev->port[i].cnts.offsets);
  3820. }
  3821. }
  3822. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  3823. struct mlx5_ib_counters *cnts)
  3824. {
  3825. u32 num_counters;
  3826. num_counters = ARRAY_SIZE(basic_q_cnts);
  3827. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  3828. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  3829. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  3830. num_counters += ARRAY_SIZE(retrans_q_cnts);
  3831. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  3832. num_counters += ARRAY_SIZE(extended_err_cnts);
  3833. cnts->num_q_counters = num_counters;
  3834. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3835. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  3836. num_counters += ARRAY_SIZE(cong_cnts);
  3837. }
  3838. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  3839. if (!cnts->names)
  3840. return -ENOMEM;
  3841. cnts->offsets = kcalloc(num_counters,
  3842. sizeof(cnts->offsets), GFP_KERNEL);
  3843. if (!cnts->offsets)
  3844. goto err_names;
  3845. return 0;
  3846. err_names:
  3847. kfree(cnts->names);
  3848. cnts->names = NULL;
  3849. return -ENOMEM;
  3850. }
  3851. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  3852. const char **names,
  3853. size_t *offsets)
  3854. {
  3855. int i;
  3856. int j = 0;
  3857. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  3858. names[j] = basic_q_cnts[i].name;
  3859. offsets[j] = basic_q_cnts[i].offset;
  3860. }
  3861. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  3862. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  3863. names[j] = out_of_seq_q_cnts[i].name;
  3864. offsets[j] = out_of_seq_q_cnts[i].offset;
  3865. }
  3866. }
  3867. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  3868. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  3869. names[j] = retrans_q_cnts[i].name;
  3870. offsets[j] = retrans_q_cnts[i].offset;
  3871. }
  3872. }
  3873. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  3874. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  3875. names[j] = extended_err_cnts[i].name;
  3876. offsets[j] = extended_err_cnts[i].offset;
  3877. }
  3878. }
  3879. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3880. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  3881. names[j] = cong_cnts[i].name;
  3882. offsets[j] = cong_cnts[i].offset;
  3883. }
  3884. }
  3885. }
  3886. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  3887. {
  3888. int err = 0;
  3889. int i;
  3890. for (i = 0; i < dev->num_ports; i++) {
  3891. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  3892. if (err)
  3893. goto err_alloc;
  3894. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  3895. dev->port[i].cnts.offsets);
  3896. err = mlx5_core_alloc_q_counter(dev->mdev,
  3897. &dev->port[i].cnts.set_id);
  3898. if (err) {
  3899. mlx5_ib_warn(dev,
  3900. "couldn't allocate queue counter for port %d, err %d\n",
  3901. i + 1, err);
  3902. goto err_alloc;
  3903. }
  3904. dev->port[i].cnts.set_id_valid = true;
  3905. }
  3906. return 0;
  3907. err_alloc:
  3908. mlx5_ib_dealloc_counters(dev);
  3909. return err;
  3910. }
  3911. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  3912. u8 port_num)
  3913. {
  3914. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3915. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3916. /* We support only per port stats */
  3917. if (port_num == 0)
  3918. return NULL;
  3919. return rdma_alloc_hw_stats_struct(port->cnts.names,
  3920. port->cnts.num_q_counters +
  3921. port->cnts.num_cong_counters,
  3922. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  3923. }
  3924. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  3925. struct mlx5_ib_port *port,
  3926. struct rdma_hw_stats *stats)
  3927. {
  3928. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  3929. void *out;
  3930. __be32 val;
  3931. int ret, i;
  3932. out = kvzalloc(outlen, GFP_KERNEL);
  3933. if (!out)
  3934. return -ENOMEM;
  3935. ret = mlx5_core_query_q_counter(mdev,
  3936. port->cnts.set_id, 0,
  3937. out, outlen);
  3938. if (ret)
  3939. goto free;
  3940. for (i = 0; i < port->cnts.num_q_counters; i++) {
  3941. val = *(__be32 *)(out + port->cnts.offsets[i]);
  3942. stats->value[i] = (u64)be32_to_cpu(val);
  3943. }
  3944. free:
  3945. kvfree(out);
  3946. return ret;
  3947. }
  3948. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  3949. struct rdma_hw_stats *stats,
  3950. u8 port_num, int index)
  3951. {
  3952. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3953. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  3954. struct mlx5_core_dev *mdev;
  3955. int ret, num_counters;
  3956. u8 mdev_port_num;
  3957. if (!stats)
  3958. return -EINVAL;
  3959. num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  3960. /* q_counters are per IB device, query the master mdev */
  3961. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  3962. if (ret)
  3963. return ret;
  3964. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  3965. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  3966. &mdev_port_num);
  3967. if (!mdev) {
  3968. /* If port is not affiliated yet, its in down state
  3969. * which doesn't have any counters yet, so it would be
  3970. * zero. So no need to read from the HCA.
  3971. */
  3972. goto done;
  3973. }
  3974. ret = mlx5_lag_query_cong_counters(dev->mdev,
  3975. stats->value +
  3976. port->cnts.num_q_counters,
  3977. port->cnts.num_cong_counters,
  3978. port->cnts.offsets +
  3979. port->cnts.num_q_counters);
  3980. mlx5_ib_put_native_port_mdev(dev, port_num);
  3981. if (ret)
  3982. return ret;
  3983. }
  3984. done:
  3985. return num_counters;
  3986. }
  3987. static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
  3988. {
  3989. return mlx5_rdma_netdev_free(netdev);
  3990. }
  3991. static struct net_device*
  3992. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  3993. u8 port_num,
  3994. enum rdma_netdev_t type,
  3995. const char *name,
  3996. unsigned char name_assign_type,
  3997. void (*setup)(struct net_device *))
  3998. {
  3999. struct net_device *netdev;
  4000. struct rdma_netdev *rn;
  4001. if (type != RDMA_NETDEV_IPOIB)
  4002. return ERR_PTR(-EOPNOTSUPP);
  4003. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  4004. name, setup);
  4005. if (likely(!IS_ERR_OR_NULL(netdev))) {
  4006. rn = netdev_priv(netdev);
  4007. rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
  4008. }
  4009. return netdev;
  4010. }
  4011. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4012. {
  4013. if (!dev->delay_drop.dbg)
  4014. return;
  4015. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  4016. kfree(dev->delay_drop.dbg);
  4017. dev->delay_drop.dbg = NULL;
  4018. }
  4019. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  4020. {
  4021. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4022. return;
  4023. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  4024. delay_drop_debugfs_cleanup(dev);
  4025. }
  4026. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  4027. size_t count, loff_t *pos)
  4028. {
  4029. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4030. char lbuf[20];
  4031. int len;
  4032. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  4033. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  4034. }
  4035. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  4036. size_t count, loff_t *pos)
  4037. {
  4038. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4039. u32 timeout;
  4040. u32 var;
  4041. if (kstrtouint_from_user(buf, count, 0, &var))
  4042. return -EFAULT;
  4043. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  4044. 1000);
  4045. if (timeout != var)
  4046. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  4047. timeout);
  4048. delay_drop->timeout = timeout;
  4049. return count;
  4050. }
  4051. static const struct file_operations fops_delay_drop_timeout = {
  4052. .owner = THIS_MODULE,
  4053. .open = simple_open,
  4054. .write = delay_drop_timeout_write,
  4055. .read = delay_drop_timeout_read,
  4056. };
  4057. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  4058. {
  4059. struct mlx5_ib_dbg_delay_drop *dbg;
  4060. if (!mlx5_debugfs_root)
  4061. return 0;
  4062. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  4063. if (!dbg)
  4064. return -ENOMEM;
  4065. dev->delay_drop.dbg = dbg;
  4066. dbg->dir_debugfs =
  4067. debugfs_create_dir("delay_drop",
  4068. dev->mdev->priv.dbg_root);
  4069. if (!dbg->dir_debugfs)
  4070. goto out_debugfs;
  4071. dbg->events_cnt_debugfs =
  4072. debugfs_create_atomic_t("num_timeout_events", 0400,
  4073. dbg->dir_debugfs,
  4074. &dev->delay_drop.events_cnt);
  4075. if (!dbg->events_cnt_debugfs)
  4076. goto out_debugfs;
  4077. dbg->rqs_cnt_debugfs =
  4078. debugfs_create_atomic_t("num_rqs", 0400,
  4079. dbg->dir_debugfs,
  4080. &dev->delay_drop.rqs_cnt);
  4081. if (!dbg->rqs_cnt_debugfs)
  4082. goto out_debugfs;
  4083. dbg->timeout_debugfs =
  4084. debugfs_create_file("timeout", 0600,
  4085. dbg->dir_debugfs,
  4086. &dev->delay_drop,
  4087. &fops_delay_drop_timeout);
  4088. if (!dbg->timeout_debugfs)
  4089. goto out_debugfs;
  4090. return 0;
  4091. out_debugfs:
  4092. delay_drop_debugfs_cleanup(dev);
  4093. return -ENOMEM;
  4094. }
  4095. static void init_delay_drop(struct mlx5_ib_dev *dev)
  4096. {
  4097. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4098. return;
  4099. mutex_init(&dev->delay_drop.lock);
  4100. dev->delay_drop.dev = dev;
  4101. dev->delay_drop.activate = false;
  4102. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  4103. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  4104. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  4105. atomic_set(&dev->delay_drop.events_cnt, 0);
  4106. if (delay_drop_debugfs_init(dev))
  4107. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  4108. }
  4109. static const struct cpumask *
  4110. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  4111. {
  4112. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4113. return mlx5_get_vector_affinity(dev->mdev, comp_vector);
  4114. }
  4115. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4116. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  4117. struct mlx5_ib_multiport_info *mpi)
  4118. {
  4119. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4120. struct mlx5_ib_port *port = &ibdev->port[port_num];
  4121. int comps;
  4122. int err;
  4123. int i;
  4124. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  4125. spin_lock(&port->mp.mpi_lock);
  4126. if (!mpi->ibdev) {
  4127. spin_unlock(&port->mp.mpi_lock);
  4128. return;
  4129. }
  4130. mpi->ibdev = NULL;
  4131. spin_unlock(&port->mp.mpi_lock);
  4132. mlx5_remove_netdev_notifier(ibdev, port_num);
  4133. spin_lock(&port->mp.mpi_lock);
  4134. comps = mpi->mdev_refcnt;
  4135. if (comps) {
  4136. mpi->unaffiliate = true;
  4137. init_completion(&mpi->unref_comp);
  4138. spin_unlock(&port->mp.mpi_lock);
  4139. for (i = 0; i < comps; i++)
  4140. wait_for_completion(&mpi->unref_comp);
  4141. spin_lock(&port->mp.mpi_lock);
  4142. mpi->unaffiliate = false;
  4143. }
  4144. port->mp.mpi = NULL;
  4145. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4146. spin_unlock(&port->mp.mpi_lock);
  4147. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  4148. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  4149. /* Log an error, still needed to cleanup the pointers and add
  4150. * it back to the list.
  4151. */
  4152. if (err)
  4153. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  4154. port_num + 1);
  4155. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  4156. }
  4157. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4158. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  4159. struct mlx5_ib_multiport_info *mpi)
  4160. {
  4161. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4162. int err;
  4163. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  4164. if (ibdev->port[port_num].mp.mpi) {
  4165. mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
  4166. port_num + 1);
  4167. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4168. return false;
  4169. }
  4170. ibdev->port[port_num].mp.mpi = mpi;
  4171. mpi->ibdev = ibdev;
  4172. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4173. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  4174. if (err)
  4175. goto unbind;
  4176. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  4177. if (err)
  4178. goto unbind;
  4179. err = mlx5_add_netdev_notifier(ibdev, port_num);
  4180. if (err) {
  4181. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  4182. port_num + 1);
  4183. goto unbind;
  4184. }
  4185. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  4186. if (err)
  4187. goto unbind;
  4188. return true;
  4189. unbind:
  4190. mlx5_ib_unbind_slave_port(ibdev, mpi);
  4191. return false;
  4192. }
  4193. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  4194. {
  4195. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4196. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4197. port_num + 1);
  4198. struct mlx5_ib_multiport_info *mpi;
  4199. int err;
  4200. int i;
  4201. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4202. return 0;
  4203. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  4204. &dev->sys_image_guid);
  4205. if (err)
  4206. return err;
  4207. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4208. if (err)
  4209. return err;
  4210. mutex_lock(&mlx5_ib_multiport_mutex);
  4211. for (i = 0; i < dev->num_ports; i++) {
  4212. bool bound = false;
  4213. /* build a stub multiport info struct for the native port. */
  4214. if (i == port_num) {
  4215. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4216. if (!mpi) {
  4217. mutex_unlock(&mlx5_ib_multiport_mutex);
  4218. mlx5_nic_vport_disable_roce(dev->mdev);
  4219. return -ENOMEM;
  4220. }
  4221. mpi->is_master = true;
  4222. mpi->mdev = dev->mdev;
  4223. mpi->sys_image_guid = dev->sys_image_guid;
  4224. dev->port[i].mp.mpi = mpi;
  4225. mpi->ibdev = dev;
  4226. mpi = NULL;
  4227. continue;
  4228. }
  4229. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  4230. list) {
  4231. if (dev->sys_image_guid == mpi->sys_image_guid &&
  4232. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  4233. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4234. }
  4235. if (bound) {
  4236. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  4237. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  4238. list_del(&mpi->list);
  4239. break;
  4240. }
  4241. }
  4242. if (!bound) {
  4243. get_port_caps(dev, i + 1);
  4244. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  4245. i + 1);
  4246. }
  4247. }
  4248. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  4249. mutex_unlock(&mlx5_ib_multiport_mutex);
  4250. return err;
  4251. }
  4252. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  4253. {
  4254. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4255. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4256. port_num + 1);
  4257. int i;
  4258. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4259. return;
  4260. mutex_lock(&mlx5_ib_multiport_mutex);
  4261. for (i = 0; i < dev->num_ports; i++) {
  4262. if (dev->port[i].mp.mpi) {
  4263. /* Destroy the native port stub */
  4264. if (i == port_num) {
  4265. kfree(dev->port[i].mp.mpi);
  4266. dev->port[i].mp.mpi = NULL;
  4267. } else {
  4268. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  4269. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  4270. }
  4271. }
  4272. }
  4273. mlx5_ib_dbg(dev, "removing from devlist\n");
  4274. list_del(&dev->ib_dev_list);
  4275. mutex_unlock(&mlx5_ib_multiport_mutex);
  4276. mlx5_nic_vport_disable_roce(dev->mdev);
  4277. }
  4278. ADD_UVERBS_ATTRIBUTES_SIMPLE(mlx5_ib_dm, UVERBS_OBJECT_DM,
  4279. UVERBS_METHOD_DM_ALLOC,
  4280. &UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  4281. UVERBS_ATTR_TYPE(u64),
  4282. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)),
  4283. &UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  4284. UVERBS_ATTR_TYPE(u16),
  4285. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)));
  4286. ADD_UVERBS_ATTRIBUTES_SIMPLE(mlx5_ib_flow_action, UVERBS_OBJECT_FLOW_ACTION,
  4287. UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
  4288. &UVERBS_ATTR_PTR_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  4289. UVERBS_ATTR_TYPE(u64),
  4290. UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)));
  4291. #define NUM_TREES 2
  4292. static int populate_specs_root(struct mlx5_ib_dev *dev)
  4293. {
  4294. const struct uverbs_object_tree_def *default_root[NUM_TREES + 1] = {
  4295. uverbs_default_get_objects()};
  4296. size_t num_trees = 1;
  4297. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE &&
  4298. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4299. default_root[num_trees++] = &mlx5_ib_flow_action;
  4300. if (MLX5_CAP_DEV_MEM(dev->mdev, memic) &&
  4301. !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
  4302. default_root[num_trees++] = &mlx5_ib_dm;
  4303. dev->ib_dev.specs_root =
  4304. uverbs_alloc_spec_tree(num_trees, default_root);
  4305. return PTR_ERR_OR_ZERO(dev->ib_dev.specs_root);
  4306. }
  4307. static void depopulate_specs_root(struct mlx5_ib_dev *dev)
  4308. {
  4309. uverbs_free_spec_tree(dev->ib_dev.specs_root);
  4310. }
  4311. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  4312. {
  4313. mlx5_ib_cleanup_multiport_master(dev);
  4314. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4315. cleanup_srcu_struct(&dev->mr_srcu);
  4316. #endif
  4317. kfree(dev->port);
  4318. }
  4319. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  4320. {
  4321. struct mlx5_core_dev *mdev = dev->mdev;
  4322. const char *name;
  4323. int err;
  4324. int i;
  4325. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  4326. GFP_KERNEL);
  4327. if (!dev->port)
  4328. return -ENOMEM;
  4329. for (i = 0; i < dev->num_ports; i++) {
  4330. spin_lock_init(&dev->port[i].mp.mpi_lock);
  4331. rwlock_init(&dev->roce[i].netdev_lock);
  4332. }
  4333. err = mlx5_ib_init_multiport_master(dev);
  4334. if (err)
  4335. goto err_free_port;
  4336. if (!mlx5_core_mp_enabled(mdev)) {
  4337. for (i = 1; i <= dev->num_ports; i++) {
  4338. err = get_port_caps(dev, i);
  4339. if (err)
  4340. break;
  4341. }
  4342. } else {
  4343. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  4344. }
  4345. if (err)
  4346. goto err_mp;
  4347. if (mlx5_use_mad_ifc(dev))
  4348. get_ext_port_caps(dev);
  4349. if (!mlx5_lag_is_active(mdev))
  4350. name = "mlx5_%d";
  4351. else
  4352. name = "mlx5_bond_%d";
  4353. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  4354. dev->ib_dev.owner = THIS_MODULE;
  4355. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  4356. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  4357. dev->ib_dev.phys_port_cnt = dev->num_ports;
  4358. dev->ib_dev.num_comp_vectors =
  4359. dev->mdev->priv.eq_table.num_comp_vectors;
  4360. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  4361. mutex_init(&dev->cap_mask_mutex);
  4362. INIT_LIST_HEAD(&dev->qp_list);
  4363. spin_lock_init(&dev->reset_flow_resource_lock);
  4364. spin_lock_init(&dev->memic.memic_lock);
  4365. dev->memic.dev = mdev;
  4366. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4367. err = init_srcu_struct(&dev->mr_srcu);
  4368. if (err)
  4369. goto err_free_port;
  4370. #endif
  4371. return 0;
  4372. err_mp:
  4373. mlx5_ib_cleanup_multiport_master(dev);
  4374. err_free_port:
  4375. kfree(dev->port);
  4376. return -ENOMEM;
  4377. }
  4378. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  4379. {
  4380. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  4381. if (!dev->flow_db)
  4382. return -ENOMEM;
  4383. mutex_init(&dev->flow_db->lock);
  4384. return 0;
  4385. }
  4386. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  4387. {
  4388. struct mlx5_ib_dev *nic_dev;
  4389. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  4390. if (!nic_dev)
  4391. return -EINVAL;
  4392. dev->flow_db = nic_dev->flow_db;
  4393. return 0;
  4394. }
  4395. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  4396. {
  4397. kfree(dev->flow_db);
  4398. }
  4399. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  4400. {
  4401. struct mlx5_core_dev *mdev = dev->mdev;
  4402. int err;
  4403. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  4404. dev->ib_dev.uverbs_cmd_mask =
  4405. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  4406. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  4407. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  4408. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  4409. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  4410. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  4411. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  4412. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  4413. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  4414. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  4415. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  4416. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  4417. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  4418. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  4419. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  4420. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  4421. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  4422. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  4423. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  4424. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  4425. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  4426. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  4427. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  4428. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  4429. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  4430. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  4431. dev->ib_dev.uverbs_ex_cmd_mask =
  4432. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  4433. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  4434. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  4435. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  4436. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  4437. dev->ib_dev.query_device = mlx5_ib_query_device;
  4438. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  4439. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  4440. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  4441. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  4442. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  4443. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  4444. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  4445. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  4446. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  4447. dev->ib_dev.mmap = mlx5_ib_mmap;
  4448. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  4449. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  4450. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  4451. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  4452. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  4453. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  4454. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  4455. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  4456. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  4457. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  4458. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  4459. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  4460. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  4461. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  4462. dev->ib_dev.post_send = mlx5_ib_post_send;
  4463. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  4464. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  4465. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  4466. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  4467. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  4468. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  4469. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  4470. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  4471. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  4472. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  4473. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  4474. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  4475. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  4476. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  4477. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  4478. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  4479. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  4480. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  4481. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  4482. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  4483. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  4484. if (mlx5_core_is_pf(mdev)) {
  4485. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  4486. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4487. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4488. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4489. }
  4490. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4491. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4492. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4493. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4494. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4495. dev->ib_dev.uverbs_cmd_mask |=
  4496. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4497. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4498. }
  4499. if (MLX5_CAP_GEN(mdev, xrc)) {
  4500. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4501. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4502. dev->ib_dev.uverbs_cmd_mask |=
  4503. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4504. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4505. }
  4506. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  4507. dev->ib_dev.alloc_dm = mlx5_ib_alloc_dm;
  4508. dev->ib_dev.dealloc_dm = mlx5_ib_dealloc_dm;
  4509. dev->ib_dev.reg_dm_mr = mlx5_ib_reg_dm_mr;
  4510. }
  4511. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4512. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4513. dev->ib_dev.uverbs_ex_cmd_mask |=
  4514. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4515. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4516. dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
  4517. dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
  4518. dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
  4519. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4520. err = init_node_data(dev);
  4521. if (err)
  4522. return err;
  4523. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4524. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4525. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4526. mutex_init(&dev->lb_mutex);
  4527. return 0;
  4528. }
  4529. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4530. {
  4531. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4532. dev->ib_dev.query_port = mlx5_ib_query_port;
  4533. return 0;
  4534. }
  4535. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4536. {
  4537. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4538. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4539. return 0;
  4540. }
  4541. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
  4542. u8 port_num)
  4543. {
  4544. int i;
  4545. for (i = 0; i < dev->num_ports; i++) {
  4546. dev->roce[i].dev = dev;
  4547. dev->roce[i].native_port_num = i + 1;
  4548. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4549. }
  4550. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4551. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4552. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4553. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4554. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4555. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4556. dev->ib_dev.uverbs_ex_cmd_mask |=
  4557. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4558. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4559. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4560. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4561. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4562. return mlx5_add_netdev_notifier(dev, port_num);
  4563. }
  4564. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  4565. {
  4566. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4567. mlx5_remove_netdev_notifier(dev, port_num);
  4568. }
  4569. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  4570. {
  4571. struct mlx5_core_dev *mdev = dev->mdev;
  4572. enum rdma_link_layer ll;
  4573. int port_type_cap;
  4574. int err = 0;
  4575. u8 port_num;
  4576. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4577. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4578. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4579. if (ll == IB_LINK_LAYER_ETHERNET)
  4580. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4581. return err;
  4582. }
  4583. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  4584. {
  4585. mlx5_ib_stage_common_roce_cleanup(dev);
  4586. }
  4587. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  4588. {
  4589. struct mlx5_core_dev *mdev = dev->mdev;
  4590. enum rdma_link_layer ll;
  4591. int port_type_cap;
  4592. u8 port_num;
  4593. int err;
  4594. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4595. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4596. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4597. if (ll == IB_LINK_LAYER_ETHERNET) {
  4598. err = mlx5_ib_stage_common_roce_init(dev, port_num);
  4599. if (err)
  4600. return err;
  4601. err = mlx5_enable_eth(dev, port_num);
  4602. if (err)
  4603. goto cleanup;
  4604. }
  4605. return 0;
  4606. cleanup:
  4607. mlx5_ib_stage_common_roce_cleanup(dev);
  4608. return err;
  4609. }
  4610. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  4611. {
  4612. struct mlx5_core_dev *mdev = dev->mdev;
  4613. enum rdma_link_layer ll;
  4614. int port_type_cap;
  4615. u8 port_num;
  4616. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4617. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4618. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4619. if (ll == IB_LINK_LAYER_ETHERNET) {
  4620. mlx5_disable_eth(dev);
  4621. mlx5_ib_stage_common_roce_cleanup(dev);
  4622. }
  4623. }
  4624. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  4625. {
  4626. return create_dev_resources(&dev->devr);
  4627. }
  4628. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  4629. {
  4630. destroy_dev_resources(&dev->devr);
  4631. }
  4632. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  4633. {
  4634. mlx5_ib_internal_fill_odp_caps(dev);
  4635. return mlx5_ib_odp_init_one(dev);
  4636. }
  4637. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  4638. {
  4639. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  4640. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  4641. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  4642. return mlx5_ib_alloc_counters(dev);
  4643. }
  4644. return 0;
  4645. }
  4646. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  4647. {
  4648. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  4649. mlx5_ib_dealloc_counters(dev);
  4650. }
  4651. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  4652. {
  4653. return mlx5_ib_init_cong_debugfs(dev,
  4654. mlx5_core_native_port_num(dev->mdev) - 1);
  4655. }
  4656. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4657. {
  4658. mlx5_ib_cleanup_cong_debugfs(dev,
  4659. mlx5_core_native_port_num(dev->mdev) - 1);
  4660. }
  4661. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  4662. {
  4663. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  4664. return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
  4665. }
  4666. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  4667. {
  4668. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  4669. }
  4670. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  4671. {
  4672. int err;
  4673. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  4674. if (err)
  4675. return err;
  4676. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  4677. if (err)
  4678. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4679. return err;
  4680. }
  4681. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  4682. {
  4683. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  4684. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  4685. }
  4686. static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
  4687. {
  4688. return populate_specs_root(dev);
  4689. }
  4690. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  4691. {
  4692. return ib_register_device(&dev->ib_dev, NULL);
  4693. }
  4694. static void mlx5_ib_stage_depopulate_specs(struct mlx5_ib_dev *dev)
  4695. {
  4696. depopulate_specs_root(dev);
  4697. }
  4698. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  4699. {
  4700. destroy_umrc_res(dev);
  4701. }
  4702. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  4703. {
  4704. ib_unregister_device(&dev->ib_dev);
  4705. }
  4706. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  4707. {
  4708. return create_umr_res(dev);
  4709. }
  4710. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  4711. {
  4712. init_delay_drop(dev);
  4713. return 0;
  4714. }
  4715. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  4716. {
  4717. cancel_delay_drop(dev);
  4718. }
  4719. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  4720. {
  4721. int err;
  4722. int i;
  4723. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  4724. err = device_create_file(&dev->ib_dev.dev,
  4725. mlx5_class_attributes[i]);
  4726. if (err)
  4727. return err;
  4728. }
  4729. return 0;
  4730. }
  4731. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  4732. {
  4733. mlx5_ib_register_vport_reps(dev);
  4734. return 0;
  4735. }
  4736. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  4737. {
  4738. mlx5_ib_unregister_vport_reps(dev);
  4739. }
  4740. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  4741. const struct mlx5_ib_profile *profile,
  4742. int stage)
  4743. {
  4744. /* Number of stages to cleanup */
  4745. while (stage) {
  4746. stage--;
  4747. if (profile->stage[stage].cleanup)
  4748. profile->stage[stage].cleanup(dev);
  4749. }
  4750. ib_dealloc_device((struct ib_device *)dev);
  4751. }
  4752. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
  4753. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  4754. const struct mlx5_ib_profile *profile)
  4755. {
  4756. int err;
  4757. int i;
  4758. printk_once(KERN_INFO "%s", mlx5_version);
  4759. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  4760. if (profile->stage[i].init) {
  4761. err = profile->stage[i].init(dev);
  4762. if (err)
  4763. goto err_out;
  4764. }
  4765. }
  4766. dev->profile = profile;
  4767. dev->ib_active = true;
  4768. return dev;
  4769. err_out:
  4770. __mlx5_ib_remove(dev, profile, i);
  4771. return NULL;
  4772. }
  4773. static const struct mlx5_ib_profile pf_profile = {
  4774. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4775. mlx5_ib_stage_init_init,
  4776. mlx5_ib_stage_init_cleanup),
  4777. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4778. mlx5_ib_stage_flow_db_init,
  4779. mlx5_ib_stage_flow_db_cleanup),
  4780. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4781. mlx5_ib_stage_caps_init,
  4782. NULL),
  4783. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4784. mlx5_ib_stage_non_default_cb,
  4785. NULL),
  4786. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4787. mlx5_ib_stage_roce_init,
  4788. mlx5_ib_stage_roce_cleanup),
  4789. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4790. mlx5_ib_stage_dev_res_init,
  4791. mlx5_ib_stage_dev_res_cleanup),
  4792. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  4793. mlx5_ib_stage_odp_init,
  4794. NULL),
  4795. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4796. mlx5_ib_stage_counters_init,
  4797. mlx5_ib_stage_counters_cleanup),
  4798. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  4799. mlx5_ib_stage_cong_debugfs_init,
  4800. mlx5_ib_stage_cong_debugfs_cleanup),
  4801. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4802. mlx5_ib_stage_uar_init,
  4803. mlx5_ib_stage_uar_cleanup),
  4804. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4805. mlx5_ib_stage_bfrag_init,
  4806. mlx5_ib_stage_bfrag_cleanup),
  4807. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4808. NULL,
  4809. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4810. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  4811. mlx5_ib_stage_populate_specs,
  4812. mlx5_ib_stage_depopulate_specs),
  4813. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4814. mlx5_ib_stage_ib_reg_init,
  4815. mlx5_ib_stage_ib_reg_cleanup),
  4816. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4817. mlx5_ib_stage_post_ib_reg_umr_init,
  4818. NULL),
  4819. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  4820. mlx5_ib_stage_delay_drop_init,
  4821. mlx5_ib_stage_delay_drop_cleanup),
  4822. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4823. mlx5_ib_stage_class_attr_init,
  4824. NULL),
  4825. };
  4826. static const struct mlx5_ib_profile nic_rep_profile = {
  4827. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  4828. mlx5_ib_stage_init_init,
  4829. mlx5_ib_stage_init_cleanup),
  4830. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  4831. mlx5_ib_stage_flow_db_init,
  4832. mlx5_ib_stage_flow_db_cleanup),
  4833. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  4834. mlx5_ib_stage_caps_init,
  4835. NULL),
  4836. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  4837. mlx5_ib_stage_rep_non_default_cb,
  4838. NULL),
  4839. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  4840. mlx5_ib_stage_rep_roce_init,
  4841. mlx5_ib_stage_rep_roce_cleanup),
  4842. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  4843. mlx5_ib_stage_dev_res_init,
  4844. mlx5_ib_stage_dev_res_cleanup),
  4845. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  4846. mlx5_ib_stage_counters_init,
  4847. mlx5_ib_stage_counters_cleanup),
  4848. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  4849. mlx5_ib_stage_uar_init,
  4850. mlx5_ib_stage_uar_cleanup),
  4851. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  4852. mlx5_ib_stage_bfrag_init,
  4853. mlx5_ib_stage_bfrag_cleanup),
  4854. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  4855. NULL,
  4856. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  4857. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  4858. mlx5_ib_stage_populate_specs,
  4859. mlx5_ib_stage_depopulate_specs),
  4860. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  4861. mlx5_ib_stage_ib_reg_init,
  4862. mlx5_ib_stage_ib_reg_cleanup),
  4863. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  4864. mlx5_ib_stage_post_ib_reg_umr_init,
  4865. NULL),
  4866. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  4867. mlx5_ib_stage_class_attr_init,
  4868. NULL),
  4869. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  4870. mlx5_ib_stage_rep_reg_init,
  4871. mlx5_ib_stage_rep_reg_cleanup),
  4872. };
  4873. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
  4874. {
  4875. struct mlx5_ib_multiport_info *mpi;
  4876. struct mlx5_ib_dev *dev;
  4877. bool bound = false;
  4878. int err;
  4879. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4880. if (!mpi)
  4881. return NULL;
  4882. mpi->mdev = mdev;
  4883. err = mlx5_query_nic_vport_system_image_guid(mdev,
  4884. &mpi->sys_image_guid);
  4885. if (err) {
  4886. kfree(mpi);
  4887. return NULL;
  4888. }
  4889. mutex_lock(&mlx5_ib_multiport_mutex);
  4890. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  4891. if (dev->sys_image_guid == mpi->sys_image_guid)
  4892. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4893. if (bound) {
  4894. rdma_roce_rescan_device(&dev->ib_dev);
  4895. break;
  4896. }
  4897. }
  4898. if (!bound) {
  4899. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4900. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  4901. } else {
  4902. mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
  4903. }
  4904. mutex_unlock(&mlx5_ib_multiport_mutex);
  4905. return mpi;
  4906. }
  4907. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  4908. {
  4909. enum rdma_link_layer ll;
  4910. struct mlx5_ib_dev *dev;
  4911. int port_type_cap;
  4912. printk_once(KERN_INFO "%s", mlx5_version);
  4913. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4914. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4915. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
  4916. u8 port_num = mlx5_core_native_port_num(mdev) - 1;
  4917. return mlx5_ib_add_slave_port(mdev, port_num);
  4918. }
  4919. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  4920. if (!dev)
  4921. return NULL;
  4922. dev->mdev = mdev;
  4923. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  4924. MLX5_CAP_GEN(mdev, num_vhca_ports));
  4925. if (MLX5_VPORT_MANAGER(mdev) &&
  4926. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  4927. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  4928. return __mlx5_ib_add(dev, &nic_rep_profile);
  4929. }
  4930. return __mlx5_ib_add(dev, &pf_profile);
  4931. }
  4932. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  4933. {
  4934. struct mlx5_ib_multiport_info *mpi;
  4935. struct mlx5_ib_dev *dev;
  4936. if (mlx5_core_is_mp_slave(mdev)) {
  4937. mpi = context;
  4938. mutex_lock(&mlx5_ib_multiport_mutex);
  4939. if (mpi->ibdev)
  4940. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  4941. list_del(&mpi->list);
  4942. mutex_unlock(&mlx5_ib_multiport_mutex);
  4943. return;
  4944. }
  4945. dev = context;
  4946. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  4947. }
  4948. static struct mlx5_interface mlx5_ib_interface = {
  4949. .add = mlx5_ib_add,
  4950. .remove = mlx5_ib_remove,
  4951. .event = mlx5_ib_event,
  4952. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4953. .pfault = mlx5_ib_pfault,
  4954. #endif
  4955. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  4956. };
  4957. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  4958. {
  4959. mutex_lock(&xlt_emergency_page_mutex);
  4960. return xlt_emergency_page;
  4961. }
  4962. void mlx5_ib_put_xlt_emergency_page(void)
  4963. {
  4964. mutex_unlock(&xlt_emergency_page_mutex);
  4965. }
  4966. static int __init mlx5_ib_init(void)
  4967. {
  4968. int err;
  4969. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  4970. if (!xlt_emergency_page)
  4971. return -ENOMEM;
  4972. mutex_init(&xlt_emergency_page_mutex);
  4973. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  4974. if (!mlx5_ib_event_wq) {
  4975. free_page(xlt_emergency_page);
  4976. return -ENOMEM;
  4977. }
  4978. mlx5_ib_odp_init();
  4979. err = mlx5_register_interface(&mlx5_ib_interface);
  4980. return err;
  4981. }
  4982. static void __exit mlx5_ib_cleanup(void)
  4983. {
  4984. mlx5_unregister_interface(&mlx5_ib_interface);
  4985. destroy_workqueue(mlx5_ib_event_wq);
  4986. mutex_destroy(&xlt_emergency_page_mutex);
  4987. free_page(xlt_emergency_page);
  4988. }
  4989. module_init(mlx5_ib_init);
  4990. module_exit(mlx5_ib_cleanup);