i915_gpu_error.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /*
  2. * Copyright (c) 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. * Mika Kuoppala <mika.kuoppala@intel.com>
  27. *
  28. */
  29. #include <generated/utsrelease.h>
  30. #include "i915_drv.h"
  31. static const char *yesno(int v)
  32. {
  33. return v ? "yes" : "no";
  34. }
  35. static const char *ring_str(int ring)
  36. {
  37. switch (ring) {
  38. case RCS: return "render";
  39. case VCS: return "bsd";
  40. case BCS: return "blt";
  41. case VECS: return "vebox";
  42. default: return "";
  43. }
  44. }
  45. static const char *pin_flag(int pinned)
  46. {
  47. if (pinned > 0)
  48. return " P";
  49. else if (pinned < 0)
  50. return " p";
  51. else
  52. return "";
  53. }
  54. static const char *tiling_flag(int tiling)
  55. {
  56. switch (tiling) {
  57. default:
  58. case I915_TILING_NONE: return "";
  59. case I915_TILING_X: return " X";
  60. case I915_TILING_Y: return " Y";
  61. }
  62. }
  63. static const char *dirty_flag(int dirty)
  64. {
  65. return dirty ? " dirty" : "";
  66. }
  67. static const char *purgeable_flag(int purgeable)
  68. {
  69. return purgeable ? " purgeable" : "";
  70. }
  71. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  72. {
  73. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  74. e->err = -ENOSPC;
  75. return false;
  76. }
  77. if (e->bytes == e->size - 1 || e->err)
  78. return false;
  79. return true;
  80. }
  81. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  82. unsigned len)
  83. {
  84. if (e->pos + len <= e->start) {
  85. e->pos += len;
  86. return false;
  87. }
  88. /* First vsnprintf needs to fit in its entirety for memmove */
  89. if (len >= e->size) {
  90. e->err = -EIO;
  91. return false;
  92. }
  93. return true;
  94. }
  95. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  96. unsigned len)
  97. {
  98. /* If this is first printf in this window, adjust it so that
  99. * start position matches start of the buffer
  100. */
  101. if (e->pos < e->start) {
  102. const size_t off = e->start - e->pos;
  103. /* Should not happen but be paranoid */
  104. if (off > len || e->bytes) {
  105. e->err = -EIO;
  106. return;
  107. }
  108. memmove(e->buf, e->buf + off, len - off);
  109. e->bytes = len - off;
  110. e->pos = e->start;
  111. return;
  112. }
  113. e->bytes += len;
  114. e->pos += len;
  115. }
  116. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  117. const char *f, va_list args)
  118. {
  119. unsigned len;
  120. if (!__i915_error_ok(e))
  121. return;
  122. /* Seek the first printf which is hits start position */
  123. if (e->pos < e->start) {
  124. va_list tmp;
  125. va_copy(tmp, args);
  126. if (!__i915_error_seek(e, vsnprintf(NULL, 0, f, tmp)))
  127. return;
  128. }
  129. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  130. if (len >= e->size - e->bytes)
  131. len = e->size - e->bytes - 1;
  132. __i915_error_advance(e, len);
  133. }
  134. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  135. const char *str)
  136. {
  137. unsigned len;
  138. if (!__i915_error_ok(e))
  139. return;
  140. len = strlen(str);
  141. /* Seek the first printf which is hits start position */
  142. if (e->pos < e->start) {
  143. if (!__i915_error_seek(e, len))
  144. return;
  145. }
  146. if (len >= e->size - e->bytes)
  147. len = e->size - e->bytes - 1;
  148. memcpy(e->buf + e->bytes, str, len);
  149. __i915_error_advance(e, len);
  150. }
  151. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  152. #define err_puts(e, s) i915_error_puts(e, s)
  153. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  154. const char *name,
  155. struct drm_i915_error_buffer *err,
  156. int count)
  157. {
  158. err_printf(m, "%s [%d]:\n", name, count);
  159. while (count--) {
  160. err_printf(m, " %08x %8u %02x %02x %x %x",
  161. err->gtt_offset,
  162. err->size,
  163. err->read_domains,
  164. err->write_domain,
  165. err->rseqno, err->wseqno);
  166. err_puts(m, pin_flag(err->pinned));
  167. err_puts(m, tiling_flag(err->tiling));
  168. err_puts(m, dirty_flag(err->dirty));
  169. err_puts(m, purgeable_flag(err->purgeable));
  170. err_puts(m, err->ring != -1 ? " " : "");
  171. err_puts(m, ring_str(err->ring));
  172. err_puts(m, i915_cache_level_str(err->cache_level));
  173. if (err->name)
  174. err_printf(m, " (name: %d)", err->name);
  175. if (err->fence_reg != I915_FENCE_REG_NONE)
  176. err_printf(m, " (fence: %d)", err->fence_reg);
  177. err_puts(m, "\n");
  178. err++;
  179. }
  180. }
  181. static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
  182. {
  183. switch (a) {
  184. case HANGCHECK_IDLE:
  185. return "idle";
  186. case HANGCHECK_WAIT:
  187. return "wait";
  188. case HANGCHECK_ACTIVE:
  189. return "active";
  190. case HANGCHECK_KICK:
  191. return "kick";
  192. case HANGCHECK_HUNG:
  193. return "hung";
  194. }
  195. return "unknown";
  196. }
  197. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  198. struct drm_device *dev,
  199. struct drm_i915_error_ring *ring)
  200. {
  201. if (!ring->valid)
  202. return;
  203. err_printf(m, " HEAD: 0x%08x\n", ring->head);
  204. err_printf(m, " TAIL: 0x%08x\n", ring->tail);
  205. err_printf(m, " CTL: 0x%08x\n", ring->ctl);
  206. err_printf(m, " HWS: 0x%08x\n", ring->hws);
  207. err_printf(m, " ACTHD: 0x%08x\n", ring->acthd);
  208. err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
  209. err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
  210. err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
  211. if (INTEL_INFO(dev)->gen >= 4) {
  212. err_printf(m, " BBADDR: 0x%08llx\n", ring->bbaddr);
  213. err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
  214. err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
  215. }
  216. err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
  217. err_printf(m, " FADDR: 0x%08x\n", ring->faddr);
  218. if (INTEL_INFO(dev)->gen >= 6) {
  219. err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
  220. err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
  221. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  222. ring->semaphore_mboxes[0],
  223. ring->semaphore_seqno[0]);
  224. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  225. ring->semaphore_mboxes[1],
  226. ring->semaphore_seqno[1]);
  227. if (HAS_VEBOX(dev)) {
  228. err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
  229. ring->semaphore_mboxes[2],
  230. ring->semaphore_seqno[2]);
  231. }
  232. }
  233. if (USES_PPGTT(dev)) {
  234. err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
  235. if (INTEL_INFO(dev)->gen >= 8) {
  236. int i;
  237. for (i = 0; i < 4; i++)
  238. err_printf(m, " PDP%d: 0x%016llx\n",
  239. i, ring->vm_info.pdp[i]);
  240. } else {
  241. err_printf(m, " PP_DIR_BASE: 0x%08x\n",
  242. ring->vm_info.pp_dir_base);
  243. }
  244. }
  245. err_printf(m, " seqno: 0x%08x\n", ring->seqno);
  246. err_printf(m, " waiting: %s\n", yesno(ring->waiting));
  247. err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
  248. err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
  249. err_printf(m, " hangcheck: %s [%d]\n",
  250. hangcheck_action_to_str(ring->hangcheck_action),
  251. ring->hangcheck_score);
  252. }
  253. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  254. {
  255. va_list args;
  256. va_start(args, f);
  257. i915_error_vprintf(e, f, args);
  258. va_end(args);
  259. }
  260. int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
  261. const struct i915_error_state_file_priv *error_priv)
  262. {
  263. struct drm_device *dev = error_priv->dev;
  264. drm_i915_private_t *dev_priv = dev->dev_private;
  265. struct drm_i915_error_state *error = error_priv->error;
  266. int i, j, page, offset, elt;
  267. if (!error) {
  268. err_printf(m, "no error state collected\n");
  269. goto out;
  270. }
  271. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  272. error->time.tv_usec);
  273. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  274. err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
  275. err_printf(m, "EIR: 0x%08x\n", error->eir);
  276. err_printf(m, "IER: 0x%08x\n", error->ier);
  277. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  278. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  279. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  280. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  281. err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
  282. for (i = 0; i < dev_priv->num_fence_regs; i++)
  283. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  284. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  285. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  286. error->extra_instdone[i]);
  287. if (INTEL_INFO(dev)->gen >= 6) {
  288. err_printf(m, "ERROR: 0x%08x\n", error->error);
  289. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  290. }
  291. if (INTEL_INFO(dev)->gen == 7)
  292. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  293. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  294. err_printf(m, "%s command stream:\n", ring_str(i));
  295. i915_ring_error_state(m, dev, &error->ring[i]);
  296. }
  297. if (error->active_bo)
  298. print_error_buffers(m, "Active",
  299. error->active_bo[0],
  300. error->active_bo_count[0]);
  301. if (error->pinned_bo)
  302. print_error_buffers(m, "Pinned",
  303. error->pinned_bo[0],
  304. error->pinned_bo_count[0]);
  305. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  306. struct drm_i915_error_object *obj;
  307. if ((obj = error->ring[i].batchbuffer)) {
  308. err_printf(m, "%s --- gtt_offset = 0x%08x\n",
  309. dev_priv->ring[i].name,
  310. obj->gtt_offset);
  311. offset = 0;
  312. for (page = 0; page < obj->page_count; page++) {
  313. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  314. err_printf(m, "%08x : %08x\n", offset,
  315. obj->pages[page][elt]);
  316. offset += 4;
  317. }
  318. }
  319. }
  320. if (error->ring[i].num_requests) {
  321. err_printf(m, "%s --- %d requests\n",
  322. dev_priv->ring[i].name,
  323. error->ring[i].num_requests);
  324. for (j = 0; j < error->ring[i].num_requests; j++) {
  325. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  326. error->ring[i].requests[j].seqno,
  327. error->ring[i].requests[j].jiffies,
  328. error->ring[i].requests[j].tail);
  329. }
  330. }
  331. if ((obj = error->ring[i].ringbuffer)) {
  332. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  333. dev_priv->ring[i].name,
  334. obj->gtt_offset);
  335. offset = 0;
  336. for (page = 0; page < obj->page_count; page++) {
  337. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  338. err_printf(m, "%08x : %08x\n",
  339. offset,
  340. obj->pages[page][elt]);
  341. offset += 4;
  342. }
  343. }
  344. }
  345. if ((obj = error->ring[i].hws_page)) {
  346. err_printf(m, "%s --- HW Status = 0x%08x\n",
  347. dev_priv->ring[i].name,
  348. obj->gtt_offset);
  349. offset = 0;
  350. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  351. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  352. offset,
  353. obj->pages[0][elt],
  354. obj->pages[0][elt+1],
  355. obj->pages[0][elt+2],
  356. obj->pages[0][elt+3]);
  357. offset += 16;
  358. }
  359. }
  360. if ((obj = error->ring[i].ctx)) {
  361. err_printf(m, "%s --- HW Context = 0x%08x\n",
  362. dev_priv->ring[i].name,
  363. obj->gtt_offset);
  364. offset = 0;
  365. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  366. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  367. offset,
  368. obj->pages[0][elt],
  369. obj->pages[0][elt+1],
  370. obj->pages[0][elt+2],
  371. obj->pages[0][elt+3]);
  372. offset += 16;
  373. }
  374. }
  375. }
  376. if (error->overlay)
  377. intel_overlay_print_error_state(m, error->overlay);
  378. if (error->display)
  379. intel_display_print_error_state(m, dev, error->display);
  380. out:
  381. if (m->bytes == 0 && m->err)
  382. return m->err;
  383. return 0;
  384. }
  385. int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
  386. size_t count, loff_t pos)
  387. {
  388. memset(ebuf, 0, sizeof(*ebuf));
  389. /* We need to have enough room to store any i915_error_state printf
  390. * so that we can move it to start position.
  391. */
  392. ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  393. ebuf->buf = kmalloc(ebuf->size,
  394. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  395. if (ebuf->buf == NULL) {
  396. ebuf->size = PAGE_SIZE;
  397. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  398. }
  399. if (ebuf->buf == NULL) {
  400. ebuf->size = 128;
  401. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  402. }
  403. if (ebuf->buf == NULL)
  404. return -ENOMEM;
  405. ebuf->start = pos;
  406. return 0;
  407. }
  408. static void i915_error_object_free(struct drm_i915_error_object *obj)
  409. {
  410. int page;
  411. if (obj == NULL)
  412. return;
  413. for (page = 0; page < obj->page_count; page++)
  414. kfree(obj->pages[page]);
  415. kfree(obj);
  416. }
  417. static void i915_error_state_free(struct kref *error_ref)
  418. {
  419. struct drm_i915_error_state *error = container_of(error_ref,
  420. typeof(*error), ref);
  421. int i;
  422. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  423. i915_error_object_free(error->ring[i].batchbuffer);
  424. i915_error_object_free(error->ring[i].ringbuffer);
  425. i915_error_object_free(error->ring[i].hws_page);
  426. i915_error_object_free(error->ring[i].ctx);
  427. kfree(error->ring[i].requests);
  428. }
  429. kfree(error->active_bo);
  430. kfree(error->overlay);
  431. kfree(error->display);
  432. kfree(error);
  433. }
  434. static struct drm_i915_error_object *
  435. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  436. struct drm_i915_gem_object *src,
  437. struct i915_address_space *vm,
  438. const int num_pages)
  439. {
  440. struct drm_i915_error_object *dst;
  441. int i;
  442. u32 reloc_offset;
  443. if (src == NULL || src->pages == NULL)
  444. return NULL;
  445. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  446. if (dst == NULL)
  447. return NULL;
  448. reloc_offset = dst->gtt_offset = i915_gem_obj_offset(src, vm);
  449. for (i = 0; i < num_pages; i++) {
  450. unsigned long flags;
  451. void *d;
  452. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  453. if (d == NULL)
  454. goto unwind;
  455. local_irq_save(flags);
  456. if (src->cache_level == I915_CACHE_NONE &&
  457. reloc_offset < dev_priv->gtt.mappable_end &&
  458. src->has_global_gtt_mapping &&
  459. i915_is_ggtt(vm)) {
  460. void __iomem *s;
  461. /* Simply ignore tiling or any overlapping fence.
  462. * It's part of the error state, and this hopefully
  463. * captures what the GPU read.
  464. */
  465. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  466. reloc_offset);
  467. memcpy_fromio(d, s, PAGE_SIZE);
  468. io_mapping_unmap_atomic(s);
  469. } else if (src->stolen) {
  470. unsigned long offset;
  471. offset = dev_priv->mm.stolen_base;
  472. offset += src->stolen->start;
  473. offset += i << PAGE_SHIFT;
  474. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  475. } else {
  476. struct page *page;
  477. void *s;
  478. page = i915_gem_object_get_page(src, i);
  479. drm_clflush_pages(&page, 1);
  480. s = kmap_atomic(page);
  481. memcpy(d, s, PAGE_SIZE);
  482. kunmap_atomic(s);
  483. drm_clflush_pages(&page, 1);
  484. }
  485. local_irq_restore(flags);
  486. dst->pages[i] = d;
  487. reloc_offset += PAGE_SIZE;
  488. }
  489. dst->page_count = num_pages;
  490. return dst;
  491. unwind:
  492. while (i--)
  493. kfree(dst->pages[i]);
  494. kfree(dst);
  495. return NULL;
  496. }
  497. #define i915_error_object_create(dev_priv, src, vm) \
  498. i915_error_object_create_sized((dev_priv), (src), (vm), \
  499. (src)->base.size>>PAGE_SHIFT)
  500. #define i915_error_ggtt_object_create(dev_priv, src) \
  501. i915_error_object_create_sized((dev_priv), (src), &(dev_priv)->gtt.base, \
  502. (src)->base.size>>PAGE_SHIFT)
  503. static void capture_bo(struct drm_i915_error_buffer *err,
  504. struct drm_i915_gem_object *obj)
  505. {
  506. err->size = obj->base.size;
  507. err->name = obj->base.name;
  508. err->rseqno = obj->last_read_seqno;
  509. err->wseqno = obj->last_write_seqno;
  510. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  511. err->read_domains = obj->base.read_domains;
  512. err->write_domain = obj->base.write_domain;
  513. err->fence_reg = obj->fence_reg;
  514. err->pinned = 0;
  515. if (i915_gem_obj_is_pinned(obj))
  516. err->pinned = 1;
  517. if (obj->user_pin_count > 0)
  518. err->pinned = -1;
  519. err->tiling = obj->tiling_mode;
  520. err->dirty = obj->dirty;
  521. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  522. err->ring = obj->ring ? obj->ring->id : -1;
  523. err->cache_level = obj->cache_level;
  524. }
  525. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  526. int count, struct list_head *head)
  527. {
  528. struct i915_vma *vma;
  529. int i = 0;
  530. list_for_each_entry(vma, head, mm_list) {
  531. capture_bo(err++, vma->obj);
  532. if (++i == count)
  533. break;
  534. }
  535. return i;
  536. }
  537. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  538. int count, struct list_head *head)
  539. {
  540. struct drm_i915_gem_object *obj;
  541. int i = 0;
  542. list_for_each_entry(obj, head, global_list) {
  543. if (!i915_gem_obj_is_pinned(obj))
  544. continue;
  545. capture_bo(err++, obj);
  546. if (++i == count)
  547. break;
  548. }
  549. return i;
  550. }
  551. /* Generate a semi-unique error code. The code is not meant to have meaning, The
  552. * code's only purpose is to try to prevent false duplicated bug reports by
  553. * grossly estimating a GPU error state.
  554. *
  555. * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
  556. * the hang if we could strip the GTT offset information from it.
  557. *
  558. * It's only a small step better than a random number in its current form.
  559. */
  560. static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
  561. struct drm_i915_error_state *error)
  562. {
  563. uint32_t error_code = 0;
  564. int i;
  565. /* IPEHR would be an ideal way to detect errors, as it's the gross
  566. * measure of "the command that hung." However, has some very common
  567. * synchronization commands which almost always appear in the case
  568. * strictly a client bug. Use instdone to differentiate those some.
  569. */
  570. for (i = 0; i < I915_NUM_RINGS; i++)
  571. if (error->ring[i].hangcheck_action == HANGCHECK_HUNG)
  572. return error->ring[i].ipehr ^ error->ring[i].instdone;
  573. return error_code;
  574. }
  575. static void i915_gem_record_fences(struct drm_device *dev,
  576. struct drm_i915_error_state *error)
  577. {
  578. struct drm_i915_private *dev_priv = dev->dev_private;
  579. int i;
  580. /* Fences */
  581. switch (INTEL_INFO(dev)->gen) {
  582. case 8:
  583. case 7:
  584. case 6:
  585. for (i = 0; i < dev_priv->num_fence_regs; i++)
  586. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  587. break;
  588. case 5:
  589. case 4:
  590. for (i = 0; i < 16; i++)
  591. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  592. break;
  593. case 3:
  594. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  595. for (i = 0; i < 8; i++)
  596. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  597. case 2:
  598. for (i = 0; i < 8; i++)
  599. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  600. break;
  601. default:
  602. BUG();
  603. }
  604. }
  605. static struct drm_i915_error_object *
  606. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  607. struct intel_ring_buffer *ring)
  608. {
  609. struct drm_i915_gem_request *request;
  610. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  611. struct drm_i915_gem_object *obj;
  612. u32 acthd = I915_READ(ACTHD);
  613. if (WARN_ON(ring->id != RCS))
  614. return NULL;
  615. obj = ring->scratch.obj;
  616. if (obj != NULL &&
  617. acthd >= i915_gem_obj_ggtt_offset(obj) &&
  618. acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
  619. return i915_error_ggtt_object_create(dev_priv, obj);
  620. }
  621. request = i915_gem_find_active_request(ring);
  622. if (request == NULL)
  623. return NULL;
  624. /* We need to copy these to an anonymous buffer as the simplest
  625. * method to avoid being overwritten by userspace.
  626. */
  627. return i915_error_object_create(dev_priv, request->batch_obj,
  628. request->ctx ?
  629. request->ctx->vm :
  630. &dev_priv->gtt.base);
  631. }
  632. static void i915_record_ring_state(struct drm_device *dev,
  633. struct intel_ring_buffer *ring,
  634. struct drm_i915_error_ring *ering)
  635. {
  636. struct drm_i915_private *dev_priv = dev->dev_private;
  637. if (INTEL_INFO(dev)->gen >= 6) {
  638. ering->rc_psmi = I915_READ(ring->mmio_base + 0x50);
  639. ering->fault_reg = I915_READ(RING_FAULT_REG(ring));
  640. ering->semaphore_mboxes[0]
  641. = I915_READ(RING_SYNC_0(ring->mmio_base));
  642. ering->semaphore_mboxes[1]
  643. = I915_READ(RING_SYNC_1(ring->mmio_base));
  644. ering->semaphore_seqno[0] = ring->sync_seqno[0];
  645. ering->semaphore_seqno[1] = ring->sync_seqno[1];
  646. }
  647. if (HAS_VEBOX(dev)) {
  648. ering->semaphore_mboxes[2] =
  649. I915_READ(RING_SYNC_2(ring->mmio_base));
  650. ering->semaphore_seqno[2] = ring->sync_seqno[2];
  651. }
  652. if (INTEL_INFO(dev)->gen >= 4) {
  653. ering->faddr = I915_READ(RING_DMA_FADD(ring->mmio_base));
  654. ering->ipeir = I915_READ(RING_IPEIR(ring->mmio_base));
  655. ering->ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  656. ering->instdone = I915_READ(RING_INSTDONE(ring->mmio_base));
  657. ering->instps = I915_READ(RING_INSTPS(ring->mmio_base));
  658. ering->bbaddr = I915_READ(RING_BBADDR(ring->mmio_base));
  659. if (INTEL_INFO(dev)->gen >= 8)
  660. ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(ring->mmio_base)) << 32;
  661. ering->bbstate = I915_READ(RING_BBSTATE(ring->mmio_base));
  662. } else {
  663. ering->faddr = I915_READ(DMA_FADD_I8XX);
  664. ering->ipeir = I915_READ(IPEIR);
  665. ering->ipehr = I915_READ(IPEHR);
  666. ering->instdone = I915_READ(INSTDONE);
  667. }
  668. ering->waiting = waitqueue_active(&ring->irq_queue);
  669. ering->instpm = I915_READ(RING_INSTPM(ring->mmio_base));
  670. ering->seqno = ring->get_seqno(ring, false);
  671. ering->acthd = intel_ring_get_active_head(ring);
  672. ering->head = I915_READ_HEAD(ring);
  673. ering->tail = I915_READ_TAIL(ring);
  674. ering->ctl = I915_READ_CTL(ring);
  675. if (I915_NEED_GFX_HWS(dev)) {
  676. int mmio;
  677. if (IS_GEN7(dev)) {
  678. switch (ring->id) {
  679. default:
  680. case RCS:
  681. mmio = RENDER_HWS_PGA_GEN7;
  682. break;
  683. case BCS:
  684. mmio = BLT_HWS_PGA_GEN7;
  685. break;
  686. case VCS:
  687. mmio = BSD_HWS_PGA_GEN7;
  688. break;
  689. case VECS:
  690. mmio = VEBOX_HWS_PGA_GEN7;
  691. break;
  692. }
  693. } else if (IS_GEN6(ring->dev)) {
  694. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  695. } else {
  696. /* XXX: gen8 returns to sanity */
  697. mmio = RING_HWS_PGA(ring->mmio_base);
  698. }
  699. ering->hws = I915_READ(mmio);
  700. }
  701. ering->cpu_ring_head = ring->head;
  702. ering->cpu_ring_tail = ring->tail;
  703. ering->hangcheck_score = ring->hangcheck.score;
  704. ering->hangcheck_action = ring->hangcheck.action;
  705. if (USES_PPGTT(dev)) {
  706. int i;
  707. ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(ring));
  708. switch (INTEL_INFO(dev)->gen) {
  709. case 8:
  710. for (i = 0; i < 4; i++) {
  711. ering->vm_info.pdp[i] =
  712. I915_READ(GEN8_RING_PDP_UDW(ring, i));
  713. ering->vm_info.pdp[i] <<= 32;
  714. ering->vm_info.pdp[i] |=
  715. I915_READ(GEN8_RING_PDP_LDW(ring, i));
  716. }
  717. break;
  718. case 7:
  719. ering->vm_info.pp_dir_base = RING_PP_DIR_BASE(ring);
  720. break;
  721. case 6:
  722. ering->vm_info.pp_dir_base = RING_PP_DIR_BASE_READ(ring);
  723. break;
  724. }
  725. }
  726. }
  727. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  728. struct drm_i915_error_state *error,
  729. struct drm_i915_error_ring *ering)
  730. {
  731. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  732. struct drm_i915_gem_object *obj;
  733. /* Currently render ring is the only HW context user */
  734. if (ring->id != RCS || !error->ccid)
  735. return;
  736. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  737. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  738. ering->ctx = i915_error_object_create_sized(dev_priv,
  739. obj,
  740. &dev_priv->gtt.base,
  741. 1);
  742. break;
  743. }
  744. }
  745. }
  746. static void i915_gem_record_rings(struct drm_device *dev,
  747. struct drm_i915_error_state *error)
  748. {
  749. struct drm_i915_private *dev_priv = dev->dev_private;
  750. struct drm_i915_gem_request *request;
  751. int i, count;
  752. for (i = 0; i < I915_NUM_RINGS; i++) {
  753. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  754. if (ring->dev == NULL)
  755. continue;
  756. error->ring[i].valid = true;
  757. i915_record_ring_state(dev, ring, &error->ring[i]);
  758. error->ring[i].batchbuffer =
  759. i915_error_first_batchbuffer(dev_priv, ring);
  760. error->ring[i].ringbuffer =
  761. i915_error_ggtt_object_create(dev_priv, ring->obj);
  762. if (ring->status_page.obj)
  763. error->ring[i].hws_page =
  764. i915_error_ggtt_object_create(dev_priv, ring->status_page.obj);
  765. i915_gem_record_active_context(ring, error, &error->ring[i]);
  766. count = 0;
  767. list_for_each_entry(request, &ring->request_list, list)
  768. count++;
  769. error->ring[i].num_requests = count;
  770. error->ring[i].requests =
  771. kcalloc(count, sizeof(*error->ring[i].requests),
  772. GFP_ATOMIC);
  773. if (error->ring[i].requests == NULL) {
  774. error->ring[i].num_requests = 0;
  775. continue;
  776. }
  777. count = 0;
  778. list_for_each_entry(request, &ring->request_list, list) {
  779. struct drm_i915_error_request *erq;
  780. erq = &error->ring[i].requests[count++];
  781. erq->seqno = request->seqno;
  782. erq->jiffies = request->emitted_jiffies;
  783. erq->tail = request->tail;
  784. }
  785. }
  786. }
  787. /* FIXME: Since pin count/bound list is global, we duplicate what we capture per
  788. * VM.
  789. */
  790. static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
  791. struct drm_i915_error_state *error,
  792. struct i915_address_space *vm,
  793. const int ndx)
  794. {
  795. struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
  796. struct drm_i915_gem_object *obj;
  797. struct i915_vma *vma;
  798. int i;
  799. i = 0;
  800. list_for_each_entry(vma, &vm->active_list, mm_list)
  801. i++;
  802. error->active_bo_count[ndx] = i;
  803. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  804. if (i915_gem_obj_is_pinned(obj))
  805. i++;
  806. error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
  807. if (i) {
  808. active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
  809. if (active_bo)
  810. pinned_bo = active_bo + error->active_bo_count[ndx];
  811. }
  812. if (active_bo)
  813. error->active_bo_count[ndx] =
  814. capture_active_bo(active_bo,
  815. error->active_bo_count[ndx],
  816. &vm->active_list);
  817. if (pinned_bo)
  818. error->pinned_bo_count[ndx] =
  819. capture_pinned_bo(pinned_bo,
  820. error->pinned_bo_count[ndx],
  821. &dev_priv->mm.bound_list);
  822. error->active_bo[ndx] = active_bo;
  823. error->pinned_bo[ndx] = pinned_bo;
  824. }
  825. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  826. struct drm_i915_error_state *error)
  827. {
  828. struct i915_address_space *vm;
  829. int cnt = 0, i = 0;
  830. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  831. cnt++;
  832. error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
  833. error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
  834. error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
  835. GFP_ATOMIC);
  836. error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
  837. GFP_ATOMIC);
  838. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  839. i915_gem_capture_vm(dev_priv, error, vm, i++);
  840. }
  841. /* Capture all registers which don't fit into another category. */
  842. static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
  843. struct drm_i915_error_state *error)
  844. {
  845. struct drm_device *dev = dev_priv->dev;
  846. int pipe;
  847. /* General organization
  848. * 1. Registers specific to a single generation
  849. * 2. Registers which belong to multiple generations
  850. * 3. Feature specific registers.
  851. * 4. Everything else
  852. * Please try to follow the order.
  853. */
  854. /* 1: Registers specific to a single generation */
  855. if (IS_VALLEYVIEW(dev)) {
  856. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  857. error->forcewake = I915_READ(FORCEWAKE_VLV);
  858. }
  859. if (IS_GEN7(dev))
  860. error->err_int = I915_READ(GEN7_ERR_INT);
  861. if (IS_GEN6(dev)) {
  862. error->forcewake = I915_READ(FORCEWAKE);
  863. error->gab_ctl = I915_READ(GAB_CTL);
  864. error->gfx_mode = I915_READ(GFX_MODE);
  865. }
  866. if (IS_GEN2(dev))
  867. error->ier = I915_READ16(IER);
  868. /* 2: Registers which belong to multiple generations */
  869. if (INTEL_INFO(dev)->gen >= 7)
  870. error->forcewake = I915_READ(FORCEWAKE_MT);
  871. if (INTEL_INFO(dev)->gen >= 6) {
  872. error->derrmr = I915_READ(DERRMR);
  873. error->error = I915_READ(ERROR_GEN6);
  874. error->done_reg = I915_READ(DONE_REG);
  875. }
  876. /* 3: Feature specific registers */
  877. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  878. error->gam_ecochk = I915_READ(GAM_ECOCHK);
  879. error->gac_eco = I915_READ(GAC_ECO_BITS);
  880. }
  881. /* 4: Everything else */
  882. if (HAS_HW_CONTEXTS(dev))
  883. error->ccid = I915_READ(CCID);
  884. if (HAS_PCH_SPLIT(dev))
  885. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  886. else {
  887. error->ier = I915_READ(IER);
  888. for_each_pipe(pipe)
  889. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  890. }
  891. /* 4: Everything else */
  892. error->eir = I915_READ(EIR);
  893. error->pgtbl_er = I915_READ(PGTBL_ER);
  894. i915_get_extra_instdone(dev, error->extra_instdone);
  895. }
  896. /**
  897. * i915_capture_error_state - capture an error record for later analysis
  898. * @dev: drm device
  899. *
  900. * Should be called when an error is detected (either a hang or an error
  901. * interrupt) to capture error state from the time of the error. Fills
  902. * out a structure which becomes available in debugfs for user level tools
  903. * to pick up.
  904. */
  905. void i915_capture_error_state(struct drm_device *dev)
  906. {
  907. static bool warned;
  908. struct drm_i915_private *dev_priv = dev->dev_private;
  909. struct drm_i915_error_state *error;
  910. unsigned long flags;
  911. uint32_t ecode;
  912. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  913. error = dev_priv->gpu_error.first_error;
  914. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  915. if (error)
  916. return;
  917. /* Account for pipe specific data like PIPE*STAT */
  918. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  919. if (!error) {
  920. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  921. return;
  922. }
  923. DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n",
  924. dev->primary->index);
  925. kref_init(&error->ref);
  926. i915_capture_reg_state(dev_priv, error);
  927. i915_gem_capture_buffers(dev_priv, error);
  928. i915_gem_record_fences(dev, error);
  929. i915_gem_record_rings(dev, error);
  930. ecode = i915_error_generate_code(dev_priv, error);
  931. if (!warned) {
  932. DRM_INFO("GPU HANG [%x]\n", ecode);
  933. DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
  934. DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
  935. DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
  936. DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
  937. warned = true;
  938. }
  939. do_gettimeofday(&error->time);
  940. error->overlay = intel_overlay_capture_error_state(dev);
  941. error->display = intel_display_capture_error_state(dev);
  942. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  943. if (dev_priv->gpu_error.first_error == NULL) {
  944. dev_priv->gpu_error.first_error = error;
  945. error = NULL;
  946. }
  947. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  948. if (error)
  949. i915_error_state_free(&error->ref);
  950. }
  951. void i915_error_state_get(struct drm_device *dev,
  952. struct i915_error_state_file_priv *error_priv)
  953. {
  954. struct drm_i915_private *dev_priv = dev->dev_private;
  955. unsigned long flags;
  956. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  957. error_priv->error = dev_priv->gpu_error.first_error;
  958. if (error_priv->error)
  959. kref_get(&error_priv->error->ref);
  960. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  961. }
  962. void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
  963. {
  964. if (error_priv->error)
  965. kref_put(&error_priv->error->ref, i915_error_state_free);
  966. }
  967. void i915_destroy_error_state(struct drm_device *dev)
  968. {
  969. struct drm_i915_private *dev_priv = dev->dev_private;
  970. struct drm_i915_error_state *error;
  971. unsigned long flags;
  972. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  973. error = dev_priv->gpu_error.first_error;
  974. dev_priv->gpu_error.first_error = NULL;
  975. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  976. if (error)
  977. kref_put(&error->ref, i915_error_state_free);
  978. }
  979. const char *i915_cache_level_str(int type)
  980. {
  981. switch (type) {
  982. case I915_CACHE_NONE: return " uncached";
  983. case I915_CACHE_LLC: return " snooped or LLC";
  984. case I915_CACHE_L3_LLC: return " L3+LLC";
  985. case I915_CACHE_WT: return " WT";
  986. default: return "";
  987. }
  988. }
  989. /* NB: please notice the memset */
  990. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
  991. {
  992. struct drm_i915_private *dev_priv = dev->dev_private;
  993. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  994. switch (INTEL_INFO(dev)->gen) {
  995. case 2:
  996. case 3:
  997. instdone[0] = I915_READ(INSTDONE);
  998. break;
  999. case 4:
  1000. case 5:
  1001. case 6:
  1002. instdone[0] = I915_READ(INSTDONE_I965);
  1003. instdone[1] = I915_READ(INSTDONE1);
  1004. break;
  1005. default:
  1006. WARN_ONCE(1, "Unsupported platform\n");
  1007. case 7:
  1008. case 8:
  1009. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1010. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1011. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1012. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1013. break;
  1014. }
  1015. }