sh_eth.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2014 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  52. #define SH_ETH_OFFSET_DEFAULTS \
  53. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  54. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  55. SH_ETH_OFFSET_DEFAULTS,
  56. [EDSR] = 0x0000,
  57. [EDMR] = 0x0400,
  58. [EDTRR] = 0x0408,
  59. [EDRRR] = 0x0410,
  60. [EESR] = 0x0428,
  61. [EESIPR] = 0x0430,
  62. [TDLAR] = 0x0010,
  63. [TDFAR] = 0x0014,
  64. [TDFXR] = 0x0018,
  65. [TDFFR] = 0x001c,
  66. [RDLAR] = 0x0030,
  67. [RDFAR] = 0x0034,
  68. [RDFXR] = 0x0038,
  69. [RDFFR] = 0x003c,
  70. [TRSCER] = 0x0438,
  71. [RMFCR] = 0x0440,
  72. [TFTR] = 0x0448,
  73. [FDR] = 0x0450,
  74. [RMCR] = 0x0458,
  75. [RPADIR] = 0x0460,
  76. [FCFTR] = 0x0468,
  77. [CSMR] = 0x04E4,
  78. [ECMR] = 0x0500,
  79. [ECSR] = 0x0510,
  80. [ECSIPR] = 0x0518,
  81. [PIR] = 0x0520,
  82. [PSR] = 0x0528,
  83. [PIPR] = 0x052c,
  84. [RFLR] = 0x0508,
  85. [APR] = 0x0554,
  86. [MPR] = 0x0558,
  87. [PFTCR] = 0x055c,
  88. [PFRCR] = 0x0560,
  89. [TPAUSER] = 0x0564,
  90. [GECMR] = 0x05b0,
  91. [BCULR] = 0x05b4,
  92. [MAHR] = 0x05c0,
  93. [MALR] = 0x05c8,
  94. [TROCR] = 0x0700,
  95. [CDCR] = 0x0708,
  96. [LCCR] = 0x0710,
  97. [CEFCR] = 0x0740,
  98. [FRECR] = 0x0748,
  99. [TSFRCR] = 0x0750,
  100. [TLFRCR] = 0x0758,
  101. [RFCR] = 0x0760,
  102. [CERCR] = 0x0768,
  103. [CEECR] = 0x0770,
  104. [MAFCR] = 0x0778,
  105. [RMII_MII] = 0x0790,
  106. [ARSTR] = 0x0000,
  107. [TSU_CTRST] = 0x0004,
  108. [TSU_FWEN0] = 0x0010,
  109. [TSU_FWEN1] = 0x0014,
  110. [TSU_FCM] = 0x0018,
  111. [TSU_BSYSL0] = 0x0020,
  112. [TSU_BSYSL1] = 0x0024,
  113. [TSU_PRISL0] = 0x0028,
  114. [TSU_PRISL1] = 0x002c,
  115. [TSU_FWSL0] = 0x0030,
  116. [TSU_FWSL1] = 0x0034,
  117. [TSU_FWSLC] = 0x0038,
  118. [TSU_QTAG0] = 0x0040,
  119. [TSU_QTAG1] = 0x0044,
  120. [TSU_FWSR] = 0x0050,
  121. [TSU_FWINMK] = 0x0054,
  122. [TSU_ADQT0] = 0x0048,
  123. [TSU_ADQT1] = 0x004c,
  124. [TSU_VTAG0] = 0x0058,
  125. [TSU_VTAG1] = 0x005c,
  126. [TSU_ADSBSY] = 0x0060,
  127. [TSU_TEN] = 0x0064,
  128. [TSU_POST1] = 0x0070,
  129. [TSU_POST2] = 0x0074,
  130. [TSU_POST3] = 0x0078,
  131. [TSU_POST4] = 0x007c,
  132. [TSU_ADRH0] = 0x0100,
  133. [TXNLCR0] = 0x0080,
  134. [TXALCR0] = 0x0084,
  135. [RXNLCR0] = 0x0088,
  136. [RXALCR0] = 0x008c,
  137. [FWNLCR0] = 0x0090,
  138. [FWALCR0] = 0x0094,
  139. [TXNLCR1] = 0x00a0,
  140. [TXALCR1] = 0x00a0,
  141. [RXNLCR1] = 0x00a8,
  142. [RXALCR1] = 0x00ac,
  143. [FWNLCR1] = 0x00b0,
  144. [FWALCR1] = 0x00b4,
  145. };
  146. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  147. SH_ETH_OFFSET_DEFAULTS,
  148. [EDSR] = 0x0000,
  149. [EDMR] = 0x0400,
  150. [EDTRR] = 0x0408,
  151. [EDRRR] = 0x0410,
  152. [EESR] = 0x0428,
  153. [EESIPR] = 0x0430,
  154. [TDLAR] = 0x0010,
  155. [TDFAR] = 0x0014,
  156. [TDFXR] = 0x0018,
  157. [TDFFR] = 0x001c,
  158. [RDLAR] = 0x0030,
  159. [RDFAR] = 0x0034,
  160. [RDFXR] = 0x0038,
  161. [RDFFR] = 0x003c,
  162. [TRSCER] = 0x0438,
  163. [RMFCR] = 0x0440,
  164. [TFTR] = 0x0448,
  165. [FDR] = 0x0450,
  166. [RMCR] = 0x0458,
  167. [RPADIR] = 0x0460,
  168. [FCFTR] = 0x0468,
  169. [CSMR] = 0x04E4,
  170. [ECMR] = 0x0500,
  171. [RFLR] = 0x0508,
  172. [ECSR] = 0x0510,
  173. [ECSIPR] = 0x0518,
  174. [PIR] = 0x0520,
  175. [APR] = 0x0554,
  176. [MPR] = 0x0558,
  177. [PFTCR] = 0x055c,
  178. [PFRCR] = 0x0560,
  179. [TPAUSER] = 0x0564,
  180. [MAHR] = 0x05c0,
  181. [MALR] = 0x05c8,
  182. [CEFCR] = 0x0740,
  183. [FRECR] = 0x0748,
  184. [TSFRCR] = 0x0750,
  185. [TLFRCR] = 0x0758,
  186. [RFCR] = 0x0760,
  187. [MAFCR] = 0x0778,
  188. [ARSTR] = 0x0000,
  189. [TSU_CTRST] = 0x0004,
  190. [TSU_VTAG0] = 0x0058,
  191. [TSU_ADSBSY] = 0x0060,
  192. [TSU_TEN] = 0x0064,
  193. [TSU_ADRH0] = 0x0100,
  194. [TXNLCR0] = 0x0080,
  195. [TXALCR0] = 0x0084,
  196. [RXNLCR0] = 0x0088,
  197. [RXALCR0] = 0x008C,
  198. };
  199. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  200. SH_ETH_OFFSET_DEFAULTS,
  201. [ECMR] = 0x0300,
  202. [RFLR] = 0x0308,
  203. [ECSR] = 0x0310,
  204. [ECSIPR] = 0x0318,
  205. [PIR] = 0x0320,
  206. [PSR] = 0x0328,
  207. [RDMLR] = 0x0340,
  208. [IPGR] = 0x0350,
  209. [APR] = 0x0354,
  210. [MPR] = 0x0358,
  211. [RFCF] = 0x0360,
  212. [TPAUSER] = 0x0364,
  213. [TPAUSECR] = 0x0368,
  214. [MAHR] = 0x03c0,
  215. [MALR] = 0x03c8,
  216. [TROCR] = 0x03d0,
  217. [CDCR] = 0x03d4,
  218. [LCCR] = 0x03d8,
  219. [CNDCR] = 0x03dc,
  220. [CEFCR] = 0x03e4,
  221. [FRECR] = 0x03e8,
  222. [TSFRCR] = 0x03ec,
  223. [TLFRCR] = 0x03f0,
  224. [RFCR] = 0x03f4,
  225. [MAFCR] = 0x03f8,
  226. [EDMR] = 0x0200,
  227. [EDTRR] = 0x0208,
  228. [EDRRR] = 0x0210,
  229. [TDLAR] = 0x0218,
  230. [RDLAR] = 0x0220,
  231. [EESR] = 0x0228,
  232. [EESIPR] = 0x0230,
  233. [TRSCER] = 0x0238,
  234. [RMFCR] = 0x0240,
  235. [TFTR] = 0x0248,
  236. [FDR] = 0x0250,
  237. [RMCR] = 0x0258,
  238. [TFUCR] = 0x0264,
  239. [RFOCR] = 0x0268,
  240. [RMIIMODE] = 0x026c,
  241. [FCFTR] = 0x0270,
  242. [TRIMD] = 0x027c,
  243. };
  244. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  245. SH_ETH_OFFSET_DEFAULTS,
  246. [ECMR] = 0x0100,
  247. [RFLR] = 0x0108,
  248. [ECSR] = 0x0110,
  249. [ECSIPR] = 0x0118,
  250. [PIR] = 0x0120,
  251. [PSR] = 0x0128,
  252. [RDMLR] = 0x0140,
  253. [IPGR] = 0x0150,
  254. [APR] = 0x0154,
  255. [MPR] = 0x0158,
  256. [TPAUSER] = 0x0164,
  257. [RFCF] = 0x0160,
  258. [TPAUSECR] = 0x0168,
  259. [BCFRR] = 0x016c,
  260. [MAHR] = 0x01c0,
  261. [MALR] = 0x01c8,
  262. [TROCR] = 0x01d0,
  263. [CDCR] = 0x01d4,
  264. [LCCR] = 0x01d8,
  265. [CNDCR] = 0x01dc,
  266. [CEFCR] = 0x01e4,
  267. [FRECR] = 0x01e8,
  268. [TSFRCR] = 0x01ec,
  269. [TLFRCR] = 0x01f0,
  270. [RFCR] = 0x01f4,
  271. [MAFCR] = 0x01f8,
  272. [RTRATE] = 0x01fc,
  273. [EDMR] = 0x0000,
  274. [EDTRR] = 0x0008,
  275. [EDRRR] = 0x0010,
  276. [TDLAR] = 0x0018,
  277. [RDLAR] = 0x0020,
  278. [EESR] = 0x0028,
  279. [EESIPR] = 0x0030,
  280. [TRSCER] = 0x0038,
  281. [RMFCR] = 0x0040,
  282. [TFTR] = 0x0048,
  283. [FDR] = 0x0050,
  284. [RMCR] = 0x0058,
  285. [TFUCR] = 0x0064,
  286. [RFOCR] = 0x0068,
  287. [FCFTR] = 0x0070,
  288. [RPADIR] = 0x0078,
  289. [TRIMD] = 0x007c,
  290. [RBWAR] = 0x00c8,
  291. [RDFAR] = 0x00cc,
  292. [TBRAR] = 0x00d4,
  293. [TDFAR] = 0x00d8,
  294. };
  295. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  296. SH_ETH_OFFSET_DEFAULTS,
  297. [EDMR] = 0x0000,
  298. [EDTRR] = 0x0004,
  299. [EDRRR] = 0x0008,
  300. [TDLAR] = 0x000c,
  301. [RDLAR] = 0x0010,
  302. [EESR] = 0x0014,
  303. [EESIPR] = 0x0018,
  304. [TRSCER] = 0x001c,
  305. [RMFCR] = 0x0020,
  306. [TFTR] = 0x0024,
  307. [FDR] = 0x0028,
  308. [RMCR] = 0x002c,
  309. [EDOCR] = 0x0030,
  310. [FCFTR] = 0x0034,
  311. [RPADIR] = 0x0038,
  312. [TRIMD] = 0x003c,
  313. [RBWAR] = 0x0040,
  314. [RDFAR] = 0x0044,
  315. [TBRAR] = 0x004c,
  316. [TDFAR] = 0x0050,
  317. [ECMR] = 0x0160,
  318. [ECSR] = 0x0164,
  319. [ECSIPR] = 0x0168,
  320. [PIR] = 0x016c,
  321. [MAHR] = 0x0170,
  322. [MALR] = 0x0174,
  323. [RFLR] = 0x0178,
  324. [PSR] = 0x017c,
  325. [TROCR] = 0x0180,
  326. [CDCR] = 0x0184,
  327. [LCCR] = 0x0188,
  328. [CNDCR] = 0x018c,
  329. [CEFCR] = 0x0194,
  330. [FRECR] = 0x0198,
  331. [TSFRCR] = 0x019c,
  332. [TLFRCR] = 0x01a0,
  333. [RFCR] = 0x01a4,
  334. [MAFCR] = 0x01a8,
  335. [IPGR] = 0x01b4,
  336. [APR] = 0x01b8,
  337. [MPR] = 0x01bc,
  338. [TPAUSER] = 0x01c4,
  339. [BCFR] = 0x01cc,
  340. [ARSTR] = 0x0000,
  341. [TSU_CTRST] = 0x0004,
  342. [TSU_FWEN0] = 0x0010,
  343. [TSU_FWEN1] = 0x0014,
  344. [TSU_FCM] = 0x0018,
  345. [TSU_BSYSL0] = 0x0020,
  346. [TSU_BSYSL1] = 0x0024,
  347. [TSU_PRISL0] = 0x0028,
  348. [TSU_PRISL1] = 0x002c,
  349. [TSU_FWSL0] = 0x0030,
  350. [TSU_FWSL1] = 0x0034,
  351. [TSU_FWSLC] = 0x0038,
  352. [TSU_QTAGM0] = 0x0040,
  353. [TSU_QTAGM1] = 0x0044,
  354. [TSU_ADQT0] = 0x0048,
  355. [TSU_ADQT1] = 0x004c,
  356. [TSU_FWSR] = 0x0050,
  357. [TSU_FWINMK] = 0x0054,
  358. [TSU_ADSBSY] = 0x0060,
  359. [TSU_TEN] = 0x0064,
  360. [TSU_POST1] = 0x0070,
  361. [TSU_POST2] = 0x0074,
  362. [TSU_POST3] = 0x0078,
  363. [TSU_POST4] = 0x007c,
  364. [TXNLCR0] = 0x0080,
  365. [TXALCR0] = 0x0084,
  366. [RXNLCR0] = 0x0088,
  367. [RXALCR0] = 0x008c,
  368. [FWNLCR0] = 0x0090,
  369. [FWALCR0] = 0x0094,
  370. [TXNLCR1] = 0x00a0,
  371. [TXALCR1] = 0x00a0,
  372. [RXNLCR1] = 0x00a8,
  373. [RXALCR1] = 0x00ac,
  374. [FWNLCR1] = 0x00b0,
  375. [FWALCR1] = 0x00b4,
  376. [TSU_ADRH0] = 0x0100,
  377. };
  378. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  379. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  380. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  381. {
  382. struct sh_eth_private *mdp = netdev_priv(ndev);
  383. u16 offset = mdp->reg_offset[enum_index];
  384. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  385. return;
  386. iowrite32(data, mdp->addr + offset);
  387. }
  388. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  389. {
  390. struct sh_eth_private *mdp = netdev_priv(ndev);
  391. u16 offset = mdp->reg_offset[enum_index];
  392. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  393. return ~0U;
  394. return ioread32(mdp->addr + offset);
  395. }
  396. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  397. {
  398. return mdp->reg_offset == sh_eth_offset_gigabit;
  399. }
  400. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  401. {
  402. return mdp->reg_offset == sh_eth_offset_fast_rz;
  403. }
  404. static void sh_eth_select_mii(struct net_device *ndev)
  405. {
  406. u32 value = 0x0;
  407. struct sh_eth_private *mdp = netdev_priv(ndev);
  408. switch (mdp->phy_interface) {
  409. case PHY_INTERFACE_MODE_GMII:
  410. value = 0x2;
  411. break;
  412. case PHY_INTERFACE_MODE_MII:
  413. value = 0x1;
  414. break;
  415. case PHY_INTERFACE_MODE_RMII:
  416. value = 0x0;
  417. break;
  418. default:
  419. netdev_warn(ndev,
  420. "PHY interface mode was not setup. Set to MII.\n");
  421. value = 0x1;
  422. break;
  423. }
  424. sh_eth_write(ndev, value, RMII_MII);
  425. }
  426. static void sh_eth_set_duplex(struct net_device *ndev)
  427. {
  428. struct sh_eth_private *mdp = netdev_priv(ndev);
  429. if (mdp->duplex) /* Full */
  430. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
  431. else /* Half */
  432. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
  433. }
  434. static void sh_eth_chip_reset(struct net_device *ndev)
  435. {
  436. struct sh_eth_private *mdp = netdev_priv(ndev);
  437. /* reset device */
  438. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  439. mdelay(1);
  440. }
  441. static void sh_eth_set_rate_gether(struct net_device *ndev)
  442. {
  443. struct sh_eth_private *mdp = netdev_priv(ndev);
  444. switch (mdp->speed) {
  445. case 10: /* 10BASE */
  446. sh_eth_write(ndev, GECMR_10, GECMR);
  447. break;
  448. case 100:/* 100BASE */
  449. sh_eth_write(ndev, GECMR_100, GECMR);
  450. break;
  451. case 1000: /* 1000BASE */
  452. sh_eth_write(ndev, GECMR_1000, GECMR);
  453. break;
  454. default:
  455. break;
  456. }
  457. }
  458. #ifdef CONFIG_OF
  459. /* R7S72100 */
  460. static struct sh_eth_cpu_data r7s72100_data = {
  461. .chip_reset = sh_eth_chip_reset,
  462. .set_duplex = sh_eth_set_duplex,
  463. .register_type = SH_ETH_REG_FAST_RZ,
  464. .ecsr_value = ECSR_ICD,
  465. .ecsipr_value = ECSIPR_ICDIP,
  466. .eesipr_value = 0xff7f009f,
  467. .tx_check = EESR_TC1 | EESR_FTC,
  468. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  469. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  470. EESR_TDE | EESR_ECI,
  471. .fdr_value = 0x0000070f,
  472. .no_psr = 1,
  473. .apr = 1,
  474. .mpr = 1,
  475. .tpauser = 1,
  476. .hw_swap = 1,
  477. .rpadir = 1,
  478. .rpadir_value = 2 << 16,
  479. .no_trimd = 1,
  480. .no_ade = 1,
  481. .hw_crc = 1,
  482. .tsu = 1,
  483. .shift_rd0 = 1,
  484. };
  485. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  486. {
  487. struct sh_eth_private *mdp = netdev_priv(ndev);
  488. /* reset device */
  489. sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
  490. mdelay(1);
  491. sh_eth_select_mii(ndev);
  492. }
  493. /* R8A7740 */
  494. static struct sh_eth_cpu_data r8a7740_data = {
  495. .chip_reset = sh_eth_chip_reset_r8a7740,
  496. .set_duplex = sh_eth_set_duplex,
  497. .set_rate = sh_eth_set_rate_gether,
  498. .register_type = SH_ETH_REG_GIGABIT,
  499. .ecsr_value = ECSR_ICD | ECSR_MPD,
  500. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  501. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  502. .tx_check = EESR_TC1 | EESR_FTC,
  503. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  504. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  505. EESR_TDE | EESR_ECI,
  506. .fdr_value = 0x0000070f,
  507. .apr = 1,
  508. .mpr = 1,
  509. .tpauser = 1,
  510. .bculr = 1,
  511. .hw_swap = 1,
  512. .rpadir = 1,
  513. .rpadir_value = 2 << 16,
  514. .no_trimd = 1,
  515. .no_ade = 1,
  516. .tsu = 1,
  517. .select_mii = 1,
  518. .shift_rd0 = 1,
  519. };
  520. /* There is CPU dependent code */
  521. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  522. {
  523. struct sh_eth_private *mdp = netdev_priv(ndev);
  524. switch (mdp->speed) {
  525. case 10: /* 10BASE */
  526. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
  527. break;
  528. case 100:/* 100BASE */
  529. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
  530. break;
  531. default:
  532. break;
  533. }
  534. }
  535. /* R8A7778/9 */
  536. static struct sh_eth_cpu_data r8a777x_data = {
  537. .set_duplex = sh_eth_set_duplex,
  538. .set_rate = sh_eth_set_rate_r8a777x,
  539. .register_type = SH_ETH_REG_FAST_RCAR,
  540. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  541. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  542. .eesipr_value = 0x01ff009f,
  543. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  544. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  545. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  546. EESR_ECI,
  547. .fdr_value = 0x00000f0f,
  548. .apr = 1,
  549. .mpr = 1,
  550. .tpauser = 1,
  551. .hw_swap = 1,
  552. };
  553. /* R8A7790/1 */
  554. static struct sh_eth_cpu_data r8a779x_data = {
  555. .set_duplex = sh_eth_set_duplex,
  556. .set_rate = sh_eth_set_rate_r8a777x,
  557. .register_type = SH_ETH_REG_FAST_RCAR,
  558. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  559. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  560. .eesipr_value = 0x01ff009f,
  561. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  562. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  563. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  564. EESR_ECI,
  565. .fdr_value = 0x00000f0f,
  566. .trscer_err_mask = DESC_I_RINT8,
  567. .apr = 1,
  568. .mpr = 1,
  569. .tpauser = 1,
  570. .hw_swap = 1,
  571. .rmiimode = 1,
  572. };
  573. #endif /* CONFIG_OF */
  574. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  575. {
  576. struct sh_eth_private *mdp = netdev_priv(ndev);
  577. switch (mdp->speed) {
  578. case 10: /* 10BASE */
  579. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
  580. break;
  581. case 100:/* 100BASE */
  582. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
  583. break;
  584. default:
  585. break;
  586. }
  587. }
  588. /* SH7724 */
  589. static struct sh_eth_cpu_data sh7724_data = {
  590. .set_duplex = sh_eth_set_duplex,
  591. .set_rate = sh_eth_set_rate_sh7724,
  592. .register_type = SH_ETH_REG_FAST_SH4,
  593. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  594. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  595. .eesipr_value = 0x01ff009f,
  596. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  597. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  598. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  599. EESR_ECI,
  600. .apr = 1,
  601. .mpr = 1,
  602. .tpauser = 1,
  603. .hw_swap = 1,
  604. .rpadir = 1,
  605. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  606. };
  607. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  608. {
  609. struct sh_eth_private *mdp = netdev_priv(ndev);
  610. switch (mdp->speed) {
  611. case 10: /* 10BASE */
  612. sh_eth_write(ndev, 0, RTRATE);
  613. break;
  614. case 100:/* 100BASE */
  615. sh_eth_write(ndev, 1, RTRATE);
  616. break;
  617. default:
  618. break;
  619. }
  620. }
  621. /* SH7757 */
  622. static struct sh_eth_cpu_data sh7757_data = {
  623. .set_duplex = sh_eth_set_duplex,
  624. .set_rate = sh_eth_set_rate_sh7757,
  625. .register_type = SH_ETH_REG_FAST_SH4,
  626. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  627. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  628. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  629. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  630. EESR_ECI,
  631. .irq_flags = IRQF_SHARED,
  632. .apr = 1,
  633. .mpr = 1,
  634. .tpauser = 1,
  635. .hw_swap = 1,
  636. .no_ade = 1,
  637. .rpadir = 1,
  638. .rpadir_value = 2 << 16,
  639. .rtrate = 1,
  640. };
  641. #define SH_GIGA_ETH_BASE 0xfee00000UL
  642. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  643. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  644. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  645. {
  646. int i;
  647. u32 mahr[2], malr[2];
  648. /* save MAHR and MALR */
  649. for (i = 0; i < 2; i++) {
  650. malr[i] = ioread32((void *)GIGA_MALR(i));
  651. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  652. }
  653. /* reset device */
  654. iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
  655. mdelay(1);
  656. /* restore MAHR and MALR */
  657. for (i = 0; i < 2; i++) {
  658. iowrite32(malr[i], (void *)GIGA_MALR(i));
  659. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  660. }
  661. }
  662. static void sh_eth_set_rate_giga(struct net_device *ndev)
  663. {
  664. struct sh_eth_private *mdp = netdev_priv(ndev);
  665. switch (mdp->speed) {
  666. case 10: /* 10BASE */
  667. sh_eth_write(ndev, 0x00000000, GECMR);
  668. break;
  669. case 100:/* 100BASE */
  670. sh_eth_write(ndev, 0x00000010, GECMR);
  671. break;
  672. case 1000: /* 1000BASE */
  673. sh_eth_write(ndev, 0x00000020, GECMR);
  674. break;
  675. default:
  676. break;
  677. }
  678. }
  679. /* SH7757(GETHERC) */
  680. static struct sh_eth_cpu_data sh7757_data_giga = {
  681. .chip_reset = sh_eth_chip_reset_giga,
  682. .set_duplex = sh_eth_set_duplex,
  683. .set_rate = sh_eth_set_rate_giga,
  684. .register_type = SH_ETH_REG_GIGABIT,
  685. .ecsr_value = ECSR_ICD | ECSR_MPD,
  686. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  687. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  688. .tx_check = EESR_TC1 | EESR_FTC,
  689. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  690. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  691. EESR_TDE | EESR_ECI,
  692. .fdr_value = 0x0000072f,
  693. .irq_flags = IRQF_SHARED,
  694. .apr = 1,
  695. .mpr = 1,
  696. .tpauser = 1,
  697. .bculr = 1,
  698. .hw_swap = 1,
  699. .rpadir = 1,
  700. .rpadir_value = 2 << 16,
  701. .no_trimd = 1,
  702. .no_ade = 1,
  703. .tsu = 1,
  704. };
  705. /* SH7734 */
  706. static struct sh_eth_cpu_data sh7734_data = {
  707. .chip_reset = sh_eth_chip_reset,
  708. .set_duplex = sh_eth_set_duplex,
  709. .set_rate = sh_eth_set_rate_gether,
  710. .register_type = SH_ETH_REG_GIGABIT,
  711. .ecsr_value = ECSR_ICD | ECSR_MPD,
  712. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  713. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  714. .tx_check = EESR_TC1 | EESR_FTC,
  715. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  716. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  717. EESR_TDE | EESR_ECI,
  718. .apr = 1,
  719. .mpr = 1,
  720. .tpauser = 1,
  721. .bculr = 1,
  722. .hw_swap = 1,
  723. .no_trimd = 1,
  724. .no_ade = 1,
  725. .tsu = 1,
  726. .hw_crc = 1,
  727. .select_mii = 1,
  728. };
  729. /* SH7763 */
  730. static struct sh_eth_cpu_data sh7763_data = {
  731. .chip_reset = sh_eth_chip_reset,
  732. .set_duplex = sh_eth_set_duplex,
  733. .set_rate = sh_eth_set_rate_gether,
  734. .register_type = SH_ETH_REG_GIGABIT,
  735. .ecsr_value = ECSR_ICD | ECSR_MPD,
  736. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  737. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  738. .tx_check = EESR_TC1 | EESR_FTC,
  739. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  740. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  741. EESR_ECI,
  742. .apr = 1,
  743. .mpr = 1,
  744. .tpauser = 1,
  745. .bculr = 1,
  746. .hw_swap = 1,
  747. .no_trimd = 1,
  748. .no_ade = 1,
  749. .tsu = 1,
  750. .irq_flags = IRQF_SHARED,
  751. };
  752. static struct sh_eth_cpu_data sh7619_data = {
  753. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  754. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  755. .apr = 1,
  756. .mpr = 1,
  757. .tpauser = 1,
  758. .hw_swap = 1,
  759. };
  760. static struct sh_eth_cpu_data sh771x_data = {
  761. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  762. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  763. .tsu = 1,
  764. };
  765. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  766. {
  767. if (!cd->ecsr_value)
  768. cd->ecsr_value = DEFAULT_ECSR_INIT;
  769. if (!cd->ecsipr_value)
  770. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  771. if (!cd->fcftr_value)
  772. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  773. DEFAULT_FIFO_F_D_RFD;
  774. if (!cd->fdr_value)
  775. cd->fdr_value = DEFAULT_FDR_INIT;
  776. if (!cd->tx_check)
  777. cd->tx_check = DEFAULT_TX_CHECK;
  778. if (!cd->eesr_err_check)
  779. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  780. if (!cd->trscer_err_mask)
  781. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  782. }
  783. static int sh_eth_check_reset(struct net_device *ndev)
  784. {
  785. int ret = 0;
  786. int cnt = 100;
  787. while (cnt > 0) {
  788. if (!(sh_eth_read(ndev, EDMR) & 0x3))
  789. break;
  790. mdelay(1);
  791. cnt--;
  792. }
  793. if (cnt <= 0) {
  794. netdev_err(ndev, "Device reset failed\n");
  795. ret = -ETIMEDOUT;
  796. }
  797. return ret;
  798. }
  799. static int sh_eth_reset(struct net_device *ndev)
  800. {
  801. struct sh_eth_private *mdp = netdev_priv(ndev);
  802. int ret = 0;
  803. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  804. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  805. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
  806. EDMR);
  807. ret = sh_eth_check_reset(ndev);
  808. if (ret)
  809. return ret;
  810. /* Table Init */
  811. sh_eth_write(ndev, 0x0, TDLAR);
  812. sh_eth_write(ndev, 0x0, TDFAR);
  813. sh_eth_write(ndev, 0x0, TDFXR);
  814. sh_eth_write(ndev, 0x0, TDFFR);
  815. sh_eth_write(ndev, 0x0, RDLAR);
  816. sh_eth_write(ndev, 0x0, RDFAR);
  817. sh_eth_write(ndev, 0x0, RDFXR);
  818. sh_eth_write(ndev, 0x0, RDFFR);
  819. /* Reset HW CRC register */
  820. if (mdp->cd->hw_crc)
  821. sh_eth_write(ndev, 0x0, CSMR);
  822. /* Select MII mode */
  823. if (mdp->cd->select_mii)
  824. sh_eth_select_mii(ndev);
  825. } else {
  826. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
  827. EDMR);
  828. mdelay(3);
  829. sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
  830. EDMR);
  831. }
  832. return ret;
  833. }
  834. static void sh_eth_set_receive_align(struct sk_buff *skb)
  835. {
  836. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  837. if (reserve)
  838. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  839. }
  840. /* CPU <-> EDMAC endian convert */
  841. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  842. {
  843. return cpu_to_le32(x);
  844. }
  845. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  846. {
  847. return le32_to_cpu(x);
  848. }
  849. /* Program the hardware MAC address from dev->dev_addr. */
  850. static void update_mac_address(struct net_device *ndev)
  851. {
  852. sh_eth_write(ndev,
  853. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  854. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  855. sh_eth_write(ndev,
  856. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  857. }
  858. /* Get MAC address from SuperH MAC address register
  859. *
  860. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  861. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  862. * When you want use this device, you must set MAC address in bootloader.
  863. *
  864. */
  865. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  866. {
  867. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  868. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  869. } else {
  870. u32 mahr = sh_eth_read(ndev, MAHR);
  871. u32 malr = sh_eth_read(ndev, MALR);
  872. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  873. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  874. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  875. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  876. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  877. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  878. }
  879. }
  880. static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  881. {
  882. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  883. return EDTRR_TRNS_GETHER;
  884. else
  885. return EDTRR_TRNS_ETHER;
  886. }
  887. struct bb_info {
  888. void (*set_gate)(void *addr);
  889. struct mdiobb_ctrl ctrl;
  890. void *addr;
  891. };
  892. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  893. {
  894. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  895. u32 pir;
  896. if (bitbang->set_gate)
  897. bitbang->set_gate(bitbang->addr);
  898. pir = ioread32(bitbang->addr);
  899. if (set)
  900. pir |= mask;
  901. else
  902. pir &= ~mask;
  903. iowrite32(pir, bitbang->addr);
  904. }
  905. /* Data I/O pin control */
  906. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  907. {
  908. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  909. }
  910. /* Set bit data*/
  911. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  912. {
  913. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  914. }
  915. /* Get bit data*/
  916. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  917. {
  918. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  919. if (bitbang->set_gate)
  920. bitbang->set_gate(bitbang->addr);
  921. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  922. }
  923. /* MDC pin control */
  924. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  925. {
  926. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  927. }
  928. /* mdio bus control struct */
  929. static struct mdiobb_ops bb_ops = {
  930. .owner = THIS_MODULE,
  931. .set_mdc = sh_mdc_ctrl,
  932. .set_mdio_dir = sh_mmd_ctrl,
  933. .set_mdio_data = sh_set_mdio,
  934. .get_mdio_data = sh_get_mdio,
  935. };
  936. /* free skb and descriptor buffer */
  937. static void sh_eth_ring_free(struct net_device *ndev)
  938. {
  939. struct sh_eth_private *mdp = netdev_priv(ndev);
  940. int ringsize, i;
  941. /* Free Rx skb ringbuffer */
  942. if (mdp->rx_skbuff) {
  943. for (i = 0; i < mdp->num_rx_ring; i++)
  944. dev_kfree_skb(mdp->rx_skbuff[i]);
  945. }
  946. kfree(mdp->rx_skbuff);
  947. mdp->rx_skbuff = NULL;
  948. /* Free Tx skb ringbuffer */
  949. if (mdp->tx_skbuff) {
  950. for (i = 0; i < mdp->num_tx_ring; i++)
  951. dev_kfree_skb(mdp->tx_skbuff[i]);
  952. }
  953. kfree(mdp->tx_skbuff);
  954. mdp->tx_skbuff = NULL;
  955. if (mdp->rx_ring) {
  956. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  957. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  958. mdp->rx_desc_dma);
  959. mdp->rx_ring = NULL;
  960. }
  961. if (mdp->tx_ring) {
  962. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  963. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  964. mdp->tx_desc_dma);
  965. mdp->tx_ring = NULL;
  966. }
  967. }
  968. /* format skb and descriptor buffer */
  969. static void sh_eth_ring_format(struct net_device *ndev)
  970. {
  971. struct sh_eth_private *mdp = netdev_priv(ndev);
  972. int i;
  973. struct sk_buff *skb;
  974. struct sh_eth_rxdesc *rxdesc = NULL;
  975. struct sh_eth_txdesc *txdesc = NULL;
  976. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  977. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  978. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  979. dma_addr_t dma_addr;
  980. u32 buf_len;
  981. mdp->cur_rx = 0;
  982. mdp->cur_tx = 0;
  983. mdp->dirty_rx = 0;
  984. mdp->dirty_tx = 0;
  985. memset(mdp->rx_ring, 0, rx_ringsize);
  986. /* build Rx ring buffer */
  987. for (i = 0; i < mdp->num_rx_ring; i++) {
  988. /* skb */
  989. mdp->rx_skbuff[i] = NULL;
  990. skb = netdev_alloc_skb(ndev, skbuff_size);
  991. if (skb == NULL)
  992. break;
  993. sh_eth_set_receive_align(skb);
  994. /* RX descriptor */
  995. rxdesc = &mdp->rx_ring[i];
  996. /* The size of the buffer is a multiple of 32 bytes. */
  997. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  998. rxdesc->len = cpu_to_edmac(mdp, buf_len << 16);
  999. dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
  1000. DMA_FROM_DEVICE);
  1001. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1002. kfree_skb(skb);
  1003. break;
  1004. }
  1005. mdp->rx_skbuff[i] = skb;
  1006. rxdesc->addr = cpu_to_edmac(mdp, dma_addr);
  1007. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1008. /* Rx descriptor address set */
  1009. if (i == 0) {
  1010. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1011. if (sh_eth_is_gether(mdp) ||
  1012. sh_eth_is_rz_fast_ether(mdp))
  1013. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1014. }
  1015. }
  1016. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1017. /* Mark the last entry as wrapping the ring. */
  1018. rxdesc->status |= cpu_to_edmac(mdp, RD_RDLE);
  1019. memset(mdp->tx_ring, 0, tx_ringsize);
  1020. /* build Tx ring buffer */
  1021. for (i = 0; i < mdp->num_tx_ring; i++) {
  1022. mdp->tx_skbuff[i] = NULL;
  1023. txdesc = &mdp->tx_ring[i];
  1024. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1025. txdesc->len = cpu_to_edmac(mdp, 0);
  1026. if (i == 0) {
  1027. /* Tx descriptor address set */
  1028. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1029. if (sh_eth_is_gether(mdp) ||
  1030. sh_eth_is_rz_fast_ether(mdp))
  1031. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1032. }
  1033. }
  1034. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1035. }
  1036. /* Get skb and descriptor buffer */
  1037. static int sh_eth_ring_init(struct net_device *ndev)
  1038. {
  1039. struct sh_eth_private *mdp = netdev_priv(ndev);
  1040. int rx_ringsize, tx_ringsize;
  1041. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1042. * card needs room to do 8 byte alignment, +2 so we can reserve
  1043. * the first 2 bytes, and +16 gets room for the status word from the
  1044. * card.
  1045. */
  1046. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1047. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1048. if (mdp->cd->rpadir)
  1049. mdp->rx_buf_sz += NET_IP_ALIGN;
  1050. /* Allocate RX and TX skb rings */
  1051. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1052. GFP_KERNEL);
  1053. if (!mdp->rx_skbuff)
  1054. return -ENOMEM;
  1055. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1056. GFP_KERNEL);
  1057. if (!mdp->tx_skbuff)
  1058. goto ring_free;
  1059. /* Allocate all Rx descriptors. */
  1060. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1061. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1062. GFP_KERNEL);
  1063. if (!mdp->rx_ring)
  1064. goto ring_free;
  1065. mdp->dirty_rx = 0;
  1066. /* Allocate all Tx descriptors. */
  1067. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1068. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1069. GFP_KERNEL);
  1070. if (!mdp->tx_ring)
  1071. goto ring_free;
  1072. return 0;
  1073. ring_free:
  1074. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1075. sh_eth_ring_free(ndev);
  1076. return -ENOMEM;
  1077. }
  1078. static int sh_eth_dev_init(struct net_device *ndev, bool start)
  1079. {
  1080. int ret = 0;
  1081. struct sh_eth_private *mdp = netdev_priv(ndev);
  1082. u32 val;
  1083. /* Soft Reset */
  1084. ret = sh_eth_reset(ndev);
  1085. if (ret)
  1086. return ret;
  1087. if (mdp->cd->rmiimode)
  1088. sh_eth_write(ndev, 0x1, RMIIMODE);
  1089. /* Descriptor format */
  1090. sh_eth_ring_format(ndev);
  1091. if (mdp->cd->rpadir)
  1092. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1093. /* all sh_eth int mask */
  1094. sh_eth_write(ndev, 0, EESIPR);
  1095. #if defined(__LITTLE_ENDIAN)
  1096. if (mdp->cd->hw_swap)
  1097. sh_eth_write(ndev, EDMR_EL, EDMR);
  1098. else
  1099. #endif
  1100. sh_eth_write(ndev, 0, EDMR);
  1101. /* FIFO size set */
  1102. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1103. sh_eth_write(ndev, 0, TFTR);
  1104. /* Frame recv control (enable multiple-packets per rx irq) */
  1105. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1106. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1107. if (mdp->cd->bculr)
  1108. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1109. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1110. if (!mdp->cd->no_trimd)
  1111. sh_eth_write(ndev, 0, TRIMD);
  1112. /* Recv frame limit set register */
  1113. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1114. RFLR);
  1115. sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
  1116. if (start) {
  1117. mdp->irq_enabled = true;
  1118. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1119. }
  1120. /* PAUSE Prohibition */
  1121. val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
  1122. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  1123. sh_eth_write(ndev, val, ECMR);
  1124. if (mdp->cd->set_rate)
  1125. mdp->cd->set_rate(ndev);
  1126. /* E-MAC Status Register clear */
  1127. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1128. /* E-MAC Interrupt Enable register */
  1129. if (start)
  1130. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1131. /* Set MAC address */
  1132. update_mac_address(ndev);
  1133. /* mask reset */
  1134. if (mdp->cd->apr)
  1135. sh_eth_write(ndev, APR_AP, APR);
  1136. if (mdp->cd->mpr)
  1137. sh_eth_write(ndev, MPR_MP, MPR);
  1138. if (mdp->cd->tpauser)
  1139. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1140. if (start) {
  1141. /* Setting the Rx mode will start the Rx process. */
  1142. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1143. netif_start_queue(ndev);
  1144. }
  1145. return ret;
  1146. }
  1147. static void sh_eth_dev_exit(struct net_device *ndev)
  1148. {
  1149. struct sh_eth_private *mdp = netdev_priv(ndev);
  1150. int i;
  1151. /* Deactivate all TX descriptors, so DMA should stop at next
  1152. * packet boundary if it's currently running
  1153. */
  1154. for (i = 0; i < mdp->num_tx_ring; i++)
  1155. mdp->tx_ring[i].status &= ~cpu_to_edmac(mdp, TD_TACT);
  1156. /* Disable TX FIFO egress to MAC */
  1157. sh_eth_rcv_snd_disable(ndev);
  1158. /* Stop RX DMA at next packet boundary */
  1159. sh_eth_write(ndev, 0, EDRRR);
  1160. /* Aside from TX DMA, we can't tell when the hardware is
  1161. * really stopped, so we need to reset to make sure.
  1162. * Before doing that, wait for long enough to *probably*
  1163. * finish transmitting the last packet and poll stats.
  1164. */
  1165. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1166. sh_eth_get_stats(ndev);
  1167. sh_eth_reset(ndev);
  1168. /* Set MAC address again */
  1169. update_mac_address(ndev);
  1170. }
  1171. /* free Tx skb function */
  1172. static int sh_eth_txfree(struct net_device *ndev)
  1173. {
  1174. struct sh_eth_private *mdp = netdev_priv(ndev);
  1175. struct sh_eth_txdesc *txdesc;
  1176. int free_num = 0;
  1177. int entry = 0;
  1178. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1179. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1180. txdesc = &mdp->tx_ring[entry];
  1181. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  1182. break;
  1183. /* TACT bit must be checked before all the following reads */
  1184. dma_rmb();
  1185. netif_info(mdp, tx_done, ndev,
  1186. "tx entry %d status 0x%08x\n",
  1187. entry, edmac_to_cpu(mdp, txdesc->status));
  1188. /* Free the original skb. */
  1189. if (mdp->tx_skbuff[entry]) {
  1190. dma_unmap_single(&ndev->dev,
  1191. edmac_to_cpu(mdp, txdesc->addr),
  1192. edmac_to_cpu(mdp, txdesc->len) >> 16,
  1193. DMA_TO_DEVICE);
  1194. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1195. mdp->tx_skbuff[entry] = NULL;
  1196. free_num++;
  1197. }
  1198. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  1199. if (entry >= mdp->num_tx_ring - 1)
  1200. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  1201. ndev->stats.tx_packets++;
  1202. ndev->stats.tx_bytes += edmac_to_cpu(mdp, txdesc->len) >> 16;
  1203. }
  1204. return free_num;
  1205. }
  1206. /* Packet receive function */
  1207. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1208. {
  1209. struct sh_eth_private *mdp = netdev_priv(ndev);
  1210. struct sh_eth_rxdesc *rxdesc;
  1211. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1212. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1213. int limit;
  1214. struct sk_buff *skb;
  1215. u16 pkt_len = 0;
  1216. u32 desc_status;
  1217. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1218. dma_addr_t dma_addr;
  1219. u32 buf_len;
  1220. boguscnt = min(boguscnt, *quota);
  1221. limit = boguscnt;
  1222. rxdesc = &mdp->rx_ring[entry];
  1223. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  1224. /* RACT bit must be checked before all the following reads */
  1225. dma_rmb();
  1226. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  1227. pkt_len = edmac_to_cpu(mdp, rxdesc->len) & RD_RFL;
  1228. if (--boguscnt < 0)
  1229. break;
  1230. netif_info(mdp, rx_status, ndev,
  1231. "rx entry %d status 0x%08x len %d\n",
  1232. entry, desc_status, pkt_len);
  1233. if (!(desc_status & RDFEND))
  1234. ndev->stats.rx_length_errors++;
  1235. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1236. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1237. * bit 0. However, in case of the R8A7740 and R7S72100
  1238. * the RFS bits are from bit 25 to bit 16. So, the
  1239. * driver needs right shifting by 16.
  1240. */
  1241. if (mdp->cd->shift_rd0)
  1242. desc_status >>= 16;
  1243. skb = mdp->rx_skbuff[entry];
  1244. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1245. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1246. ndev->stats.rx_errors++;
  1247. if (desc_status & RD_RFS1)
  1248. ndev->stats.rx_crc_errors++;
  1249. if (desc_status & RD_RFS2)
  1250. ndev->stats.rx_frame_errors++;
  1251. if (desc_status & RD_RFS3)
  1252. ndev->stats.rx_length_errors++;
  1253. if (desc_status & RD_RFS4)
  1254. ndev->stats.rx_length_errors++;
  1255. if (desc_status & RD_RFS6)
  1256. ndev->stats.rx_missed_errors++;
  1257. if (desc_status & RD_RFS10)
  1258. ndev->stats.rx_over_errors++;
  1259. } else if (skb) {
  1260. dma_addr = edmac_to_cpu(mdp, rxdesc->addr);
  1261. if (!mdp->cd->hw_swap)
  1262. sh_eth_soft_swap(
  1263. phys_to_virt(ALIGN(dma_addr, 4)),
  1264. pkt_len + 2);
  1265. mdp->rx_skbuff[entry] = NULL;
  1266. if (mdp->cd->rpadir)
  1267. skb_reserve(skb, NET_IP_ALIGN);
  1268. dma_unmap_single(&ndev->dev, dma_addr,
  1269. ALIGN(mdp->rx_buf_sz, 32),
  1270. DMA_FROM_DEVICE);
  1271. skb_put(skb, pkt_len);
  1272. skb->protocol = eth_type_trans(skb, ndev);
  1273. netif_receive_skb(skb);
  1274. ndev->stats.rx_packets++;
  1275. ndev->stats.rx_bytes += pkt_len;
  1276. if (desc_status & RD_RFS8)
  1277. ndev->stats.multicast++;
  1278. }
  1279. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1280. rxdesc = &mdp->rx_ring[entry];
  1281. }
  1282. /* Refill the Rx ring buffers. */
  1283. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1284. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1285. rxdesc = &mdp->rx_ring[entry];
  1286. /* The size of the buffer is 32 byte boundary. */
  1287. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1288. rxdesc->len = cpu_to_edmac(mdp, buf_len << 16);
  1289. if (mdp->rx_skbuff[entry] == NULL) {
  1290. skb = netdev_alloc_skb(ndev, skbuff_size);
  1291. if (skb == NULL)
  1292. break; /* Better luck next round. */
  1293. sh_eth_set_receive_align(skb);
  1294. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1295. buf_len, DMA_FROM_DEVICE);
  1296. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1297. kfree_skb(skb);
  1298. break;
  1299. }
  1300. mdp->rx_skbuff[entry] = skb;
  1301. skb_checksum_none_assert(skb);
  1302. rxdesc->addr = cpu_to_edmac(mdp, dma_addr);
  1303. }
  1304. dma_wmb(); /* RACT bit must be set after all the above writes */
  1305. if (entry >= mdp->num_rx_ring - 1)
  1306. rxdesc->status |=
  1307. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDLE);
  1308. else
  1309. rxdesc->status |=
  1310. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  1311. }
  1312. /* Restart Rx engine if stopped. */
  1313. /* If we don't need to check status, don't. -KDU */
  1314. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1315. /* fix the values for the next receiving if RDE is set */
  1316. if (intr_status & EESR_RDE &&
  1317. mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
  1318. u32 count = (sh_eth_read(ndev, RDFAR) -
  1319. sh_eth_read(ndev, RDLAR)) >> 4;
  1320. mdp->cur_rx = count;
  1321. mdp->dirty_rx = count;
  1322. }
  1323. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1324. }
  1325. *quota -= limit - boguscnt - 1;
  1326. return *quota <= 0;
  1327. }
  1328. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1329. {
  1330. /* disable tx and rx */
  1331. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
  1332. ~(ECMR_RE | ECMR_TE), ECMR);
  1333. }
  1334. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1335. {
  1336. /* enable tx and rx */
  1337. sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
  1338. (ECMR_RE | ECMR_TE), ECMR);
  1339. }
  1340. /* error control function */
  1341. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1342. {
  1343. struct sh_eth_private *mdp = netdev_priv(ndev);
  1344. u32 felic_stat;
  1345. u32 link_stat;
  1346. u32 mask;
  1347. if (intr_status & EESR_ECI) {
  1348. felic_stat = sh_eth_read(ndev, ECSR);
  1349. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1350. if (felic_stat & ECSR_ICD)
  1351. ndev->stats.tx_carrier_errors++;
  1352. if (felic_stat & ECSR_LCHNG) {
  1353. /* Link Changed */
  1354. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1355. goto ignore_link;
  1356. } else {
  1357. link_stat = (sh_eth_read(ndev, PSR));
  1358. if (mdp->ether_link_active_low)
  1359. link_stat = ~link_stat;
  1360. }
  1361. if (!(link_stat & PHY_ST_LINK)) {
  1362. sh_eth_rcv_snd_disable(ndev);
  1363. } else {
  1364. /* Link Up */
  1365. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
  1366. ~DMAC_M_ECI, EESIPR);
  1367. /* clear int */
  1368. sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
  1369. ECSR);
  1370. sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
  1371. DMAC_M_ECI, EESIPR);
  1372. /* enable tx and rx */
  1373. sh_eth_rcv_snd_enable(ndev);
  1374. }
  1375. }
  1376. }
  1377. ignore_link:
  1378. if (intr_status & EESR_TWB) {
  1379. /* Unused write back interrupt */
  1380. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1381. ndev->stats.tx_aborted_errors++;
  1382. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1383. }
  1384. }
  1385. if (intr_status & EESR_RABT) {
  1386. /* Receive Abort int */
  1387. if (intr_status & EESR_RFRMER) {
  1388. /* Receive Frame Overflow int */
  1389. ndev->stats.rx_frame_errors++;
  1390. }
  1391. }
  1392. if (intr_status & EESR_TDE) {
  1393. /* Transmit Descriptor Empty int */
  1394. ndev->stats.tx_fifo_errors++;
  1395. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1396. }
  1397. if (intr_status & EESR_TFE) {
  1398. /* FIFO under flow */
  1399. ndev->stats.tx_fifo_errors++;
  1400. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1401. }
  1402. if (intr_status & EESR_RDE) {
  1403. /* Receive Descriptor Empty int */
  1404. ndev->stats.rx_over_errors++;
  1405. }
  1406. if (intr_status & EESR_RFE) {
  1407. /* Receive FIFO Overflow int */
  1408. ndev->stats.rx_fifo_errors++;
  1409. }
  1410. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1411. /* Address Error */
  1412. ndev->stats.tx_fifo_errors++;
  1413. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1414. }
  1415. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1416. if (mdp->cd->no_ade)
  1417. mask &= ~EESR_ADE;
  1418. if (intr_status & mask) {
  1419. /* Tx error */
  1420. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1421. /* dmesg */
  1422. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1423. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1424. (u32)ndev->state, edtrr);
  1425. /* dirty buffer free */
  1426. sh_eth_txfree(ndev);
  1427. /* SH7712 BUG */
  1428. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1429. /* tx dma start */
  1430. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1431. }
  1432. /* wakeup */
  1433. netif_wake_queue(ndev);
  1434. }
  1435. }
  1436. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1437. {
  1438. struct net_device *ndev = netdev;
  1439. struct sh_eth_private *mdp = netdev_priv(ndev);
  1440. struct sh_eth_cpu_data *cd = mdp->cd;
  1441. irqreturn_t ret = IRQ_NONE;
  1442. u32 intr_status, intr_enable;
  1443. spin_lock(&mdp->lock);
  1444. /* Get interrupt status */
  1445. intr_status = sh_eth_read(ndev, EESR);
  1446. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1447. * enabled since it's the one that comes thru regardless of the mask,
  1448. * and we need to fully handle it in sh_eth_error() in order to quench
  1449. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1450. */
  1451. intr_enable = sh_eth_read(ndev, EESIPR);
  1452. intr_status &= intr_enable | DMAC_M_ECI;
  1453. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1454. ret = IRQ_HANDLED;
  1455. else
  1456. goto out;
  1457. if (!likely(mdp->irq_enabled)) {
  1458. sh_eth_write(ndev, 0, EESIPR);
  1459. goto out;
  1460. }
  1461. if (intr_status & EESR_RX_CHECK) {
  1462. if (napi_schedule_prep(&mdp->napi)) {
  1463. /* Mask Rx interrupts */
  1464. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1465. EESIPR);
  1466. __napi_schedule(&mdp->napi);
  1467. } else {
  1468. netdev_warn(ndev,
  1469. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1470. intr_status, intr_enable);
  1471. }
  1472. }
  1473. /* Tx Check */
  1474. if (intr_status & cd->tx_check) {
  1475. /* Clear Tx interrupts */
  1476. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1477. sh_eth_txfree(ndev);
  1478. netif_wake_queue(ndev);
  1479. }
  1480. if (intr_status & cd->eesr_err_check) {
  1481. /* Clear error interrupts */
  1482. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1483. sh_eth_error(ndev, intr_status);
  1484. }
  1485. out:
  1486. spin_unlock(&mdp->lock);
  1487. return ret;
  1488. }
  1489. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1490. {
  1491. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1492. napi);
  1493. struct net_device *ndev = napi->dev;
  1494. int quota = budget;
  1495. u32 intr_status;
  1496. for (;;) {
  1497. intr_status = sh_eth_read(ndev, EESR);
  1498. if (!(intr_status & EESR_RX_CHECK))
  1499. break;
  1500. /* Clear Rx interrupts */
  1501. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1502. if (sh_eth_rx(ndev, intr_status, &quota))
  1503. goto out;
  1504. }
  1505. napi_complete(napi);
  1506. /* Reenable Rx interrupts */
  1507. if (mdp->irq_enabled)
  1508. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1509. out:
  1510. return budget - quota;
  1511. }
  1512. /* PHY state control function */
  1513. static void sh_eth_adjust_link(struct net_device *ndev)
  1514. {
  1515. struct sh_eth_private *mdp = netdev_priv(ndev);
  1516. struct phy_device *phydev = mdp->phydev;
  1517. int new_state = 0;
  1518. if (phydev->link) {
  1519. if (phydev->duplex != mdp->duplex) {
  1520. new_state = 1;
  1521. mdp->duplex = phydev->duplex;
  1522. if (mdp->cd->set_duplex)
  1523. mdp->cd->set_duplex(ndev);
  1524. }
  1525. if (phydev->speed != mdp->speed) {
  1526. new_state = 1;
  1527. mdp->speed = phydev->speed;
  1528. if (mdp->cd->set_rate)
  1529. mdp->cd->set_rate(ndev);
  1530. }
  1531. if (!mdp->link) {
  1532. sh_eth_write(ndev,
  1533. sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
  1534. ECMR);
  1535. new_state = 1;
  1536. mdp->link = phydev->link;
  1537. if (mdp->cd->no_psr || mdp->no_ether_link)
  1538. sh_eth_rcv_snd_enable(ndev);
  1539. }
  1540. } else if (mdp->link) {
  1541. new_state = 1;
  1542. mdp->link = 0;
  1543. mdp->speed = 0;
  1544. mdp->duplex = -1;
  1545. if (mdp->cd->no_psr || mdp->no_ether_link)
  1546. sh_eth_rcv_snd_disable(ndev);
  1547. }
  1548. if (new_state && netif_msg_link(mdp))
  1549. phy_print_status(phydev);
  1550. }
  1551. /* PHY init function */
  1552. static int sh_eth_phy_init(struct net_device *ndev)
  1553. {
  1554. struct device_node *np = ndev->dev.parent->of_node;
  1555. struct sh_eth_private *mdp = netdev_priv(ndev);
  1556. struct phy_device *phydev = NULL;
  1557. mdp->link = 0;
  1558. mdp->speed = 0;
  1559. mdp->duplex = -1;
  1560. /* Try connect to PHY */
  1561. if (np) {
  1562. struct device_node *pn;
  1563. pn = of_parse_phandle(np, "phy-handle", 0);
  1564. phydev = of_phy_connect(ndev, pn,
  1565. sh_eth_adjust_link, 0,
  1566. mdp->phy_interface);
  1567. if (!phydev)
  1568. phydev = ERR_PTR(-ENOENT);
  1569. } else {
  1570. char phy_id[MII_BUS_ID_SIZE + 3];
  1571. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1572. mdp->mii_bus->id, mdp->phy_id);
  1573. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1574. mdp->phy_interface);
  1575. }
  1576. if (IS_ERR(phydev)) {
  1577. netdev_err(ndev, "failed to connect PHY\n");
  1578. return PTR_ERR(phydev);
  1579. }
  1580. netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
  1581. phydev->addr, phydev->irq, phydev->drv->name);
  1582. mdp->phydev = phydev;
  1583. return 0;
  1584. }
  1585. /* PHY control start function */
  1586. static int sh_eth_phy_start(struct net_device *ndev)
  1587. {
  1588. struct sh_eth_private *mdp = netdev_priv(ndev);
  1589. int ret;
  1590. ret = sh_eth_phy_init(ndev);
  1591. if (ret)
  1592. return ret;
  1593. phy_start(mdp->phydev);
  1594. return 0;
  1595. }
  1596. static int sh_eth_get_settings(struct net_device *ndev,
  1597. struct ethtool_cmd *ecmd)
  1598. {
  1599. struct sh_eth_private *mdp = netdev_priv(ndev);
  1600. unsigned long flags;
  1601. int ret;
  1602. if (!mdp->phydev)
  1603. return -ENODEV;
  1604. spin_lock_irqsave(&mdp->lock, flags);
  1605. ret = phy_ethtool_gset(mdp->phydev, ecmd);
  1606. spin_unlock_irqrestore(&mdp->lock, flags);
  1607. return ret;
  1608. }
  1609. static int sh_eth_set_settings(struct net_device *ndev,
  1610. struct ethtool_cmd *ecmd)
  1611. {
  1612. struct sh_eth_private *mdp = netdev_priv(ndev);
  1613. unsigned long flags;
  1614. int ret;
  1615. if (!mdp->phydev)
  1616. return -ENODEV;
  1617. spin_lock_irqsave(&mdp->lock, flags);
  1618. /* disable tx and rx */
  1619. sh_eth_rcv_snd_disable(ndev);
  1620. ret = phy_ethtool_sset(mdp->phydev, ecmd);
  1621. if (ret)
  1622. goto error_exit;
  1623. if (ecmd->duplex == DUPLEX_FULL)
  1624. mdp->duplex = 1;
  1625. else
  1626. mdp->duplex = 0;
  1627. if (mdp->cd->set_duplex)
  1628. mdp->cd->set_duplex(ndev);
  1629. error_exit:
  1630. mdelay(1);
  1631. /* enable tx and rx */
  1632. sh_eth_rcv_snd_enable(ndev);
  1633. spin_unlock_irqrestore(&mdp->lock, flags);
  1634. return ret;
  1635. }
  1636. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1637. * version must be bumped as well. Just adding registers up to that
  1638. * limit is fine, as long as the existing register indices don't
  1639. * change.
  1640. */
  1641. #define SH_ETH_REG_DUMP_VERSION 1
  1642. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1643. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1644. {
  1645. struct sh_eth_private *mdp = netdev_priv(ndev);
  1646. struct sh_eth_cpu_data *cd = mdp->cd;
  1647. u32 *valid_map;
  1648. size_t len;
  1649. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1650. /* Dump starts with a bitmap that tells ethtool which
  1651. * registers are defined for this chip.
  1652. */
  1653. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1654. if (buf) {
  1655. valid_map = buf;
  1656. buf += len;
  1657. } else {
  1658. valid_map = NULL;
  1659. }
  1660. /* Add a register to the dump, if it has a defined offset.
  1661. * This automatically skips most undefined registers, but for
  1662. * some it is also necessary to check a capability flag in
  1663. * struct sh_eth_cpu_data.
  1664. */
  1665. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1666. #define add_reg_from(reg, read_expr) do { \
  1667. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1668. if (buf) { \
  1669. mark_reg_valid(reg); \
  1670. *buf++ = read_expr; \
  1671. } \
  1672. ++len; \
  1673. } \
  1674. } while (0)
  1675. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1676. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1677. add_reg(EDSR);
  1678. add_reg(EDMR);
  1679. add_reg(EDTRR);
  1680. add_reg(EDRRR);
  1681. add_reg(EESR);
  1682. add_reg(EESIPR);
  1683. add_reg(TDLAR);
  1684. add_reg(TDFAR);
  1685. add_reg(TDFXR);
  1686. add_reg(TDFFR);
  1687. add_reg(RDLAR);
  1688. add_reg(RDFAR);
  1689. add_reg(RDFXR);
  1690. add_reg(RDFFR);
  1691. add_reg(TRSCER);
  1692. add_reg(RMFCR);
  1693. add_reg(TFTR);
  1694. add_reg(FDR);
  1695. add_reg(RMCR);
  1696. add_reg(TFUCR);
  1697. add_reg(RFOCR);
  1698. if (cd->rmiimode)
  1699. add_reg(RMIIMODE);
  1700. add_reg(FCFTR);
  1701. if (cd->rpadir)
  1702. add_reg(RPADIR);
  1703. if (!cd->no_trimd)
  1704. add_reg(TRIMD);
  1705. add_reg(ECMR);
  1706. add_reg(ECSR);
  1707. add_reg(ECSIPR);
  1708. add_reg(PIR);
  1709. if (!cd->no_psr)
  1710. add_reg(PSR);
  1711. add_reg(RDMLR);
  1712. add_reg(RFLR);
  1713. add_reg(IPGR);
  1714. if (cd->apr)
  1715. add_reg(APR);
  1716. if (cd->mpr)
  1717. add_reg(MPR);
  1718. add_reg(RFCR);
  1719. add_reg(RFCF);
  1720. if (cd->tpauser)
  1721. add_reg(TPAUSER);
  1722. add_reg(TPAUSECR);
  1723. add_reg(GECMR);
  1724. if (cd->bculr)
  1725. add_reg(BCULR);
  1726. add_reg(MAHR);
  1727. add_reg(MALR);
  1728. add_reg(TROCR);
  1729. add_reg(CDCR);
  1730. add_reg(LCCR);
  1731. add_reg(CNDCR);
  1732. add_reg(CEFCR);
  1733. add_reg(FRECR);
  1734. add_reg(TSFRCR);
  1735. add_reg(TLFRCR);
  1736. add_reg(CERCR);
  1737. add_reg(CEECR);
  1738. add_reg(MAFCR);
  1739. if (cd->rtrate)
  1740. add_reg(RTRATE);
  1741. if (cd->hw_crc)
  1742. add_reg(CSMR);
  1743. if (cd->select_mii)
  1744. add_reg(RMII_MII);
  1745. add_reg(ARSTR);
  1746. if (cd->tsu) {
  1747. add_tsu_reg(TSU_CTRST);
  1748. add_tsu_reg(TSU_FWEN0);
  1749. add_tsu_reg(TSU_FWEN1);
  1750. add_tsu_reg(TSU_FCM);
  1751. add_tsu_reg(TSU_BSYSL0);
  1752. add_tsu_reg(TSU_BSYSL1);
  1753. add_tsu_reg(TSU_PRISL0);
  1754. add_tsu_reg(TSU_PRISL1);
  1755. add_tsu_reg(TSU_FWSL0);
  1756. add_tsu_reg(TSU_FWSL1);
  1757. add_tsu_reg(TSU_FWSLC);
  1758. add_tsu_reg(TSU_QTAG0);
  1759. add_tsu_reg(TSU_QTAG1);
  1760. add_tsu_reg(TSU_QTAGM0);
  1761. add_tsu_reg(TSU_QTAGM1);
  1762. add_tsu_reg(TSU_FWSR);
  1763. add_tsu_reg(TSU_FWINMK);
  1764. add_tsu_reg(TSU_ADQT0);
  1765. add_tsu_reg(TSU_ADQT1);
  1766. add_tsu_reg(TSU_VTAG0);
  1767. add_tsu_reg(TSU_VTAG1);
  1768. add_tsu_reg(TSU_ADSBSY);
  1769. add_tsu_reg(TSU_TEN);
  1770. add_tsu_reg(TSU_POST1);
  1771. add_tsu_reg(TSU_POST2);
  1772. add_tsu_reg(TSU_POST3);
  1773. add_tsu_reg(TSU_POST4);
  1774. if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
  1775. /* This is the start of a table, not just a single
  1776. * register.
  1777. */
  1778. if (buf) {
  1779. unsigned int i;
  1780. mark_reg_valid(TSU_ADRH0);
  1781. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1782. *buf++ = ioread32(
  1783. mdp->tsu_addr +
  1784. mdp->reg_offset[TSU_ADRH0] +
  1785. i * 4);
  1786. }
  1787. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1788. }
  1789. }
  1790. #undef mark_reg_valid
  1791. #undef add_reg_from
  1792. #undef add_reg
  1793. #undef add_tsu_reg
  1794. return len * 4;
  1795. }
  1796. static int sh_eth_get_regs_len(struct net_device *ndev)
  1797. {
  1798. return __sh_eth_get_regs(ndev, NULL);
  1799. }
  1800. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1801. void *buf)
  1802. {
  1803. struct sh_eth_private *mdp = netdev_priv(ndev);
  1804. regs->version = SH_ETH_REG_DUMP_VERSION;
  1805. pm_runtime_get_sync(&mdp->pdev->dev);
  1806. __sh_eth_get_regs(ndev, buf);
  1807. pm_runtime_put_sync(&mdp->pdev->dev);
  1808. }
  1809. static int sh_eth_nway_reset(struct net_device *ndev)
  1810. {
  1811. struct sh_eth_private *mdp = netdev_priv(ndev);
  1812. unsigned long flags;
  1813. int ret;
  1814. if (!mdp->phydev)
  1815. return -ENODEV;
  1816. spin_lock_irqsave(&mdp->lock, flags);
  1817. ret = phy_start_aneg(mdp->phydev);
  1818. spin_unlock_irqrestore(&mdp->lock, flags);
  1819. return ret;
  1820. }
  1821. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1822. {
  1823. struct sh_eth_private *mdp = netdev_priv(ndev);
  1824. return mdp->msg_enable;
  1825. }
  1826. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1827. {
  1828. struct sh_eth_private *mdp = netdev_priv(ndev);
  1829. mdp->msg_enable = value;
  1830. }
  1831. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1832. "rx_current", "tx_current",
  1833. "rx_dirty", "tx_dirty",
  1834. };
  1835. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1836. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1837. {
  1838. switch (sset) {
  1839. case ETH_SS_STATS:
  1840. return SH_ETH_STATS_LEN;
  1841. default:
  1842. return -EOPNOTSUPP;
  1843. }
  1844. }
  1845. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1846. struct ethtool_stats *stats, u64 *data)
  1847. {
  1848. struct sh_eth_private *mdp = netdev_priv(ndev);
  1849. int i = 0;
  1850. /* device-specific stats */
  1851. data[i++] = mdp->cur_rx;
  1852. data[i++] = mdp->cur_tx;
  1853. data[i++] = mdp->dirty_rx;
  1854. data[i++] = mdp->dirty_tx;
  1855. }
  1856. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1857. {
  1858. switch (stringset) {
  1859. case ETH_SS_STATS:
  1860. memcpy(data, *sh_eth_gstrings_stats,
  1861. sizeof(sh_eth_gstrings_stats));
  1862. break;
  1863. }
  1864. }
  1865. static void sh_eth_get_ringparam(struct net_device *ndev,
  1866. struct ethtool_ringparam *ring)
  1867. {
  1868. struct sh_eth_private *mdp = netdev_priv(ndev);
  1869. ring->rx_max_pending = RX_RING_MAX;
  1870. ring->tx_max_pending = TX_RING_MAX;
  1871. ring->rx_pending = mdp->num_rx_ring;
  1872. ring->tx_pending = mdp->num_tx_ring;
  1873. }
  1874. static int sh_eth_set_ringparam(struct net_device *ndev,
  1875. struct ethtool_ringparam *ring)
  1876. {
  1877. struct sh_eth_private *mdp = netdev_priv(ndev);
  1878. int ret;
  1879. if (ring->tx_pending > TX_RING_MAX ||
  1880. ring->rx_pending > RX_RING_MAX ||
  1881. ring->tx_pending < TX_RING_MIN ||
  1882. ring->rx_pending < RX_RING_MIN)
  1883. return -EINVAL;
  1884. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1885. return -EINVAL;
  1886. if (netif_running(ndev)) {
  1887. netif_device_detach(ndev);
  1888. netif_tx_disable(ndev);
  1889. /* Serialise with the interrupt handler and NAPI, then
  1890. * disable interrupts. We have to clear the
  1891. * irq_enabled flag first to ensure that interrupts
  1892. * won't be re-enabled.
  1893. */
  1894. mdp->irq_enabled = false;
  1895. synchronize_irq(ndev->irq);
  1896. napi_synchronize(&mdp->napi);
  1897. sh_eth_write(ndev, 0x0000, EESIPR);
  1898. sh_eth_dev_exit(ndev);
  1899. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1900. sh_eth_ring_free(ndev);
  1901. }
  1902. /* Set new parameters */
  1903. mdp->num_rx_ring = ring->rx_pending;
  1904. mdp->num_tx_ring = ring->tx_pending;
  1905. if (netif_running(ndev)) {
  1906. ret = sh_eth_ring_init(ndev);
  1907. if (ret < 0) {
  1908. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1909. __func__);
  1910. return ret;
  1911. }
  1912. ret = sh_eth_dev_init(ndev, false);
  1913. if (ret < 0) {
  1914. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1915. __func__);
  1916. return ret;
  1917. }
  1918. mdp->irq_enabled = true;
  1919. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1920. /* Setting the Rx mode will start the Rx process. */
  1921. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1922. netif_device_attach(ndev);
  1923. }
  1924. return 0;
  1925. }
  1926. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1927. .get_settings = sh_eth_get_settings,
  1928. .set_settings = sh_eth_set_settings,
  1929. .get_regs_len = sh_eth_get_regs_len,
  1930. .get_regs = sh_eth_get_regs,
  1931. .nway_reset = sh_eth_nway_reset,
  1932. .get_msglevel = sh_eth_get_msglevel,
  1933. .set_msglevel = sh_eth_set_msglevel,
  1934. .get_link = ethtool_op_get_link,
  1935. .get_strings = sh_eth_get_strings,
  1936. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1937. .get_sset_count = sh_eth_get_sset_count,
  1938. .get_ringparam = sh_eth_get_ringparam,
  1939. .set_ringparam = sh_eth_set_ringparam,
  1940. };
  1941. /* network device open function */
  1942. static int sh_eth_open(struct net_device *ndev)
  1943. {
  1944. int ret = 0;
  1945. struct sh_eth_private *mdp = netdev_priv(ndev);
  1946. pm_runtime_get_sync(&mdp->pdev->dev);
  1947. napi_enable(&mdp->napi);
  1948. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1949. mdp->cd->irq_flags, ndev->name, ndev);
  1950. if (ret) {
  1951. netdev_err(ndev, "Can not assign IRQ number\n");
  1952. goto out_napi_off;
  1953. }
  1954. /* Descriptor set */
  1955. ret = sh_eth_ring_init(ndev);
  1956. if (ret)
  1957. goto out_free_irq;
  1958. /* device init */
  1959. ret = sh_eth_dev_init(ndev, true);
  1960. if (ret)
  1961. goto out_free_irq;
  1962. /* PHY control start*/
  1963. ret = sh_eth_phy_start(ndev);
  1964. if (ret)
  1965. goto out_free_irq;
  1966. mdp->is_opened = 1;
  1967. return ret;
  1968. out_free_irq:
  1969. free_irq(ndev->irq, ndev);
  1970. out_napi_off:
  1971. napi_disable(&mdp->napi);
  1972. pm_runtime_put_sync(&mdp->pdev->dev);
  1973. return ret;
  1974. }
  1975. /* Timeout function */
  1976. static void sh_eth_tx_timeout(struct net_device *ndev)
  1977. {
  1978. struct sh_eth_private *mdp = netdev_priv(ndev);
  1979. struct sh_eth_rxdesc *rxdesc;
  1980. int i;
  1981. netif_stop_queue(ndev);
  1982. netif_err(mdp, timer, ndev,
  1983. "transmit timed out, status %8.8x, resetting...\n",
  1984. sh_eth_read(ndev, EESR));
  1985. /* tx_errors count up */
  1986. ndev->stats.tx_errors++;
  1987. /* Free all the skbuffs in the Rx queue. */
  1988. for (i = 0; i < mdp->num_rx_ring; i++) {
  1989. rxdesc = &mdp->rx_ring[i];
  1990. rxdesc->status = cpu_to_edmac(mdp, 0);
  1991. rxdesc->addr = cpu_to_edmac(mdp, 0xBADF00D0);
  1992. dev_kfree_skb(mdp->rx_skbuff[i]);
  1993. mdp->rx_skbuff[i] = NULL;
  1994. }
  1995. for (i = 0; i < mdp->num_tx_ring; i++) {
  1996. dev_kfree_skb(mdp->tx_skbuff[i]);
  1997. mdp->tx_skbuff[i] = NULL;
  1998. }
  1999. /* device init */
  2000. sh_eth_dev_init(ndev, true);
  2001. }
  2002. /* Packet transmit function */
  2003. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  2004. {
  2005. struct sh_eth_private *mdp = netdev_priv(ndev);
  2006. struct sh_eth_txdesc *txdesc;
  2007. dma_addr_t dma_addr;
  2008. u32 entry;
  2009. unsigned long flags;
  2010. spin_lock_irqsave(&mdp->lock, flags);
  2011. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2012. if (!sh_eth_txfree(ndev)) {
  2013. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2014. netif_stop_queue(ndev);
  2015. spin_unlock_irqrestore(&mdp->lock, flags);
  2016. return NETDEV_TX_BUSY;
  2017. }
  2018. }
  2019. spin_unlock_irqrestore(&mdp->lock, flags);
  2020. if (skb_put_padto(skb, ETH_ZLEN))
  2021. return NETDEV_TX_OK;
  2022. entry = mdp->cur_tx % mdp->num_tx_ring;
  2023. mdp->tx_skbuff[entry] = skb;
  2024. txdesc = &mdp->tx_ring[entry];
  2025. /* soft swap. */
  2026. if (!mdp->cd->hw_swap)
  2027. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2028. dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  2029. DMA_TO_DEVICE);
  2030. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  2031. kfree_skb(skb);
  2032. return NETDEV_TX_OK;
  2033. }
  2034. txdesc->addr = cpu_to_edmac(mdp, dma_addr);
  2035. txdesc->len = cpu_to_edmac(mdp, skb->len << 16);
  2036. dma_wmb(); /* TACT bit must be set after all the above writes */
  2037. if (entry >= mdp->num_tx_ring - 1)
  2038. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  2039. else
  2040. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  2041. mdp->cur_tx++;
  2042. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  2043. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  2044. return NETDEV_TX_OK;
  2045. }
  2046. /* The statistics registers have write-clear behaviour, which means we
  2047. * will lose any increment between the read and write. We mitigate
  2048. * this by only clearing when we read a non-zero value, so we will
  2049. * never falsely report a total of zero.
  2050. */
  2051. static void
  2052. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2053. {
  2054. u32 delta = sh_eth_read(ndev, reg);
  2055. if (delta) {
  2056. *stat += delta;
  2057. sh_eth_write(ndev, 0, reg);
  2058. }
  2059. }
  2060. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2061. {
  2062. struct sh_eth_private *mdp = netdev_priv(ndev);
  2063. if (sh_eth_is_rz_fast_ether(mdp))
  2064. return &ndev->stats;
  2065. if (!mdp->is_opened)
  2066. return &ndev->stats;
  2067. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2068. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2069. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2070. if (sh_eth_is_gether(mdp)) {
  2071. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2072. CERCR);
  2073. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2074. CEECR);
  2075. } else {
  2076. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2077. CNDCR);
  2078. }
  2079. return &ndev->stats;
  2080. }
  2081. /* device close function */
  2082. static int sh_eth_close(struct net_device *ndev)
  2083. {
  2084. struct sh_eth_private *mdp = netdev_priv(ndev);
  2085. netif_stop_queue(ndev);
  2086. /* Serialise with the interrupt handler and NAPI, then disable
  2087. * interrupts. We have to clear the irq_enabled flag first to
  2088. * ensure that interrupts won't be re-enabled.
  2089. */
  2090. mdp->irq_enabled = false;
  2091. synchronize_irq(ndev->irq);
  2092. napi_disable(&mdp->napi);
  2093. sh_eth_write(ndev, 0x0000, EESIPR);
  2094. sh_eth_dev_exit(ndev);
  2095. /* PHY Disconnect */
  2096. if (mdp->phydev) {
  2097. phy_stop(mdp->phydev);
  2098. phy_disconnect(mdp->phydev);
  2099. mdp->phydev = NULL;
  2100. }
  2101. free_irq(ndev->irq, ndev);
  2102. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2103. sh_eth_ring_free(ndev);
  2104. pm_runtime_put_sync(&mdp->pdev->dev);
  2105. mdp->is_opened = 0;
  2106. return 0;
  2107. }
  2108. /* ioctl to device function */
  2109. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2110. {
  2111. struct sh_eth_private *mdp = netdev_priv(ndev);
  2112. struct phy_device *phydev = mdp->phydev;
  2113. if (!netif_running(ndev))
  2114. return -EINVAL;
  2115. if (!phydev)
  2116. return -ENODEV;
  2117. return phy_mii_ioctl(phydev, rq, cmd);
  2118. }
  2119. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2120. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2121. int entry)
  2122. {
  2123. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2124. }
  2125. static u32 sh_eth_tsu_get_post_mask(int entry)
  2126. {
  2127. return 0x0f << (28 - ((entry % 8) * 4));
  2128. }
  2129. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2130. {
  2131. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2132. }
  2133. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2134. int entry)
  2135. {
  2136. struct sh_eth_private *mdp = netdev_priv(ndev);
  2137. u32 tmp;
  2138. void *reg_offset;
  2139. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2140. tmp = ioread32(reg_offset);
  2141. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2142. }
  2143. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2144. int entry)
  2145. {
  2146. struct sh_eth_private *mdp = netdev_priv(ndev);
  2147. u32 post_mask, ref_mask, tmp;
  2148. void *reg_offset;
  2149. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2150. post_mask = sh_eth_tsu_get_post_mask(entry);
  2151. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2152. tmp = ioread32(reg_offset);
  2153. iowrite32(tmp & ~post_mask, reg_offset);
  2154. /* If other port enables, the function returns "true" */
  2155. return tmp & ref_mask;
  2156. }
  2157. static int sh_eth_tsu_busy(struct net_device *ndev)
  2158. {
  2159. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2160. struct sh_eth_private *mdp = netdev_priv(ndev);
  2161. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2162. udelay(10);
  2163. timeout--;
  2164. if (timeout <= 0) {
  2165. netdev_err(ndev, "%s: timeout\n", __func__);
  2166. return -ETIMEDOUT;
  2167. }
  2168. }
  2169. return 0;
  2170. }
  2171. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2172. const u8 *addr)
  2173. {
  2174. u32 val;
  2175. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2176. iowrite32(val, reg);
  2177. if (sh_eth_tsu_busy(ndev) < 0)
  2178. return -EBUSY;
  2179. val = addr[4] << 8 | addr[5];
  2180. iowrite32(val, reg + 4);
  2181. if (sh_eth_tsu_busy(ndev) < 0)
  2182. return -EBUSY;
  2183. return 0;
  2184. }
  2185. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2186. {
  2187. u32 val;
  2188. val = ioread32(reg);
  2189. addr[0] = (val >> 24) & 0xff;
  2190. addr[1] = (val >> 16) & 0xff;
  2191. addr[2] = (val >> 8) & 0xff;
  2192. addr[3] = val & 0xff;
  2193. val = ioread32(reg + 4);
  2194. addr[4] = (val >> 8) & 0xff;
  2195. addr[5] = val & 0xff;
  2196. }
  2197. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2198. {
  2199. struct sh_eth_private *mdp = netdev_priv(ndev);
  2200. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2201. int i;
  2202. u8 c_addr[ETH_ALEN];
  2203. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2204. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2205. if (ether_addr_equal(addr, c_addr))
  2206. return i;
  2207. }
  2208. return -ENOENT;
  2209. }
  2210. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2211. {
  2212. u8 blank[ETH_ALEN];
  2213. int entry;
  2214. memset(blank, 0, sizeof(blank));
  2215. entry = sh_eth_tsu_find_entry(ndev, blank);
  2216. return (entry < 0) ? -ENOMEM : entry;
  2217. }
  2218. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2219. int entry)
  2220. {
  2221. struct sh_eth_private *mdp = netdev_priv(ndev);
  2222. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2223. int ret;
  2224. u8 blank[ETH_ALEN];
  2225. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2226. ~(1 << (31 - entry)), TSU_TEN);
  2227. memset(blank, 0, sizeof(blank));
  2228. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2229. if (ret < 0)
  2230. return ret;
  2231. return 0;
  2232. }
  2233. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2234. {
  2235. struct sh_eth_private *mdp = netdev_priv(ndev);
  2236. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2237. int i, ret;
  2238. if (!mdp->cd->tsu)
  2239. return 0;
  2240. i = sh_eth_tsu_find_entry(ndev, addr);
  2241. if (i < 0) {
  2242. /* No entry found, create one */
  2243. i = sh_eth_tsu_find_empty(ndev);
  2244. if (i < 0)
  2245. return -ENOMEM;
  2246. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2247. if (ret < 0)
  2248. return ret;
  2249. /* Enable the entry */
  2250. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2251. (1 << (31 - i)), TSU_TEN);
  2252. }
  2253. /* Entry found or created, enable POST */
  2254. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2255. return 0;
  2256. }
  2257. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2258. {
  2259. struct sh_eth_private *mdp = netdev_priv(ndev);
  2260. int i, ret;
  2261. if (!mdp->cd->tsu)
  2262. return 0;
  2263. i = sh_eth_tsu_find_entry(ndev, addr);
  2264. if (i) {
  2265. /* Entry found */
  2266. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2267. goto done;
  2268. /* Disable the entry if both ports was disabled */
  2269. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2270. if (ret < 0)
  2271. return ret;
  2272. }
  2273. done:
  2274. return 0;
  2275. }
  2276. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2277. {
  2278. struct sh_eth_private *mdp = netdev_priv(ndev);
  2279. int i, ret;
  2280. if (!mdp->cd->tsu)
  2281. return 0;
  2282. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2283. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2284. continue;
  2285. /* Disable the entry if both ports was disabled */
  2286. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2287. if (ret < 0)
  2288. return ret;
  2289. }
  2290. return 0;
  2291. }
  2292. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2293. {
  2294. struct sh_eth_private *mdp = netdev_priv(ndev);
  2295. u8 addr[ETH_ALEN];
  2296. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2297. int i;
  2298. if (!mdp->cd->tsu)
  2299. return;
  2300. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2301. sh_eth_tsu_read_entry(reg_offset, addr);
  2302. if (is_multicast_ether_addr(addr))
  2303. sh_eth_tsu_del_entry(ndev, addr);
  2304. }
  2305. }
  2306. /* Update promiscuous flag and multicast filter */
  2307. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2308. {
  2309. struct sh_eth_private *mdp = netdev_priv(ndev);
  2310. u32 ecmr_bits;
  2311. int mcast_all = 0;
  2312. unsigned long flags;
  2313. spin_lock_irqsave(&mdp->lock, flags);
  2314. /* Initial condition is MCT = 1, PRM = 0.
  2315. * Depending on ndev->flags, set PRM or clear MCT
  2316. */
  2317. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2318. if (mdp->cd->tsu)
  2319. ecmr_bits |= ECMR_MCT;
  2320. if (!(ndev->flags & IFF_MULTICAST)) {
  2321. sh_eth_tsu_purge_mcast(ndev);
  2322. mcast_all = 1;
  2323. }
  2324. if (ndev->flags & IFF_ALLMULTI) {
  2325. sh_eth_tsu_purge_mcast(ndev);
  2326. ecmr_bits &= ~ECMR_MCT;
  2327. mcast_all = 1;
  2328. }
  2329. if (ndev->flags & IFF_PROMISC) {
  2330. sh_eth_tsu_purge_all(ndev);
  2331. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2332. } else if (mdp->cd->tsu) {
  2333. struct netdev_hw_addr *ha;
  2334. netdev_for_each_mc_addr(ha, ndev) {
  2335. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2336. continue;
  2337. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2338. if (!mcast_all) {
  2339. sh_eth_tsu_purge_mcast(ndev);
  2340. ecmr_bits &= ~ECMR_MCT;
  2341. mcast_all = 1;
  2342. }
  2343. }
  2344. }
  2345. }
  2346. /* update the ethernet mode */
  2347. sh_eth_write(ndev, ecmr_bits, ECMR);
  2348. spin_unlock_irqrestore(&mdp->lock, flags);
  2349. }
  2350. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2351. {
  2352. if (!mdp->port)
  2353. return TSU_VTAG0;
  2354. else
  2355. return TSU_VTAG1;
  2356. }
  2357. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2358. __be16 proto, u16 vid)
  2359. {
  2360. struct sh_eth_private *mdp = netdev_priv(ndev);
  2361. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2362. if (unlikely(!mdp->cd->tsu))
  2363. return -EPERM;
  2364. /* No filtering if vid = 0 */
  2365. if (!vid)
  2366. return 0;
  2367. mdp->vlan_num_ids++;
  2368. /* The controller has one VLAN tag HW filter. So, if the filter is
  2369. * already enabled, the driver disables it and the filte
  2370. */
  2371. if (mdp->vlan_num_ids > 1) {
  2372. /* disable VLAN filter */
  2373. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2374. return 0;
  2375. }
  2376. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2377. vtag_reg_index);
  2378. return 0;
  2379. }
  2380. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2381. __be16 proto, u16 vid)
  2382. {
  2383. struct sh_eth_private *mdp = netdev_priv(ndev);
  2384. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2385. if (unlikely(!mdp->cd->tsu))
  2386. return -EPERM;
  2387. /* No filtering if vid = 0 */
  2388. if (!vid)
  2389. return 0;
  2390. mdp->vlan_num_ids--;
  2391. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2392. return 0;
  2393. }
  2394. /* SuperH's TSU register init function */
  2395. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2396. {
  2397. if (sh_eth_is_rz_fast_ether(mdp)) {
  2398. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2399. return;
  2400. }
  2401. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2402. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2403. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2404. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2405. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2406. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2407. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2408. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2409. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2410. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2411. if (sh_eth_is_gether(mdp)) {
  2412. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2413. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2414. } else {
  2415. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2416. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2417. }
  2418. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2419. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2420. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2421. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2422. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2423. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2424. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2425. }
  2426. /* MDIO bus release function */
  2427. static int sh_mdio_release(struct sh_eth_private *mdp)
  2428. {
  2429. /* unregister mdio bus */
  2430. mdiobus_unregister(mdp->mii_bus);
  2431. /* free bitbang info */
  2432. free_mdio_bitbang(mdp->mii_bus);
  2433. return 0;
  2434. }
  2435. /* MDIO bus init function */
  2436. static int sh_mdio_init(struct sh_eth_private *mdp,
  2437. struct sh_eth_plat_data *pd)
  2438. {
  2439. int ret, i;
  2440. struct bb_info *bitbang;
  2441. struct platform_device *pdev = mdp->pdev;
  2442. struct device *dev = &mdp->pdev->dev;
  2443. /* create bit control struct for PHY */
  2444. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2445. if (!bitbang)
  2446. return -ENOMEM;
  2447. /* bitbang init */
  2448. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2449. bitbang->set_gate = pd->set_mdio_gate;
  2450. bitbang->ctrl.ops = &bb_ops;
  2451. /* MII controller setting */
  2452. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2453. if (!mdp->mii_bus)
  2454. return -ENOMEM;
  2455. /* Hook up MII support for ethtool */
  2456. mdp->mii_bus->name = "sh_mii";
  2457. mdp->mii_bus->parent = dev;
  2458. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2459. pdev->name, pdev->id);
  2460. /* PHY IRQ */
  2461. mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
  2462. GFP_KERNEL);
  2463. if (!mdp->mii_bus->irq) {
  2464. ret = -ENOMEM;
  2465. goto out_free_bus;
  2466. }
  2467. /* register MDIO bus */
  2468. if (dev->of_node) {
  2469. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2470. } else {
  2471. for (i = 0; i < PHY_MAX_ADDR; i++)
  2472. mdp->mii_bus->irq[i] = PHY_POLL;
  2473. if (pd->phy_irq > 0)
  2474. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2475. ret = mdiobus_register(mdp->mii_bus);
  2476. }
  2477. if (ret)
  2478. goto out_free_bus;
  2479. return 0;
  2480. out_free_bus:
  2481. free_mdio_bitbang(mdp->mii_bus);
  2482. return ret;
  2483. }
  2484. static const u16 *sh_eth_get_register_offset(int register_type)
  2485. {
  2486. const u16 *reg_offset = NULL;
  2487. switch (register_type) {
  2488. case SH_ETH_REG_GIGABIT:
  2489. reg_offset = sh_eth_offset_gigabit;
  2490. break;
  2491. case SH_ETH_REG_FAST_RZ:
  2492. reg_offset = sh_eth_offset_fast_rz;
  2493. break;
  2494. case SH_ETH_REG_FAST_RCAR:
  2495. reg_offset = sh_eth_offset_fast_rcar;
  2496. break;
  2497. case SH_ETH_REG_FAST_SH4:
  2498. reg_offset = sh_eth_offset_fast_sh4;
  2499. break;
  2500. case SH_ETH_REG_FAST_SH3_SH2:
  2501. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2502. break;
  2503. default:
  2504. break;
  2505. }
  2506. return reg_offset;
  2507. }
  2508. static const struct net_device_ops sh_eth_netdev_ops = {
  2509. .ndo_open = sh_eth_open,
  2510. .ndo_stop = sh_eth_close,
  2511. .ndo_start_xmit = sh_eth_start_xmit,
  2512. .ndo_get_stats = sh_eth_get_stats,
  2513. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2514. .ndo_tx_timeout = sh_eth_tx_timeout,
  2515. .ndo_do_ioctl = sh_eth_do_ioctl,
  2516. .ndo_validate_addr = eth_validate_addr,
  2517. .ndo_set_mac_address = eth_mac_addr,
  2518. .ndo_change_mtu = eth_change_mtu,
  2519. };
  2520. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2521. .ndo_open = sh_eth_open,
  2522. .ndo_stop = sh_eth_close,
  2523. .ndo_start_xmit = sh_eth_start_xmit,
  2524. .ndo_get_stats = sh_eth_get_stats,
  2525. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2526. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2527. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2528. .ndo_tx_timeout = sh_eth_tx_timeout,
  2529. .ndo_do_ioctl = sh_eth_do_ioctl,
  2530. .ndo_validate_addr = eth_validate_addr,
  2531. .ndo_set_mac_address = eth_mac_addr,
  2532. .ndo_change_mtu = eth_change_mtu,
  2533. };
  2534. #ifdef CONFIG_OF
  2535. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2536. {
  2537. struct device_node *np = dev->of_node;
  2538. struct sh_eth_plat_data *pdata;
  2539. const char *mac_addr;
  2540. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2541. if (!pdata)
  2542. return NULL;
  2543. pdata->phy_interface = of_get_phy_mode(np);
  2544. mac_addr = of_get_mac_address(np);
  2545. if (mac_addr)
  2546. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2547. pdata->no_ether_link =
  2548. of_property_read_bool(np, "renesas,no-ether-link");
  2549. pdata->ether_link_active_low =
  2550. of_property_read_bool(np, "renesas,ether-link-active-low");
  2551. return pdata;
  2552. }
  2553. static const struct of_device_id sh_eth_match_table[] = {
  2554. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2555. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2556. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2557. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2558. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2559. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2560. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2561. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2562. { }
  2563. };
  2564. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2565. #else
  2566. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2567. {
  2568. return NULL;
  2569. }
  2570. #endif
  2571. static int sh_eth_drv_probe(struct platform_device *pdev)
  2572. {
  2573. int ret, devno = 0;
  2574. struct resource *res;
  2575. struct net_device *ndev = NULL;
  2576. struct sh_eth_private *mdp = NULL;
  2577. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2578. const struct platform_device_id *id = platform_get_device_id(pdev);
  2579. /* get base addr */
  2580. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2581. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2582. if (!ndev)
  2583. return -ENOMEM;
  2584. pm_runtime_enable(&pdev->dev);
  2585. pm_runtime_get_sync(&pdev->dev);
  2586. devno = pdev->id;
  2587. if (devno < 0)
  2588. devno = 0;
  2589. ndev->dma = -1;
  2590. ret = platform_get_irq(pdev, 0);
  2591. if (ret < 0)
  2592. goto out_release;
  2593. ndev->irq = ret;
  2594. SET_NETDEV_DEV(ndev, &pdev->dev);
  2595. mdp = netdev_priv(ndev);
  2596. mdp->num_tx_ring = TX_RING_SIZE;
  2597. mdp->num_rx_ring = RX_RING_SIZE;
  2598. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2599. if (IS_ERR(mdp->addr)) {
  2600. ret = PTR_ERR(mdp->addr);
  2601. goto out_release;
  2602. }
  2603. ndev->base_addr = res->start;
  2604. spin_lock_init(&mdp->lock);
  2605. mdp->pdev = pdev;
  2606. if (pdev->dev.of_node)
  2607. pd = sh_eth_parse_dt(&pdev->dev);
  2608. if (!pd) {
  2609. dev_err(&pdev->dev, "no platform data\n");
  2610. ret = -EINVAL;
  2611. goto out_release;
  2612. }
  2613. /* get PHY ID */
  2614. mdp->phy_id = pd->phy;
  2615. mdp->phy_interface = pd->phy_interface;
  2616. mdp->no_ether_link = pd->no_ether_link;
  2617. mdp->ether_link_active_low = pd->ether_link_active_low;
  2618. /* set cpu data */
  2619. if (id) {
  2620. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2621. } else {
  2622. const struct of_device_id *match;
  2623. match = of_match_device(of_match_ptr(sh_eth_match_table),
  2624. &pdev->dev);
  2625. mdp->cd = (struct sh_eth_cpu_data *)match->data;
  2626. }
  2627. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2628. if (!mdp->reg_offset) {
  2629. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2630. mdp->cd->register_type);
  2631. ret = -EINVAL;
  2632. goto out_release;
  2633. }
  2634. sh_eth_set_default_cpu_data(mdp->cd);
  2635. /* set function */
  2636. if (mdp->cd->tsu)
  2637. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2638. else
  2639. ndev->netdev_ops = &sh_eth_netdev_ops;
  2640. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2641. ndev->watchdog_timeo = TX_TIMEOUT;
  2642. /* debug message level */
  2643. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2644. /* read and set MAC address */
  2645. read_mac_address(ndev, pd->mac_addr);
  2646. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2647. dev_warn(&pdev->dev,
  2648. "no valid MAC address supplied, using a random one.\n");
  2649. eth_hw_addr_random(ndev);
  2650. }
  2651. /* ioremap the TSU registers */
  2652. if (mdp->cd->tsu) {
  2653. struct resource *rtsu;
  2654. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2655. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2656. if (IS_ERR(mdp->tsu_addr)) {
  2657. ret = PTR_ERR(mdp->tsu_addr);
  2658. goto out_release;
  2659. }
  2660. mdp->port = devno % 2;
  2661. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2662. }
  2663. /* initialize first or needed device */
  2664. if (!devno || pd->needs_init) {
  2665. if (mdp->cd->chip_reset)
  2666. mdp->cd->chip_reset(ndev);
  2667. if (mdp->cd->tsu) {
  2668. /* TSU init (Init only)*/
  2669. sh_eth_tsu_init(mdp);
  2670. }
  2671. }
  2672. if (mdp->cd->rmiimode)
  2673. sh_eth_write(ndev, 0x1, RMIIMODE);
  2674. /* MDIO bus init */
  2675. ret = sh_mdio_init(mdp, pd);
  2676. if (ret) {
  2677. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2678. goto out_release;
  2679. }
  2680. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2681. /* network device register */
  2682. ret = register_netdev(ndev);
  2683. if (ret)
  2684. goto out_napi_del;
  2685. /* print device information */
  2686. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2687. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2688. pm_runtime_put(&pdev->dev);
  2689. platform_set_drvdata(pdev, ndev);
  2690. return ret;
  2691. out_napi_del:
  2692. netif_napi_del(&mdp->napi);
  2693. sh_mdio_release(mdp);
  2694. out_release:
  2695. /* net_dev free */
  2696. if (ndev)
  2697. free_netdev(ndev);
  2698. pm_runtime_put(&pdev->dev);
  2699. pm_runtime_disable(&pdev->dev);
  2700. return ret;
  2701. }
  2702. static int sh_eth_drv_remove(struct platform_device *pdev)
  2703. {
  2704. struct net_device *ndev = platform_get_drvdata(pdev);
  2705. struct sh_eth_private *mdp = netdev_priv(ndev);
  2706. unregister_netdev(ndev);
  2707. netif_napi_del(&mdp->napi);
  2708. sh_mdio_release(mdp);
  2709. pm_runtime_disable(&pdev->dev);
  2710. free_netdev(ndev);
  2711. return 0;
  2712. }
  2713. #ifdef CONFIG_PM
  2714. #ifdef CONFIG_PM_SLEEP
  2715. static int sh_eth_suspend(struct device *dev)
  2716. {
  2717. struct net_device *ndev = dev_get_drvdata(dev);
  2718. int ret = 0;
  2719. if (netif_running(ndev)) {
  2720. netif_device_detach(ndev);
  2721. ret = sh_eth_close(ndev);
  2722. }
  2723. return ret;
  2724. }
  2725. static int sh_eth_resume(struct device *dev)
  2726. {
  2727. struct net_device *ndev = dev_get_drvdata(dev);
  2728. int ret = 0;
  2729. if (netif_running(ndev)) {
  2730. ret = sh_eth_open(ndev);
  2731. if (ret < 0)
  2732. return ret;
  2733. netif_device_attach(ndev);
  2734. }
  2735. return ret;
  2736. }
  2737. #endif
  2738. static int sh_eth_runtime_nop(struct device *dev)
  2739. {
  2740. /* Runtime PM callback shared between ->runtime_suspend()
  2741. * and ->runtime_resume(). Simply returns success.
  2742. *
  2743. * This driver re-initializes all registers after
  2744. * pm_runtime_get_sync() anyway so there is no need
  2745. * to save and restore registers here.
  2746. */
  2747. return 0;
  2748. }
  2749. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2750. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2751. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2752. };
  2753. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2754. #else
  2755. #define SH_ETH_PM_OPS NULL
  2756. #endif
  2757. static struct platform_device_id sh_eth_id_table[] = {
  2758. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2759. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2760. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2761. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2762. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2763. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2764. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2765. { }
  2766. };
  2767. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2768. static struct platform_driver sh_eth_driver = {
  2769. .probe = sh_eth_drv_probe,
  2770. .remove = sh_eth_drv_remove,
  2771. .id_table = sh_eth_id_table,
  2772. .driver = {
  2773. .name = CARDNAME,
  2774. .pm = SH_ETH_PM_OPS,
  2775. .of_match_table = of_match_ptr(sh_eth_match_table),
  2776. },
  2777. };
  2778. module_platform_driver(sh_eth_driver);
  2779. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2780. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2781. MODULE_LICENSE("GPL v2");