i915_gpu_error.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263
  1. /*
  2. * Copyright (c) 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. * Mika Kuoppala <mika.kuoppala@intel.com>
  27. *
  28. */
  29. #include <generated/utsrelease.h>
  30. #include "i915_drv.h"
  31. static const char *yesno(int v)
  32. {
  33. return v ? "yes" : "no";
  34. }
  35. static const char *ring_str(int ring)
  36. {
  37. switch (ring) {
  38. case RCS: return "render";
  39. case VCS: return "bsd";
  40. case BCS: return "blt";
  41. case VECS: return "vebox";
  42. default: return "";
  43. }
  44. }
  45. static const char *pin_flag(int pinned)
  46. {
  47. if (pinned > 0)
  48. return " P";
  49. else if (pinned < 0)
  50. return " p";
  51. else
  52. return "";
  53. }
  54. static const char *tiling_flag(int tiling)
  55. {
  56. switch (tiling) {
  57. default:
  58. case I915_TILING_NONE: return "";
  59. case I915_TILING_X: return " X";
  60. case I915_TILING_Y: return " Y";
  61. }
  62. }
  63. static const char *dirty_flag(int dirty)
  64. {
  65. return dirty ? " dirty" : "";
  66. }
  67. static const char *purgeable_flag(int purgeable)
  68. {
  69. return purgeable ? " purgeable" : "";
  70. }
  71. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  72. {
  73. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  74. e->err = -ENOSPC;
  75. return false;
  76. }
  77. if (e->bytes == e->size - 1 || e->err)
  78. return false;
  79. return true;
  80. }
  81. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  82. unsigned len)
  83. {
  84. if (e->pos + len <= e->start) {
  85. e->pos += len;
  86. return false;
  87. }
  88. /* First vsnprintf needs to fit in its entirety for memmove */
  89. if (len >= e->size) {
  90. e->err = -EIO;
  91. return false;
  92. }
  93. return true;
  94. }
  95. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  96. unsigned len)
  97. {
  98. /* If this is first printf in this window, adjust it so that
  99. * start position matches start of the buffer
  100. */
  101. if (e->pos < e->start) {
  102. const size_t off = e->start - e->pos;
  103. /* Should not happen but be paranoid */
  104. if (off > len || e->bytes) {
  105. e->err = -EIO;
  106. return;
  107. }
  108. memmove(e->buf, e->buf + off, len - off);
  109. e->bytes = len - off;
  110. e->pos = e->start;
  111. return;
  112. }
  113. e->bytes += len;
  114. e->pos += len;
  115. }
  116. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  117. const char *f, va_list args)
  118. {
  119. unsigned len;
  120. if (!__i915_error_ok(e))
  121. return;
  122. /* Seek the first printf which is hits start position */
  123. if (e->pos < e->start) {
  124. va_list tmp;
  125. va_copy(tmp, args);
  126. len = vsnprintf(NULL, 0, f, tmp);
  127. va_end(tmp);
  128. if (!__i915_error_seek(e, len))
  129. return;
  130. }
  131. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  132. if (len >= e->size - e->bytes)
  133. len = e->size - e->bytes - 1;
  134. __i915_error_advance(e, len);
  135. }
  136. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  137. const char *str)
  138. {
  139. unsigned len;
  140. if (!__i915_error_ok(e))
  141. return;
  142. len = strlen(str);
  143. /* Seek the first printf which is hits start position */
  144. if (e->pos < e->start) {
  145. if (!__i915_error_seek(e, len))
  146. return;
  147. }
  148. if (len >= e->size - e->bytes)
  149. len = e->size - e->bytes - 1;
  150. memcpy(e->buf + e->bytes, str, len);
  151. __i915_error_advance(e, len);
  152. }
  153. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  154. #define err_puts(e, s) i915_error_puts(e, s)
  155. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  156. const char *name,
  157. struct drm_i915_error_buffer *err,
  158. int count)
  159. {
  160. err_printf(m, "%s [%d]:\n", name, count);
  161. while (count--) {
  162. err_printf(m, " %08x %8u %02x %02x %x %x",
  163. err->gtt_offset,
  164. err->size,
  165. err->read_domains,
  166. err->write_domain,
  167. err->rseqno, err->wseqno);
  168. err_puts(m, pin_flag(err->pinned));
  169. err_puts(m, tiling_flag(err->tiling));
  170. err_puts(m, dirty_flag(err->dirty));
  171. err_puts(m, purgeable_flag(err->purgeable));
  172. err_puts(m, err->ring != -1 ? " " : "");
  173. err_puts(m, ring_str(err->ring));
  174. err_puts(m, i915_cache_level_str(err->cache_level));
  175. if (err->name)
  176. err_printf(m, " (name: %d)", err->name);
  177. if (err->fence_reg != I915_FENCE_REG_NONE)
  178. err_printf(m, " (fence: %d)", err->fence_reg);
  179. err_puts(m, "\n");
  180. err++;
  181. }
  182. }
  183. static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
  184. {
  185. switch (a) {
  186. case HANGCHECK_IDLE:
  187. return "idle";
  188. case HANGCHECK_WAIT:
  189. return "wait";
  190. case HANGCHECK_ACTIVE:
  191. return "active";
  192. case HANGCHECK_KICK:
  193. return "kick";
  194. case HANGCHECK_HUNG:
  195. return "hung";
  196. }
  197. return "unknown";
  198. }
  199. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  200. struct drm_device *dev,
  201. struct drm_i915_error_ring *ring)
  202. {
  203. if (!ring->valid)
  204. return;
  205. err_printf(m, " HEAD: 0x%08x\n", ring->head);
  206. err_printf(m, " TAIL: 0x%08x\n", ring->tail);
  207. err_printf(m, " CTL: 0x%08x\n", ring->ctl);
  208. err_printf(m, " HWS: 0x%08x\n", ring->hws);
  209. err_printf(m, " ACTHD: 0x%08x %08x\n", (u32)(ring->acthd>>32), (u32)ring->acthd);
  210. err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
  211. err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
  212. err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
  213. if (INTEL_INFO(dev)->gen >= 4) {
  214. err_printf(m, " BBADDR: 0x%08x %08x\n", (u32)(ring->bbaddr>>32), (u32)ring->bbaddr);
  215. err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
  216. err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
  217. }
  218. err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
  219. err_printf(m, " FADDR: 0x%08x %08x\n", upper_32_bits(ring->faddr),
  220. lower_32_bits(ring->faddr));
  221. if (INTEL_INFO(dev)->gen >= 6) {
  222. err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
  223. err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
  224. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  225. ring->semaphore_mboxes[0],
  226. ring->semaphore_seqno[0]);
  227. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  228. ring->semaphore_mboxes[1],
  229. ring->semaphore_seqno[1]);
  230. if (HAS_VEBOX(dev)) {
  231. err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
  232. ring->semaphore_mboxes[2],
  233. ring->semaphore_seqno[2]);
  234. }
  235. }
  236. if (USES_PPGTT(dev)) {
  237. err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
  238. if (INTEL_INFO(dev)->gen >= 8) {
  239. int i;
  240. for (i = 0; i < 4; i++)
  241. err_printf(m, " PDP%d: 0x%016llx\n",
  242. i, ring->vm_info.pdp[i]);
  243. } else {
  244. err_printf(m, " PP_DIR_BASE: 0x%08x\n",
  245. ring->vm_info.pp_dir_base);
  246. }
  247. }
  248. err_printf(m, " seqno: 0x%08x\n", ring->seqno);
  249. err_printf(m, " waiting: %s\n", yesno(ring->waiting));
  250. err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
  251. err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
  252. err_printf(m, " hangcheck: %s [%d]\n",
  253. hangcheck_action_to_str(ring->hangcheck_action),
  254. ring->hangcheck_score);
  255. }
  256. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  257. {
  258. va_list args;
  259. va_start(args, f);
  260. i915_error_vprintf(e, f, args);
  261. va_end(args);
  262. }
  263. static void print_error_obj(struct drm_i915_error_state_buf *m,
  264. struct drm_i915_error_object *obj)
  265. {
  266. int page, offset, elt;
  267. for (page = offset = 0; page < obj->page_count; page++) {
  268. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  269. err_printf(m, "%08x : %08x\n", offset,
  270. obj->pages[page][elt]);
  271. offset += 4;
  272. }
  273. }
  274. }
  275. int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
  276. const struct i915_error_state_file_priv *error_priv)
  277. {
  278. struct drm_device *dev = error_priv->dev;
  279. struct drm_i915_private *dev_priv = dev->dev_private;
  280. struct drm_i915_error_state *error = error_priv->error;
  281. int i, j, offset, elt;
  282. int max_hangcheck_score;
  283. if (!error) {
  284. err_printf(m, "no error state collected\n");
  285. goto out;
  286. }
  287. err_printf(m, "%s\n", error->error_msg);
  288. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  289. error->time.tv_usec);
  290. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  291. max_hangcheck_score = 0;
  292. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  293. if (error->ring[i].hangcheck_score > max_hangcheck_score)
  294. max_hangcheck_score = error->ring[i].hangcheck_score;
  295. }
  296. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  297. if (error->ring[i].hangcheck_score == max_hangcheck_score &&
  298. error->ring[i].pid != -1) {
  299. err_printf(m, "Active process (on ring %s): %s [%d]\n",
  300. ring_str(i),
  301. error->ring[i].comm,
  302. error->ring[i].pid);
  303. }
  304. }
  305. err_printf(m, "Reset count: %u\n", error->reset_count);
  306. err_printf(m, "Suspend count: %u\n", error->suspend_count);
  307. err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
  308. err_printf(m, "EIR: 0x%08x\n", error->eir);
  309. err_printf(m, "IER: 0x%08x\n", error->ier);
  310. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  311. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  312. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  313. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  314. err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
  315. for (i = 0; i < dev_priv->num_fence_regs; i++)
  316. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  317. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  318. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  319. error->extra_instdone[i]);
  320. if (INTEL_INFO(dev)->gen >= 6) {
  321. err_printf(m, "ERROR: 0x%08x\n", error->error);
  322. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  323. }
  324. if (INTEL_INFO(dev)->gen == 7)
  325. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  326. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  327. err_printf(m, "%s command stream:\n", ring_str(i));
  328. i915_ring_error_state(m, dev, &error->ring[i]);
  329. }
  330. if (error->active_bo)
  331. print_error_buffers(m, "Active",
  332. error->active_bo[0],
  333. error->active_bo_count[0]);
  334. if (error->pinned_bo)
  335. print_error_buffers(m, "Pinned",
  336. error->pinned_bo[0],
  337. error->pinned_bo_count[0]);
  338. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  339. struct drm_i915_error_object *obj;
  340. obj = error->ring[i].batchbuffer;
  341. if (obj) {
  342. err_puts(m, dev_priv->ring[i].name);
  343. if (error->ring[i].pid != -1)
  344. err_printf(m, " (submitted by %s [%d])",
  345. error->ring[i].comm,
  346. error->ring[i].pid);
  347. err_printf(m, " --- gtt_offset = 0x%08x\n",
  348. obj->gtt_offset);
  349. print_error_obj(m, obj);
  350. }
  351. obj = error->ring[i].wa_batchbuffer;
  352. if (obj) {
  353. err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
  354. dev_priv->ring[i].name, obj->gtt_offset);
  355. print_error_obj(m, obj);
  356. }
  357. if (error->ring[i].num_requests) {
  358. err_printf(m, "%s --- %d requests\n",
  359. dev_priv->ring[i].name,
  360. error->ring[i].num_requests);
  361. for (j = 0; j < error->ring[i].num_requests; j++) {
  362. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  363. error->ring[i].requests[j].seqno,
  364. error->ring[i].requests[j].jiffies,
  365. error->ring[i].requests[j].tail);
  366. }
  367. }
  368. if ((obj = error->ring[i].ringbuffer)) {
  369. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  370. dev_priv->ring[i].name,
  371. obj->gtt_offset);
  372. print_error_obj(m, obj);
  373. }
  374. if ((obj = error->ring[i].hws_page)) {
  375. err_printf(m, "%s --- HW Status = 0x%08x\n",
  376. dev_priv->ring[i].name,
  377. obj->gtt_offset);
  378. offset = 0;
  379. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  380. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  381. offset,
  382. obj->pages[0][elt],
  383. obj->pages[0][elt+1],
  384. obj->pages[0][elt+2],
  385. obj->pages[0][elt+3]);
  386. offset += 16;
  387. }
  388. }
  389. if ((obj = error->ring[i].ctx)) {
  390. err_printf(m, "%s --- HW Context = 0x%08x\n",
  391. dev_priv->ring[i].name,
  392. obj->gtt_offset);
  393. print_error_obj(m, obj);
  394. }
  395. }
  396. if (error->overlay)
  397. intel_overlay_print_error_state(m, error->overlay);
  398. if (error->display)
  399. intel_display_print_error_state(m, dev, error->display);
  400. out:
  401. if (m->bytes == 0 && m->err)
  402. return m->err;
  403. return 0;
  404. }
  405. int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
  406. size_t count, loff_t pos)
  407. {
  408. memset(ebuf, 0, sizeof(*ebuf));
  409. /* We need to have enough room to store any i915_error_state printf
  410. * so that we can move it to start position.
  411. */
  412. ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  413. ebuf->buf = kmalloc(ebuf->size,
  414. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  415. if (ebuf->buf == NULL) {
  416. ebuf->size = PAGE_SIZE;
  417. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  418. }
  419. if (ebuf->buf == NULL) {
  420. ebuf->size = 128;
  421. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  422. }
  423. if (ebuf->buf == NULL)
  424. return -ENOMEM;
  425. ebuf->start = pos;
  426. return 0;
  427. }
  428. static void i915_error_object_free(struct drm_i915_error_object *obj)
  429. {
  430. int page;
  431. if (obj == NULL)
  432. return;
  433. for (page = 0; page < obj->page_count; page++)
  434. kfree(obj->pages[page]);
  435. kfree(obj);
  436. }
  437. static void i915_error_state_free(struct kref *error_ref)
  438. {
  439. struct drm_i915_error_state *error = container_of(error_ref,
  440. typeof(*error), ref);
  441. int i;
  442. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  443. i915_error_object_free(error->ring[i].batchbuffer);
  444. i915_error_object_free(error->ring[i].ringbuffer);
  445. i915_error_object_free(error->ring[i].hws_page);
  446. i915_error_object_free(error->ring[i].ctx);
  447. kfree(error->ring[i].requests);
  448. }
  449. kfree(error->active_bo);
  450. kfree(error->overlay);
  451. kfree(error->display);
  452. kfree(error);
  453. }
  454. static struct drm_i915_error_object *
  455. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  456. struct drm_i915_gem_object *src,
  457. struct i915_address_space *vm,
  458. const int num_pages)
  459. {
  460. struct drm_i915_error_object *dst;
  461. int i;
  462. u32 reloc_offset;
  463. if (src == NULL || src->pages == NULL)
  464. return NULL;
  465. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  466. if (dst == NULL)
  467. return NULL;
  468. reloc_offset = dst->gtt_offset = i915_gem_obj_offset(src, vm);
  469. for (i = 0; i < num_pages; i++) {
  470. unsigned long flags;
  471. void *d;
  472. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  473. if (d == NULL)
  474. goto unwind;
  475. local_irq_save(flags);
  476. if (src->cache_level == I915_CACHE_NONE &&
  477. reloc_offset < dev_priv->gtt.mappable_end &&
  478. src->has_global_gtt_mapping &&
  479. i915_is_ggtt(vm)) {
  480. void __iomem *s;
  481. /* Simply ignore tiling or any overlapping fence.
  482. * It's part of the error state, and this hopefully
  483. * captures what the GPU read.
  484. */
  485. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  486. reloc_offset);
  487. memcpy_fromio(d, s, PAGE_SIZE);
  488. io_mapping_unmap_atomic(s);
  489. } else if (src->stolen) {
  490. unsigned long offset;
  491. offset = dev_priv->mm.stolen_base;
  492. offset += src->stolen->start;
  493. offset += i << PAGE_SHIFT;
  494. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  495. } else {
  496. struct page *page;
  497. void *s;
  498. page = i915_gem_object_get_page(src, i);
  499. drm_clflush_pages(&page, 1);
  500. s = kmap_atomic(page);
  501. memcpy(d, s, PAGE_SIZE);
  502. kunmap_atomic(s);
  503. drm_clflush_pages(&page, 1);
  504. }
  505. local_irq_restore(flags);
  506. dst->pages[i] = d;
  507. reloc_offset += PAGE_SIZE;
  508. }
  509. dst->page_count = num_pages;
  510. return dst;
  511. unwind:
  512. while (i--)
  513. kfree(dst->pages[i]);
  514. kfree(dst);
  515. return NULL;
  516. }
  517. #define i915_error_object_create(dev_priv, src, vm) \
  518. i915_error_object_create_sized((dev_priv), (src), (vm), \
  519. (src)->base.size>>PAGE_SHIFT)
  520. #define i915_error_ggtt_object_create(dev_priv, src) \
  521. i915_error_object_create_sized((dev_priv), (src), &(dev_priv)->gtt.base, \
  522. (src)->base.size>>PAGE_SHIFT)
  523. static void capture_bo(struct drm_i915_error_buffer *err,
  524. struct drm_i915_gem_object *obj)
  525. {
  526. err->size = obj->base.size;
  527. err->name = obj->base.name;
  528. err->rseqno = obj->last_read_seqno;
  529. err->wseqno = obj->last_write_seqno;
  530. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  531. err->read_domains = obj->base.read_domains;
  532. err->write_domain = obj->base.write_domain;
  533. err->fence_reg = obj->fence_reg;
  534. err->pinned = 0;
  535. if (i915_gem_obj_is_pinned(obj))
  536. err->pinned = 1;
  537. if (obj->user_pin_count > 0)
  538. err->pinned = -1;
  539. err->tiling = obj->tiling_mode;
  540. err->dirty = obj->dirty;
  541. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  542. err->ring = obj->ring ? obj->ring->id : -1;
  543. err->cache_level = obj->cache_level;
  544. }
  545. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  546. int count, struct list_head *head)
  547. {
  548. struct i915_vma *vma;
  549. int i = 0;
  550. list_for_each_entry(vma, head, mm_list) {
  551. capture_bo(err++, vma->obj);
  552. if (++i == count)
  553. break;
  554. }
  555. return i;
  556. }
  557. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  558. int count, struct list_head *head)
  559. {
  560. struct drm_i915_gem_object *obj;
  561. int i = 0;
  562. list_for_each_entry(obj, head, global_list) {
  563. if (!i915_gem_obj_is_pinned(obj))
  564. continue;
  565. capture_bo(err++, obj);
  566. if (++i == count)
  567. break;
  568. }
  569. return i;
  570. }
  571. /* Generate a semi-unique error code. The code is not meant to have meaning, The
  572. * code's only purpose is to try to prevent false duplicated bug reports by
  573. * grossly estimating a GPU error state.
  574. *
  575. * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
  576. * the hang if we could strip the GTT offset information from it.
  577. *
  578. * It's only a small step better than a random number in its current form.
  579. */
  580. static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
  581. struct drm_i915_error_state *error,
  582. int *ring_id)
  583. {
  584. uint32_t error_code = 0;
  585. int i;
  586. /* IPEHR would be an ideal way to detect errors, as it's the gross
  587. * measure of "the command that hung." However, has some very common
  588. * synchronization commands which almost always appear in the case
  589. * strictly a client bug. Use instdone to differentiate those some.
  590. */
  591. for (i = 0; i < I915_NUM_RINGS; i++) {
  592. if (error->ring[i].hangcheck_action == HANGCHECK_HUNG) {
  593. if (ring_id)
  594. *ring_id = i;
  595. return error->ring[i].ipehr ^ error->ring[i].instdone;
  596. }
  597. }
  598. return error_code;
  599. }
  600. static void i915_gem_record_fences(struct drm_device *dev,
  601. struct drm_i915_error_state *error)
  602. {
  603. struct drm_i915_private *dev_priv = dev->dev_private;
  604. int i;
  605. /* Fences */
  606. switch (INTEL_INFO(dev)->gen) {
  607. case 8:
  608. case 7:
  609. case 6:
  610. for (i = 0; i < dev_priv->num_fence_regs; i++)
  611. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  612. break;
  613. case 5:
  614. case 4:
  615. for (i = 0; i < 16; i++)
  616. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  617. break;
  618. case 3:
  619. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  620. for (i = 0; i < 8; i++)
  621. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  622. case 2:
  623. for (i = 0; i < 8; i++)
  624. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  625. break;
  626. default:
  627. BUG();
  628. }
  629. }
  630. static void i915_record_ring_state(struct drm_device *dev,
  631. struct intel_ring_buffer *ring,
  632. struct drm_i915_error_ring *ering)
  633. {
  634. struct drm_i915_private *dev_priv = dev->dev_private;
  635. if (INTEL_INFO(dev)->gen >= 6) {
  636. ering->rc_psmi = I915_READ(ring->mmio_base + 0x50);
  637. ering->fault_reg = I915_READ(RING_FAULT_REG(ring));
  638. ering->semaphore_mboxes[0]
  639. = I915_READ(RING_SYNC_0(ring->mmio_base));
  640. ering->semaphore_mboxes[1]
  641. = I915_READ(RING_SYNC_1(ring->mmio_base));
  642. ering->semaphore_seqno[0] = ring->sync_seqno[0];
  643. ering->semaphore_seqno[1] = ring->sync_seqno[1];
  644. }
  645. if (HAS_VEBOX(dev)) {
  646. ering->semaphore_mboxes[2] =
  647. I915_READ(RING_SYNC_2(ring->mmio_base));
  648. ering->semaphore_seqno[2] = ring->sync_seqno[2];
  649. }
  650. if (INTEL_INFO(dev)->gen >= 4) {
  651. ering->faddr = I915_READ(RING_DMA_FADD(ring->mmio_base));
  652. ering->ipeir = I915_READ(RING_IPEIR(ring->mmio_base));
  653. ering->ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  654. ering->instdone = I915_READ(RING_INSTDONE(ring->mmio_base));
  655. ering->instps = I915_READ(RING_INSTPS(ring->mmio_base));
  656. ering->bbaddr = I915_READ(RING_BBADDR(ring->mmio_base));
  657. if (INTEL_INFO(dev)->gen >= 8) {
  658. ering->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(ring->mmio_base)) << 32;
  659. ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(ring->mmio_base)) << 32;
  660. }
  661. ering->bbstate = I915_READ(RING_BBSTATE(ring->mmio_base));
  662. } else {
  663. ering->faddr = I915_READ(DMA_FADD_I8XX);
  664. ering->ipeir = I915_READ(IPEIR);
  665. ering->ipehr = I915_READ(IPEHR);
  666. ering->instdone = I915_READ(INSTDONE);
  667. }
  668. ering->waiting = waitqueue_active(&ring->irq_queue);
  669. ering->instpm = I915_READ(RING_INSTPM(ring->mmio_base));
  670. ering->seqno = ring->get_seqno(ring, false);
  671. ering->acthd = intel_ring_get_active_head(ring);
  672. ering->head = I915_READ_HEAD(ring);
  673. ering->tail = I915_READ_TAIL(ring);
  674. ering->ctl = I915_READ_CTL(ring);
  675. if (I915_NEED_GFX_HWS(dev)) {
  676. int mmio;
  677. if (IS_GEN7(dev)) {
  678. switch (ring->id) {
  679. default:
  680. case RCS:
  681. mmio = RENDER_HWS_PGA_GEN7;
  682. break;
  683. case BCS:
  684. mmio = BLT_HWS_PGA_GEN7;
  685. break;
  686. case VCS:
  687. mmio = BSD_HWS_PGA_GEN7;
  688. break;
  689. case VECS:
  690. mmio = VEBOX_HWS_PGA_GEN7;
  691. break;
  692. }
  693. } else if (IS_GEN6(ring->dev)) {
  694. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  695. } else {
  696. /* XXX: gen8 returns to sanity */
  697. mmio = RING_HWS_PGA(ring->mmio_base);
  698. }
  699. ering->hws = I915_READ(mmio);
  700. }
  701. ering->cpu_ring_head = ring->head;
  702. ering->cpu_ring_tail = ring->tail;
  703. ering->hangcheck_score = ring->hangcheck.score;
  704. ering->hangcheck_action = ring->hangcheck.action;
  705. if (USES_PPGTT(dev)) {
  706. int i;
  707. ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(ring));
  708. switch (INTEL_INFO(dev)->gen) {
  709. case 8:
  710. for (i = 0; i < 4; i++) {
  711. ering->vm_info.pdp[i] =
  712. I915_READ(GEN8_RING_PDP_UDW(ring, i));
  713. ering->vm_info.pdp[i] <<= 32;
  714. ering->vm_info.pdp[i] |=
  715. I915_READ(GEN8_RING_PDP_LDW(ring, i));
  716. }
  717. break;
  718. case 7:
  719. ering->vm_info.pp_dir_base =
  720. I915_READ(RING_PP_DIR_BASE(ring));
  721. break;
  722. case 6:
  723. ering->vm_info.pp_dir_base =
  724. I915_READ(RING_PP_DIR_BASE_READ(ring));
  725. break;
  726. }
  727. }
  728. }
  729. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  730. struct drm_i915_error_state *error,
  731. struct drm_i915_error_ring *ering)
  732. {
  733. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  734. struct drm_i915_gem_object *obj;
  735. /* Currently render ring is the only HW context user */
  736. if (ring->id != RCS || !error->ccid)
  737. return;
  738. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  739. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  740. ering->ctx = i915_error_ggtt_object_create(dev_priv, obj);
  741. break;
  742. }
  743. }
  744. }
  745. static void i915_gem_record_rings(struct drm_device *dev,
  746. struct drm_i915_error_state *error)
  747. {
  748. struct drm_i915_private *dev_priv = dev->dev_private;
  749. struct drm_i915_gem_request *request;
  750. int i, count;
  751. for (i = 0; i < I915_NUM_RINGS; i++) {
  752. struct intel_ring_buffer *ring = &dev_priv->ring[i];
  753. if (ring->dev == NULL)
  754. continue;
  755. error->ring[i].valid = true;
  756. i915_record_ring_state(dev, ring, &error->ring[i]);
  757. error->ring[i].pid = -1;
  758. request = i915_gem_find_active_request(ring);
  759. if (request) {
  760. /* We need to copy these to an anonymous buffer
  761. * as the simplest method to avoid being overwritten
  762. * by userspace.
  763. */
  764. error->ring[i].batchbuffer =
  765. i915_error_object_create(dev_priv,
  766. request->batch_obj,
  767. request->ctx ?
  768. request->ctx->vm :
  769. &dev_priv->gtt.base);
  770. if (HAS_BROKEN_CS_TLB(dev_priv->dev) &&
  771. ring->scratch.obj)
  772. error->ring[i].wa_batchbuffer =
  773. i915_error_ggtt_object_create(dev_priv,
  774. ring->scratch.obj);
  775. if (request->file_priv) {
  776. struct task_struct *task;
  777. rcu_read_lock();
  778. task = pid_task(request->file_priv->file->pid,
  779. PIDTYPE_PID);
  780. if (task) {
  781. strcpy(error->ring[i].comm, task->comm);
  782. error->ring[i].pid = task->pid;
  783. }
  784. rcu_read_unlock();
  785. }
  786. }
  787. error->ring[i].ringbuffer =
  788. i915_error_ggtt_object_create(dev_priv, ring->obj);
  789. if (ring->status_page.obj)
  790. error->ring[i].hws_page =
  791. i915_error_ggtt_object_create(dev_priv, ring->status_page.obj);
  792. i915_gem_record_active_context(ring, error, &error->ring[i]);
  793. count = 0;
  794. list_for_each_entry(request, &ring->request_list, list)
  795. count++;
  796. error->ring[i].num_requests = count;
  797. error->ring[i].requests =
  798. kcalloc(count, sizeof(*error->ring[i].requests),
  799. GFP_ATOMIC);
  800. if (error->ring[i].requests == NULL) {
  801. error->ring[i].num_requests = 0;
  802. continue;
  803. }
  804. count = 0;
  805. list_for_each_entry(request, &ring->request_list, list) {
  806. struct drm_i915_error_request *erq;
  807. erq = &error->ring[i].requests[count++];
  808. erq->seqno = request->seqno;
  809. erq->jiffies = request->emitted_jiffies;
  810. erq->tail = request->tail;
  811. }
  812. }
  813. }
  814. /* FIXME: Since pin count/bound list is global, we duplicate what we capture per
  815. * VM.
  816. */
  817. static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
  818. struct drm_i915_error_state *error,
  819. struct i915_address_space *vm,
  820. const int ndx)
  821. {
  822. struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
  823. struct drm_i915_gem_object *obj;
  824. struct i915_vma *vma;
  825. int i;
  826. i = 0;
  827. list_for_each_entry(vma, &vm->active_list, mm_list)
  828. i++;
  829. error->active_bo_count[ndx] = i;
  830. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  831. if (i915_gem_obj_is_pinned(obj))
  832. i++;
  833. error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
  834. if (i) {
  835. active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
  836. if (active_bo)
  837. pinned_bo = active_bo + error->active_bo_count[ndx];
  838. }
  839. if (active_bo)
  840. error->active_bo_count[ndx] =
  841. capture_active_bo(active_bo,
  842. error->active_bo_count[ndx],
  843. &vm->active_list);
  844. if (pinned_bo)
  845. error->pinned_bo_count[ndx] =
  846. capture_pinned_bo(pinned_bo,
  847. error->pinned_bo_count[ndx],
  848. &dev_priv->mm.bound_list);
  849. error->active_bo[ndx] = active_bo;
  850. error->pinned_bo[ndx] = pinned_bo;
  851. }
  852. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  853. struct drm_i915_error_state *error)
  854. {
  855. struct i915_address_space *vm;
  856. int cnt = 0, i = 0;
  857. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  858. cnt++;
  859. error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
  860. error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
  861. error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
  862. GFP_ATOMIC);
  863. error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
  864. GFP_ATOMIC);
  865. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  866. i915_gem_capture_vm(dev_priv, error, vm, i++);
  867. }
  868. /* Capture all registers which don't fit into another category. */
  869. static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
  870. struct drm_i915_error_state *error)
  871. {
  872. struct drm_device *dev = dev_priv->dev;
  873. int pipe;
  874. /* General organization
  875. * 1. Registers specific to a single generation
  876. * 2. Registers which belong to multiple generations
  877. * 3. Feature specific registers.
  878. * 4. Everything else
  879. * Please try to follow the order.
  880. */
  881. /* 1: Registers specific to a single generation */
  882. if (IS_VALLEYVIEW(dev)) {
  883. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  884. error->forcewake = I915_READ(FORCEWAKE_VLV);
  885. }
  886. if (IS_GEN7(dev))
  887. error->err_int = I915_READ(GEN7_ERR_INT);
  888. if (IS_GEN6(dev)) {
  889. error->forcewake = I915_READ(FORCEWAKE);
  890. error->gab_ctl = I915_READ(GAB_CTL);
  891. error->gfx_mode = I915_READ(GFX_MODE);
  892. }
  893. if (IS_GEN2(dev))
  894. error->ier = I915_READ16(IER);
  895. /* 2: Registers which belong to multiple generations */
  896. if (INTEL_INFO(dev)->gen >= 7)
  897. error->forcewake = I915_READ(FORCEWAKE_MT);
  898. if (INTEL_INFO(dev)->gen >= 6) {
  899. error->derrmr = I915_READ(DERRMR);
  900. error->error = I915_READ(ERROR_GEN6);
  901. error->done_reg = I915_READ(DONE_REG);
  902. }
  903. /* 3: Feature specific registers */
  904. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  905. error->gam_ecochk = I915_READ(GAM_ECOCHK);
  906. error->gac_eco = I915_READ(GAC_ECO_BITS);
  907. }
  908. /* 4: Everything else */
  909. if (HAS_HW_CONTEXTS(dev))
  910. error->ccid = I915_READ(CCID);
  911. if (HAS_PCH_SPLIT(dev))
  912. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  913. else {
  914. error->ier = I915_READ(IER);
  915. for_each_pipe(pipe)
  916. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  917. }
  918. /* 4: Everything else */
  919. error->eir = I915_READ(EIR);
  920. error->pgtbl_er = I915_READ(PGTBL_ER);
  921. i915_get_extra_instdone(dev, error->extra_instdone);
  922. }
  923. static void i915_error_capture_msg(struct drm_device *dev,
  924. struct drm_i915_error_state *error,
  925. bool wedged,
  926. const char *error_msg)
  927. {
  928. struct drm_i915_private *dev_priv = dev->dev_private;
  929. u32 ecode;
  930. int ring_id = -1, len;
  931. ecode = i915_error_generate_code(dev_priv, error, &ring_id);
  932. len = scnprintf(error->error_msg, sizeof(error->error_msg),
  933. "GPU HANG: ecode %d:0x%08x", ring_id, ecode);
  934. if (ring_id != -1 && error->ring[ring_id].pid != -1)
  935. len += scnprintf(error->error_msg + len,
  936. sizeof(error->error_msg) - len,
  937. ", in %s [%d]",
  938. error->ring[ring_id].comm,
  939. error->ring[ring_id].pid);
  940. scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
  941. ", reason: %s, action: %s",
  942. error_msg,
  943. wedged ? "reset" : "continue");
  944. }
  945. static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
  946. struct drm_i915_error_state *error)
  947. {
  948. error->reset_count = i915_reset_count(&dev_priv->gpu_error);
  949. error->suspend_count = dev_priv->suspend_count;
  950. }
  951. /**
  952. * i915_capture_error_state - capture an error record for later analysis
  953. * @dev: drm device
  954. *
  955. * Should be called when an error is detected (either a hang or an error
  956. * interrupt) to capture error state from the time of the error. Fills
  957. * out a structure which becomes available in debugfs for user level tools
  958. * to pick up.
  959. */
  960. void i915_capture_error_state(struct drm_device *dev, bool wedged,
  961. const char *error_msg)
  962. {
  963. static bool warned;
  964. struct drm_i915_private *dev_priv = dev->dev_private;
  965. struct drm_i915_error_state *error;
  966. unsigned long flags;
  967. /* Account for pipe specific data like PIPE*STAT */
  968. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  969. if (!error) {
  970. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  971. return;
  972. }
  973. kref_init(&error->ref);
  974. i915_capture_gen_state(dev_priv, error);
  975. i915_capture_reg_state(dev_priv, error);
  976. i915_gem_capture_buffers(dev_priv, error);
  977. i915_gem_record_fences(dev, error);
  978. i915_gem_record_rings(dev, error);
  979. do_gettimeofday(&error->time);
  980. error->overlay = intel_overlay_capture_error_state(dev);
  981. error->display = intel_display_capture_error_state(dev);
  982. i915_error_capture_msg(dev, error, wedged, error_msg);
  983. DRM_INFO("%s\n", error->error_msg);
  984. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  985. if (dev_priv->gpu_error.first_error == NULL) {
  986. dev_priv->gpu_error.first_error = error;
  987. error = NULL;
  988. }
  989. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  990. if (error) {
  991. i915_error_state_free(&error->ref);
  992. return;
  993. }
  994. if (!warned) {
  995. DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
  996. DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
  997. DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
  998. DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
  999. DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n", dev->primary->index);
  1000. warned = true;
  1001. }
  1002. }
  1003. void i915_error_state_get(struct drm_device *dev,
  1004. struct i915_error_state_file_priv *error_priv)
  1005. {
  1006. struct drm_i915_private *dev_priv = dev->dev_private;
  1007. unsigned long flags;
  1008. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1009. error_priv->error = dev_priv->gpu_error.first_error;
  1010. if (error_priv->error)
  1011. kref_get(&error_priv->error->ref);
  1012. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1013. }
  1014. void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
  1015. {
  1016. if (error_priv->error)
  1017. kref_put(&error_priv->error->ref, i915_error_state_free);
  1018. }
  1019. void i915_destroy_error_state(struct drm_device *dev)
  1020. {
  1021. struct drm_i915_private *dev_priv = dev->dev_private;
  1022. struct drm_i915_error_state *error;
  1023. unsigned long flags;
  1024. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1025. error = dev_priv->gpu_error.first_error;
  1026. dev_priv->gpu_error.first_error = NULL;
  1027. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1028. if (error)
  1029. kref_put(&error->ref, i915_error_state_free);
  1030. }
  1031. const char *i915_cache_level_str(int type)
  1032. {
  1033. switch (type) {
  1034. case I915_CACHE_NONE: return " uncached";
  1035. case I915_CACHE_LLC: return " snooped or LLC";
  1036. case I915_CACHE_L3_LLC: return " L3+LLC";
  1037. case I915_CACHE_WT: return " WT";
  1038. default: return "";
  1039. }
  1040. }
  1041. /* NB: please notice the memset */
  1042. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
  1043. {
  1044. struct drm_i915_private *dev_priv = dev->dev_private;
  1045. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1046. switch (INTEL_INFO(dev)->gen) {
  1047. case 2:
  1048. case 3:
  1049. instdone[0] = I915_READ(INSTDONE);
  1050. break;
  1051. case 4:
  1052. case 5:
  1053. case 6:
  1054. instdone[0] = I915_READ(INSTDONE_I965);
  1055. instdone[1] = I915_READ(INSTDONE1);
  1056. break;
  1057. default:
  1058. WARN_ONCE(1, "Unsupported platform\n");
  1059. case 7:
  1060. case 8:
  1061. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1062. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1063. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1064. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1065. break;
  1066. }
  1067. }