sm501.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/i2c-gpio.h>
  22. #include <linux/gpio/machine.h>
  23. #include <linux/slab.h>
  24. #include <linux/sm501.h>
  25. #include <linux/sm501-regs.h>
  26. #include <linux/serial_8250.h>
  27. #include <linux/io.h>
  28. struct sm501_device {
  29. struct list_head list;
  30. struct platform_device pdev;
  31. };
  32. struct sm501_gpio;
  33. #ifdef CONFIG_MFD_SM501_GPIO
  34. #include <linux/gpio.h>
  35. struct sm501_gpio_chip {
  36. struct gpio_chip gpio;
  37. struct sm501_gpio *ourgpio; /* to get back to parent. */
  38. void __iomem *regbase;
  39. void __iomem *control; /* address of control reg. */
  40. };
  41. struct sm501_gpio {
  42. struct sm501_gpio_chip low;
  43. struct sm501_gpio_chip high;
  44. spinlock_t lock;
  45. unsigned int registered : 1;
  46. void __iomem *regs;
  47. struct resource *regs_res;
  48. };
  49. #else
  50. struct sm501_gpio {
  51. /* no gpio support, empty definition for sm501_devdata. */
  52. };
  53. #endif
  54. struct sm501_devdata {
  55. spinlock_t reg_lock;
  56. struct mutex clock_lock;
  57. struct list_head devices;
  58. struct sm501_gpio gpio;
  59. struct device *dev;
  60. struct resource *io_res;
  61. struct resource *mem_res;
  62. struct resource *regs_claim;
  63. struct sm501_platdata *platdata;
  64. unsigned int in_suspend;
  65. unsigned long pm_misc;
  66. int unit_power[20];
  67. unsigned int pdev_id;
  68. unsigned int irq;
  69. void __iomem *regs;
  70. unsigned int rev;
  71. };
  72. #define MHZ (1000 * 1000)
  73. #ifdef DEBUG
  74. static const unsigned int div_tab[] = {
  75. [0] = 1,
  76. [1] = 2,
  77. [2] = 4,
  78. [3] = 8,
  79. [4] = 16,
  80. [5] = 32,
  81. [6] = 64,
  82. [7] = 128,
  83. [8] = 3,
  84. [9] = 6,
  85. [10] = 12,
  86. [11] = 24,
  87. [12] = 48,
  88. [13] = 96,
  89. [14] = 192,
  90. [15] = 384,
  91. [16] = 5,
  92. [17] = 10,
  93. [18] = 20,
  94. [19] = 40,
  95. [20] = 80,
  96. [21] = 160,
  97. [22] = 320,
  98. [23] = 604,
  99. };
  100. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  101. unsigned int lshft, unsigned int selbit,
  102. unsigned long mask)
  103. {
  104. if (val & selbit)
  105. pll2 = 288 * MHZ;
  106. return pll2 / div_tab[(val >> lshft) & mask];
  107. }
  108. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  109. /* sm501_dump_clk
  110. *
  111. * Print out the current clock configuration for the device
  112. */
  113. static void sm501_dump_clk(struct sm501_devdata *sm)
  114. {
  115. unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING);
  116. unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  117. unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  118. unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  119. unsigned long sdclk0, sdclk1;
  120. unsigned long pll2 = 0;
  121. switch (misct & 0x30) {
  122. case 0x00:
  123. pll2 = 336 * MHZ;
  124. break;
  125. case 0x10:
  126. pll2 = 288 * MHZ;
  127. break;
  128. case 0x20:
  129. pll2 = 240 * MHZ;
  130. break;
  131. case 0x30:
  132. pll2 = 192 * MHZ;
  133. break;
  134. }
  135. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  136. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  137. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  138. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  139. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  140. misct, pm0, pm1);
  141. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  142. fmt_freq(pll2), sdclk0, sdclk1);
  143. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  144. dev_dbg(sm->dev, "PM0[%c]: "
  145. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  146. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  147. (pmc & 3 ) == 0 ? '*' : '-',
  148. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  149. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  150. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  151. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  152. dev_dbg(sm->dev, "PM1[%c]: "
  153. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  154. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  155. (pmc & 3 ) == 1 ? '*' : '-',
  156. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  157. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  158. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  159. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  160. }
  161. static void sm501_dump_regs(struct sm501_devdata *sm)
  162. {
  163. void __iomem *regs = sm->regs;
  164. dev_info(sm->dev, "System Control %08x\n",
  165. smc501_readl(regs + SM501_SYSTEM_CONTROL));
  166. dev_info(sm->dev, "Misc Control %08x\n",
  167. smc501_readl(regs + SM501_MISC_CONTROL));
  168. dev_info(sm->dev, "GPIO Control Low %08x\n",
  169. smc501_readl(regs + SM501_GPIO31_0_CONTROL));
  170. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  171. smc501_readl(regs + SM501_GPIO63_32_CONTROL));
  172. dev_info(sm->dev, "DRAM Control %08x\n",
  173. smc501_readl(regs + SM501_DRAM_CONTROL));
  174. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  175. smc501_readl(regs + SM501_ARBTRTN_CONTROL));
  176. dev_info(sm->dev, "Misc Timing %08x\n",
  177. smc501_readl(regs + SM501_MISC_TIMING));
  178. }
  179. static void sm501_dump_gate(struct sm501_devdata *sm)
  180. {
  181. dev_info(sm->dev, "CurrentGate %08x\n",
  182. smc501_readl(sm->regs + SM501_CURRENT_GATE));
  183. dev_info(sm->dev, "CurrentClock %08x\n",
  184. smc501_readl(sm->regs + SM501_CURRENT_CLOCK));
  185. dev_info(sm->dev, "PowerModeControl %08x\n",
  186. smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL));
  187. }
  188. #else
  189. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  190. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  191. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  192. #endif
  193. /* sm501_sync_regs
  194. *
  195. * ensure the
  196. */
  197. static void sm501_sync_regs(struct sm501_devdata *sm)
  198. {
  199. smc501_readl(sm->regs);
  200. }
  201. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  202. {
  203. /* during suspend/resume, we are currently not allowed to sleep,
  204. * so change to using mdelay() instead of msleep() if we
  205. * are in one of these paths */
  206. if (sm->in_suspend)
  207. mdelay(delay);
  208. else
  209. msleep(delay);
  210. }
  211. /* sm501_misc_control
  212. *
  213. * alters the miscellaneous control parameters
  214. */
  215. int sm501_misc_control(struct device *dev,
  216. unsigned long set, unsigned long clear)
  217. {
  218. struct sm501_devdata *sm = dev_get_drvdata(dev);
  219. unsigned long misc;
  220. unsigned long save;
  221. unsigned long to;
  222. spin_lock_irqsave(&sm->reg_lock, save);
  223. misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  224. to = (misc & ~clear) | set;
  225. if (to != misc) {
  226. smc501_writel(to, sm->regs + SM501_MISC_CONTROL);
  227. sm501_sync_regs(sm);
  228. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  229. }
  230. spin_unlock_irqrestore(&sm->reg_lock, save);
  231. return to;
  232. }
  233. EXPORT_SYMBOL_GPL(sm501_misc_control);
  234. /* sm501_modify_reg
  235. *
  236. * Modify a register in the SM501 which may be shared with other
  237. * drivers.
  238. */
  239. unsigned long sm501_modify_reg(struct device *dev,
  240. unsigned long reg,
  241. unsigned long set,
  242. unsigned long clear)
  243. {
  244. struct sm501_devdata *sm = dev_get_drvdata(dev);
  245. unsigned long data;
  246. unsigned long save;
  247. spin_lock_irqsave(&sm->reg_lock, save);
  248. data = smc501_readl(sm->regs + reg);
  249. data |= set;
  250. data &= ~clear;
  251. smc501_writel(data, sm->regs + reg);
  252. sm501_sync_regs(sm);
  253. spin_unlock_irqrestore(&sm->reg_lock, save);
  254. return data;
  255. }
  256. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  257. /* sm501_unit_power
  258. *
  259. * alters the power active gate to set specific units on or off
  260. */
  261. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  262. {
  263. struct sm501_devdata *sm = dev_get_drvdata(dev);
  264. unsigned long mode;
  265. unsigned long gate;
  266. unsigned long clock;
  267. mutex_lock(&sm->clock_lock);
  268. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  269. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  270. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  271. mode &= 3; /* get current power mode */
  272. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  273. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  274. goto already;
  275. }
  276. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  277. sm->unit_power[unit], to);
  278. if (to == 0 && sm->unit_power[unit] == 0) {
  279. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  280. goto already;
  281. }
  282. sm->unit_power[unit] += to ? 1 : -1;
  283. to = sm->unit_power[unit] ? 1 : 0;
  284. if (to) {
  285. if (gate & (1 << unit))
  286. goto already;
  287. gate |= (1 << unit);
  288. } else {
  289. if (!(gate & (1 << unit)))
  290. goto already;
  291. gate &= ~(1 << unit);
  292. }
  293. switch (mode) {
  294. case 1:
  295. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  296. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  297. mode = 0;
  298. break;
  299. case 2:
  300. case 0:
  301. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  302. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  303. mode = 1;
  304. break;
  305. default:
  306. gate = -1;
  307. goto already;
  308. }
  309. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  310. sm501_sync_regs(sm);
  311. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  312. gate, clock, mode);
  313. sm501_mdelay(sm, 16);
  314. already:
  315. mutex_unlock(&sm->clock_lock);
  316. return gate;
  317. }
  318. EXPORT_SYMBOL_GPL(sm501_unit_power);
  319. /* clock value structure. */
  320. struct sm501_clock {
  321. unsigned long mclk;
  322. int divider;
  323. int shift;
  324. unsigned int m, n, k;
  325. };
  326. /* sm501_calc_clock
  327. *
  328. * Calculates the nearest discrete clock frequency that
  329. * can be achieved with the specified input clock.
  330. * the maximum divisor is 3 or 5
  331. */
  332. static int sm501_calc_clock(unsigned long freq,
  333. struct sm501_clock *clock,
  334. int max_div,
  335. unsigned long mclk,
  336. long *best_diff)
  337. {
  338. int ret = 0;
  339. int divider;
  340. int shift;
  341. long diff;
  342. /* try dividers 1 and 3 for CRT and for panel,
  343. try divider 5 for panel only.*/
  344. for (divider = 1; divider <= max_div; divider += 2) {
  345. /* try all 8 shift values.*/
  346. for (shift = 0; shift < 8; shift++) {
  347. /* Calculate difference to requested clock */
  348. diff = DIV_ROUND_CLOSEST(mclk, divider << shift) - freq;
  349. if (diff < 0)
  350. diff = -diff;
  351. /* If it is less than the current, use it */
  352. if (diff < *best_diff) {
  353. *best_diff = diff;
  354. clock->mclk = mclk;
  355. clock->divider = divider;
  356. clock->shift = shift;
  357. ret = 1;
  358. }
  359. }
  360. }
  361. return ret;
  362. }
  363. /* sm501_calc_pll
  364. *
  365. * Calculates the nearest discrete clock frequency that can be
  366. * achieved using the programmable PLL.
  367. * the maximum divisor is 3 or 5
  368. */
  369. static unsigned long sm501_calc_pll(unsigned long freq,
  370. struct sm501_clock *clock,
  371. int max_div)
  372. {
  373. unsigned long mclk;
  374. unsigned int m, n, k;
  375. long best_diff = 999999999;
  376. /*
  377. * The SM502 datasheet doesn't specify the min/max values for M and N.
  378. * N = 1 at least doesn't work in practice.
  379. */
  380. for (m = 2; m <= 255; m++) {
  381. for (n = 2; n <= 127; n++) {
  382. for (k = 0; k <= 1; k++) {
  383. mclk = (24000000UL * m / n) >> k;
  384. if (sm501_calc_clock(freq, clock, max_div,
  385. mclk, &best_diff)) {
  386. clock->m = m;
  387. clock->n = n;
  388. clock->k = k;
  389. }
  390. }
  391. }
  392. }
  393. /* Return best clock. */
  394. return clock->mclk / (clock->divider << clock->shift);
  395. }
  396. /* sm501_select_clock
  397. *
  398. * Calculates the nearest discrete clock frequency that can be
  399. * achieved using the 288MHz and 336MHz PLLs.
  400. * the maximum divisor is 3 or 5
  401. */
  402. static unsigned long sm501_select_clock(unsigned long freq,
  403. struct sm501_clock *clock,
  404. int max_div)
  405. {
  406. unsigned long mclk;
  407. long best_diff = 999999999;
  408. /* Try 288MHz and 336MHz clocks. */
  409. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  410. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  411. }
  412. /* Return best clock. */
  413. return clock->mclk / (clock->divider << clock->shift);
  414. }
  415. /* sm501_set_clock
  416. *
  417. * set one of the four clock sources to the closest available frequency to
  418. * the one specified
  419. */
  420. unsigned long sm501_set_clock(struct device *dev,
  421. int clksrc,
  422. unsigned long req_freq)
  423. {
  424. struct sm501_devdata *sm = dev_get_drvdata(dev);
  425. unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  426. unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  427. unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  428. unsigned int pll_reg = 0;
  429. unsigned long sm501_freq; /* the actual frequency achieved */
  430. u64 reg;
  431. struct sm501_clock to;
  432. /* find achivable discrete frequency and setup register value
  433. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  434. * has an extra bit for the divider */
  435. switch (clksrc) {
  436. case SM501_CLOCK_P2XCLK:
  437. /* This clock is divided in half so to achieve the
  438. * requested frequency the value must be multiplied by
  439. * 2. This clock also has an additional pre divisor */
  440. if (sm->rev >= 0xC0) {
  441. /* SM502 -> use the programmable PLL */
  442. sm501_freq = (sm501_calc_pll(2 * req_freq,
  443. &to, 5) / 2);
  444. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  445. if (to.divider == 3)
  446. reg |= 0x08; /* /3 divider required */
  447. else if (to.divider == 5)
  448. reg |= 0x10; /* /5 divider required */
  449. reg |= 0x40; /* select the programmable PLL */
  450. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  451. } else {
  452. sm501_freq = (sm501_select_clock(2 * req_freq,
  453. &to, 5) / 2);
  454. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  455. if (to.divider == 3)
  456. reg |= 0x08; /* /3 divider required */
  457. else if (to.divider == 5)
  458. reg |= 0x10; /* /5 divider required */
  459. if (to.mclk != 288000000)
  460. reg |= 0x20; /* which mclk pll is source */
  461. }
  462. break;
  463. case SM501_CLOCK_V2XCLK:
  464. /* This clock is divided in half so to achieve the
  465. * requested frequency the value must be multiplied by 2. */
  466. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  467. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  468. if (to.divider == 3)
  469. reg |= 0x08; /* /3 divider required */
  470. if (to.mclk != 288000000)
  471. reg |= 0x10; /* which mclk pll is source */
  472. break;
  473. case SM501_CLOCK_MCLK:
  474. case SM501_CLOCK_M1XCLK:
  475. /* These clocks are the same and not further divided */
  476. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  477. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  478. if (to.divider == 3)
  479. reg |= 0x08; /* /3 divider required */
  480. if (to.mclk != 288000000)
  481. reg |= 0x10; /* which mclk pll is source */
  482. break;
  483. default:
  484. return 0; /* this is bad */
  485. }
  486. mutex_lock(&sm->clock_lock);
  487. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  488. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  489. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  490. clock = clock & ~(0xFF << clksrc);
  491. clock |= reg<<clksrc;
  492. mode &= 3; /* find current mode */
  493. switch (mode) {
  494. case 1:
  495. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  496. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  497. mode = 0;
  498. break;
  499. case 2:
  500. case 0:
  501. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  502. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  503. mode = 1;
  504. break;
  505. default:
  506. mutex_unlock(&sm->clock_lock);
  507. return -1;
  508. }
  509. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  510. if (pll_reg)
  511. smc501_writel(pll_reg,
  512. sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  513. sm501_sync_regs(sm);
  514. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  515. gate, clock, mode);
  516. sm501_mdelay(sm, 16);
  517. mutex_unlock(&sm->clock_lock);
  518. sm501_dump_clk(sm);
  519. return sm501_freq;
  520. }
  521. EXPORT_SYMBOL_GPL(sm501_set_clock);
  522. /* sm501_find_clock
  523. *
  524. * finds the closest available frequency for a given clock
  525. */
  526. unsigned long sm501_find_clock(struct device *dev,
  527. int clksrc,
  528. unsigned long req_freq)
  529. {
  530. struct sm501_devdata *sm = dev_get_drvdata(dev);
  531. unsigned long sm501_freq; /* the frequency achieveable by the 501 */
  532. struct sm501_clock to;
  533. switch (clksrc) {
  534. case SM501_CLOCK_P2XCLK:
  535. if (sm->rev >= 0xC0) {
  536. /* SM502 -> use the programmable PLL */
  537. sm501_freq = (sm501_calc_pll(2 * req_freq,
  538. &to, 5) / 2);
  539. } else {
  540. sm501_freq = (sm501_select_clock(2 * req_freq,
  541. &to, 5) / 2);
  542. }
  543. break;
  544. case SM501_CLOCK_V2XCLK:
  545. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  546. break;
  547. case SM501_CLOCK_MCLK:
  548. case SM501_CLOCK_M1XCLK:
  549. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  550. break;
  551. default:
  552. sm501_freq = 0; /* error */
  553. }
  554. return sm501_freq;
  555. }
  556. EXPORT_SYMBOL_GPL(sm501_find_clock);
  557. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  558. {
  559. return container_of(pdev, struct sm501_device, pdev);
  560. }
  561. /* sm501_device_release
  562. *
  563. * A release function for the platform devices we create to allow us to
  564. * free any items we allocated
  565. */
  566. static void sm501_device_release(struct device *dev)
  567. {
  568. kfree(to_sm_device(to_platform_device(dev)));
  569. }
  570. /* sm501_create_subdev
  571. *
  572. * Create a skeleton platform device with resources for passing to a
  573. * sub-driver
  574. */
  575. static struct platform_device *
  576. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  577. unsigned int res_count, unsigned int platform_data_size)
  578. {
  579. struct sm501_device *smdev;
  580. smdev = kzalloc(sizeof(struct sm501_device) +
  581. (sizeof(struct resource) * res_count) +
  582. platform_data_size, GFP_KERNEL);
  583. if (!smdev)
  584. return NULL;
  585. smdev->pdev.dev.release = sm501_device_release;
  586. smdev->pdev.name = name;
  587. smdev->pdev.id = sm->pdev_id;
  588. smdev->pdev.dev.parent = sm->dev;
  589. if (res_count) {
  590. smdev->pdev.resource = (struct resource *)(smdev+1);
  591. smdev->pdev.num_resources = res_count;
  592. }
  593. if (platform_data_size)
  594. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  595. return &smdev->pdev;
  596. }
  597. /* sm501_register_device
  598. *
  599. * Register a platform device created with sm501_create_subdev()
  600. */
  601. static int sm501_register_device(struct sm501_devdata *sm,
  602. struct platform_device *pdev)
  603. {
  604. struct sm501_device *smdev = to_sm_device(pdev);
  605. int ptr;
  606. int ret;
  607. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  608. printk(KERN_DEBUG "%s[%d] %pR\n",
  609. pdev->name, ptr, &pdev->resource[ptr]);
  610. }
  611. ret = platform_device_register(pdev);
  612. if (ret >= 0) {
  613. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  614. list_add_tail(&smdev->list, &sm->devices);
  615. } else
  616. dev_err(sm->dev, "error registering %s (%d)\n",
  617. pdev->name, ret);
  618. return ret;
  619. }
  620. /* sm501_create_subio
  621. *
  622. * Fill in an IO resource for a sub device
  623. */
  624. static void sm501_create_subio(struct sm501_devdata *sm,
  625. struct resource *res,
  626. resource_size_t offs,
  627. resource_size_t size)
  628. {
  629. res->flags = IORESOURCE_MEM;
  630. res->parent = sm->io_res;
  631. res->start = sm->io_res->start + offs;
  632. res->end = res->start + size - 1;
  633. }
  634. /* sm501_create_mem
  635. *
  636. * Fill in an MEM resource for a sub device
  637. */
  638. static void sm501_create_mem(struct sm501_devdata *sm,
  639. struct resource *res,
  640. resource_size_t *offs,
  641. resource_size_t size)
  642. {
  643. *offs -= size; /* adjust memory size */
  644. res->flags = IORESOURCE_MEM;
  645. res->parent = sm->mem_res;
  646. res->start = sm->mem_res->start + *offs;
  647. res->end = res->start + size - 1;
  648. }
  649. /* sm501_create_irq
  650. *
  651. * Fill in an IRQ resource for a sub device
  652. */
  653. static void sm501_create_irq(struct sm501_devdata *sm,
  654. struct resource *res)
  655. {
  656. res->flags = IORESOURCE_IRQ;
  657. res->parent = NULL;
  658. res->start = res->end = sm->irq;
  659. }
  660. static int sm501_register_usbhost(struct sm501_devdata *sm,
  661. resource_size_t *mem_avail)
  662. {
  663. struct platform_device *pdev;
  664. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  665. if (!pdev)
  666. return -ENOMEM;
  667. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  668. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  669. sm501_create_irq(sm, &pdev->resource[2]);
  670. return sm501_register_device(sm, pdev);
  671. }
  672. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  673. struct plat_serial8250_port *uart_data,
  674. unsigned int offset)
  675. {
  676. uart_data->membase = sm->regs + offset;
  677. uart_data->mapbase = sm->io_res->start + offset;
  678. uart_data->iotype = UPIO_MEM;
  679. uart_data->irq = sm->irq;
  680. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  681. uart_data->regshift = 2;
  682. uart_data->uartclk = (9600 * 16);
  683. }
  684. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  685. {
  686. struct platform_device *pdev;
  687. struct plat_serial8250_port *uart_data;
  688. pdev = sm501_create_subdev(sm, "serial8250", 0,
  689. sizeof(struct plat_serial8250_port) * 3);
  690. if (!pdev)
  691. return -ENOMEM;
  692. uart_data = dev_get_platdata(&pdev->dev);
  693. if (devices & SM501_USE_UART0) {
  694. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  695. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  696. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  697. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  698. }
  699. if (devices & SM501_USE_UART1) {
  700. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  701. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  702. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  703. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  704. }
  705. pdev->id = PLAT8250_DEV_SM501;
  706. return sm501_register_device(sm, pdev);
  707. }
  708. static int sm501_register_display(struct sm501_devdata *sm,
  709. resource_size_t *mem_avail)
  710. {
  711. struct platform_device *pdev;
  712. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  713. if (!pdev)
  714. return -ENOMEM;
  715. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  716. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  717. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  718. sm501_create_irq(sm, &pdev->resource[3]);
  719. return sm501_register_device(sm, pdev);
  720. }
  721. #ifdef CONFIG_MFD_SM501_GPIO
  722. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  723. {
  724. return container_of(gpio, struct sm501_devdata, gpio);
  725. }
  726. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  727. {
  728. struct sm501_gpio_chip *smgpio = gpiochip_get_data(chip);
  729. unsigned long result;
  730. result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  731. result >>= offset;
  732. return result & 1UL;
  733. }
  734. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  735. unsigned long bit)
  736. {
  737. unsigned long ctrl;
  738. /* check and modify if this pin is not set as gpio. */
  739. if (smc501_readl(smchip->control) & bit) {
  740. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  741. "changing mode of gpio, bit %08lx\n", bit);
  742. ctrl = smc501_readl(smchip->control);
  743. ctrl &= ~bit;
  744. smc501_writel(ctrl, smchip->control);
  745. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  746. }
  747. }
  748. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  749. {
  750. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  751. struct sm501_gpio *smgpio = smchip->ourgpio;
  752. unsigned long bit = 1 << offset;
  753. void __iomem *regs = smchip->regbase;
  754. unsigned long save;
  755. unsigned long val;
  756. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  757. __func__, chip, offset);
  758. spin_lock_irqsave(&smgpio->lock, save);
  759. val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  760. if (value)
  761. val |= bit;
  762. smc501_writel(val, regs);
  763. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  764. sm501_gpio_ensure_gpio(smchip, bit);
  765. spin_unlock_irqrestore(&smgpio->lock, save);
  766. }
  767. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  768. {
  769. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  770. struct sm501_gpio *smgpio = smchip->ourgpio;
  771. void __iomem *regs = smchip->regbase;
  772. unsigned long bit = 1 << offset;
  773. unsigned long save;
  774. unsigned long ddr;
  775. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  776. __func__, chip, offset);
  777. spin_lock_irqsave(&smgpio->lock, save);
  778. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  779. smc501_writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  780. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  781. sm501_gpio_ensure_gpio(smchip, bit);
  782. spin_unlock_irqrestore(&smgpio->lock, save);
  783. return 0;
  784. }
  785. static int sm501_gpio_output(struct gpio_chip *chip,
  786. unsigned offset, int value)
  787. {
  788. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  789. struct sm501_gpio *smgpio = smchip->ourgpio;
  790. unsigned long bit = 1 << offset;
  791. void __iomem *regs = smchip->regbase;
  792. unsigned long save;
  793. unsigned long val;
  794. unsigned long ddr;
  795. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  796. __func__, chip, offset, value);
  797. spin_lock_irqsave(&smgpio->lock, save);
  798. val = smc501_readl(regs + SM501_GPIO_DATA_LOW);
  799. if (value)
  800. val |= bit;
  801. else
  802. val &= ~bit;
  803. smc501_writel(val, regs);
  804. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  805. smc501_writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  806. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  807. smc501_writel(val, regs + SM501_GPIO_DATA_LOW);
  808. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  809. spin_unlock_irqrestore(&smgpio->lock, save);
  810. return 0;
  811. }
  812. static const struct gpio_chip gpio_chip_template = {
  813. .ngpio = 32,
  814. .direction_input = sm501_gpio_input,
  815. .direction_output = sm501_gpio_output,
  816. .set = sm501_gpio_set,
  817. .get = sm501_gpio_get,
  818. };
  819. static int sm501_gpio_register_chip(struct sm501_devdata *sm,
  820. struct sm501_gpio *gpio,
  821. struct sm501_gpio_chip *chip)
  822. {
  823. struct sm501_platdata *pdata = sm->platdata;
  824. struct gpio_chip *gchip = &chip->gpio;
  825. int base = pdata->gpio_base;
  826. chip->gpio = gpio_chip_template;
  827. if (chip == &gpio->high) {
  828. if (base > 0)
  829. base += 32;
  830. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  831. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  832. gchip->label = "SM501-HIGH";
  833. } else {
  834. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  835. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  836. gchip->label = "SM501-LOW";
  837. }
  838. gchip->base = base;
  839. chip->ourgpio = gpio;
  840. return gpiochip_add_data(gchip, chip);
  841. }
  842. static int sm501_register_gpio(struct sm501_devdata *sm)
  843. {
  844. struct sm501_gpio *gpio = &sm->gpio;
  845. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  846. int ret;
  847. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  848. (unsigned long long)iobase);
  849. spin_lock_init(&gpio->lock);
  850. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  851. if (!gpio->regs_res) {
  852. dev_err(sm->dev, "gpio: failed to request region\n");
  853. return -ENXIO;
  854. }
  855. gpio->regs = ioremap(iobase, 0x20);
  856. if (!gpio->regs) {
  857. dev_err(sm->dev, "gpio: failed to remap registers\n");
  858. ret = -ENXIO;
  859. goto err_claimed;
  860. }
  861. /* Register both our chips. */
  862. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  863. if (ret) {
  864. dev_err(sm->dev, "failed to add low chip\n");
  865. goto err_mapped;
  866. }
  867. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  868. if (ret) {
  869. dev_err(sm->dev, "failed to add high chip\n");
  870. goto err_low_chip;
  871. }
  872. gpio->registered = 1;
  873. return 0;
  874. err_low_chip:
  875. gpiochip_remove(&gpio->low.gpio);
  876. err_mapped:
  877. iounmap(gpio->regs);
  878. err_claimed:
  879. release_resource(gpio->regs_res);
  880. kfree(gpio->regs_res);
  881. return ret;
  882. }
  883. static void sm501_gpio_remove(struct sm501_devdata *sm)
  884. {
  885. struct sm501_gpio *gpio = &sm->gpio;
  886. if (!sm->gpio.registered)
  887. return;
  888. gpiochip_remove(&gpio->low.gpio);
  889. gpiochip_remove(&gpio->high.gpio);
  890. iounmap(gpio->regs);
  891. release_resource(gpio->regs_res);
  892. kfree(gpio->regs_res);
  893. }
  894. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  895. {
  896. return sm->gpio.registered;
  897. }
  898. #else
  899. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  900. {
  901. return 0;
  902. }
  903. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  904. {
  905. }
  906. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  907. {
  908. return 0;
  909. }
  910. #endif
  911. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  912. struct sm501_platdata_gpio_i2c *iic)
  913. {
  914. struct i2c_gpio_platform_data *icd;
  915. struct platform_device *pdev;
  916. struct gpiod_lookup_table *lookup;
  917. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  918. sizeof(struct i2c_gpio_platform_data));
  919. if (!pdev)
  920. return -ENOMEM;
  921. /* Create a gpiod lookup using gpiochip-local offsets */
  922. lookup = devm_kzalloc(&pdev->dev,
  923. sizeof(*lookup) + 3 * sizeof(struct gpiod_lookup),
  924. GFP_KERNEL);
  925. lookup->dev_id = "i2c-gpio";
  926. if (iic->pin_sda < 32)
  927. lookup->table[0].chip_label = "SM501-LOW";
  928. else
  929. lookup->table[0].chip_label = "SM501-HIGH";
  930. lookup->table[0].chip_hwnum = iic->pin_sda % 32;
  931. lookup->table[0].con_id = NULL;
  932. lookup->table[0].idx = 0;
  933. lookup->table[0].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
  934. if (iic->pin_scl < 32)
  935. lookup->table[1].chip_label = "SM501-LOW";
  936. else
  937. lookup->table[1].chip_label = "SM501-HIGH";
  938. lookup->table[1].chip_hwnum = iic->pin_scl % 32;
  939. lookup->table[1].con_id = NULL;
  940. lookup->table[1].idx = 1;
  941. lookup->table[1].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
  942. gpiod_add_lookup_table(lookup);
  943. icd = dev_get_platdata(&pdev->dev);
  944. icd->timeout = iic->timeout;
  945. icd->udelay = iic->udelay;
  946. /* note, we can't use either of the pin numbers, as the i2c-gpio
  947. * driver uses the platform.id field to generate the bus number
  948. * to register with the i2c core; The i2c core doesn't have enough
  949. * entries to deal with anything we currently use.
  950. */
  951. pdev->id = iic->bus_num;
  952. dev_info(sm->dev, "registering i2c-%d: sda=%d, scl=%d\n",
  953. iic->bus_num,
  954. iic->pin_sda, iic->pin_scl);
  955. return sm501_register_device(sm, pdev);
  956. }
  957. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  958. struct sm501_platdata *pdata)
  959. {
  960. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  961. int index;
  962. int ret;
  963. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  964. ret = sm501_register_gpio_i2c_instance(sm, iic);
  965. if (ret < 0)
  966. return ret;
  967. }
  968. return 0;
  969. }
  970. /* sm501_dbg_regs
  971. *
  972. * Debug attribute to attach to parent device to show core registers
  973. */
  974. static ssize_t sm501_dbg_regs(struct device *dev,
  975. struct device_attribute *attr, char *buff)
  976. {
  977. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  978. unsigned int reg;
  979. char *ptr = buff;
  980. int ret;
  981. for (reg = 0x00; reg < 0x70; reg += 4) {
  982. ret = sprintf(ptr, "%08x = %08x\n",
  983. reg, smc501_readl(sm->regs + reg));
  984. ptr += ret;
  985. }
  986. return ptr - buff;
  987. }
  988. static DEVICE_ATTR(dbg_regs, 0444, sm501_dbg_regs, NULL);
  989. /* sm501_init_reg
  990. *
  991. * Helper function for the init code to setup a register
  992. *
  993. * clear the bits which are set in r->mask, and then set
  994. * the bits set in r->set.
  995. */
  996. static inline void sm501_init_reg(struct sm501_devdata *sm,
  997. unsigned long reg,
  998. struct sm501_reg_init *r)
  999. {
  1000. unsigned long tmp;
  1001. tmp = smc501_readl(sm->regs + reg);
  1002. tmp &= ~r->mask;
  1003. tmp |= r->set;
  1004. smc501_writel(tmp, sm->regs + reg);
  1005. }
  1006. /* sm501_init_regs
  1007. *
  1008. * Setup core register values
  1009. */
  1010. static void sm501_init_regs(struct sm501_devdata *sm,
  1011. struct sm501_initdata *init)
  1012. {
  1013. sm501_misc_control(sm->dev,
  1014. init->misc_control.set,
  1015. init->misc_control.mask);
  1016. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1017. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1018. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1019. if (init->m1xclk) {
  1020. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1021. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1022. }
  1023. if (init->mclk) {
  1024. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1025. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1026. }
  1027. }
  1028. /* Check the PLL sources for the M1CLK and M1XCLK
  1029. *
  1030. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1031. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1032. * function. If this happens, then it is likely the SM501 will
  1033. * hang the system.
  1034. */
  1035. static int sm501_check_clocks(struct sm501_devdata *sm)
  1036. {
  1037. unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  1038. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1039. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1040. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1041. }
  1042. static unsigned int sm501_mem_local[] = {
  1043. [0] = 4*1024*1024,
  1044. [1] = 8*1024*1024,
  1045. [2] = 16*1024*1024,
  1046. [3] = 32*1024*1024,
  1047. [4] = 64*1024*1024,
  1048. [5] = 2*1024*1024,
  1049. };
  1050. /* sm501_init_dev
  1051. *
  1052. * Common init code for an SM501
  1053. */
  1054. static int sm501_init_dev(struct sm501_devdata *sm)
  1055. {
  1056. struct sm501_initdata *idata;
  1057. struct sm501_platdata *pdata;
  1058. resource_size_t mem_avail;
  1059. unsigned long dramctrl;
  1060. unsigned long devid;
  1061. int ret;
  1062. mutex_init(&sm->clock_lock);
  1063. spin_lock_init(&sm->reg_lock);
  1064. INIT_LIST_HEAD(&sm->devices);
  1065. devid = smc501_readl(sm->regs + SM501_DEVICEID);
  1066. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1067. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1068. return -EINVAL;
  1069. }
  1070. /* disable irqs */
  1071. smc501_writel(0, sm->regs + SM501_IRQ_MASK);
  1072. dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL);
  1073. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1074. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1075. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1076. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1077. sm501_dump_gate(sm);
  1078. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1079. if (ret)
  1080. dev_err(sm->dev, "failed to create debug regs file\n");
  1081. sm501_dump_clk(sm);
  1082. /* check to see if we have some device initialisation */
  1083. pdata = sm->platdata;
  1084. idata = pdata ? pdata->init : NULL;
  1085. if (idata) {
  1086. sm501_init_regs(sm, idata);
  1087. if (idata->devices & SM501_USE_USB_HOST)
  1088. sm501_register_usbhost(sm, &mem_avail);
  1089. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1090. sm501_register_uart(sm, idata->devices);
  1091. if (idata->devices & SM501_USE_GPIO)
  1092. sm501_register_gpio(sm);
  1093. }
  1094. if (pdata && pdata->gpio_i2c && pdata->gpio_i2c_nr > 0) {
  1095. if (!sm501_gpio_isregistered(sm))
  1096. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1097. else
  1098. sm501_register_gpio_i2c(sm, pdata);
  1099. }
  1100. ret = sm501_check_clocks(sm);
  1101. if (ret) {
  1102. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1103. "PLLs\n");
  1104. return -EINVAL;
  1105. }
  1106. /* always create a framebuffer */
  1107. sm501_register_display(sm, &mem_avail);
  1108. return 0;
  1109. }
  1110. static int sm501_plat_probe(struct platform_device *dev)
  1111. {
  1112. struct sm501_devdata *sm;
  1113. int ret;
  1114. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1115. if (!sm) {
  1116. ret = -ENOMEM;
  1117. goto err1;
  1118. }
  1119. sm->dev = &dev->dev;
  1120. sm->pdev_id = dev->id;
  1121. sm->platdata = dev_get_platdata(&dev->dev);
  1122. ret = platform_get_irq(dev, 0);
  1123. if (ret < 0) {
  1124. dev_err(&dev->dev, "failed to get irq resource\n");
  1125. goto err_res;
  1126. }
  1127. sm->irq = ret;
  1128. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1129. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1130. if (!sm->io_res || !sm->mem_res) {
  1131. dev_err(&dev->dev, "failed to get IO resource\n");
  1132. ret = -ENOENT;
  1133. goto err_res;
  1134. }
  1135. sm->regs_claim = request_mem_region(sm->io_res->start,
  1136. 0x100, "sm501");
  1137. if (!sm->regs_claim) {
  1138. dev_err(&dev->dev, "cannot claim registers\n");
  1139. ret = -EBUSY;
  1140. goto err_res;
  1141. }
  1142. platform_set_drvdata(dev, sm);
  1143. sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
  1144. if (!sm->regs) {
  1145. dev_err(&dev->dev, "cannot remap registers\n");
  1146. ret = -EIO;
  1147. goto err_claim;
  1148. }
  1149. return sm501_init_dev(sm);
  1150. err_claim:
  1151. release_resource(sm->regs_claim);
  1152. kfree(sm->regs_claim);
  1153. err_res:
  1154. kfree(sm);
  1155. err1:
  1156. return ret;
  1157. }
  1158. #ifdef CONFIG_PM
  1159. /* power management support */
  1160. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1161. {
  1162. struct sm501_platdata *pd = sm->platdata;
  1163. if (!pd)
  1164. return;
  1165. if (pd->get_power) {
  1166. if (pd->get_power(sm->dev) == on) {
  1167. dev_dbg(sm->dev, "is already %d\n", on);
  1168. return;
  1169. }
  1170. }
  1171. if (pd->set_power) {
  1172. dev_dbg(sm->dev, "setting power to %d\n", on);
  1173. pd->set_power(sm->dev, on);
  1174. sm501_mdelay(sm, 10);
  1175. }
  1176. }
  1177. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1178. {
  1179. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1180. sm->in_suspend = 1;
  1181. sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  1182. sm501_dump_regs(sm);
  1183. if (sm->platdata) {
  1184. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1185. sm501_set_power(sm, 0);
  1186. }
  1187. return 0;
  1188. }
  1189. static int sm501_plat_resume(struct platform_device *pdev)
  1190. {
  1191. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1192. sm501_set_power(sm, 1);
  1193. sm501_dump_regs(sm);
  1194. sm501_dump_gate(sm);
  1195. sm501_dump_clk(sm);
  1196. /* check to see if we are in the same state as when suspended */
  1197. if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1198. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1199. smc501_writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1200. /* our suspend causes the controller state to change,
  1201. * either by something attempting setup, power loss,
  1202. * or an external reset event on power change */
  1203. if (sm->platdata && sm->platdata->init) {
  1204. sm501_init_regs(sm, sm->platdata->init);
  1205. }
  1206. }
  1207. /* dump our state from resume */
  1208. sm501_dump_regs(sm);
  1209. sm501_dump_clk(sm);
  1210. sm->in_suspend = 0;
  1211. return 0;
  1212. }
  1213. #else
  1214. #define sm501_plat_suspend NULL
  1215. #define sm501_plat_resume NULL
  1216. #endif
  1217. /* Initialisation data for PCI devices */
  1218. static struct sm501_initdata sm501_pci_initdata = {
  1219. .gpio_high = {
  1220. .set = 0x3F000000, /* 24bit panel */
  1221. .mask = 0x0,
  1222. },
  1223. .misc_timing = {
  1224. .set = 0x010100, /* SDRAM timing */
  1225. .mask = 0x1F1F00,
  1226. },
  1227. .misc_control = {
  1228. .set = SM501_MISC_PNL_24BIT,
  1229. .mask = 0,
  1230. },
  1231. .devices = SM501_USE_ALL,
  1232. /* Errata AB-3 says that 72MHz is the fastest available
  1233. * for 33MHZ PCI with proper bus-mastering operation */
  1234. .mclk = 72 * MHZ,
  1235. .m1xclk = 144 * MHZ,
  1236. };
  1237. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1238. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1239. SM501FB_FLAG_USE_HWCURSOR |
  1240. SM501FB_FLAG_USE_HWACCEL |
  1241. SM501FB_FLAG_DISABLE_AT_EXIT),
  1242. };
  1243. static struct sm501_platdata_fb sm501_fb_pdata = {
  1244. .fb_route = SM501_FB_OWN,
  1245. .fb_crt = &sm501_pdata_fbsub,
  1246. .fb_pnl = &sm501_pdata_fbsub,
  1247. };
  1248. static struct sm501_platdata sm501_pci_platdata = {
  1249. .init = &sm501_pci_initdata,
  1250. .fb = &sm501_fb_pdata,
  1251. .gpio_base = -1,
  1252. };
  1253. static int sm501_pci_probe(struct pci_dev *dev,
  1254. const struct pci_device_id *id)
  1255. {
  1256. struct sm501_devdata *sm;
  1257. int err;
  1258. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1259. if (!sm) {
  1260. err = -ENOMEM;
  1261. goto err1;
  1262. }
  1263. /* set a default set of platform data */
  1264. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1265. /* set a hopefully unique id for our child platform devices */
  1266. sm->pdev_id = 32 + dev->devfn;
  1267. pci_set_drvdata(dev, sm);
  1268. err = pci_enable_device(dev);
  1269. if (err) {
  1270. dev_err(&dev->dev, "cannot enable device\n");
  1271. goto err2;
  1272. }
  1273. sm->dev = &dev->dev;
  1274. sm->irq = dev->irq;
  1275. #ifdef __BIG_ENDIAN
  1276. /* if the system is big-endian, we most probably have a
  1277. * translation in the IO layer making the PCI bus little endian
  1278. * so make the framebuffer swapped pixels */
  1279. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1280. #endif
  1281. /* check our resources */
  1282. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1283. dev_err(&dev->dev, "region #0 is not memory?\n");
  1284. err = -EINVAL;
  1285. goto err3;
  1286. }
  1287. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1288. dev_err(&dev->dev, "region #1 is not memory?\n");
  1289. err = -EINVAL;
  1290. goto err3;
  1291. }
  1292. /* make our resources ready for sharing */
  1293. sm->io_res = &dev->resource[1];
  1294. sm->mem_res = &dev->resource[0];
  1295. sm->regs_claim = request_mem_region(sm->io_res->start,
  1296. 0x100, "sm501");
  1297. if (!sm->regs_claim) {
  1298. dev_err(&dev->dev, "cannot claim registers\n");
  1299. err= -EBUSY;
  1300. goto err3;
  1301. }
  1302. sm->regs = pci_ioremap_bar(dev, 1);
  1303. if (!sm->regs) {
  1304. dev_err(&dev->dev, "cannot remap registers\n");
  1305. err = -EIO;
  1306. goto err4;
  1307. }
  1308. sm501_init_dev(sm);
  1309. return 0;
  1310. err4:
  1311. release_resource(sm->regs_claim);
  1312. kfree(sm->regs_claim);
  1313. err3:
  1314. pci_disable_device(dev);
  1315. err2:
  1316. kfree(sm);
  1317. err1:
  1318. return err;
  1319. }
  1320. static void sm501_remove_sub(struct sm501_devdata *sm,
  1321. struct sm501_device *smdev)
  1322. {
  1323. list_del(&smdev->list);
  1324. platform_device_unregister(&smdev->pdev);
  1325. }
  1326. static void sm501_dev_remove(struct sm501_devdata *sm)
  1327. {
  1328. struct sm501_device *smdev, *tmp;
  1329. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1330. sm501_remove_sub(sm, smdev);
  1331. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1332. sm501_gpio_remove(sm);
  1333. }
  1334. static void sm501_pci_remove(struct pci_dev *dev)
  1335. {
  1336. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1337. sm501_dev_remove(sm);
  1338. iounmap(sm->regs);
  1339. release_resource(sm->regs_claim);
  1340. kfree(sm->regs_claim);
  1341. pci_disable_device(dev);
  1342. }
  1343. static int sm501_plat_remove(struct platform_device *dev)
  1344. {
  1345. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1346. sm501_dev_remove(sm);
  1347. iounmap(sm->regs);
  1348. release_resource(sm->regs_claim);
  1349. kfree(sm->regs_claim);
  1350. return 0;
  1351. }
  1352. static const struct pci_device_id sm501_pci_tbl[] = {
  1353. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1354. { 0, },
  1355. };
  1356. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1357. static struct pci_driver sm501_pci_driver = {
  1358. .name = "sm501",
  1359. .id_table = sm501_pci_tbl,
  1360. .probe = sm501_pci_probe,
  1361. .remove = sm501_pci_remove,
  1362. };
  1363. MODULE_ALIAS("platform:sm501");
  1364. static const struct of_device_id of_sm501_match_tbl[] = {
  1365. { .compatible = "smi,sm501", },
  1366. { /* end */ }
  1367. };
  1368. MODULE_DEVICE_TABLE(of, of_sm501_match_tbl);
  1369. static struct platform_driver sm501_plat_driver = {
  1370. .driver = {
  1371. .name = "sm501",
  1372. .of_match_table = of_sm501_match_tbl,
  1373. },
  1374. .probe = sm501_plat_probe,
  1375. .remove = sm501_plat_remove,
  1376. .suspend = sm501_plat_suspend,
  1377. .resume = sm501_plat_resume,
  1378. };
  1379. static int __init sm501_base_init(void)
  1380. {
  1381. platform_driver_register(&sm501_plat_driver);
  1382. return pci_register_driver(&sm501_pci_driver);
  1383. }
  1384. static void __exit sm501_base_exit(void)
  1385. {
  1386. platform_driver_unregister(&sm501_plat_driver);
  1387. pci_unregister_driver(&sm501_pci_driver);
  1388. }
  1389. module_init(sm501_base_init);
  1390. module_exit(sm501_base_exit);
  1391. MODULE_DESCRIPTION("SM501 Core Driver");
  1392. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1393. MODULE_LICENSE("GPL v2");