tda998x_drv.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416
  1. /*
  2. * Copyright (C) 2012 Texas Instruments
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include <linux/hdmi.h>
  18. #include <linux/module.h>
  19. #include <linux/irq.h>
  20. #include <sound/asoundef.h>
  21. #include <drm/drmP.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_encoder_slave.h>
  24. #include <drm/drm_edid.h>
  25. #include <drm/i2c/tda998x.h>
  26. #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
  27. struct tda998x_priv {
  28. struct i2c_client *cec;
  29. struct i2c_client *hdmi;
  30. uint16_t rev;
  31. uint8_t current_page;
  32. int dpms;
  33. bool is_hdmi_sink;
  34. u8 vip_cntrl_0;
  35. u8 vip_cntrl_1;
  36. u8 vip_cntrl_2;
  37. struct tda998x_encoder_params params;
  38. wait_queue_head_t wq_edid;
  39. volatile int wq_edid_wait;
  40. struct drm_encoder *encoder;
  41. };
  42. #define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
  43. /* The TDA9988 series of devices use a paged register scheme.. to simplify
  44. * things we encode the page # in upper bits of the register #. To read/
  45. * write a given register, we need to make sure CURPAGE register is set
  46. * appropriately. Which implies reads/writes are not atomic. Fun!
  47. */
  48. #define REG(page, addr) (((page) << 8) | (addr))
  49. #define REG2ADDR(reg) ((reg) & 0xff)
  50. #define REG2PAGE(reg) (((reg) >> 8) & 0xff)
  51. #define REG_CURPAGE 0xff /* write */
  52. /* Page 00h: General Control */
  53. #define REG_VERSION_LSB REG(0x00, 0x00) /* read */
  54. #define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
  55. # define MAIN_CNTRL0_SR (1 << 0)
  56. # define MAIN_CNTRL0_DECS (1 << 1)
  57. # define MAIN_CNTRL0_DEHS (1 << 2)
  58. # define MAIN_CNTRL0_CECS (1 << 3)
  59. # define MAIN_CNTRL0_CEHS (1 << 4)
  60. # define MAIN_CNTRL0_SCALER (1 << 7)
  61. #define REG_VERSION_MSB REG(0x00, 0x02) /* read */
  62. #define REG_SOFTRESET REG(0x00, 0x0a) /* write */
  63. # define SOFTRESET_AUDIO (1 << 0)
  64. # define SOFTRESET_I2C_MASTER (1 << 1)
  65. #define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
  66. #define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
  67. #define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
  68. # define I2C_MASTER_DIS_MM (1 << 0)
  69. # define I2C_MASTER_DIS_FILT (1 << 1)
  70. # define I2C_MASTER_APP_STRT_LAT (1 << 2)
  71. #define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
  72. # define FEAT_POWERDOWN_SPDIF (1 << 3)
  73. #define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
  74. #define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
  75. #define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
  76. # define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
  77. #define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
  78. #define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
  79. #define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
  80. #define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
  81. #define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
  82. #define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
  83. # define VIP_CNTRL_0_MIRR_A (1 << 7)
  84. # define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
  85. # define VIP_CNTRL_0_MIRR_B (1 << 3)
  86. # define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
  87. #define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
  88. # define VIP_CNTRL_1_MIRR_C (1 << 7)
  89. # define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
  90. # define VIP_CNTRL_1_MIRR_D (1 << 3)
  91. # define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
  92. #define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
  93. # define VIP_CNTRL_2_MIRR_E (1 << 7)
  94. # define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
  95. # define VIP_CNTRL_2_MIRR_F (1 << 3)
  96. # define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
  97. #define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
  98. # define VIP_CNTRL_3_X_TGL (1 << 0)
  99. # define VIP_CNTRL_3_H_TGL (1 << 1)
  100. # define VIP_CNTRL_3_V_TGL (1 << 2)
  101. # define VIP_CNTRL_3_EMB (1 << 3)
  102. # define VIP_CNTRL_3_SYNC_DE (1 << 4)
  103. # define VIP_CNTRL_3_SYNC_HS (1 << 5)
  104. # define VIP_CNTRL_3_DE_INT (1 << 6)
  105. # define VIP_CNTRL_3_EDGE (1 << 7)
  106. #define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
  107. # define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
  108. # define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
  109. # define VIP_CNTRL_4_CCIR656 (1 << 4)
  110. # define VIP_CNTRL_4_656_ALT (1 << 5)
  111. # define VIP_CNTRL_4_TST_656 (1 << 6)
  112. # define VIP_CNTRL_4_TST_PAT (1 << 7)
  113. #define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
  114. # define VIP_CNTRL_5_CKCASE (1 << 0)
  115. # define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
  116. #define REG_MUX_AP REG(0x00, 0x26) /* read/write */
  117. # define MUX_AP_SELECT_I2S 0x64
  118. # define MUX_AP_SELECT_SPDIF 0x40
  119. #define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
  120. #define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
  121. # define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
  122. # define MAT_CONTRL_MAT_BP (1 << 2)
  123. #define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
  124. #define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
  125. #define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
  126. #define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
  127. #define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
  128. #define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
  129. #define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
  130. #define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
  131. #define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
  132. #define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
  133. #define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
  134. #define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
  135. #define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
  136. #define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
  137. #define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
  138. #define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
  139. #define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
  140. #define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
  141. #define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
  142. #define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
  143. #define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
  144. #define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
  145. #define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
  146. #define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
  147. #define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
  148. #define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
  149. #define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
  150. #define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
  151. #define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
  152. #define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
  153. #define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
  154. #define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
  155. #define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
  156. #define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
  157. #define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
  158. #define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
  159. #define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
  160. #define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
  161. #define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
  162. #define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
  163. #define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
  164. #define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
  165. # define TBG_CNTRL_0_TOP_TGL (1 << 0)
  166. # define TBG_CNTRL_0_TOP_SEL (1 << 1)
  167. # define TBG_CNTRL_0_DE_EXT (1 << 2)
  168. # define TBG_CNTRL_0_TOP_EXT (1 << 3)
  169. # define TBG_CNTRL_0_FRAME_DIS (1 << 5)
  170. # define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
  171. # define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
  172. #define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
  173. # define TBG_CNTRL_1_H_TGL (1 << 0)
  174. # define TBG_CNTRL_1_V_TGL (1 << 1)
  175. # define TBG_CNTRL_1_TGL_EN (1 << 2)
  176. # define TBG_CNTRL_1_X_EXT (1 << 3)
  177. # define TBG_CNTRL_1_H_EXT (1 << 4)
  178. # define TBG_CNTRL_1_V_EXT (1 << 5)
  179. # define TBG_CNTRL_1_DWIN_DIS (1 << 6)
  180. #define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
  181. #define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
  182. # define HVF_CNTRL_0_SM (1 << 7)
  183. # define HVF_CNTRL_0_RWB (1 << 6)
  184. # define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
  185. # define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
  186. #define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
  187. # define HVF_CNTRL_1_FOR (1 << 0)
  188. # define HVF_CNTRL_1_YUVBLK (1 << 1)
  189. # define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
  190. # define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
  191. # define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
  192. #define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
  193. #define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
  194. # define I2S_FORMAT(x) (((x) & 3) << 0)
  195. #define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
  196. # define AIP_CLKSEL_AIP_SPDIF (0 << 3)
  197. # define AIP_CLKSEL_AIP_I2S (1 << 3)
  198. # define AIP_CLKSEL_FS_ACLK (0 << 0)
  199. # define AIP_CLKSEL_FS_MCLK (1 << 0)
  200. # define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
  201. /* Page 02h: PLL settings */
  202. #define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
  203. # define PLL_SERIAL_1_SRL_FDN (1 << 0)
  204. # define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
  205. # define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
  206. #define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
  207. # define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
  208. # define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
  209. #define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
  210. # define PLL_SERIAL_3_SRL_CCIR (1 << 0)
  211. # define PLL_SERIAL_3_SRL_DE (1 << 2)
  212. # define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
  213. #define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
  214. #define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
  215. #define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
  216. #define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
  217. #define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
  218. #define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
  219. #define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
  220. #define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
  221. #define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
  222. # define AUDIO_DIV_SERCLK_1 0
  223. # define AUDIO_DIV_SERCLK_2 1
  224. # define AUDIO_DIV_SERCLK_4 2
  225. # define AUDIO_DIV_SERCLK_8 3
  226. # define AUDIO_DIV_SERCLK_16 4
  227. # define AUDIO_DIV_SERCLK_32 5
  228. #define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
  229. # define SEL_CLK_SEL_CLK1 (1 << 0)
  230. # define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
  231. # define SEL_CLK_ENA_SC_CLK (1 << 3)
  232. #define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
  233. /* Page 09h: EDID Control */
  234. #define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
  235. /* next 127 successive registers are the EDID block */
  236. #define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
  237. #define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
  238. #define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
  239. #define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
  240. #define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
  241. /* Page 10h: information frames and packets */
  242. #define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
  243. #define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
  244. #define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
  245. #define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
  246. #define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
  247. /* Page 11h: audio settings and content info packets */
  248. #define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
  249. # define AIP_CNTRL_0_RST_FIFO (1 << 0)
  250. # define AIP_CNTRL_0_SWAP (1 << 1)
  251. # define AIP_CNTRL_0_LAYOUT (1 << 2)
  252. # define AIP_CNTRL_0_ACR_MAN (1 << 5)
  253. # define AIP_CNTRL_0_RST_CTS (1 << 6)
  254. #define REG_CA_I2S REG(0x11, 0x01) /* read/write */
  255. # define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
  256. # define CA_I2S_HBR_CHSTAT (1 << 6)
  257. #define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
  258. #define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
  259. #define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
  260. #define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
  261. #define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
  262. #define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
  263. #define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
  264. #define REG_CTS_N REG(0x11, 0x0c) /* read/write */
  265. # define CTS_N_K(x) (((x) & 7) << 0)
  266. # define CTS_N_M(x) (((x) & 3) << 4)
  267. #define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
  268. # define ENC_CNTRL_RST_ENC (1 << 0)
  269. # define ENC_CNTRL_RST_SEL (1 << 1)
  270. # define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
  271. #define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
  272. # define DIP_FLAGS_ACR (1 << 0)
  273. # define DIP_FLAGS_GC (1 << 1)
  274. #define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
  275. # define DIP_IF_FLAGS_IF1 (1 << 1)
  276. # define DIP_IF_FLAGS_IF2 (1 << 2)
  277. # define DIP_IF_FLAGS_IF3 (1 << 3)
  278. # define DIP_IF_FLAGS_IF4 (1 << 4)
  279. # define DIP_IF_FLAGS_IF5 (1 << 5)
  280. #define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
  281. /* Page 12h: HDCP and OTP */
  282. #define REG_TX3 REG(0x12, 0x9a) /* read/write */
  283. #define REG_TX4 REG(0x12, 0x9b) /* read/write */
  284. # define TX4_PD_RAM (1 << 1)
  285. #define REG_TX33 REG(0x12, 0xb8) /* read/write */
  286. # define TX33_HDMI (1 << 1)
  287. /* Page 13h: Gamut related metadata packets */
  288. /* CEC registers: (not paged)
  289. */
  290. #define REG_CEC_INTSTATUS 0xee /* read */
  291. # define CEC_INTSTATUS_CEC (1 << 0)
  292. # define CEC_INTSTATUS_HDMI (1 << 1)
  293. #define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
  294. # define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
  295. # define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
  296. # define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
  297. # define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
  298. #define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
  299. #define REG_CEC_RXSHPDINT 0xfd /* read */
  300. #define REG_CEC_RXSHPDLEV 0xfe /* read */
  301. # define CEC_RXSHPDLEV_RXSENS (1 << 0)
  302. # define CEC_RXSHPDLEV_HPD (1 << 1)
  303. #define REG_CEC_ENAMODS 0xff /* read/write */
  304. # define CEC_ENAMODS_DIS_FRO (1 << 6)
  305. # define CEC_ENAMODS_DIS_CCLK (1 << 5)
  306. # define CEC_ENAMODS_EN_RXSENS (1 << 2)
  307. # define CEC_ENAMODS_EN_HDMI (1 << 1)
  308. # define CEC_ENAMODS_EN_CEC (1 << 0)
  309. /* Device versions: */
  310. #define TDA9989N2 0x0101
  311. #define TDA19989 0x0201
  312. #define TDA19989N2 0x0202
  313. #define TDA19988 0x0301
  314. static void
  315. cec_write(struct tda998x_priv *priv, uint16_t addr, uint8_t val)
  316. {
  317. struct i2c_client *client = priv->cec;
  318. uint8_t buf[] = {addr, val};
  319. int ret;
  320. ret = i2c_master_send(client, buf, sizeof(buf));
  321. if (ret < 0)
  322. dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
  323. }
  324. static uint8_t
  325. cec_read(struct tda998x_priv *priv, uint8_t addr)
  326. {
  327. struct i2c_client *client = priv->cec;
  328. uint8_t val;
  329. int ret;
  330. ret = i2c_master_send(client, &addr, sizeof(addr));
  331. if (ret < 0)
  332. goto fail;
  333. ret = i2c_master_recv(client, &val, sizeof(val));
  334. if (ret < 0)
  335. goto fail;
  336. return val;
  337. fail:
  338. dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
  339. return 0;
  340. }
  341. static int
  342. set_page(struct tda998x_priv *priv, uint16_t reg)
  343. {
  344. if (REG2PAGE(reg) != priv->current_page) {
  345. struct i2c_client *client = priv->hdmi;
  346. uint8_t buf[] = {
  347. REG_CURPAGE, REG2PAGE(reg)
  348. };
  349. int ret = i2c_master_send(client, buf, sizeof(buf));
  350. if (ret < 0) {
  351. dev_err(&client->dev, "setpage %04x err %d\n",
  352. reg, ret);
  353. return ret;
  354. }
  355. priv->current_page = REG2PAGE(reg);
  356. }
  357. return 0;
  358. }
  359. static int
  360. reg_read_range(struct tda998x_priv *priv, uint16_t reg, char *buf, int cnt)
  361. {
  362. struct i2c_client *client = priv->hdmi;
  363. uint8_t addr = REG2ADDR(reg);
  364. int ret;
  365. ret = set_page(priv, reg);
  366. if (ret < 0)
  367. return ret;
  368. ret = i2c_master_send(client, &addr, sizeof(addr));
  369. if (ret < 0)
  370. goto fail;
  371. ret = i2c_master_recv(client, buf, cnt);
  372. if (ret < 0)
  373. goto fail;
  374. return ret;
  375. fail:
  376. dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
  377. return ret;
  378. }
  379. static void
  380. reg_write_range(struct tda998x_priv *priv, uint16_t reg, uint8_t *p, int cnt)
  381. {
  382. struct i2c_client *client = priv->hdmi;
  383. uint8_t buf[cnt+1];
  384. int ret;
  385. buf[0] = REG2ADDR(reg);
  386. memcpy(&buf[1], p, cnt);
  387. ret = set_page(priv, reg);
  388. if (ret < 0)
  389. return;
  390. ret = i2c_master_send(client, buf, cnt + 1);
  391. if (ret < 0)
  392. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  393. }
  394. static int
  395. reg_read(struct tda998x_priv *priv, uint16_t reg)
  396. {
  397. uint8_t val = 0;
  398. int ret;
  399. ret = reg_read_range(priv, reg, &val, sizeof(val));
  400. if (ret < 0)
  401. return ret;
  402. return val;
  403. }
  404. static void
  405. reg_write(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  406. {
  407. struct i2c_client *client = priv->hdmi;
  408. uint8_t buf[] = {REG2ADDR(reg), val};
  409. int ret;
  410. ret = set_page(priv, reg);
  411. if (ret < 0)
  412. return;
  413. ret = i2c_master_send(client, buf, sizeof(buf));
  414. if (ret < 0)
  415. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  416. }
  417. static void
  418. reg_write16(struct tda998x_priv *priv, uint16_t reg, uint16_t val)
  419. {
  420. struct i2c_client *client = priv->hdmi;
  421. uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
  422. int ret;
  423. ret = set_page(priv, reg);
  424. if (ret < 0)
  425. return;
  426. ret = i2c_master_send(client, buf, sizeof(buf));
  427. if (ret < 0)
  428. dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
  429. }
  430. static void
  431. reg_set(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  432. {
  433. int old_val;
  434. old_val = reg_read(priv, reg);
  435. if (old_val >= 0)
  436. reg_write(priv, reg, old_val | val);
  437. }
  438. static void
  439. reg_clear(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
  440. {
  441. int old_val;
  442. old_val = reg_read(priv, reg);
  443. if (old_val >= 0)
  444. reg_write(priv, reg, old_val & ~val);
  445. }
  446. static void
  447. tda998x_reset(struct tda998x_priv *priv)
  448. {
  449. /* reset audio and i2c master: */
  450. reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
  451. msleep(50);
  452. reg_write(priv, REG_SOFTRESET, 0);
  453. msleep(50);
  454. /* reset transmitter: */
  455. reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  456. reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
  457. /* PLL registers common configuration */
  458. reg_write(priv, REG_PLL_SERIAL_1, 0x00);
  459. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
  460. reg_write(priv, REG_PLL_SERIAL_3, 0x00);
  461. reg_write(priv, REG_SERIALIZER, 0x00);
  462. reg_write(priv, REG_BUFFER_OUT, 0x00);
  463. reg_write(priv, REG_PLL_SCG1, 0x00);
  464. reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
  465. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  466. reg_write(priv, REG_PLL_SCGN1, 0xfa);
  467. reg_write(priv, REG_PLL_SCGN2, 0x00);
  468. reg_write(priv, REG_PLL_SCGR1, 0x5b);
  469. reg_write(priv, REG_PLL_SCGR2, 0x00);
  470. reg_write(priv, REG_PLL_SCG2, 0x10);
  471. /* Write the default value MUX register */
  472. reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
  473. }
  474. /*
  475. * only 2 interrupts may occur: screen plug/unplug and EDID read
  476. */
  477. static irqreturn_t tda998x_irq_thread(int irq, void *data)
  478. {
  479. struct tda998x_priv *priv = data;
  480. u8 sta, cec, lvl, flag0, flag1, flag2;
  481. if (!priv)
  482. return IRQ_HANDLED;
  483. sta = cec_read(priv, REG_CEC_INTSTATUS);
  484. cec = cec_read(priv, REG_CEC_RXSHPDINT);
  485. lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
  486. flag0 = reg_read(priv, REG_INT_FLAGS_0);
  487. flag1 = reg_read(priv, REG_INT_FLAGS_1);
  488. flag2 = reg_read(priv, REG_INT_FLAGS_2);
  489. DRM_DEBUG_DRIVER(
  490. "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
  491. sta, cec, lvl, flag0, flag1, flag2);
  492. if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
  493. priv->wq_edid_wait = 0;
  494. wake_up(&priv->wq_edid);
  495. } else if (cec != 0) { /* HPD change */
  496. if (priv->encoder && priv->encoder->dev)
  497. drm_helper_hpd_irq_event(priv->encoder->dev);
  498. }
  499. return IRQ_HANDLED;
  500. }
  501. static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
  502. {
  503. uint8_t sum = 0;
  504. while (bytes--)
  505. sum += *buf++;
  506. return (255 - sum) + 1;
  507. }
  508. #define HB(x) (x)
  509. #define PB(x) (HB(2) + 1 + (x))
  510. static void
  511. tda998x_write_if(struct tda998x_priv *priv, uint8_t bit, uint16_t addr,
  512. uint8_t *buf, size_t size)
  513. {
  514. buf[PB(0)] = tda998x_cksum(buf, size);
  515. reg_clear(priv, REG_DIP_IF_FLAGS, bit);
  516. reg_write_range(priv, addr, buf, size);
  517. reg_set(priv, REG_DIP_IF_FLAGS, bit);
  518. }
  519. static void
  520. tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
  521. {
  522. u8 buf[PB(HDMI_AUDIO_INFOFRAME_SIZE) + 1];
  523. memset(buf, 0, sizeof(buf));
  524. buf[HB(0)] = HDMI_INFOFRAME_TYPE_AUDIO;
  525. buf[HB(1)] = 0x01;
  526. buf[HB(2)] = HDMI_AUDIO_INFOFRAME_SIZE;
  527. buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
  528. buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
  529. buf[PB(4)] = p->audio_frame[4];
  530. buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
  531. tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
  532. sizeof(buf));
  533. }
  534. static void
  535. tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
  536. {
  537. u8 buf[PB(HDMI_AVI_INFOFRAME_SIZE) + 1];
  538. memset(buf, 0, sizeof(buf));
  539. buf[HB(0)] = HDMI_INFOFRAME_TYPE_AVI;
  540. buf[HB(1)] = 0x02;
  541. buf[HB(2)] = HDMI_AVI_INFOFRAME_SIZE;
  542. buf[PB(1)] = HDMI_SCAN_MODE_UNDERSCAN;
  543. buf[PB(2)] = HDMI_ACTIVE_ASPECT_PICTURE;
  544. buf[PB(3)] = HDMI_QUANTIZATION_RANGE_FULL << 2;
  545. buf[PB(4)] = drm_match_cea_mode(mode);
  546. tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf,
  547. sizeof(buf));
  548. }
  549. static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
  550. {
  551. if (on) {
  552. reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  553. reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
  554. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  555. } else {
  556. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  557. }
  558. }
  559. static void
  560. tda998x_configure_audio(struct tda998x_priv *priv,
  561. struct drm_display_mode *mode, struct tda998x_encoder_params *p)
  562. {
  563. uint8_t buf[6], clksel_aip, clksel_fs, cts_n, adiv;
  564. uint32_t n;
  565. /* Enable audio ports */
  566. reg_write(priv, REG_ENA_AP, p->audio_cfg);
  567. reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
  568. /* Set audio input source */
  569. switch (p->audio_format) {
  570. case AFMT_SPDIF:
  571. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
  572. clksel_aip = AIP_CLKSEL_AIP_SPDIF;
  573. clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
  574. cts_n = CTS_N_M(3) | CTS_N_K(3);
  575. break;
  576. case AFMT_I2S:
  577. reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
  578. clksel_aip = AIP_CLKSEL_AIP_I2S;
  579. clksel_fs = AIP_CLKSEL_FS_ACLK;
  580. cts_n = CTS_N_M(3) | CTS_N_K(3);
  581. break;
  582. default:
  583. BUG();
  584. return;
  585. }
  586. reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
  587. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT);
  588. /* Enable automatic CTS generation */
  589. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_ACR_MAN);
  590. reg_write(priv, REG_CTS_N, cts_n);
  591. /*
  592. * Audio input somehow depends on HDMI line rate which is
  593. * related to pixclk. Testing showed that modes with pixclk
  594. * >100MHz need a larger divider while <40MHz need the default.
  595. * There is no detailed info in the datasheet, so we just
  596. * assume 100MHz requires larger divider.
  597. */
  598. if (mode->clock > 100000)
  599. adiv = AUDIO_DIV_SERCLK_16;
  600. else
  601. adiv = AUDIO_DIV_SERCLK_8;
  602. reg_write(priv, REG_AUDIO_DIV, adiv);
  603. /*
  604. * This is the approximate value of N, which happens to be
  605. * the recommended values for non-coherent clocks.
  606. */
  607. n = 128 * p->audio_sample_rate / 1000;
  608. /* Write the CTS and N values */
  609. buf[0] = 0x44;
  610. buf[1] = 0x42;
  611. buf[2] = 0x01;
  612. buf[3] = n;
  613. buf[4] = n >> 8;
  614. buf[5] = n >> 16;
  615. reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
  616. /* Set CTS clock reference */
  617. reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
  618. /* Reset CTS generator */
  619. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  620. reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
  621. /* Write the channel status */
  622. buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
  623. buf[1] = 0x00;
  624. buf[2] = IEC958_AES3_CON_FS_NOTID;
  625. buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
  626. IEC958_AES4_CON_MAX_WORDLEN_24;
  627. reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
  628. tda998x_audio_mute(priv, true);
  629. msleep(20);
  630. tda998x_audio_mute(priv, false);
  631. /* Write the audio information packet */
  632. tda998x_write_aif(priv, p);
  633. }
  634. /* DRM encoder functions */
  635. static void
  636. tda998x_encoder_set_config(struct drm_encoder *encoder, void *params)
  637. {
  638. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  639. struct tda998x_encoder_params *p = params;
  640. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
  641. (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
  642. VIP_CNTRL_0_SWAP_B(p->swap_b) |
  643. (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
  644. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
  645. (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
  646. VIP_CNTRL_1_SWAP_D(p->swap_d) |
  647. (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
  648. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
  649. (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
  650. VIP_CNTRL_2_SWAP_F(p->swap_f) |
  651. (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
  652. priv->params = *p;
  653. }
  654. static void
  655. tda998x_encoder_dpms(struct drm_encoder *encoder, int mode)
  656. {
  657. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  658. /* we only care about on or off: */
  659. if (mode != DRM_MODE_DPMS_ON)
  660. mode = DRM_MODE_DPMS_OFF;
  661. if (mode == priv->dpms)
  662. return;
  663. switch (mode) {
  664. case DRM_MODE_DPMS_ON:
  665. /* enable video ports, audio will be enabled later */
  666. reg_write(priv, REG_ENA_VP_0, 0xff);
  667. reg_write(priv, REG_ENA_VP_1, 0xff);
  668. reg_write(priv, REG_ENA_VP_2, 0xff);
  669. /* set muxing after enabling ports: */
  670. reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
  671. reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
  672. reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
  673. break;
  674. case DRM_MODE_DPMS_OFF:
  675. /* disable video ports */
  676. reg_write(priv, REG_ENA_VP_0, 0x00);
  677. reg_write(priv, REG_ENA_VP_1, 0x00);
  678. reg_write(priv, REG_ENA_VP_2, 0x00);
  679. break;
  680. }
  681. priv->dpms = mode;
  682. }
  683. static void
  684. tda998x_encoder_save(struct drm_encoder *encoder)
  685. {
  686. DBG("");
  687. }
  688. static void
  689. tda998x_encoder_restore(struct drm_encoder *encoder)
  690. {
  691. DBG("");
  692. }
  693. static bool
  694. tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
  695. const struct drm_display_mode *mode,
  696. struct drm_display_mode *adjusted_mode)
  697. {
  698. return true;
  699. }
  700. static int
  701. tda998x_encoder_mode_valid(struct drm_encoder *encoder,
  702. struct drm_display_mode *mode)
  703. {
  704. return MODE_OK;
  705. }
  706. static void
  707. tda998x_encoder_mode_set(struct drm_encoder *encoder,
  708. struct drm_display_mode *mode,
  709. struct drm_display_mode *adjusted_mode)
  710. {
  711. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  712. uint16_t ref_pix, ref_line, n_pix, n_line;
  713. uint16_t hs_pix_s, hs_pix_e;
  714. uint16_t vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
  715. uint16_t vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
  716. uint16_t vwin1_line_s, vwin1_line_e;
  717. uint16_t vwin2_line_s, vwin2_line_e;
  718. uint16_t de_pix_s, de_pix_e;
  719. uint8_t reg, div, rep;
  720. /*
  721. * Internally TDA998x is using ITU-R BT.656 style sync but
  722. * we get VESA style sync. TDA998x is using a reference pixel
  723. * relative to ITU to sync to the input frame and for output
  724. * sync generation. Currently, we are using reference detection
  725. * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
  726. * which is position of rising VS with coincident rising HS.
  727. *
  728. * Now there is some issues to take care of:
  729. * - HDMI data islands require sync-before-active
  730. * - TDA998x register values must be > 0 to be enabled
  731. * - REFLINE needs an additional offset of +1
  732. * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
  733. *
  734. * So we add +1 to all horizontal and vertical register values,
  735. * plus an additional +3 for REFPIX as we are using RGB input only.
  736. */
  737. n_pix = mode->htotal;
  738. n_line = mode->vtotal;
  739. hs_pix_e = mode->hsync_end - mode->hdisplay;
  740. hs_pix_s = mode->hsync_start - mode->hdisplay;
  741. de_pix_e = mode->htotal;
  742. de_pix_s = mode->htotal - mode->hdisplay;
  743. ref_pix = 3 + hs_pix_s;
  744. /*
  745. * Attached LCD controllers may generate broken sync. Allow
  746. * those to adjust the position of the rising VS edge by adding
  747. * HSKEW to ref_pix.
  748. */
  749. if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
  750. ref_pix += adjusted_mode->hskew;
  751. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
  752. ref_line = 1 + mode->vsync_start - mode->vdisplay;
  753. vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
  754. vwin1_line_e = vwin1_line_s + mode->vdisplay;
  755. vs1_pix_s = vs1_pix_e = hs_pix_s;
  756. vs1_line_s = mode->vsync_start - mode->vdisplay;
  757. vs1_line_e = vs1_line_s +
  758. mode->vsync_end - mode->vsync_start;
  759. vwin2_line_s = vwin2_line_e = 0;
  760. vs2_pix_s = vs2_pix_e = 0;
  761. vs2_line_s = vs2_line_e = 0;
  762. } else {
  763. ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
  764. vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
  765. vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
  766. vs1_pix_s = vs1_pix_e = hs_pix_s;
  767. vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
  768. vs1_line_e = vs1_line_s +
  769. (mode->vsync_end - mode->vsync_start)/2;
  770. vwin2_line_s = vwin1_line_s + mode->vtotal/2;
  771. vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
  772. vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
  773. vs2_line_s = vs1_line_s + mode->vtotal/2 ;
  774. vs2_line_e = vs2_line_s +
  775. (mode->vsync_end - mode->vsync_start)/2;
  776. }
  777. div = 148500 / mode->clock;
  778. if (div != 0) {
  779. div--;
  780. if (div > 3)
  781. div = 3;
  782. }
  783. /* mute the audio FIFO: */
  784. reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
  785. /* set HDMI HDCP mode off: */
  786. reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
  787. reg_clear(priv, REG_TX33, TX33_HDMI);
  788. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
  789. /* no pre-filter or interpolator: */
  790. reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
  791. HVF_CNTRL_0_INTPOL(0));
  792. reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
  793. reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
  794. VIP_CNTRL_4_BLC(0));
  795. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
  796. reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
  797. reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
  798. reg_write(priv, REG_SERIALIZER, 0);
  799. reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
  800. /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
  801. rep = 0;
  802. reg_write(priv, REG_RPT_CNTRL, 0);
  803. reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
  804. SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
  805. reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
  806. PLL_SERIAL_2_SRL_PR(rep));
  807. /* set color matrix bypass flag: */
  808. reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
  809. MAT_CONTRL_MAT_SC(1));
  810. /* set BIAS tmds value: */
  811. reg_write(priv, REG_ANA_GENERAL, 0x09);
  812. reg_write(priv, REG_TBG_CNTRL_0, 0);
  813. /*
  814. * Sync on rising HSYNC/VSYNC
  815. */
  816. reg = VIP_CNTRL_3_SYNC_HS;
  817. /*
  818. * TDA19988 requires high-active sync at input stage,
  819. * so invert low-active sync provided by master encoder here
  820. */
  821. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  822. reg |= VIP_CNTRL_3_H_TGL;
  823. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  824. reg |= VIP_CNTRL_3_V_TGL;
  825. reg_write(priv, REG_VIP_CNTRL_3, reg);
  826. reg_write(priv, REG_VIDFORMAT, 0x00);
  827. reg_write16(priv, REG_REFPIX_MSB, ref_pix);
  828. reg_write16(priv, REG_REFLINE_MSB, ref_line);
  829. reg_write16(priv, REG_NPIX_MSB, n_pix);
  830. reg_write16(priv, REG_NLINE_MSB, n_line);
  831. reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
  832. reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
  833. reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
  834. reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
  835. reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
  836. reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
  837. reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
  838. reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
  839. reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
  840. reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
  841. reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
  842. reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
  843. reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
  844. reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
  845. reg_write16(priv, REG_DE_START_MSB, de_pix_s);
  846. reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
  847. if (priv->rev == TDA19988) {
  848. /* let incoming pixels fill the active space (if any) */
  849. reg_write(priv, REG_ENABLE_SPACE, 0x00);
  850. }
  851. /*
  852. * Always generate sync polarity relative to input sync and
  853. * revert input stage toggled sync at output stage
  854. */
  855. reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
  856. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  857. reg |= TBG_CNTRL_1_H_TGL;
  858. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  859. reg |= TBG_CNTRL_1_V_TGL;
  860. reg_write(priv, REG_TBG_CNTRL_1, reg);
  861. /* must be last register set: */
  862. reg_write(priv, REG_TBG_CNTRL_0, 0);
  863. /* Only setup the info frames if the sink is HDMI */
  864. if (priv->is_hdmi_sink) {
  865. /* We need to turn HDMI HDCP stuff on to get audio through */
  866. reg &= ~TBG_CNTRL_1_DWIN_DIS;
  867. reg_write(priv, REG_TBG_CNTRL_1, reg);
  868. reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
  869. reg_set(priv, REG_TX33, TX33_HDMI);
  870. tda998x_write_avi(priv, adjusted_mode);
  871. if (priv->params.audio_cfg)
  872. tda998x_configure_audio(priv, adjusted_mode,
  873. &priv->params);
  874. }
  875. }
  876. static enum drm_connector_status
  877. tda998x_encoder_detect(struct drm_encoder *encoder,
  878. struct drm_connector *connector)
  879. {
  880. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  881. uint8_t val = cec_read(priv, REG_CEC_RXSHPDLEV);
  882. return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
  883. connector_status_disconnected;
  884. }
  885. static int
  886. read_edid_block(struct drm_encoder *encoder, uint8_t *buf, int blk)
  887. {
  888. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  889. uint8_t offset, segptr;
  890. int ret, i;
  891. offset = (blk & 1) ? 128 : 0;
  892. segptr = blk / 2;
  893. reg_write(priv, REG_DDC_ADDR, 0xa0);
  894. reg_write(priv, REG_DDC_OFFS, offset);
  895. reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
  896. reg_write(priv, REG_DDC_SEGM, segptr);
  897. /* enable reading EDID: */
  898. priv->wq_edid_wait = 1;
  899. reg_write(priv, REG_EDID_CTRL, 0x1);
  900. /* flag must be cleared by sw: */
  901. reg_write(priv, REG_EDID_CTRL, 0x0);
  902. /* wait for block read to complete: */
  903. if (priv->hdmi->irq) {
  904. i = wait_event_timeout(priv->wq_edid,
  905. !priv->wq_edid_wait,
  906. msecs_to_jiffies(100));
  907. if (i < 0) {
  908. dev_err(encoder->dev->dev, "read edid wait err %d\n", i);
  909. return i;
  910. }
  911. } else {
  912. for (i = 10; i > 0; i--) {
  913. msleep(10);
  914. ret = reg_read(priv, REG_INT_FLAGS_2);
  915. if (ret < 0)
  916. return ret;
  917. if (ret & INT_FLAGS_2_EDID_BLK_RD)
  918. break;
  919. }
  920. }
  921. if (i == 0) {
  922. dev_err(encoder->dev->dev, "read edid timeout\n");
  923. return -ETIMEDOUT;
  924. }
  925. ret = reg_read_range(priv, REG_EDID_DATA_0, buf, EDID_LENGTH);
  926. if (ret != EDID_LENGTH) {
  927. dev_err(encoder->dev->dev, "failed to read edid block %d: %d\n",
  928. blk, ret);
  929. return ret;
  930. }
  931. return 0;
  932. }
  933. static uint8_t *
  934. do_get_edid(struct drm_encoder *encoder)
  935. {
  936. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  937. int j, valid_extensions = 0;
  938. uint8_t *block, *new;
  939. bool print_bad_edid = drm_debug & DRM_UT_KMS;
  940. if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
  941. return NULL;
  942. if (priv->rev == TDA19988)
  943. reg_clear(priv, REG_TX4, TX4_PD_RAM);
  944. /* base block fetch */
  945. if (read_edid_block(encoder, block, 0))
  946. goto fail;
  947. if (!drm_edid_block_valid(block, 0, print_bad_edid))
  948. goto fail;
  949. /* if there's no extensions, we're done */
  950. if (block[0x7e] == 0)
  951. goto done;
  952. new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
  953. if (!new)
  954. goto fail;
  955. block = new;
  956. for (j = 1; j <= block[0x7e]; j++) {
  957. uint8_t *ext_block = block + (valid_extensions + 1) * EDID_LENGTH;
  958. if (read_edid_block(encoder, ext_block, j))
  959. goto fail;
  960. if (!drm_edid_block_valid(ext_block, j, print_bad_edid))
  961. goto fail;
  962. valid_extensions++;
  963. }
  964. if (valid_extensions != block[0x7e]) {
  965. block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
  966. block[0x7e] = valid_extensions;
  967. new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
  968. if (!new)
  969. goto fail;
  970. block = new;
  971. }
  972. done:
  973. if (priv->rev == TDA19988)
  974. reg_set(priv, REG_TX4, TX4_PD_RAM);
  975. return block;
  976. fail:
  977. if (priv->rev == TDA19988)
  978. reg_set(priv, REG_TX4, TX4_PD_RAM);
  979. dev_warn(encoder->dev->dev, "failed to read EDID\n");
  980. kfree(block);
  981. return NULL;
  982. }
  983. static int
  984. tda998x_encoder_get_modes(struct drm_encoder *encoder,
  985. struct drm_connector *connector)
  986. {
  987. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  988. struct edid *edid = (struct edid *)do_get_edid(encoder);
  989. int n = 0;
  990. if (edid) {
  991. drm_mode_connector_update_edid_property(connector, edid);
  992. n = drm_add_edid_modes(connector, edid);
  993. priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
  994. kfree(edid);
  995. }
  996. return n;
  997. }
  998. static int
  999. tda998x_encoder_create_resources(struct drm_encoder *encoder,
  1000. struct drm_connector *connector)
  1001. {
  1002. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  1003. if (priv->hdmi->irq)
  1004. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1005. else
  1006. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1007. DRM_CONNECTOR_POLL_DISCONNECT;
  1008. return 0;
  1009. }
  1010. static int
  1011. tda998x_encoder_set_property(struct drm_encoder *encoder,
  1012. struct drm_connector *connector,
  1013. struct drm_property *property,
  1014. uint64_t val)
  1015. {
  1016. DBG("");
  1017. return 0;
  1018. }
  1019. static void
  1020. tda998x_encoder_destroy(struct drm_encoder *encoder)
  1021. {
  1022. struct tda998x_priv *priv = to_tda998x_priv(encoder);
  1023. drm_i2c_encoder_destroy(encoder);
  1024. /* disable all IRQs and free the IRQ handler */
  1025. cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
  1026. reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1027. if (priv->hdmi->irq)
  1028. free_irq(priv->hdmi->irq, priv);
  1029. if (priv->cec)
  1030. i2c_unregister_device(priv->cec);
  1031. kfree(priv);
  1032. }
  1033. static struct drm_encoder_slave_funcs tda998x_encoder_funcs = {
  1034. .set_config = tda998x_encoder_set_config,
  1035. .destroy = tda998x_encoder_destroy,
  1036. .dpms = tda998x_encoder_dpms,
  1037. .save = tda998x_encoder_save,
  1038. .restore = tda998x_encoder_restore,
  1039. .mode_fixup = tda998x_encoder_mode_fixup,
  1040. .mode_valid = tda998x_encoder_mode_valid,
  1041. .mode_set = tda998x_encoder_mode_set,
  1042. .detect = tda998x_encoder_detect,
  1043. .get_modes = tda998x_encoder_get_modes,
  1044. .create_resources = tda998x_encoder_create_resources,
  1045. .set_property = tda998x_encoder_set_property,
  1046. };
  1047. /* I2C driver functions */
  1048. static int
  1049. tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
  1050. {
  1051. return 0;
  1052. }
  1053. static int
  1054. tda998x_remove(struct i2c_client *client)
  1055. {
  1056. return 0;
  1057. }
  1058. static int
  1059. tda998x_encoder_init(struct i2c_client *client,
  1060. struct drm_device *dev,
  1061. struct drm_encoder_slave *encoder_slave)
  1062. {
  1063. struct tda998x_priv *priv;
  1064. struct device_node *np = client->dev.of_node;
  1065. u32 video;
  1066. int rev_lo, rev_hi, ret;
  1067. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  1068. if (!priv)
  1069. return -ENOMEM;
  1070. priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
  1071. priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
  1072. priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
  1073. priv->current_page = 0xff;
  1074. priv->hdmi = client;
  1075. priv->cec = i2c_new_dummy(client->adapter, 0x34);
  1076. if (!priv->cec) {
  1077. kfree(priv);
  1078. return -ENODEV;
  1079. }
  1080. priv->encoder = &encoder_slave->base;
  1081. priv->dpms = DRM_MODE_DPMS_OFF;
  1082. encoder_slave->slave_priv = priv;
  1083. encoder_slave->slave_funcs = &tda998x_encoder_funcs;
  1084. /* wake up the device: */
  1085. cec_write(priv, REG_CEC_ENAMODS,
  1086. CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
  1087. tda998x_reset(priv);
  1088. /* read version: */
  1089. rev_lo = reg_read(priv, REG_VERSION_LSB);
  1090. rev_hi = reg_read(priv, REG_VERSION_MSB);
  1091. if (rev_lo < 0 || rev_hi < 0) {
  1092. ret = rev_lo < 0 ? rev_lo : rev_hi;
  1093. goto fail;
  1094. }
  1095. priv->rev = rev_lo | rev_hi << 8;
  1096. /* mask off feature bits: */
  1097. priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
  1098. switch (priv->rev) {
  1099. case TDA9989N2:
  1100. dev_info(&client->dev, "found TDA9989 n2");
  1101. break;
  1102. case TDA19989:
  1103. dev_info(&client->dev, "found TDA19989");
  1104. break;
  1105. case TDA19989N2:
  1106. dev_info(&client->dev, "found TDA19989 n2");
  1107. break;
  1108. case TDA19988:
  1109. dev_info(&client->dev, "found TDA19988");
  1110. break;
  1111. default:
  1112. dev_err(&client->dev, "found unsupported device: %04x\n",
  1113. priv->rev);
  1114. goto fail;
  1115. }
  1116. /* after reset, enable DDC: */
  1117. reg_write(priv, REG_DDC_DISABLE, 0x00);
  1118. /* set clock on DDC channel: */
  1119. reg_write(priv, REG_TX3, 39);
  1120. /* if necessary, disable multi-master: */
  1121. if (priv->rev == TDA19989)
  1122. reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
  1123. cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
  1124. CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
  1125. /* initialize the optional IRQ */
  1126. if (client->irq) {
  1127. int irqf_trigger;
  1128. /* init read EDID waitqueue */
  1129. init_waitqueue_head(&priv->wq_edid);
  1130. /* clear pending interrupts */
  1131. reg_read(priv, REG_INT_FLAGS_0);
  1132. reg_read(priv, REG_INT_FLAGS_1);
  1133. reg_read(priv, REG_INT_FLAGS_2);
  1134. irqf_trigger =
  1135. irqd_get_trigger_type(irq_get_irq_data(client->irq));
  1136. ret = request_threaded_irq(client->irq, NULL,
  1137. tda998x_irq_thread,
  1138. irqf_trigger | IRQF_ONESHOT,
  1139. "tda998x", priv);
  1140. if (ret) {
  1141. dev_err(&client->dev,
  1142. "failed to request IRQ#%u: %d\n",
  1143. client->irq, ret);
  1144. goto fail;
  1145. }
  1146. /* enable HPD irq */
  1147. cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
  1148. }
  1149. /* enable EDID read irq: */
  1150. reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
  1151. if (!np)
  1152. return 0; /* non-DT */
  1153. /* get the optional video properties */
  1154. ret = of_property_read_u32(np, "video-ports", &video);
  1155. if (ret == 0) {
  1156. priv->vip_cntrl_0 = video >> 16;
  1157. priv->vip_cntrl_1 = video >> 8;
  1158. priv->vip_cntrl_2 = video;
  1159. }
  1160. return 0;
  1161. fail:
  1162. /* if encoder_init fails, the encoder slave is never registered,
  1163. * so cleanup here:
  1164. */
  1165. if (priv->cec)
  1166. i2c_unregister_device(priv->cec);
  1167. kfree(priv);
  1168. encoder_slave->slave_priv = NULL;
  1169. encoder_slave->slave_funcs = NULL;
  1170. return -ENXIO;
  1171. }
  1172. #ifdef CONFIG_OF
  1173. static const struct of_device_id tda998x_dt_ids[] = {
  1174. { .compatible = "nxp,tda998x", },
  1175. { }
  1176. };
  1177. MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
  1178. #endif
  1179. static struct i2c_device_id tda998x_ids[] = {
  1180. { "tda998x", 0 },
  1181. { }
  1182. };
  1183. MODULE_DEVICE_TABLE(i2c, tda998x_ids);
  1184. static struct drm_i2c_encoder_driver tda998x_driver = {
  1185. .i2c_driver = {
  1186. .probe = tda998x_probe,
  1187. .remove = tda998x_remove,
  1188. .driver = {
  1189. .name = "tda998x",
  1190. .of_match_table = of_match_ptr(tda998x_dt_ids),
  1191. },
  1192. .id_table = tda998x_ids,
  1193. },
  1194. .encoder_init = tda998x_encoder_init,
  1195. };
  1196. /* Module initialization */
  1197. static int __init
  1198. tda998x_init(void)
  1199. {
  1200. DBG("");
  1201. return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
  1202. }
  1203. static void __exit
  1204. tda998x_exit(void)
  1205. {
  1206. DBG("");
  1207. drm_i2c_encoder_unregister(&tda998x_driver);
  1208. }
  1209. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1210. MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
  1211. MODULE_LICENSE("GPL");
  1212. module_init(tda998x_init);
  1213. module_exit(tda998x_exit);