panel-simple.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544
  1. /*
  2. * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the
  12. * next paragraph) shall be included in all copies or substantial portions
  13. * of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include <linux/backlight.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/module.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_mipi_dsi.h>
  32. #include <drm/drm_panel.h>
  33. #include <video/display_timing.h>
  34. #include <video/videomode.h>
  35. struct panel_desc {
  36. const struct drm_display_mode *modes;
  37. unsigned int num_modes;
  38. const struct display_timing *timings;
  39. unsigned int num_timings;
  40. unsigned int bpc;
  41. /**
  42. * @width: width (in millimeters) of the panel's active display area
  43. * @height: height (in millimeters) of the panel's active display area
  44. */
  45. struct {
  46. unsigned int width;
  47. unsigned int height;
  48. } size;
  49. /**
  50. * @prepare: the time (in milliseconds) that it takes for the panel to
  51. * become ready and start receiving video data
  52. * @enable: the time (in milliseconds) that it takes for the panel to
  53. * display the first valid frame after starting to receive
  54. * video data
  55. * @disable: the time (in milliseconds) that it takes for the panel to
  56. * turn the display off (no content is visible)
  57. * @unprepare: the time (in milliseconds) that it takes for the panel
  58. * to power itself down completely
  59. */
  60. struct {
  61. unsigned int prepare;
  62. unsigned int enable;
  63. unsigned int disable;
  64. unsigned int unprepare;
  65. } delay;
  66. u32 bus_format;
  67. };
  68. struct panel_simple {
  69. struct drm_panel base;
  70. bool prepared;
  71. bool enabled;
  72. const struct panel_desc *desc;
  73. struct backlight_device *backlight;
  74. struct regulator *supply;
  75. struct i2c_adapter *ddc;
  76. struct gpio_desc *enable_gpio;
  77. };
  78. static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
  79. {
  80. return container_of(panel, struct panel_simple, base);
  81. }
  82. static int panel_simple_get_fixed_modes(struct panel_simple *panel)
  83. {
  84. struct drm_connector *connector = panel->base.connector;
  85. struct drm_device *drm = panel->base.drm;
  86. struct drm_display_mode *mode;
  87. unsigned int i, num = 0;
  88. if (!panel->desc)
  89. return 0;
  90. for (i = 0; i < panel->desc->num_timings; i++) {
  91. const struct display_timing *dt = &panel->desc->timings[i];
  92. struct videomode vm;
  93. videomode_from_timing(dt, &vm);
  94. mode = drm_mode_create(drm);
  95. if (!mode) {
  96. dev_err(drm->dev, "failed to add mode %ux%u\n",
  97. dt->hactive.typ, dt->vactive.typ);
  98. continue;
  99. }
  100. drm_display_mode_from_videomode(&vm, mode);
  101. drm_mode_set_name(mode);
  102. drm_mode_probed_add(connector, mode);
  103. num++;
  104. }
  105. for (i = 0; i < panel->desc->num_modes; i++) {
  106. const struct drm_display_mode *m = &panel->desc->modes[i];
  107. mode = drm_mode_duplicate(drm, m);
  108. if (!mode) {
  109. dev_err(drm->dev, "failed to add mode %ux%u@%u\n",
  110. m->hdisplay, m->vdisplay, m->vrefresh);
  111. continue;
  112. }
  113. drm_mode_set_name(mode);
  114. drm_mode_probed_add(connector, mode);
  115. num++;
  116. }
  117. connector->display_info.bpc = panel->desc->bpc;
  118. connector->display_info.width_mm = panel->desc->size.width;
  119. connector->display_info.height_mm = panel->desc->size.height;
  120. if (panel->desc->bus_format)
  121. drm_display_info_set_bus_formats(&connector->display_info,
  122. &panel->desc->bus_format, 1);
  123. return num;
  124. }
  125. static int panel_simple_disable(struct drm_panel *panel)
  126. {
  127. struct panel_simple *p = to_panel_simple(panel);
  128. if (!p->enabled)
  129. return 0;
  130. if (p->backlight) {
  131. p->backlight->props.power = FB_BLANK_POWERDOWN;
  132. backlight_update_status(p->backlight);
  133. }
  134. if (p->desc->delay.disable)
  135. msleep(p->desc->delay.disable);
  136. p->enabled = false;
  137. return 0;
  138. }
  139. static int panel_simple_unprepare(struct drm_panel *panel)
  140. {
  141. struct panel_simple *p = to_panel_simple(panel);
  142. if (!p->prepared)
  143. return 0;
  144. if (p->enable_gpio)
  145. gpiod_set_value_cansleep(p->enable_gpio, 0);
  146. regulator_disable(p->supply);
  147. if (p->desc->delay.unprepare)
  148. msleep(p->desc->delay.unprepare);
  149. p->prepared = false;
  150. return 0;
  151. }
  152. static int panel_simple_prepare(struct drm_panel *panel)
  153. {
  154. struct panel_simple *p = to_panel_simple(panel);
  155. int err;
  156. if (p->prepared)
  157. return 0;
  158. err = regulator_enable(p->supply);
  159. if (err < 0) {
  160. dev_err(panel->dev, "failed to enable supply: %d\n", err);
  161. return err;
  162. }
  163. if (p->enable_gpio)
  164. gpiod_set_value_cansleep(p->enable_gpio, 1);
  165. if (p->desc->delay.prepare)
  166. msleep(p->desc->delay.prepare);
  167. p->prepared = true;
  168. return 0;
  169. }
  170. static int panel_simple_enable(struct drm_panel *panel)
  171. {
  172. struct panel_simple *p = to_panel_simple(panel);
  173. if (p->enabled)
  174. return 0;
  175. if (p->desc->delay.enable)
  176. msleep(p->desc->delay.enable);
  177. if (p->backlight) {
  178. p->backlight->props.power = FB_BLANK_UNBLANK;
  179. backlight_update_status(p->backlight);
  180. }
  181. p->enabled = true;
  182. return 0;
  183. }
  184. static int panel_simple_get_modes(struct drm_panel *panel)
  185. {
  186. struct panel_simple *p = to_panel_simple(panel);
  187. int num = 0;
  188. /* probe EDID if a DDC bus is available */
  189. if (p->ddc) {
  190. struct edid *edid = drm_get_edid(panel->connector, p->ddc);
  191. drm_mode_connector_update_edid_property(panel->connector, edid);
  192. if (edid) {
  193. num += drm_add_edid_modes(panel->connector, edid);
  194. kfree(edid);
  195. }
  196. }
  197. /* add hard-coded panel modes */
  198. num += panel_simple_get_fixed_modes(p);
  199. return num;
  200. }
  201. static int panel_simple_get_timings(struct drm_panel *panel,
  202. unsigned int num_timings,
  203. struct display_timing *timings)
  204. {
  205. struct panel_simple *p = to_panel_simple(panel);
  206. unsigned int i;
  207. if (p->desc->num_timings < num_timings)
  208. num_timings = p->desc->num_timings;
  209. if (timings)
  210. for (i = 0; i < num_timings; i++)
  211. timings[i] = p->desc->timings[i];
  212. return p->desc->num_timings;
  213. }
  214. static const struct drm_panel_funcs panel_simple_funcs = {
  215. .disable = panel_simple_disable,
  216. .unprepare = panel_simple_unprepare,
  217. .prepare = panel_simple_prepare,
  218. .enable = panel_simple_enable,
  219. .get_modes = panel_simple_get_modes,
  220. .get_timings = panel_simple_get_timings,
  221. };
  222. static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
  223. {
  224. struct device_node *backlight, *ddc;
  225. struct panel_simple *panel;
  226. int err;
  227. panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
  228. if (!panel)
  229. return -ENOMEM;
  230. panel->enabled = false;
  231. panel->prepared = false;
  232. panel->desc = desc;
  233. panel->supply = devm_regulator_get(dev, "power");
  234. if (IS_ERR(panel->supply))
  235. return PTR_ERR(panel->supply);
  236. panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
  237. GPIOD_OUT_LOW);
  238. if (IS_ERR(panel->enable_gpio)) {
  239. err = PTR_ERR(panel->enable_gpio);
  240. dev_err(dev, "failed to request GPIO: %d\n", err);
  241. return err;
  242. }
  243. backlight = of_parse_phandle(dev->of_node, "backlight", 0);
  244. if (backlight) {
  245. panel->backlight = of_find_backlight_by_node(backlight);
  246. of_node_put(backlight);
  247. if (!panel->backlight)
  248. return -EPROBE_DEFER;
  249. }
  250. ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
  251. if (ddc) {
  252. panel->ddc = of_find_i2c_adapter_by_node(ddc);
  253. of_node_put(ddc);
  254. if (!panel->ddc) {
  255. err = -EPROBE_DEFER;
  256. goto free_backlight;
  257. }
  258. }
  259. drm_panel_init(&panel->base);
  260. panel->base.dev = dev;
  261. panel->base.funcs = &panel_simple_funcs;
  262. err = drm_panel_add(&panel->base);
  263. if (err < 0)
  264. goto free_ddc;
  265. dev_set_drvdata(dev, panel);
  266. return 0;
  267. free_ddc:
  268. if (panel->ddc)
  269. put_device(&panel->ddc->dev);
  270. free_backlight:
  271. if (panel->backlight)
  272. put_device(&panel->backlight->dev);
  273. return err;
  274. }
  275. static int panel_simple_remove(struct device *dev)
  276. {
  277. struct panel_simple *panel = dev_get_drvdata(dev);
  278. drm_panel_detach(&panel->base);
  279. drm_panel_remove(&panel->base);
  280. panel_simple_disable(&panel->base);
  281. if (panel->ddc)
  282. put_device(&panel->ddc->dev);
  283. if (panel->backlight)
  284. put_device(&panel->backlight->dev);
  285. return 0;
  286. }
  287. static void panel_simple_shutdown(struct device *dev)
  288. {
  289. struct panel_simple *panel = dev_get_drvdata(dev);
  290. panel_simple_disable(&panel->base);
  291. }
  292. static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
  293. .clock = 33333,
  294. .hdisplay = 800,
  295. .hsync_start = 800 + 0,
  296. .hsync_end = 800 + 0 + 255,
  297. .htotal = 800 + 0 + 255 + 0,
  298. .vdisplay = 480,
  299. .vsync_start = 480 + 2,
  300. .vsync_end = 480 + 2 + 45,
  301. .vtotal = 480 + 2 + 45 + 0,
  302. .vrefresh = 60,
  303. .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
  304. };
  305. static const struct panel_desc ampire_am800480r3tmqwa1h = {
  306. .modes = &ampire_am800480r3tmqwa1h_mode,
  307. .num_modes = 1,
  308. .bpc = 6,
  309. .size = {
  310. .width = 152,
  311. .height = 91,
  312. },
  313. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  314. };
  315. static const struct drm_display_mode auo_b101aw03_mode = {
  316. .clock = 51450,
  317. .hdisplay = 1024,
  318. .hsync_start = 1024 + 156,
  319. .hsync_end = 1024 + 156 + 8,
  320. .htotal = 1024 + 156 + 8 + 156,
  321. .vdisplay = 600,
  322. .vsync_start = 600 + 16,
  323. .vsync_end = 600 + 16 + 6,
  324. .vtotal = 600 + 16 + 6 + 16,
  325. .vrefresh = 60,
  326. };
  327. static const struct panel_desc auo_b101aw03 = {
  328. .modes = &auo_b101aw03_mode,
  329. .num_modes = 1,
  330. .bpc = 6,
  331. .size = {
  332. .width = 223,
  333. .height = 125,
  334. },
  335. };
  336. static const struct drm_display_mode auo_b101ean01_mode = {
  337. .clock = 72500,
  338. .hdisplay = 1280,
  339. .hsync_start = 1280 + 119,
  340. .hsync_end = 1280 + 119 + 32,
  341. .htotal = 1280 + 119 + 32 + 21,
  342. .vdisplay = 800,
  343. .vsync_start = 800 + 4,
  344. .vsync_end = 800 + 4 + 20,
  345. .vtotal = 800 + 4 + 20 + 8,
  346. .vrefresh = 60,
  347. };
  348. static const struct panel_desc auo_b101ean01 = {
  349. .modes = &auo_b101ean01_mode,
  350. .num_modes = 1,
  351. .bpc = 6,
  352. .size = {
  353. .width = 217,
  354. .height = 136,
  355. },
  356. };
  357. static const struct drm_display_mode auo_b101xtn01_mode = {
  358. .clock = 72000,
  359. .hdisplay = 1366,
  360. .hsync_start = 1366 + 20,
  361. .hsync_end = 1366 + 20 + 70,
  362. .htotal = 1366 + 20 + 70,
  363. .vdisplay = 768,
  364. .vsync_start = 768 + 14,
  365. .vsync_end = 768 + 14 + 42,
  366. .vtotal = 768 + 14 + 42,
  367. .vrefresh = 60,
  368. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  369. };
  370. static const struct panel_desc auo_b101xtn01 = {
  371. .modes = &auo_b101xtn01_mode,
  372. .num_modes = 1,
  373. .bpc = 6,
  374. .size = {
  375. .width = 223,
  376. .height = 125,
  377. },
  378. };
  379. static const struct drm_display_mode auo_b116xw03_mode = {
  380. .clock = 70589,
  381. .hdisplay = 1366,
  382. .hsync_start = 1366 + 40,
  383. .hsync_end = 1366 + 40 + 40,
  384. .htotal = 1366 + 40 + 40 + 32,
  385. .vdisplay = 768,
  386. .vsync_start = 768 + 10,
  387. .vsync_end = 768 + 10 + 12,
  388. .vtotal = 768 + 10 + 12 + 6,
  389. .vrefresh = 60,
  390. };
  391. static const struct panel_desc auo_b116xw03 = {
  392. .modes = &auo_b116xw03_mode,
  393. .num_modes = 1,
  394. .bpc = 6,
  395. .size = {
  396. .width = 256,
  397. .height = 144,
  398. },
  399. };
  400. static const struct drm_display_mode auo_b133xtn01_mode = {
  401. .clock = 69500,
  402. .hdisplay = 1366,
  403. .hsync_start = 1366 + 48,
  404. .hsync_end = 1366 + 48 + 32,
  405. .htotal = 1366 + 48 + 32 + 20,
  406. .vdisplay = 768,
  407. .vsync_start = 768 + 3,
  408. .vsync_end = 768 + 3 + 6,
  409. .vtotal = 768 + 3 + 6 + 13,
  410. .vrefresh = 60,
  411. };
  412. static const struct panel_desc auo_b133xtn01 = {
  413. .modes = &auo_b133xtn01_mode,
  414. .num_modes = 1,
  415. .bpc = 6,
  416. .size = {
  417. .width = 293,
  418. .height = 165,
  419. },
  420. };
  421. static const struct drm_display_mode auo_b133htn01_mode = {
  422. .clock = 150660,
  423. .hdisplay = 1920,
  424. .hsync_start = 1920 + 172,
  425. .hsync_end = 1920 + 172 + 80,
  426. .htotal = 1920 + 172 + 80 + 60,
  427. .vdisplay = 1080,
  428. .vsync_start = 1080 + 25,
  429. .vsync_end = 1080 + 25 + 10,
  430. .vtotal = 1080 + 25 + 10 + 10,
  431. .vrefresh = 60,
  432. };
  433. static const struct panel_desc auo_b133htn01 = {
  434. .modes = &auo_b133htn01_mode,
  435. .num_modes = 1,
  436. .bpc = 6,
  437. .size = {
  438. .width = 293,
  439. .height = 165,
  440. },
  441. .delay = {
  442. .prepare = 105,
  443. .enable = 20,
  444. .unprepare = 50,
  445. },
  446. };
  447. static const struct drm_display_mode avic_tm070ddh03_mode = {
  448. .clock = 51200,
  449. .hdisplay = 1024,
  450. .hsync_start = 1024 + 160,
  451. .hsync_end = 1024 + 160 + 4,
  452. .htotal = 1024 + 160 + 4 + 156,
  453. .vdisplay = 600,
  454. .vsync_start = 600 + 17,
  455. .vsync_end = 600 + 17 + 1,
  456. .vtotal = 600 + 17 + 1 + 17,
  457. .vrefresh = 60,
  458. };
  459. static const struct panel_desc avic_tm070ddh03 = {
  460. .modes = &avic_tm070ddh03_mode,
  461. .num_modes = 1,
  462. .bpc = 8,
  463. .size = {
  464. .width = 154,
  465. .height = 90,
  466. },
  467. .delay = {
  468. .prepare = 20,
  469. .enable = 200,
  470. .disable = 200,
  471. },
  472. };
  473. static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
  474. .clock = 72070,
  475. .hdisplay = 1366,
  476. .hsync_start = 1366 + 58,
  477. .hsync_end = 1366 + 58 + 58,
  478. .htotal = 1366 + 58 + 58 + 58,
  479. .vdisplay = 768,
  480. .vsync_start = 768 + 4,
  481. .vsync_end = 768 + 4 + 4,
  482. .vtotal = 768 + 4 + 4 + 4,
  483. .vrefresh = 60,
  484. };
  485. static const struct panel_desc chunghwa_claa101wa01a = {
  486. .modes = &chunghwa_claa101wa01a_mode,
  487. .num_modes = 1,
  488. .bpc = 6,
  489. .size = {
  490. .width = 220,
  491. .height = 120,
  492. },
  493. };
  494. static const struct drm_display_mode chunghwa_claa101wb01_mode = {
  495. .clock = 69300,
  496. .hdisplay = 1366,
  497. .hsync_start = 1366 + 48,
  498. .hsync_end = 1366 + 48 + 32,
  499. .htotal = 1366 + 48 + 32 + 20,
  500. .vdisplay = 768,
  501. .vsync_start = 768 + 16,
  502. .vsync_end = 768 + 16 + 8,
  503. .vtotal = 768 + 16 + 8 + 16,
  504. .vrefresh = 60,
  505. };
  506. static const struct panel_desc chunghwa_claa101wb01 = {
  507. .modes = &chunghwa_claa101wb01_mode,
  508. .num_modes = 1,
  509. .bpc = 6,
  510. .size = {
  511. .width = 223,
  512. .height = 125,
  513. },
  514. };
  515. static const struct drm_display_mode edt_et057090dhu_mode = {
  516. .clock = 25175,
  517. .hdisplay = 640,
  518. .hsync_start = 640 + 16,
  519. .hsync_end = 640 + 16 + 30,
  520. .htotal = 640 + 16 + 30 + 114,
  521. .vdisplay = 480,
  522. .vsync_start = 480 + 10,
  523. .vsync_end = 480 + 10 + 3,
  524. .vtotal = 480 + 10 + 3 + 32,
  525. .vrefresh = 60,
  526. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  527. };
  528. static const struct panel_desc edt_et057090dhu = {
  529. .modes = &edt_et057090dhu_mode,
  530. .num_modes = 1,
  531. .bpc = 6,
  532. .size = {
  533. .width = 115,
  534. .height = 86,
  535. },
  536. };
  537. static const struct drm_display_mode edt_etm0700g0dh6_mode = {
  538. .clock = 33260,
  539. .hdisplay = 800,
  540. .hsync_start = 800 + 40,
  541. .hsync_end = 800 + 40 + 128,
  542. .htotal = 800 + 40 + 128 + 88,
  543. .vdisplay = 480,
  544. .vsync_start = 480 + 10,
  545. .vsync_end = 480 + 10 + 2,
  546. .vtotal = 480 + 10 + 2 + 33,
  547. .vrefresh = 60,
  548. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  549. };
  550. static const struct panel_desc edt_etm0700g0dh6 = {
  551. .modes = &edt_etm0700g0dh6_mode,
  552. .num_modes = 1,
  553. .bpc = 6,
  554. .size = {
  555. .width = 152,
  556. .height = 91,
  557. },
  558. };
  559. static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
  560. .clock = 32260,
  561. .hdisplay = 800,
  562. .hsync_start = 800 + 168,
  563. .hsync_end = 800 + 168 + 64,
  564. .htotal = 800 + 168 + 64 + 88,
  565. .vdisplay = 480,
  566. .vsync_start = 480 + 37,
  567. .vsync_end = 480 + 37 + 2,
  568. .vtotal = 480 + 37 + 2 + 8,
  569. .vrefresh = 60,
  570. };
  571. static const struct panel_desc foxlink_fl500wvr00_a0t = {
  572. .modes = &foxlink_fl500wvr00_a0t_mode,
  573. .num_modes = 1,
  574. .bpc = 8,
  575. .size = {
  576. .width = 108,
  577. .height = 65,
  578. },
  579. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  580. };
  581. static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
  582. .clock = 9000,
  583. .hdisplay = 480,
  584. .hsync_start = 480 + 5,
  585. .hsync_end = 480 + 5 + 1,
  586. .htotal = 480 + 5 + 1 + 40,
  587. .vdisplay = 272,
  588. .vsync_start = 272 + 8,
  589. .vsync_end = 272 + 8 + 1,
  590. .vtotal = 272 + 8 + 1 + 8,
  591. .vrefresh = 60,
  592. };
  593. static const struct panel_desc giantplus_gpg482739qs5 = {
  594. .modes = &giantplus_gpg482739qs5_mode,
  595. .num_modes = 1,
  596. .bpc = 8,
  597. .size = {
  598. .width = 95,
  599. .height = 54,
  600. },
  601. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  602. };
  603. static const struct display_timing hannstar_hsd070pww1_timing = {
  604. .pixelclock = { 64300000, 71100000, 82000000 },
  605. .hactive = { 1280, 1280, 1280 },
  606. .hfront_porch = { 1, 1, 10 },
  607. .hback_porch = { 1, 1, 10 },
  608. /*
  609. * According to the data sheet, the minimum horizontal blanking interval
  610. * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
  611. * minimum working horizontal blanking interval to be 60 clocks.
  612. */
  613. .hsync_len = { 58, 158, 661 },
  614. .vactive = { 800, 800, 800 },
  615. .vfront_porch = { 1, 1, 10 },
  616. .vback_porch = { 1, 1, 10 },
  617. .vsync_len = { 1, 21, 203 },
  618. .flags = DISPLAY_FLAGS_DE_HIGH,
  619. };
  620. static const struct panel_desc hannstar_hsd070pww1 = {
  621. .timings = &hannstar_hsd070pww1_timing,
  622. .num_timings = 1,
  623. .bpc = 6,
  624. .size = {
  625. .width = 151,
  626. .height = 94,
  627. },
  628. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  629. };
  630. static const struct display_timing hannstar_hsd100pxn1_timing = {
  631. .pixelclock = { 55000000, 65000000, 75000000 },
  632. .hactive = { 1024, 1024, 1024 },
  633. .hfront_porch = { 40, 40, 40 },
  634. .hback_porch = { 220, 220, 220 },
  635. .hsync_len = { 20, 60, 100 },
  636. .vactive = { 768, 768, 768 },
  637. .vfront_porch = { 7, 7, 7 },
  638. .vback_porch = { 21, 21, 21 },
  639. .vsync_len = { 10, 10, 10 },
  640. .flags = DISPLAY_FLAGS_DE_HIGH,
  641. };
  642. static const struct panel_desc hannstar_hsd100pxn1 = {
  643. .timings = &hannstar_hsd100pxn1_timing,
  644. .num_timings = 1,
  645. .bpc = 6,
  646. .size = {
  647. .width = 203,
  648. .height = 152,
  649. },
  650. .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
  651. };
  652. static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
  653. .clock = 33333,
  654. .hdisplay = 800,
  655. .hsync_start = 800 + 85,
  656. .hsync_end = 800 + 85 + 86,
  657. .htotal = 800 + 85 + 86 + 85,
  658. .vdisplay = 480,
  659. .vsync_start = 480 + 16,
  660. .vsync_end = 480 + 16 + 13,
  661. .vtotal = 480 + 16 + 13 + 16,
  662. .vrefresh = 60,
  663. };
  664. static const struct panel_desc hitachi_tx23d38vm0caa = {
  665. .modes = &hitachi_tx23d38vm0caa_mode,
  666. .num_modes = 1,
  667. .bpc = 6,
  668. .size = {
  669. .width = 195,
  670. .height = 117,
  671. },
  672. };
  673. static const struct drm_display_mode innolux_at043tn24_mode = {
  674. .clock = 9000,
  675. .hdisplay = 480,
  676. .hsync_start = 480 + 2,
  677. .hsync_end = 480 + 2 + 41,
  678. .htotal = 480 + 2 + 41 + 2,
  679. .vdisplay = 272,
  680. .vsync_start = 272 + 2,
  681. .vsync_end = 272 + 2 + 11,
  682. .vtotal = 272 + 2 + 11 + 2,
  683. .vrefresh = 60,
  684. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  685. };
  686. static const struct panel_desc innolux_at043tn24 = {
  687. .modes = &innolux_at043tn24_mode,
  688. .num_modes = 1,
  689. .bpc = 8,
  690. .size = {
  691. .width = 95,
  692. .height = 54,
  693. },
  694. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  695. };
  696. static const struct drm_display_mode innolux_g121i1_l01_mode = {
  697. .clock = 71000,
  698. .hdisplay = 1280,
  699. .hsync_start = 1280 + 64,
  700. .hsync_end = 1280 + 64 + 32,
  701. .htotal = 1280 + 64 + 32 + 64,
  702. .vdisplay = 800,
  703. .vsync_start = 800 + 9,
  704. .vsync_end = 800 + 9 + 6,
  705. .vtotal = 800 + 9 + 6 + 9,
  706. .vrefresh = 60,
  707. };
  708. static const struct panel_desc innolux_g121i1_l01 = {
  709. .modes = &innolux_g121i1_l01_mode,
  710. .num_modes = 1,
  711. .bpc = 6,
  712. .size = {
  713. .width = 261,
  714. .height = 163,
  715. },
  716. };
  717. static const struct drm_display_mode innolux_g121x1_l03_mode = {
  718. .clock = 65000,
  719. .hdisplay = 1024,
  720. .hsync_start = 1024 + 0,
  721. .hsync_end = 1024 + 1,
  722. .htotal = 1024 + 0 + 1 + 320,
  723. .vdisplay = 768,
  724. .vsync_start = 768 + 38,
  725. .vsync_end = 768 + 38 + 1,
  726. .vtotal = 768 + 38 + 1 + 0,
  727. .vrefresh = 60,
  728. };
  729. static const struct panel_desc innolux_g121x1_l03 = {
  730. .modes = &innolux_g121x1_l03_mode,
  731. .num_modes = 1,
  732. .bpc = 6,
  733. .size = {
  734. .width = 246,
  735. .height = 185,
  736. },
  737. .delay = {
  738. .enable = 200,
  739. .unprepare = 200,
  740. .disable = 400,
  741. },
  742. };
  743. static const struct drm_display_mode innolux_n116bge_mode = {
  744. .clock = 76420,
  745. .hdisplay = 1366,
  746. .hsync_start = 1366 + 136,
  747. .hsync_end = 1366 + 136 + 30,
  748. .htotal = 1366 + 136 + 30 + 60,
  749. .vdisplay = 768,
  750. .vsync_start = 768 + 8,
  751. .vsync_end = 768 + 8 + 12,
  752. .vtotal = 768 + 8 + 12 + 12,
  753. .vrefresh = 60,
  754. .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
  755. };
  756. static const struct panel_desc innolux_n116bge = {
  757. .modes = &innolux_n116bge_mode,
  758. .num_modes = 1,
  759. .bpc = 6,
  760. .size = {
  761. .width = 256,
  762. .height = 144,
  763. },
  764. };
  765. static const struct drm_display_mode innolux_n156bge_l21_mode = {
  766. .clock = 69300,
  767. .hdisplay = 1366,
  768. .hsync_start = 1366 + 16,
  769. .hsync_end = 1366 + 16 + 34,
  770. .htotal = 1366 + 16 + 34 + 50,
  771. .vdisplay = 768,
  772. .vsync_start = 768 + 2,
  773. .vsync_end = 768 + 2 + 6,
  774. .vtotal = 768 + 2 + 6 + 12,
  775. .vrefresh = 60,
  776. };
  777. static const struct panel_desc innolux_n156bge_l21 = {
  778. .modes = &innolux_n156bge_l21_mode,
  779. .num_modes = 1,
  780. .bpc = 6,
  781. .size = {
  782. .width = 344,
  783. .height = 193,
  784. },
  785. };
  786. static const struct drm_display_mode innolux_zj070na_01p_mode = {
  787. .clock = 51501,
  788. .hdisplay = 1024,
  789. .hsync_start = 1024 + 128,
  790. .hsync_end = 1024 + 128 + 64,
  791. .htotal = 1024 + 128 + 64 + 128,
  792. .vdisplay = 600,
  793. .vsync_start = 600 + 16,
  794. .vsync_end = 600 + 16 + 4,
  795. .vtotal = 600 + 16 + 4 + 16,
  796. .vrefresh = 60,
  797. };
  798. static const struct panel_desc innolux_zj070na_01p = {
  799. .modes = &innolux_zj070na_01p_mode,
  800. .num_modes = 1,
  801. .bpc = 6,
  802. .size = {
  803. .width = 1024,
  804. .height = 600,
  805. },
  806. };
  807. static const struct display_timing kyo_tcg121xglp_timing = {
  808. .pixelclock = { 52000000, 65000000, 71000000 },
  809. .hactive = { 1024, 1024, 1024 },
  810. .hfront_porch = { 2, 2, 2 },
  811. .hback_porch = { 2, 2, 2 },
  812. .hsync_len = { 86, 124, 244 },
  813. .vactive = { 768, 768, 768 },
  814. .vfront_porch = { 2, 2, 2 },
  815. .vback_porch = { 2, 2, 2 },
  816. .vsync_len = { 6, 34, 73 },
  817. .flags = DISPLAY_FLAGS_DE_HIGH,
  818. };
  819. static const struct panel_desc kyo_tcg121xglp = {
  820. .timings = &kyo_tcg121xglp_timing,
  821. .num_timings = 1,
  822. .bpc = 8,
  823. .size = {
  824. .width = 246,
  825. .height = 184,
  826. },
  827. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  828. };
  829. static const struct drm_display_mode lg_lb070wv8_mode = {
  830. .clock = 33246,
  831. .hdisplay = 800,
  832. .hsync_start = 800 + 88,
  833. .hsync_end = 800 + 88 + 80,
  834. .htotal = 800 + 88 + 80 + 88,
  835. .vdisplay = 480,
  836. .vsync_start = 480 + 10,
  837. .vsync_end = 480 + 10 + 25,
  838. .vtotal = 480 + 10 + 25 + 10,
  839. .vrefresh = 60,
  840. };
  841. static const struct panel_desc lg_lb070wv8 = {
  842. .modes = &lg_lb070wv8_mode,
  843. .num_modes = 1,
  844. .bpc = 16,
  845. .size = {
  846. .width = 151,
  847. .height = 91,
  848. },
  849. .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
  850. };
  851. static const struct drm_display_mode lg_lp129qe_mode = {
  852. .clock = 285250,
  853. .hdisplay = 2560,
  854. .hsync_start = 2560 + 48,
  855. .hsync_end = 2560 + 48 + 32,
  856. .htotal = 2560 + 48 + 32 + 80,
  857. .vdisplay = 1700,
  858. .vsync_start = 1700 + 3,
  859. .vsync_end = 1700 + 3 + 10,
  860. .vtotal = 1700 + 3 + 10 + 36,
  861. .vrefresh = 60,
  862. };
  863. static const struct panel_desc lg_lp129qe = {
  864. .modes = &lg_lp129qe_mode,
  865. .num_modes = 1,
  866. .bpc = 8,
  867. .size = {
  868. .width = 272,
  869. .height = 181,
  870. },
  871. };
  872. static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
  873. .clock = 10870,
  874. .hdisplay = 480,
  875. .hsync_start = 480 + 2,
  876. .hsync_end = 480 + 2 + 41,
  877. .htotal = 480 + 2 + 41 + 2,
  878. .vdisplay = 272,
  879. .vsync_start = 272 + 2,
  880. .vsync_end = 272 + 2 + 4,
  881. .vtotal = 272 + 2 + 4 + 2,
  882. .vrefresh = 74,
  883. };
  884. static const struct panel_desc nec_nl4827hc19_05b = {
  885. .modes = &nec_nl4827hc19_05b_mode,
  886. .num_modes = 1,
  887. .bpc = 8,
  888. .size = {
  889. .width = 95,
  890. .height = 54,
  891. },
  892. .bus_format = MEDIA_BUS_FMT_RGB888_1X24
  893. };
  894. static const struct display_timing okaya_rs800480t_7x0gp_timing = {
  895. .pixelclock = { 30000000, 30000000, 40000000 },
  896. .hactive = { 800, 800, 800 },
  897. .hfront_porch = { 40, 40, 40 },
  898. .hback_porch = { 40, 40, 40 },
  899. .hsync_len = { 1, 48, 48 },
  900. .vactive = { 480, 480, 480 },
  901. .vfront_porch = { 13, 13, 13 },
  902. .vback_porch = { 29, 29, 29 },
  903. .vsync_len = { 3, 3, 3 },
  904. .flags = DISPLAY_FLAGS_DE_HIGH,
  905. };
  906. static const struct panel_desc okaya_rs800480t_7x0gp = {
  907. .timings = &okaya_rs800480t_7x0gp_timing,
  908. .num_timings = 1,
  909. .bpc = 6,
  910. .size = {
  911. .width = 154,
  912. .height = 87,
  913. },
  914. .delay = {
  915. .prepare = 41,
  916. .enable = 50,
  917. .unprepare = 41,
  918. .disable = 50,
  919. },
  920. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  921. };
  922. static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
  923. .clock = 25000,
  924. .hdisplay = 480,
  925. .hsync_start = 480 + 10,
  926. .hsync_end = 480 + 10 + 10,
  927. .htotal = 480 + 10 + 10 + 15,
  928. .vdisplay = 800,
  929. .vsync_start = 800 + 3,
  930. .vsync_end = 800 + 3 + 3,
  931. .vtotal = 800 + 3 + 3 + 3,
  932. .vrefresh = 60,
  933. };
  934. static const struct panel_desc ortustech_com43h4m85ulc = {
  935. .modes = &ortustech_com43h4m85ulc_mode,
  936. .num_modes = 1,
  937. .bpc = 8,
  938. .size = {
  939. .width = 56,
  940. .height = 93,
  941. },
  942. .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
  943. };
  944. static const struct drm_display_mode samsung_ltn101nt05_mode = {
  945. .clock = 54030,
  946. .hdisplay = 1024,
  947. .hsync_start = 1024 + 24,
  948. .hsync_end = 1024 + 24 + 136,
  949. .htotal = 1024 + 24 + 136 + 160,
  950. .vdisplay = 600,
  951. .vsync_start = 600 + 3,
  952. .vsync_end = 600 + 3 + 6,
  953. .vtotal = 600 + 3 + 6 + 61,
  954. .vrefresh = 60,
  955. };
  956. static const struct panel_desc samsung_ltn101nt05 = {
  957. .modes = &samsung_ltn101nt05_mode,
  958. .num_modes = 1,
  959. .bpc = 6,
  960. .size = {
  961. .width = 1024,
  962. .height = 600,
  963. },
  964. };
  965. static const struct drm_display_mode samsung_ltn140at29_301_mode = {
  966. .clock = 76300,
  967. .hdisplay = 1366,
  968. .hsync_start = 1366 + 64,
  969. .hsync_end = 1366 + 64 + 48,
  970. .htotal = 1366 + 64 + 48 + 128,
  971. .vdisplay = 768,
  972. .vsync_start = 768 + 2,
  973. .vsync_end = 768 + 2 + 5,
  974. .vtotal = 768 + 2 + 5 + 17,
  975. .vrefresh = 60,
  976. };
  977. static const struct panel_desc samsung_ltn140at29_301 = {
  978. .modes = &samsung_ltn140at29_301_mode,
  979. .num_modes = 1,
  980. .bpc = 6,
  981. .size = {
  982. .width = 320,
  983. .height = 187,
  984. },
  985. };
  986. static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
  987. .clock = 33300,
  988. .hdisplay = 800,
  989. .hsync_start = 800 + 1,
  990. .hsync_end = 800 + 1 + 64,
  991. .htotal = 800 + 1 + 64 + 64,
  992. .vdisplay = 480,
  993. .vsync_start = 480 + 1,
  994. .vsync_end = 480 + 1 + 23,
  995. .vtotal = 480 + 1 + 23 + 22,
  996. .vrefresh = 60,
  997. };
  998. static const struct panel_desc shelly_sca07010_bfn_lnn = {
  999. .modes = &shelly_sca07010_bfn_lnn_mode,
  1000. .num_modes = 1,
  1001. .size = {
  1002. .width = 152,
  1003. .height = 91,
  1004. },
  1005. .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
  1006. };
  1007. static const struct of_device_id platform_of_match[] = {
  1008. {
  1009. .compatible = "ampire,am800480r3tmqwa1h",
  1010. .data = &ampire_am800480r3tmqwa1h,
  1011. }, {
  1012. .compatible = "auo,b101aw03",
  1013. .data = &auo_b101aw03,
  1014. }, {
  1015. .compatible = "auo,b101ean01",
  1016. .data = &auo_b101ean01,
  1017. }, {
  1018. .compatible = "auo,b101xtn01",
  1019. .data = &auo_b101xtn01,
  1020. }, {
  1021. .compatible = "auo,b116xw03",
  1022. .data = &auo_b116xw03,
  1023. }, {
  1024. .compatible = "auo,b133htn01",
  1025. .data = &auo_b133htn01,
  1026. }, {
  1027. .compatible = "auo,b133xtn01",
  1028. .data = &auo_b133xtn01,
  1029. }, {
  1030. .compatible = "avic,tm070ddh03",
  1031. .data = &avic_tm070ddh03,
  1032. }, {
  1033. .compatible = "chunghwa,claa101wa01a",
  1034. .data = &chunghwa_claa101wa01a
  1035. }, {
  1036. .compatible = "chunghwa,claa101wb01",
  1037. .data = &chunghwa_claa101wb01
  1038. }, {
  1039. .compatible = "edt,et057090dhu",
  1040. .data = &edt_et057090dhu,
  1041. }, {
  1042. .compatible = "edt,et070080dh6",
  1043. .data = &edt_etm0700g0dh6,
  1044. }, {
  1045. .compatible = "edt,etm0700g0dh6",
  1046. .data = &edt_etm0700g0dh6,
  1047. }, {
  1048. .compatible = "foxlink,fl500wvr00-a0t",
  1049. .data = &foxlink_fl500wvr00_a0t,
  1050. }, {
  1051. .compatible = "giantplus,gpg482739qs5",
  1052. .data = &giantplus_gpg482739qs5
  1053. }, {
  1054. .compatible = "hannstar,hsd070pww1",
  1055. .data = &hannstar_hsd070pww1,
  1056. }, {
  1057. .compatible = "hannstar,hsd100pxn1",
  1058. .data = &hannstar_hsd100pxn1,
  1059. }, {
  1060. .compatible = "hit,tx23d38vm0caa",
  1061. .data = &hitachi_tx23d38vm0caa
  1062. }, {
  1063. .compatible = "innolux,at043tn24",
  1064. .data = &innolux_at043tn24,
  1065. }, {
  1066. .compatible ="innolux,g121i1-l01",
  1067. .data = &innolux_g121i1_l01
  1068. }, {
  1069. .compatible = "innolux,g121x1-l03",
  1070. .data = &innolux_g121x1_l03,
  1071. }, {
  1072. .compatible = "innolux,n116bge",
  1073. .data = &innolux_n116bge,
  1074. }, {
  1075. .compatible = "innolux,n156bge-l21",
  1076. .data = &innolux_n156bge_l21,
  1077. }, {
  1078. .compatible = "innolux,zj070na-01p",
  1079. .data = &innolux_zj070na_01p,
  1080. }, {
  1081. .compatible = "kyo,tcg121xglp",
  1082. .data = &kyo_tcg121xglp,
  1083. }, {
  1084. .compatible = "lg,lb070wv8",
  1085. .data = &lg_lb070wv8,
  1086. }, {
  1087. .compatible = "lg,lp129qe",
  1088. .data = &lg_lp129qe,
  1089. }, {
  1090. .compatible = "nec,nl4827hc19-05b",
  1091. .data = &nec_nl4827hc19_05b,
  1092. }, {
  1093. .compatible = "okaya,rs800480t-7x0gp",
  1094. .data = &okaya_rs800480t_7x0gp,
  1095. }, {
  1096. .compatible = "ortustech,com43h4m85ulc",
  1097. .data = &ortustech_com43h4m85ulc,
  1098. }, {
  1099. .compatible = "samsung,ltn101nt05",
  1100. .data = &samsung_ltn101nt05,
  1101. }, {
  1102. .compatible = "samsung,ltn140at29-301",
  1103. .data = &samsung_ltn140at29_301,
  1104. }, {
  1105. .compatible = "shelly,sca07010-bfn-lnn",
  1106. .data = &shelly_sca07010_bfn_lnn,
  1107. }, {
  1108. /* sentinel */
  1109. }
  1110. };
  1111. MODULE_DEVICE_TABLE(of, platform_of_match);
  1112. static int panel_simple_platform_probe(struct platform_device *pdev)
  1113. {
  1114. const struct of_device_id *id;
  1115. id = of_match_node(platform_of_match, pdev->dev.of_node);
  1116. if (!id)
  1117. return -ENODEV;
  1118. return panel_simple_probe(&pdev->dev, id->data);
  1119. }
  1120. static int panel_simple_platform_remove(struct platform_device *pdev)
  1121. {
  1122. return panel_simple_remove(&pdev->dev);
  1123. }
  1124. static void panel_simple_platform_shutdown(struct platform_device *pdev)
  1125. {
  1126. panel_simple_shutdown(&pdev->dev);
  1127. }
  1128. static struct platform_driver panel_simple_platform_driver = {
  1129. .driver = {
  1130. .name = "panel-simple",
  1131. .of_match_table = platform_of_match,
  1132. },
  1133. .probe = panel_simple_platform_probe,
  1134. .remove = panel_simple_platform_remove,
  1135. .shutdown = panel_simple_platform_shutdown,
  1136. };
  1137. struct panel_desc_dsi {
  1138. struct panel_desc desc;
  1139. unsigned long flags;
  1140. enum mipi_dsi_pixel_format format;
  1141. unsigned int lanes;
  1142. };
  1143. static const struct drm_display_mode auo_b080uan01_mode = {
  1144. .clock = 154500,
  1145. .hdisplay = 1200,
  1146. .hsync_start = 1200 + 62,
  1147. .hsync_end = 1200 + 62 + 4,
  1148. .htotal = 1200 + 62 + 4 + 62,
  1149. .vdisplay = 1920,
  1150. .vsync_start = 1920 + 9,
  1151. .vsync_end = 1920 + 9 + 2,
  1152. .vtotal = 1920 + 9 + 2 + 8,
  1153. .vrefresh = 60,
  1154. };
  1155. static const struct panel_desc_dsi auo_b080uan01 = {
  1156. .desc = {
  1157. .modes = &auo_b080uan01_mode,
  1158. .num_modes = 1,
  1159. .bpc = 8,
  1160. .size = {
  1161. .width = 108,
  1162. .height = 272,
  1163. },
  1164. },
  1165. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1166. .format = MIPI_DSI_FMT_RGB888,
  1167. .lanes = 4,
  1168. };
  1169. static const struct drm_display_mode boe_tv080wum_nl0_mode = {
  1170. .clock = 160000,
  1171. .hdisplay = 1200,
  1172. .hsync_start = 1200 + 120,
  1173. .hsync_end = 1200 + 120 + 20,
  1174. .htotal = 1200 + 120 + 20 + 21,
  1175. .vdisplay = 1920,
  1176. .vsync_start = 1920 + 21,
  1177. .vsync_end = 1920 + 21 + 3,
  1178. .vtotal = 1920 + 21 + 3 + 18,
  1179. .vrefresh = 60,
  1180. .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
  1181. };
  1182. static const struct panel_desc_dsi boe_tv080wum_nl0 = {
  1183. .desc = {
  1184. .modes = &boe_tv080wum_nl0_mode,
  1185. .num_modes = 1,
  1186. .size = {
  1187. .width = 107,
  1188. .height = 172,
  1189. },
  1190. },
  1191. .flags = MIPI_DSI_MODE_VIDEO |
  1192. MIPI_DSI_MODE_VIDEO_BURST |
  1193. MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
  1194. .format = MIPI_DSI_FMT_RGB888,
  1195. .lanes = 4,
  1196. };
  1197. static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
  1198. .clock = 71000,
  1199. .hdisplay = 800,
  1200. .hsync_start = 800 + 32,
  1201. .hsync_end = 800 + 32 + 1,
  1202. .htotal = 800 + 32 + 1 + 57,
  1203. .vdisplay = 1280,
  1204. .vsync_start = 1280 + 28,
  1205. .vsync_end = 1280 + 28 + 1,
  1206. .vtotal = 1280 + 28 + 1 + 14,
  1207. .vrefresh = 60,
  1208. };
  1209. static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
  1210. .desc = {
  1211. .modes = &lg_ld070wx3_sl01_mode,
  1212. .num_modes = 1,
  1213. .bpc = 8,
  1214. .size = {
  1215. .width = 94,
  1216. .height = 151,
  1217. },
  1218. },
  1219. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1220. .format = MIPI_DSI_FMT_RGB888,
  1221. .lanes = 4,
  1222. };
  1223. static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
  1224. .clock = 67000,
  1225. .hdisplay = 720,
  1226. .hsync_start = 720 + 12,
  1227. .hsync_end = 720 + 12 + 4,
  1228. .htotal = 720 + 12 + 4 + 112,
  1229. .vdisplay = 1280,
  1230. .vsync_start = 1280 + 8,
  1231. .vsync_end = 1280 + 8 + 4,
  1232. .vtotal = 1280 + 8 + 4 + 12,
  1233. .vrefresh = 60,
  1234. };
  1235. static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
  1236. .desc = {
  1237. .modes = &lg_lh500wx1_sd03_mode,
  1238. .num_modes = 1,
  1239. .bpc = 8,
  1240. .size = {
  1241. .width = 62,
  1242. .height = 110,
  1243. },
  1244. },
  1245. .flags = MIPI_DSI_MODE_VIDEO,
  1246. .format = MIPI_DSI_FMT_RGB888,
  1247. .lanes = 4,
  1248. };
  1249. static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
  1250. .clock = 157200,
  1251. .hdisplay = 1920,
  1252. .hsync_start = 1920 + 154,
  1253. .hsync_end = 1920 + 154 + 16,
  1254. .htotal = 1920 + 154 + 16 + 32,
  1255. .vdisplay = 1200,
  1256. .vsync_start = 1200 + 17,
  1257. .vsync_end = 1200 + 17 + 2,
  1258. .vtotal = 1200 + 17 + 2 + 16,
  1259. .vrefresh = 60,
  1260. };
  1261. static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
  1262. .desc = {
  1263. .modes = &panasonic_vvx10f004b00_mode,
  1264. .num_modes = 1,
  1265. .bpc = 8,
  1266. .size = {
  1267. .width = 217,
  1268. .height = 136,
  1269. },
  1270. },
  1271. .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
  1272. MIPI_DSI_CLOCK_NON_CONTINUOUS,
  1273. .format = MIPI_DSI_FMT_RGB888,
  1274. .lanes = 4,
  1275. };
  1276. static const struct of_device_id dsi_of_match[] = {
  1277. {
  1278. .compatible = "auo,b080uan01",
  1279. .data = &auo_b080uan01
  1280. }, {
  1281. .compatible = "boe,tv080wum-nl0",
  1282. .data = &boe_tv080wum_nl0
  1283. }, {
  1284. .compatible = "lg,ld070wx3-sl01",
  1285. .data = &lg_ld070wx3_sl01
  1286. }, {
  1287. .compatible = "lg,lh500wx1-sd03",
  1288. .data = &lg_lh500wx1_sd03
  1289. }, {
  1290. .compatible = "panasonic,vvx10f004b00",
  1291. .data = &panasonic_vvx10f004b00
  1292. }, {
  1293. /* sentinel */
  1294. }
  1295. };
  1296. MODULE_DEVICE_TABLE(of, dsi_of_match);
  1297. static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
  1298. {
  1299. const struct panel_desc_dsi *desc;
  1300. const struct of_device_id *id;
  1301. int err;
  1302. id = of_match_node(dsi_of_match, dsi->dev.of_node);
  1303. if (!id)
  1304. return -ENODEV;
  1305. desc = id->data;
  1306. err = panel_simple_probe(&dsi->dev, &desc->desc);
  1307. if (err < 0)
  1308. return err;
  1309. dsi->mode_flags = desc->flags;
  1310. dsi->format = desc->format;
  1311. dsi->lanes = desc->lanes;
  1312. return mipi_dsi_attach(dsi);
  1313. }
  1314. static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
  1315. {
  1316. int err;
  1317. err = mipi_dsi_detach(dsi);
  1318. if (err < 0)
  1319. dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
  1320. return panel_simple_remove(&dsi->dev);
  1321. }
  1322. static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
  1323. {
  1324. panel_simple_shutdown(&dsi->dev);
  1325. }
  1326. static struct mipi_dsi_driver panel_simple_dsi_driver = {
  1327. .driver = {
  1328. .name = "panel-simple-dsi",
  1329. .of_match_table = dsi_of_match,
  1330. },
  1331. .probe = panel_simple_dsi_probe,
  1332. .remove = panel_simple_dsi_remove,
  1333. .shutdown = panel_simple_dsi_shutdown,
  1334. };
  1335. static int __init panel_simple_init(void)
  1336. {
  1337. int err;
  1338. err = platform_driver_register(&panel_simple_platform_driver);
  1339. if (err < 0)
  1340. return err;
  1341. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
  1342. err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
  1343. if (err < 0)
  1344. return err;
  1345. }
  1346. return 0;
  1347. }
  1348. module_init(panel_simple_init);
  1349. static void __exit panel_simple_exit(void)
  1350. {
  1351. if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
  1352. mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
  1353. platform_driver_unregister(&panel_simple_platform_driver);
  1354. }
  1355. module_exit(panel_simple_exit);
  1356. MODULE_AUTHOR("Thierry Reding <treding@nvidia.com>");
  1357. MODULE_DESCRIPTION("DRM Driver for Simple Panels");
  1358. MODULE_LICENSE("GPL and additional rights");