nand.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Info:
  13. * Contains standard defines and IDs for NAND flash devices
  14. *
  15. * Changelog:
  16. * See git changelog.
  17. */
  18. #ifndef __LINUX_MTD_NAND_H
  19. #define __LINUX_MTD_NAND_H
  20. #include <linux/wait.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/mtd/mtd.h>
  23. #include <linux/mtd/flashchip.h>
  24. #include <linux/mtd/bbm.h>
  25. struct mtd_info;
  26. struct nand_flash_dev;
  27. /* Scan and identify a NAND device */
  28. extern int nand_scan(struct mtd_info *mtd, int max_chips);
  29. /*
  30. * Separate phases of nand_scan(), allowing board driver to intervene
  31. * and override command or ECC setup according to flash type.
  32. */
  33. extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
  34. struct nand_flash_dev *table);
  35. extern int nand_scan_tail(struct mtd_info *mtd);
  36. /* Free resources held by the NAND device */
  37. extern void nand_release(struct mtd_info *mtd);
  38. /* Internal helper for board drivers which need to override command function */
  39. extern void nand_wait_ready(struct mtd_info *mtd);
  40. /* locks all blocks present in the device */
  41. extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  42. /* unlocks specified locked blocks */
  43. extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  44. /* The maximum number of NAND chips in an array */
  45. #define NAND_MAX_CHIPS 8
  46. /*
  47. * This constant declares the max. oobsize / page, which
  48. * is supported now. If you add a chip with bigger oobsize/page
  49. * adjust this accordingly.
  50. */
  51. #define NAND_MAX_OOBSIZE 744
  52. #define NAND_MAX_PAGESIZE 8192
  53. /*
  54. * Constants for hardware specific CLE/ALE/NCE function
  55. *
  56. * These are bits which can be or'ed to set/clear multiple
  57. * bits in one go.
  58. */
  59. /* Select the chip by setting nCE to low */
  60. #define NAND_NCE 0x01
  61. /* Select the command latch by setting CLE to high */
  62. #define NAND_CLE 0x02
  63. /* Select the address latch by setting ALE to high */
  64. #define NAND_ALE 0x04
  65. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  66. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  67. #define NAND_CTRL_CHANGE 0x80
  68. /*
  69. * Standard NAND flash commands
  70. */
  71. #define NAND_CMD_READ0 0
  72. #define NAND_CMD_READ1 1
  73. #define NAND_CMD_RNDOUT 5
  74. #define NAND_CMD_PAGEPROG 0x10
  75. #define NAND_CMD_READOOB 0x50
  76. #define NAND_CMD_ERASE1 0x60
  77. #define NAND_CMD_STATUS 0x70
  78. #define NAND_CMD_SEQIN 0x80
  79. #define NAND_CMD_RNDIN 0x85
  80. #define NAND_CMD_READID 0x90
  81. #define NAND_CMD_ERASE2 0xd0
  82. #define NAND_CMD_PARAM 0xec
  83. #define NAND_CMD_GET_FEATURES 0xee
  84. #define NAND_CMD_SET_FEATURES 0xef
  85. #define NAND_CMD_RESET 0xff
  86. #define NAND_CMD_LOCK 0x2a
  87. #define NAND_CMD_UNLOCK1 0x23
  88. #define NAND_CMD_UNLOCK2 0x24
  89. /* Extended commands for large page devices */
  90. #define NAND_CMD_READSTART 0x30
  91. #define NAND_CMD_RNDOUTSTART 0xE0
  92. #define NAND_CMD_CACHEDPROG 0x15
  93. #define NAND_CMD_NONE -1
  94. /* Status bits */
  95. #define NAND_STATUS_FAIL 0x01
  96. #define NAND_STATUS_FAIL_N1 0x02
  97. #define NAND_STATUS_TRUE_READY 0x20
  98. #define NAND_STATUS_READY 0x40
  99. #define NAND_STATUS_WP 0x80
  100. /*
  101. * Constants for ECC_MODES
  102. */
  103. typedef enum {
  104. NAND_ECC_NONE,
  105. NAND_ECC_SOFT,
  106. NAND_ECC_HW,
  107. NAND_ECC_HW_SYNDROME,
  108. NAND_ECC_HW_OOB_FIRST,
  109. NAND_ECC_SOFT_BCH,
  110. } nand_ecc_modes_t;
  111. /*
  112. * Constants for Hardware ECC
  113. */
  114. /* Reset Hardware ECC for read */
  115. #define NAND_ECC_READ 0
  116. /* Reset Hardware ECC for write */
  117. #define NAND_ECC_WRITE 1
  118. /* Enable Hardware ECC before syndrome is read back from flash */
  119. #define NAND_ECC_READSYN 2
  120. /* Bit mask for flags passed to do_nand_read_ecc */
  121. #define NAND_GET_DEVICE 0x80
  122. /*
  123. * Option constants for bizarre disfunctionality and real
  124. * features.
  125. */
  126. /* Buswidth is 16 bit */
  127. #define NAND_BUSWIDTH_16 0x00000002
  128. /* Chip has cache program function */
  129. #define NAND_CACHEPRG 0x00000008
  130. /*
  131. * Chip requires ready check on read (for auto-incremented sequential read).
  132. * True only for small page devices; large page devices do not support
  133. * autoincrement.
  134. */
  135. #define NAND_NEED_READRDY 0x00000100
  136. /* Chip does not allow subpage writes */
  137. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  138. /* Device is one of 'new' xD cards that expose fake nand command set */
  139. #define NAND_BROKEN_XD 0x00000400
  140. /* Device behaves just like nand, but is readonly */
  141. #define NAND_ROM 0x00000800
  142. /* Device supports subpage reads */
  143. #define NAND_SUBPAGE_READ 0x00001000
  144. /* Options valid for Samsung large page devices */
  145. #define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
  146. /* Macros to identify the above */
  147. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  148. #define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
  149. /* Non chip related options */
  150. /* This option skips the bbt scan during initialization. */
  151. #define NAND_SKIP_BBTSCAN 0x00010000
  152. /*
  153. * This option is defined if the board driver allocates its own buffers
  154. * (e.g. because it needs them DMA-coherent).
  155. */
  156. #define NAND_OWN_BUFFERS 0x00020000
  157. /* Chip may not exist, so silence any errors in scan */
  158. #define NAND_SCAN_SILENT_NODEV 0x00040000
  159. /*
  160. * Autodetect nand buswidth with readid/onfi.
  161. * This suppose the driver will configure the hardware in 8 bits mode
  162. * when calling nand_scan_ident, and update its configuration
  163. * before calling nand_scan_tail.
  164. */
  165. #define NAND_BUSWIDTH_AUTO 0x00080000
  166. /* Options set by nand scan */
  167. /* Nand scan has allocated controller struct */
  168. #define NAND_CONTROLLER_ALLOC 0x80000000
  169. /* Cell info constants */
  170. #define NAND_CI_CHIPNR_MSK 0x03
  171. #define NAND_CI_CELLTYPE_MSK 0x0C
  172. #define NAND_CI_CELLTYPE_SHIFT 2
  173. /* Keep gcc happy */
  174. struct nand_chip;
  175. /* ONFI features */
  176. #define ONFI_FEATURE_16_BIT_BUS (1 << 0)
  177. #define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
  178. /* ONFI timing mode, used in both asynchronous and synchronous mode */
  179. #define ONFI_TIMING_MODE_0 (1 << 0)
  180. #define ONFI_TIMING_MODE_1 (1 << 1)
  181. #define ONFI_TIMING_MODE_2 (1 << 2)
  182. #define ONFI_TIMING_MODE_3 (1 << 3)
  183. #define ONFI_TIMING_MODE_4 (1 << 4)
  184. #define ONFI_TIMING_MODE_5 (1 << 5)
  185. #define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
  186. /* ONFI feature address */
  187. #define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
  188. /* Vendor-specific feature address (Micron) */
  189. #define ONFI_FEATURE_ADDR_READ_RETRY 0x89
  190. /* ONFI subfeature parameters length */
  191. #define ONFI_SUBFEATURE_PARAM_LEN 4
  192. /* ONFI optional commands SET/GET FEATURES supported? */
  193. #define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
  194. struct nand_onfi_params {
  195. /* rev info and features block */
  196. /* 'O' 'N' 'F' 'I' */
  197. u8 sig[4];
  198. __le16 revision;
  199. __le16 features;
  200. __le16 opt_cmd;
  201. u8 reserved0[2];
  202. __le16 ext_param_page_length; /* since ONFI 2.1 */
  203. u8 num_of_param_pages; /* since ONFI 2.1 */
  204. u8 reserved1[17];
  205. /* manufacturer information block */
  206. char manufacturer[12];
  207. char model[20];
  208. u8 jedec_id;
  209. __le16 date_code;
  210. u8 reserved2[13];
  211. /* memory organization block */
  212. __le32 byte_per_page;
  213. __le16 spare_bytes_per_page;
  214. __le32 data_bytes_per_ppage;
  215. __le16 spare_bytes_per_ppage;
  216. __le32 pages_per_block;
  217. __le32 blocks_per_lun;
  218. u8 lun_count;
  219. u8 addr_cycles;
  220. u8 bits_per_cell;
  221. __le16 bb_per_lun;
  222. __le16 block_endurance;
  223. u8 guaranteed_good_blocks;
  224. __le16 guaranteed_block_endurance;
  225. u8 programs_per_page;
  226. u8 ppage_attr;
  227. u8 ecc_bits;
  228. u8 interleaved_bits;
  229. u8 interleaved_ops;
  230. u8 reserved3[13];
  231. /* electrical parameter block */
  232. u8 io_pin_capacitance_max;
  233. __le16 async_timing_mode;
  234. __le16 program_cache_timing_mode;
  235. __le16 t_prog;
  236. __le16 t_bers;
  237. __le16 t_r;
  238. __le16 t_ccs;
  239. __le16 src_sync_timing_mode;
  240. __le16 src_ssync_features;
  241. __le16 clk_pin_capacitance_typ;
  242. __le16 io_pin_capacitance_typ;
  243. __le16 input_pin_capacitance_typ;
  244. u8 input_pin_capacitance_max;
  245. u8 driver_strength_support;
  246. __le16 t_int_r;
  247. __le16 t_ald;
  248. u8 reserved4[7];
  249. /* vendor */
  250. __le16 vendor_revision;
  251. u8 vendor[88];
  252. __le16 crc;
  253. } __attribute__((packed));
  254. #define ONFI_CRC_BASE 0x4F4E
  255. /* Extended ECC information Block Definition (since ONFI 2.1) */
  256. struct onfi_ext_ecc_info {
  257. u8 ecc_bits;
  258. u8 codeword_size;
  259. __le16 bb_per_lun;
  260. __le16 block_endurance;
  261. u8 reserved[2];
  262. } __packed;
  263. #define ONFI_SECTION_TYPE_0 0 /* Unused section. */
  264. #define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
  265. #define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
  266. struct onfi_ext_section {
  267. u8 type;
  268. u8 length;
  269. } __packed;
  270. #define ONFI_EXT_SECTION_MAX 8
  271. /* Extended Parameter Page Definition (since ONFI 2.1) */
  272. struct onfi_ext_param_page {
  273. __le16 crc;
  274. u8 sig[4]; /* 'E' 'P' 'P' 'S' */
  275. u8 reserved0[10];
  276. struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
  277. /*
  278. * The actual size of the Extended Parameter Page is in
  279. * @ext_param_page_length of nand_onfi_params{}.
  280. * The following are the variable length sections.
  281. * So we do not add any fields below. Please see the ONFI spec.
  282. */
  283. } __packed;
  284. struct nand_onfi_vendor_micron {
  285. u8 two_plane_read;
  286. u8 read_cache;
  287. u8 read_unique_id;
  288. u8 dq_imped;
  289. u8 dq_imped_num_settings;
  290. u8 dq_imped_feat_addr;
  291. u8 rb_pulldown_strength;
  292. u8 rb_pulldown_strength_feat_addr;
  293. u8 rb_pulldown_strength_num_settings;
  294. u8 otp_mode;
  295. u8 otp_page_start;
  296. u8 otp_data_prot_addr;
  297. u8 otp_num_pages;
  298. u8 otp_feat_addr;
  299. u8 read_retry_options;
  300. u8 reserved[72];
  301. u8 param_revision;
  302. } __packed;
  303. /**
  304. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  305. * @lock: protection lock
  306. * @active: the mtd device which holds the controller currently
  307. * @wq: wait queue to sleep on if a NAND operation is in
  308. * progress used instead of the per chip wait queue
  309. * when a hw controller is available.
  310. */
  311. struct nand_hw_control {
  312. spinlock_t lock;
  313. struct nand_chip *active;
  314. wait_queue_head_t wq;
  315. };
  316. /**
  317. * struct nand_ecc_ctrl - Control structure for ECC
  318. * @mode: ECC mode
  319. * @steps: number of ECC steps per page
  320. * @size: data bytes per ECC step
  321. * @bytes: ECC bytes per step
  322. * @strength: max number of correctible bits per ECC step
  323. * @total: total number of ECC bytes per page
  324. * @prepad: padding information for syndrome based ECC generators
  325. * @postpad: padding information for syndrome based ECC generators
  326. * @layout: ECC layout control struct pointer
  327. * @priv: pointer to private ECC control data
  328. * @hwctl: function to control hardware ECC generator. Must only
  329. * be provided if an hardware ECC is available
  330. * @calculate: function for ECC calculation or readback from ECC hardware
  331. * @correct: function for ECC correction, matching to ECC generator (sw/hw)
  332. * @read_page_raw: function to read a raw page without ECC
  333. * @write_page_raw: function to write a raw page without ECC
  334. * @read_page: function to read a page according to the ECC generator
  335. * requirements; returns maximum number of bitflips corrected in
  336. * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
  337. * @read_subpage: function to read parts of the page covered by ECC;
  338. * returns same as read_page()
  339. * @write_subpage: function to write parts of the page covered by ECC.
  340. * @write_page: function to write a page according to the ECC generator
  341. * requirements.
  342. * @write_oob_raw: function to write chip OOB data without ECC
  343. * @read_oob_raw: function to read chip OOB data without ECC
  344. * @read_oob: function to read chip OOB data
  345. * @write_oob: function to write chip OOB data
  346. */
  347. struct nand_ecc_ctrl {
  348. nand_ecc_modes_t mode;
  349. int steps;
  350. int size;
  351. int bytes;
  352. int total;
  353. int strength;
  354. int prepad;
  355. int postpad;
  356. struct nand_ecclayout *layout;
  357. void *priv;
  358. void (*hwctl)(struct mtd_info *mtd, int mode);
  359. int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
  360. uint8_t *ecc_code);
  361. int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
  362. uint8_t *calc_ecc);
  363. int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  364. uint8_t *buf, int oob_required, int page);
  365. int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  366. const uint8_t *buf, int oob_required);
  367. int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
  368. uint8_t *buf, int oob_required, int page);
  369. int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
  370. uint32_t offs, uint32_t len, uint8_t *buf);
  371. int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
  372. uint32_t offset, uint32_t data_len,
  373. const uint8_t *data_buf, int oob_required);
  374. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  375. const uint8_t *buf, int oob_required);
  376. int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  377. int page);
  378. int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
  379. int page);
  380. int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
  381. int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
  382. int page);
  383. };
  384. /**
  385. * struct nand_buffers - buffer structure for read/write
  386. * @ecccalc: buffer for calculated ECC
  387. * @ecccode: buffer for ECC read from flash
  388. * @databuf: buffer for data - dynamically sized
  389. *
  390. * Do not change the order of buffers. databuf and oobrbuf must be in
  391. * consecutive order.
  392. */
  393. struct nand_buffers {
  394. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  395. uint8_t ecccode[NAND_MAX_OOBSIZE];
  396. uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
  397. };
  398. /**
  399. * struct nand_chip - NAND Private Flash Chip Data
  400. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
  401. * flash device
  402. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
  403. * flash device.
  404. * @read_byte: [REPLACEABLE] read one byte from the chip
  405. * @read_word: [REPLACEABLE] read one word from the chip
  406. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  407. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  408. * @select_chip: [REPLACEABLE] select chip nr
  409. * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
  410. * @block_markbad: [REPLACEABLE] mark a block bad
  411. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
  412. * ALE/CLE/nCE. Also used to write command and address
  413. * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
  414. * mtd->oobsize, mtd->writesize and so on.
  415. * @id_data contains the 8 bytes values of NAND_CMD_READID.
  416. * Return with the bus width.
  417. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
  418. * device ready/busy line. If set to NULL no access to
  419. * ready/busy is available and the ready/busy information
  420. * is read from the chip status register.
  421. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
  422. * commands to the chip.
  423. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
  424. * ready.
  425. * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
  426. * setting the read-retry mode. Mostly needed for MLC NAND.
  427. * @ecc: [BOARDSPECIFIC] ECC control structure
  428. * @buffers: buffer structure for read/write
  429. * @hwcontrol: platform-specific hardware control structure
  430. * @erase_cmd: [INTERN] erase command write function, selectable due
  431. * to AND support.
  432. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  433. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
  434. * data from array to read regs (tR).
  435. * @state: [INTERN] the current state of the NAND device
  436. * @oob_poi: "poison value buffer," used for laying out OOB data
  437. * before writing
  438. * @page_shift: [INTERN] number of address bits in a page (column
  439. * address bits).
  440. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  441. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  442. * @chip_shift: [INTERN] number of address bits in one chip
  443. * @options: [BOARDSPECIFIC] various chip options. They can partly
  444. * be set to inform nand_scan about special functionality.
  445. * See the defines for further explanation.
  446. * @bbt_options: [INTERN] bad block specific options. All options used
  447. * here must come from bbm.h. By default, these options
  448. * will be copied to the appropriate nand_bbt_descr's.
  449. * @badblockpos: [INTERN] position of the bad block marker in the oob
  450. * area.
  451. * @badblockbits: [INTERN] minimum number of set bits in a good block's
  452. * bad block marker position; i.e., BBM == 11110111b is
  453. * not bad when badblockbits == 7
  454. * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
  455. * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
  456. * Minimum amount of bit errors per @ecc_step_ds guaranteed
  457. * to be correctable. If unknown, set to zero.
  458. * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
  459. * also from the datasheet. It is the recommended ECC step
  460. * size, if known; if unknown, set to zero.
  461. * @numchips: [INTERN] number of physical chips
  462. * @chipsize: [INTERN] the size of one chip for multichip arrays
  463. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  464. * @pagebuf: [INTERN] holds the pagenumber which is currently in
  465. * data_buf.
  466. * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
  467. * currently in data_buf.
  468. * @subpagesize: [INTERN] holds the subpagesize
  469. * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
  470. * non 0 if ONFI supported.
  471. * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
  472. * supported, 0 otherwise.
  473. * @read_retries: [INTERN] the number of read retry modes supported
  474. * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
  475. * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
  476. * @bbt: [INTERN] bad block table pointer
  477. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
  478. * lookup.
  479. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  480. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
  481. * bad block scan.
  482. * @controller: [REPLACEABLE] a pointer to a hardware controller
  483. * structure which is shared among multiple independent
  484. * devices.
  485. * @priv: [OPTIONAL] pointer to private chip data
  486. * @errstat: [OPTIONAL] hardware specific function to perform
  487. * additional error status checks (determine if errors are
  488. * correctable).
  489. * @write_page: [REPLACEABLE] High-level page write function
  490. */
  491. struct nand_chip {
  492. void __iomem *IO_ADDR_R;
  493. void __iomem *IO_ADDR_W;
  494. uint8_t (*read_byte)(struct mtd_info *mtd);
  495. u16 (*read_word)(struct mtd_info *mtd);
  496. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  497. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  498. void (*select_chip)(struct mtd_info *mtd, int chip);
  499. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  500. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  501. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  502. int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
  503. u8 *id_data);
  504. int (*dev_ready)(struct mtd_info *mtd);
  505. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
  506. int page_addr);
  507. int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  508. void (*erase_cmd)(struct mtd_info *mtd, int page);
  509. int (*scan_bbt)(struct mtd_info *mtd);
  510. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
  511. int status, int page);
  512. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  513. uint32_t offset, int data_len, const uint8_t *buf,
  514. int oob_required, int page, int cached, int raw);
  515. int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
  516. int feature_addr, uint8_t *subfeature_para);
  517. int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
  518. int feature_addr, uint8_t *subfeature_para);
  519. int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
  520. int chip_delay;
  521. unsigned int options;
  522. unsigned int bbt_options;
  523. int page_shift;
  524. int phys_erase_shift;
  525. int bbt_erase_shift;
  526. int chip_shift;
  527. int numchips;
  528. uint64_t chipsize;
  529. int pagemask;
  530. int pagebuf;
  531. unsigned int pagebuf_bitflips;
  532. int subpagesize;
  533. uint8_t bits_per_cell;
  534. uint16_t ecc_strength_ds;
  535. uint16_t ecc_step_ds;
  536. int badblockpos;
  537. int badblockbits;
  538. int onfi_version;
  539. struct nand_onfi_params onfi_params;
  540. int read_retries;
  541. flstate_t state;
  542. uint8_t *oob_poi;
  543. struct nand_hw_control *controller;
  544. struct nand_ecc_ctrl ecc;
  545. struct nand_buffers *buffers;
  546. struct nand_hw_control hwcontrol;
  547. uint8_t *bbt;
  548. struct nand_bbt_descr *bbt_td;
  549. struct nand_bbt_descr *bbt_md;
  550. struct nand_bbt_descr *badblock_pattern;
  551. void *priv;
  552. };
  553. /*
  554. * NAND Flash Manufacturer ID Codes
  555. */
  556. #define NAND_MFR_TOSHIBA 0x98
  557. #define NAND_MFR_SAMSUNG 0xec
  558. #define NAND_MFR_FUJITSU 0x04
  559. #define NAND_MFR_NATIONAL 0x8f
  560. #define NAND_MFR_RENESAS 0x07
  561. #define NAND_MFR_STMICRO 0x20
  562. #define NAND_MFR_HYNIX 0xad
  563. #define NAND_MFR_MICRON 0x2c
  564. #define NAND_MFR_AMD 0x01
  565. #define NAND_MFR_MACRONIX 0xc2
  566. #define NAND_MFR_EON 0x92
  567. /* The maximum expected count of bytes in the NAND ID sequence */
  568. #define NAND_MAX_ID_LEN 8
  569. /*
  570. * A helper for defining older NAND chips where the second ID byte fully
  571. * defined the chip, including the geometry (chip size, eraseblock size, page
  572. * size). All these chips have 512 bytes NAND page size.
  573. */
  574. #define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
  575. { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
  576. .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
  577. /*
  578. * A helper for defining newer chips which report their page size and
  579. * eraseblock size via the extended ID bytes.
  580. *
  581. * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
  582. * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
  583. * device ID now only represented a particular total chip size (and voltage,
  584. * buswidth), and the page size, eraseblock size, and OOB size could vary while
  585. * using the same device ID.
  586. */
  587. #define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
  588. { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
  589. .options = (opts) }
  590. #define NAND_ECC_INFO(_strength, _step) \
  591. { .strength_ds = (_strength), .step_ds = (_step) }
  592. #define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
  593. #define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
  594. /**
  595. * struct nand_flash_dev - NAND Flash Device ID Structure
  596. * @name: a human-readable name of the NAND chip
  597. * @dev_id: the device ID (the second byte of the full chip ID array)
  598. * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
  599. * memory address as @id[0])
  600. * @dev_id: device ID part of the full chip ID array (refers the same memory
  601. * address as @id[1])
  602. * @id: full device ID array
  603. * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
  604. * well as the eraseblock size) is determined from the extended NAND
  605. * chip ID array)
  606. * @chipsize: total chip size in MiB
  607. * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
  608. * @options: stores various chip bit options
  609. * @id_len: The valid length of the @id.
  610. * @oobsize: OOB size
  611. * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
  612. * @ecc_strength_ds in nand_chip{}.
  613. * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
  614. * @ecc_step_ds in nand_chip{}, also from the datasheet.
  615. * For example, the "4bit ECC for each 512Byte" can be set with
  616. * NAND_ECC_INFO(4, 512).
  617. */
  618. struct nand_flash_dev {
  619. char *name;
  620. union {
  621. struct {
  622. uint8_t mfr_id;
  623. uint8_t dev_id;
  624. };
  625. uint8_t id[NAND_MAX_ID_LEN];
  626. };
  627. unsigned int pagesize;
  628. unsigned int chipsize;
  629. unsigned int erasesize;
  630. unsigned int options;
  631. uint16_t id_len;
  632. uint16_t oobsize;
  633. struct {
  634. uint16_t strength_ds;
  635. uint16_t step_ds;
  636. } ecc;
  637. };
  638. /**
  639. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  640. * @name: Manufacturer name
  641. * @id: manufacturer ID code of device.
  642. */
  643. struct nand_manufacturers {
  644. int id;
  645. char *name;
  646. };
  647. extern struct nand_flash_dev nand_flash_ids[];
  648. extern struct nand_manufacturers nand_manuf_ids[];
  649. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  650. extern int nand_default_bbt(struct mtd_info *mtd);
  651. extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
  652. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  653. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  654. int allowbbt);
  655. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  656. size_t *retlen, uint8_t *buf);
  657. /**
  658. * struct platform_nand_chip - chip level device structure
  659. * @nr_chips: max. number of chips to scan for
  660. * @chip_offset: chip number offset
  661. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  662. * @partitions: mtd partition list
  663. * @chip_delay: R/B delay value in us
  664. * @options: Option flags, e.g. 16bit buswidth
  665. * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
  666. * @ecclayout: ECC layout info structure
  667. * @part_probe_types: NULL-terminated array of probe types
  668. */
  669. struct platform_nand_chip {
  670. int nr_chips;
  671. int chip_offset;
  672. int nr_partitions;
  673. struct mtd_partition *partitions;
  674. struct nand_ecclayout *ecclayout;
  675. int chip_delay;
  676. unsigned int options;
  677. unsigned int bbt_options;
  678. const char **part_probe_types;
  679. };
  680. /* Keep gcc happy */
  681. struct platform_device;
  682. /**
  683. * struct platform_nand_ctrl - controller level device structure
  684. * @probe: platform specific function to probe/setup hardware
  685. * @remove: platform specific function to remove/teardown hardware
  686. * @hwcontrol: platform specific hardware control structure
  687. * @dev_ready: platform specific function to read ready/busy pin
  688. * @select_chip: platform specific chip select function
  689. * @cmd_ctrl: platform specific function for controlling
  690. * ALE/CLE/nCE. Also used to write command and address
  691. * @write_buf: platform specific function for write buffer
  692. * @read_buf: platform specific function for read buffer
  693. * @read_byte: platform specific function to read one byte from chip
  694. * @priv: private data to transport driver specific settings
  695. *
  696. * All fields are optional and depend on the hardware driver requirements
  697. */
  698. struct platform_nand_ctrl {
  699. int (*probe)(struct platform_device *pdev);
  700. void (*remove)(struct platform_device *pdev);
  701. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  702. int (*dev_ready)(struct mtd_info *mtd);
  703. void (*select_chip)(struct mtd_info *mtd, int chip);
  704. void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
  705. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  706. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  707. unsigned char (*read_byte)(struct mtd_info *mtd);
  708. void *priv;
  709. };
  710. /**
  711. * struct platform_nand_data - container structure for platform-specific data
  712. * @chip: chip level chip structure
  713. * @ctrl: controller level device structure
  714. */
  715. struct platform_nand_data {
  716. struct platform_nand_chip chip;
  717. struct platform_nand_ctrl ctrl;
  718. };
  719. /* Some helpers to access the data structures */
  720. static inline
  721. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  722. {
  723. struct nand_chip *chip = mtd->priv;
  724. return chip->priv;
  725. }
  726. /* return the supported features. */
  727. static inline int onfi_feature(struct nand_chip *chip)
  728. {
  729. return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
  730. }
  731. /* return the supported asynchronous timing mode. */
  732. static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
  733. {
  734. if (!chip->onfi_version)
  735. return ONFI_TIMING_MODE_UNKNOWN;
  736. return le16_to_cpu(chip->onfi_params.async_timing_mode);
  737. }
  738. /* return the supported synchronous timing mode. */
  739. static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
  740. {
  741. if (!chip->onfi_version)
  742. return ONFI_TIMING_MODE_UNKNOWN;
  743. return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
  744. }
  745. /*
  746. * Check if it is a SLC nand.
  747. * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
  748. * We do not distinguish the MLC and TLC now.
  749. */
  750. static inline bool nand_is_slc(struct nand_chip *chip)
  751. {
  752. return chip->bits_per_cell == 1;
  753. }
  754. #endif /* __LINUX_MTD_NAND_H */