pm.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383
  1. /*
  2. * CPU complex suspend & resume functions for Tegra SoCs
  3. *
  4. * Copyright (c) 2009-2012, NVIDIA Corporation. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/spinlock.h>
  20. #include <linux/io.h>
  21. #include <linux/cpumask.h>
  22. #include <linux/delay.h>
  23. #include <linux/cpu_pm.h>
  24. #include <linux/suspend.h>
  25. #include <linux/err.h>
  26. #include <linux/slab.h>
  27. #include <linux/clk/tegra.h>
  28. #include <asm/smp_plat.h>
  29. #include <asm/cacheflush.h>
  30. #include <asm/suspend.h>
  31. #include <asm/idmap.h>
  32. #include <asm/proc-fns.h>
  33. #include <asm/tlbflush.h>
  34. #include "iomap.h"
  35. #include "reset.h"
  36. #include "flowctrl.h"
  37. #include "fuse.h"
  38. #include "pm.h"
  39. #include "pmc.h"
  40. #include "sleep.h"
  41. #ifdef CONFIG_PM_SLEEP
  42. static DEFINE_SPINLOCK(tegra_lp2_lock);
  43. static u32 iram_save_size;
  44. static void *iram_save_addr;
  45. struct tegra_lp1_iram tegra_lp1_iram;
  46. void (*tegra_tear_down_cpu)(void);
  47. void (*tegra_sleep_core_finish)(unsigned long v2p);
  48. static int (*tegra_sleep_func)(unsigned long v2p);
  49. static void tegra_tear_down_cpu_init(void)
  50. {
  51. switch (tegra_chip_id) {
  52. case TEGRA20:
  53. if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
  54. tegra_tear_down_cpu = tegra20_tear_down_cpu;
  55. break;
  56. case TEGRA30:
  57. case TEGRA114:
  58. case TEGRA124:
  59. if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) ||
  60. IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) ||
  61. IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC))
  62. tegra_tear_down_cpu = tegra30_tear_down_cpu;
  63. break;
  64. }
  65. }
  66. /*
  67. * restore_cpu_complex
  68. *
  69. * restores cpu clock setting, clears flow controller
  70. *
  71. * Always called on CPU 0.
  72. */
  73. static void restore_cpu_complex(void)
  74. {
  75. int cpu = smp_processor_id();
  76. BUG_ON(cpu != 0);
  77. #ifdef CONFIG_SMP
  78. cpu = cpu_logical_map(cpu);
  79. #endif
  80. /* Restore the CPU clock settings */
  81. tegra_cpu_clock_resume();
  82. flowctrl_cpu_suspend_exit(cpu);
  83. }
  84. /*
  85. * suspend_cpu_complex
  86. *
  87. * saves pll state for use by restart_plls, prepares flow controller for
  88. * transition to suspend state
  89. *
  90. * Must always be called on cpu 0.
  91. */
  92. static void suspend_cpu_complex(void)
  93. {
  94. int cpu = smp_processor_id();
  95. BUG_ON(cpu != 0);
  96. #ifdef CONFIG_SMP
  97. cpu = cpu_logical_map(cpu);
  98. #endif
  99. /* Save the CPU clock settings */
  100. tegra_cpu_clock_suspend();
  101. flowctrl_cpu_suspend_enter(cpu);
  102. }
  103. void tegra_clear_cpu_in_lp2(void)
  104. {
  105. int phy_cpu_id = cpu_logical_map(smp_processor_id());
  106. u32 *cpu_in_lp2 = tegra_cpu_lp2_mask;
  107. spin_lock(&tegra_lp2_lock);
  108. BUG_ON(!(*cpu_in_lp2 & BIT(phy_cpu_id)));
  109. *cpu_in_lp2 &= ~BIT(phy_cpu_id);
  110. spin_unlock(&tegra_lp2_lock);
  111. }
  112. bool tegra_set_cpu_in_lp2(void)
  113. {
  114. int phy_cpu_id = cpu_logical_map(smp_processor_id());
  115. bool last_cpu = false;
  116. cpumask_t *cpu_lp2_mask = tegra_cpu_lp2_mask;
  117. u32 *cpu_in_lp2 = tegra_cpu_lp2_mask;
  118. spin_lock(&tegra_lp2_lock);
  119. BUG_ON((*cpu_in_lp2 & BIT(phy_cpu_id)));
  120. *cpu_in_lp2 |= BIT(phy_cpu_id);
  121. if ((phy_cpu_id == 0) && cpumask_equal(cpu_lp2_mask, cpu_online_mask))
  122. last_cpu = true;
  123. else if (tegra_chip_id == TEGRA20 && phy_cpu_id == 1)
  124. tegra20_cpu_set_resettable_soon();
  125. spin_unlock(&tegra_lp2_lock);
  126. return last_cpu;
  127. }
  128. int tegra_cpu_do_idle(void)
  129. {
  130. return cpu_do_idle();
  131. }
  132. static int tegra_sleep_cpu(unsigned long v2p)
  133. {
  134. setup_mm_for_reboot();
  135. tegra_sleep_cpu_finish(v2p);
  136. /* should never here */
  137. BUG();
  138. return 0;
  139. }
  140. void tegra_idle_lp2_last(void)
  141. {
  142. tegra_pmc_pm_set(TEGRA_SUSPEND_LP2);
  143. cpu_cluster_pm_enter();
  144. suspend_cpu_complex();
  145. cpu_suspend(PHYS_OFFSET - PAGE_OFFSET, &tegra_sleep_cpu);
  146. restore_cpu_complex();
  147. cpu_cluster_pm_exit();
  148. }
  149. enum tegra_suspend_mode tegra_pm_validate_suspend_mode(
  150. enum tegra_suspend_mode mode)
  151. {
  152. /*
  153. * The Tegra devices support suspending to LP1 or lower currently.
  154. */
  155. if (mode > TEGRA_SUSPEND_LP1)
  156. return TEGRA_SUSPEND_LP1;
  157. return mode;
  158. }
  159. static int tegra_sleep_core(unsigned long v2p)
  160. {
  161. setup_mm_for_reboot();
  162. tegra_sleep_core_finish(v2p);
  163. /* should never here */
  164. BUG();
  165. return 0;
  166. }
  167. /*
  168. * tegra_lp1_iram_hook
  169. *
  170. * Hooking the address of LP1 reset vector and SDRAM self-refresh code in
  171. * SDRAM. These codes not be copied to IRAM in this fuction. We need to
  172. * copy these code to IRAM before LP0/LP1 suspend and restore the content
  173. * of IRAM after resume.
  174. */
  175. static bool tegra_lp1_iram_hook(void)
  176. {
  177. switch (tegra_chip_id) {
  178. case TEGRA20:
  179. if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
  180. tegra20_lp1_iram_hook();
  181. break;
  182. case TEGRA30:
  183. case TEGRA114:
  184. case TEGRA124:
  185. if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) ||
  186. IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) ||
  187. IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC))
  188. tegra30_lp1_iram_hook();
  189. break;
  190. default:
  191. break;
  192. }
  193. if (!tegra_lp1_iram.start_addr || !tegra_lp1_iram.end_addr)
  194. return false;
  195. iram_save_size = tegra_lp1_iram.end_addr - tegra_lp1_iram.start_addr;
  196. iram_save_addr = kmalloc(iram_save_size, GFP_KERNEL);
  197. if (!iram_save_addr)
  198. return false;
  199. return true;
  200. }
  201. static bool tegra_sleep_core_init(void)
  202. {
  203. switch (tegra_chip_id) {
  204. case TEGRA20:
  205. if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
  206. tegra20_sleep_core_init();
  207. break;
  208. case TEGRA30:
  209. case TEGRA114:
  210. case TEGRA124:
  211. if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) ||
  212. IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) ||
  213. IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC))
  214. tegra30_sleep_core_init();
  215. break;
  216. default:
  217. break;
  218. }
  219. if (!tegra_sleep_core_finish)
  220. return false;
  221. return true;
  222. }
  223. static void tegra_suspend_enter_lp1(void)
  224. {
  225. tegra_pmc_suspend();
  226. /* copy the reset vector & SDRAM shutdown code into IRAM */
  227. memcpy(iram_save_addr, IO_ADDRESS(TEGRA_IRAM_LPx_RESUME_AREA),
  228. iram_save_size);
  229. memcpy(IO_ADDRESS(TEGRA_IRAM_LPx_RESUME_AREA),
  230. tegra_lp1_iram.start_addr, iram_save_size);
  231. *((u32 *)tegra_cpu_lp1_mask) = 1;
  232. }
  233. static void tegra_suspend_exit_lp1(void)
  234. {
  235. tegra_pmc_resume();
  236. /* restore IRAM */
  237. memcpy(IO_ADDRESS(TEGRA_IRAM_LPx_RESUME_AREA), iram_save_addr,
  238. iram_save_size);
  239. *(u32 *)tegra_cpu_lp1_mask = 0;
  240. }
  241. static const char *lp_state[TEGRA_MAX_SUSPEND_MODE] = {
  242. [TEGRA_SUSPEND_NONE] = "none",
  243. [TEGRA_SUSPEND_LP2] = "LP2",
  244. [TEGRA_SUSPEND_LP1] = "LP1",
  245. [TEGRA_SUSPEND_LP0] = "LP0",
  246. };
  247. static int tegra_suspend_enter(suspend_state_t state)
  248. {
  249. enum tegra_suspend_mode mode = tegra_pmc_get_suspend_mode();
  250. if (WARN_ON(mode < TEGRA_SUSPEND_NONE ||
  251. mode >= TEGRA_MAX_SUSPEND_MODE))
  252. return -EINVAL;
  253. pr_info("Entering suspend state %s\n", lp_state[mode]);
  254. tegra_pmc_pm_set(mode);
  255. local_fiq_disable();
  256. suspend_cpu_complex();
  257. switch (mode) {
  258. case TEGRA_SUSPEND_LP1:
  259. tegra_suspend_enter_lp1();
  260. break;
  261. case TEGRA_SUSPEND_LP2:
  262. tegra_set_cpu_in_lp2();
  263. break;
  264. default:
  265. break;
  266. }
  267. cpu_suspend(PHYS_OFFSET - PAGE_OFFSET, tegra_sleep_func);
  268. switch (mode) {
  269. case TEGRA_SUSPEND_LP1:
  270. tegra_suspend_exit_lp1();
  271. break;
  272. case TEGRA_SUSPEND_LP2:
  273. tegra_clear_cpu_in_lp2();
  274. break;
  275. default:
  276. break;
  277. }
  278. restore_cpu_complex();
  279. local_fiq_enable();
  280. return 0;
  281. }
  282. static const struct platform_suspend_ops tegra_suspend_ops = {
  283. .valid = suspend_valid_only_mem,
  284. .enter = tegra_suspend_enter,
  285. };
  286. void __init tegra_init_suspend(void)
  287. {
  288. enum tegra_suspend_mode mode = tegra_pmc_get_suspend_mode();
  289. if (mode == TEGRA_SUSPEND_NONE)
  290. return;
  291. tegra_tear_down_cpu_init();
  292. tegra_pmc_suspend_init();
  293. if (mode >= TEGRA_SUSPEND_LP1) {
  294. if (!tegra_lp1_iram_hook() || !tegra_sleep_core_init()) {
  295. pr_err("%s: unable to allocate memory for SDRAM"
  296. "self-refresh -- LP0/LP1 unavailable\n",
  297. __func__);
  298. tegra_pmc_set_suspend_mode(TEGRA_SUSPEND_LP2);
  299. mode = TEGRA_SUSPEND_LP2;
  300. }
  301. }
  302. /* set up sleep function for cpu_suspend */
  303. switch (mode) {
  304. case TEGRA_SUSPEND_LP1:
  305. tegra_sleep_func = tegra_sleep_core;
  306. break;
  307. case TEGRA_SUSPEND_LP2:
  308. tegra_sleep_func = tegra_sleep_cpu;
  309. break;
  310. default:
  311. break;
  312. }
  313. suspend_set_ops(&tegra_suspend_ops);
  314. }
  315. #endif