dce_v8_0.c 113 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "cikd.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_8_0_d.h"
  35. #include "dce/dce_8_0_sh_mask.h"
  36. #include "gca/gfx_7_2_enum.h"
  37. #include "gmc/gmc_7_1_d.h"
  38. #include "gmc/gmc_7_1_sh_mask.h"
  39. #include "oss/oss_2_0_d.h"
  40. #include "oss/oss_2_0_sh_mask.h"
  41. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[6] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET
  51. };
  52. static const uint32_t dig_offsets[] = {
  53. CRTC0_REGISTER_OFFSET,
  54. CRTC1_REGISTER_OFFSET,
  55. CRTC2_REGISTER_OFFSET,
  56. CRTC3_REGISTER_OFFSET,
  57. CRTC4_REGISTER_OFFSET,
  58. CRTC5_REGISTER_OFFSET,
  59. (0x13830 - 0x7030) >> 2,
  60. };
  61. static const struct {
  62. uint32_t reg;
  63. uint32_t vblank;
  64. uint32_t vline;
  65. uint32_t hpd;
  66. } interrupt_status_offsets[6] = { {
  67. .reg = mmDISP_INTERRUPT_STATUS,
  68. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  69. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  70. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  71. }, {
  72. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  73. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  74. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  75. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  76. }, {
  77. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  78. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  96. } };
  97. static const uint32_t hpd_int_control_offsets[6] = {
  98. mmDC_HPD1_INT_CONTROL,
  99. mmDC_HPD2_INT_CONTROL,
  100. mmDC_HPD3_INT_CONTROL,
  101. mmDC_HPD4_INT_CONTROL,
  102. mmDC_HPD5_INT_CONTROL,
  103. mmDC_HPD6_INT_CONTROL,
  104. };
  105. static u32 dce_v8_0_audio_endpt_rreg(struct amdgpu_device *adev,
  106. u32 block_offset, u32 reg)
  107. {
  108. unsigned long flags;
  109. u32 r;
  110. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  111. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  112. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  113. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  114. return r;
  115. }
  116. static void dce_v8_0_audio_endpt_wreg(struct amdgpu_device *adev,
  117. u32 block_offset, u32 reg, u32 v)
  118. {
  119. unsigned long flags;
  120. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  121. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  122. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  123. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  124. }
  125. static bool dce_v8_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  126. {
  127. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  128. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  129. return true;
  130. else
  131. return false;
  132. }
  133. static bool dce_v8_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  134. {
  135. u32 pos1, pos2;
  136. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  137. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  138. if (pos1 != pos2)
  139. return true;
  140. else
  141. return false;
  142. }
  143. /**
  144. * dce_v8_0_vblank_wait - vblank wait asic callback.
  145. *
  146. * @adev: amdgpu_device pointer
  147. * @crtc: crtc to wait for vblank on
  148. *
  149. * Wait for vblank on the requested crtc (evergreen+).
  150. */
  151. static void dce_v8_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  152. {
  153. unsigned i = 0;
  154. if (crtc >= adev->mode_info.num_crtc)
  155. return;
  156. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  157. return;
  158. /* depending on when we hit vblank, we may be close to active; if so,
  159. * wait for another frame.
  160. */
  161. while (dce_v8_0_is_in_vblank(adev, crtc)) {
  162. if (i++ % 100 == 0) {
  163. if (!dce_v8_0_is_counter_moving(adev, crtc))
  164. break;
  165. }
  166. }
  167. while (!dce_v8_0_is_in_vblank(adev, crtc)) {
  168. if (i++ % 100 == 0) {
  169. if (!dce_v8_0_is_counter_moving(adev, crtc))
  170. break;
  171. }
  172. }
  173. }
  174. static u32 dce_v8_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  175. {
  176. if (crtc >= adev->mode_info.num_crtc)
  177. return 0;
  178. else
  179. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  180. }
  181. /**
  182. * dce_v8_0_page_flip - pageflip callback.
  183. *
  184. * @adev: amdgpu_device pointer
  185. * @crtc_id: crtc to cleanup pageflip on
  186. * @crtc_base: new address of the crtc (GPU MC address)
  187. *
  188. * Triggers the actual pageflip by updating the primary
  189. * surface base address.
  190. */
  191. static void dce_v8_0_page_flip(struct amdgpu_device *adev,
  192. int crtc_id, u64 crtc_base)
  193. {
  194. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  195. /* update the primary scanout addresses */
  196. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  197. upper_32_bits(crtc_base));
  198. /* writing to the low address triggers the update */
  199. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  200. lower_32_bits(crtc_base));
  201. /* post the write */
  202. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  203. }
  204. static int dce_v8_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  205. u32 *vbl, u32 *position)
  206. {
  207. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  208. return -EINVAL;
  209. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  210. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  211. return 0;
  212. }
  213. /**
  214. * dce_v8_0_hpd_sense - hpd sense callback.
  215. *
  216. * @adev: amdgpu_device pointer
  217. * @hpd: hpd (hotplug detect) pin
  218. *
  219. * Checks if a digital monitor is connected (evergreen+).
  220. * Returns true if connected, false if not connected.
  221. */
  222. static bool dce_v8_0_hpd_sense(struct amdgpu_device *adev,
  223. enum amdgpu_hpd_id hpd)
  224. {
  225. bool connected = false;
  226. switch (hpd) {
  227. case AMDGPU_HPD_1:
  228. if (RREG32(mmDC_HPD1_INT_STATUS) & DC_HPD1_INT_STATUS__DC_HPD1_SENSE_MASK)
  229. connected = true;
  230. break;
  231. case AMDGPU_HPD_2:
  232. if (RREG32(mmDC_HPD2_INT_STATUS) & DC_HPD2_INT_STATUS__DC_HPD2_SENSE_MASK)
  233. connected = true;
  234. break;
  235. case AMDGPU_HPD_3:
  236. if (RREG32(mmDC_HPD3_INT_STATUS) & DC_HPD3_INT_STATUS__DC_HPD3_SENSE_MASK)
  237. connected = true;
  238. break;
  239. case AMDGPU_HPD_4:
  240. if (RREG32(mmDC_HPD4_INT_STATUS) & DC_HPD4_INT_STATUS__DC_HPD4_SENSE_MASK)
  241. connected = true;
  242. break;
  243. case AMDGPU_HPD_5:
  244. if (RREG32(mmDC_HPD5_INT_STATUS) & DC_HPD5_INT_STATUS__DC_HPD5_SENSE_MASK)
  245. connected = true;
  246. break;
  247. case AMDGPU_HPD_6:
  248. if (RREG32(mmDC_HPD6_INT_STATUS) & DC_HPD6_INT_STATUS__DC_HPD6_SENSE_MASK)
  249. connected = true;
  250. break;
  251. default:
  252. break;
  253. }
  254. return connected;
  255. }
  256. /**
  257. * dce_v8_0_hpd_set_polarity - hpd set polarity callback.
  258. *
  259. * @adev: amdgpu_device pointer
  260. * @hpd: hpd (hotplug detect) pin
  261. *
  262. * Set the polarity of the hpd pin (evergreen+).
  263. */
  264. static void dce_v8_0_hpd_set_polarity(struct amdgpu_device *adev,
  265. enum amdgpu_hpd_id hpd)
  266. {
  267. u32 tmp;
  268. bool connected = dce_v8_0_hpd_sense(adev, hpd);
  269. switch (hpd) {
  270. case AMDGPU_HPD_1:
  271. tmp = RREG32(mmDC_HPD1_INT_CONTROL);
  272. if (connected)
  273. tmp &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  274. else
  275. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_POLARITY_MASK;
  276. WREG32(mmDC_HPD1_INT_CONTROL, tmp);
  277. break;
  278. case AMDGPU_HPD_2:
  279. tmp = RREG32(mmDC_HPD2_INT_CONTROL);
  280. if (connected)
  281. tmp &= ~DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  282. else
  283. tmp |= DC_HPD2_INT_CONTROL__DC_HPD2_INT_POLARITY_MASK;
  284. WREG32(mmDC_HPD2_INT_CONTROL, tmp);
  285. break;
  286. case AMDGPU_HPD_3:
  287. tmp = RREG32(mmDC_HPD3_INT_CONTROL);
  288. if (connected)
  289. tmp &= ~DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  290. else
  291. tmp |= DC_HPD3_INT_CONTROL__DC_HPD3_INT_POLARITY_MASK;
  292. WREG32(mmDC_HPD3_INT_CONTROL, tmp);
  293. break;
  294. case AMDGPU_HPD_4:
  295. tmp = RREG32(mmDC_HPD4_INT_CONTROL);
  296. if (connected)
  297. tmp &= ~DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  298. else
  299. tmp |= DC_HPD4_INT_CONTROL__DC_HPD4_INT_POLARITY_MASK;
  300. WREG32(mmDC_HPD4_INT_CONTROL, tmp);
  301. break;
  302. case AMDGPU_HPD_5:
  303. tmp = RREG32(mmDC_HPD5_INT_CONTROL);
  304. if (connected)
  305. tmp &= ~DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  306. else
  307. tmp |= DC_HPD5_INT_CONTROL__DC_HPD5_INT_POLARITY_MASK;
  308. WREG32(mmDC_HPD5_INT_CONTROL, tmp);
  309. break;
  310. case AMDGPU_HPD_6:
  311. tmp = RREG32(mmDC_HPD6_INT_CONTROL);
  312. if (connected)
  313. tmp &= ~DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  314. else
  315. tmp |= DC_HPD6_INT_CONTROL__DC_HPD6_INT_POLARITY_MASK;
  316. WREG32(mmDC_HPD6_INT_CONTROL, tmp);
  317. break;
  318. default:
  319. break;
  320. }
  321. }
  322. /**
  323. * dce_v8_0_hpd_init - hpd setup callback.
  324. *
  325. * @adev: amdgpu_device pointer
  326. *
  327. * Setup the hpd pins used by the card (evergreen+).
  328. * Enable the pin, set the polarity, and enable the hpd interrupts.
  329. */
  330. static void dce_v8_0_hpd_init(struct amdgpu_device *adev)
  331. {
  332. struct drm_device *dev = adev->ddev;
  333. struct drm_connector *connector;
  334. u32 tmp = (0x9c4 << DC_HPD1_CONTROL__DC_HPD1_CONNECTION_TIMER__SHIFT) |
  335. (0xfa << DC_HPD1_CONTROL__DC_HPD1_RX_INT_TIMER__SHIFT) |
  336. DC_HPD1_CONTROL__DC_HPD1_EN_MASK;
  337. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  338. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  339. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  340. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  341. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  342. * aux dp channel on imac and help (but not completely fix)
  343. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  344. * also avoid interrupt storms during dpms.
  345. */
  346. continue;
  347. }
  348. switch (amdgpu_connector->hpd.hpd) {
  349. case AMDGPU_HPD_1:
  350. WREG32(mmDC_HPD1_CONTROL, tmp);
  351. break;
  352. case AMDGPU_HPD_2:
  353. WREG32(mmDC_HPD2_CONTROL, tmp);
  354. break;
  355. case AMDGPU_HPD_3:
  356. WREG32(mmDC_HPD3_CONTROL, tmp);
  357. break;
  358. case AMDGPU_HPD_4:
  359. WREG32(mmDC_HPD4_CONTROL, tmp);
  360. break;
  361. case AMDGPU_HPD_5:
  362. WREG32(mmDC_HPD5_CONTROL, tmp);
  363. break;
  364. case AMDGPU_HPD_6:
  365. WREG32(mmDC_HPD6_CONTROL, tmp);
  366. break;
  367. default:
  368. break;
  369. }
  370. dce_v8_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  371. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  372. }
  373. }
  374. /**
  375. * dce_v8_0_hpd_fini - hpd tear down callback.
  376. *
  377. * @adev: amdgpu_device pointer
  378. *
  379. * Tear down the hpd pins used by the card (evergreen+).
  380. * Disable the hpd interrupts.
  381. */
  382. static void dce_v8_0_hpd_fini(struct amdgpu_device *adev)
  383. {
  384. struct drm_device *dev = adev->ddev;
  385. struct drm_connector *connector;
  386. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  387. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  388. switch (amdgpu_connector->hpd.hpd) {
  389. case AMDGPU_HPD_1:
  390. WREG32(mmDC_HPD1_CONTROL, 0);
  391. break;
  392. case AMDGPU_HPD_2:
  393. WREG32(mmDC_HPD2_CONTROL, 0);
  394. break;
  395. case AMDGPU_HPD_3:
  396. WREG32(mmDC_HPD3_CONTROL, 0);
  397. break;
  398. case AMDGPU_HPD_4:
  399. WREG32(mmDC_HPD4_CONTROL, 0);
  400. break;
  401. case AMDGPU_HPD_5:
  402. WREG32(mmDC_HPD5_CONTROL, 0);
  403. break;
  404. case AMDGPU_HPD_6:
  405. WREG32(mmDC_HPD6_CONTROL, 0);
  406. break;
  407. default:
  408. break;
  409. }
  410. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  411. }
  412. }
  413. static u32 dce_v8_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  414. {
  415. return mmDC_GPIO_HPD_A;
  416. }
  417. static bool dce_v8_0_is_display_hung(struct amdgpu_device *adev)
  418. {
  419. u32 crtc_hung = 0;
  420. u32 crtc_status[6];
  421. u32 i, j, tmp;
  422. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  423. if (RREG32(mmCRTC_CONTROL + crtc_offsets[i]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK) {
  424. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  425. crtc_hung |= (1 << i);
  426. }
  427. }
  428. for (j = 0; j < 10; j++) {
  429. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  430. if (crtc_hung & (1 << i)) {
  431. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  432. if (tmp != crtc_status[i])
  433. crtc_hung &= ~(1 << i);
  434. }
  435. }
  436. if (crtc_hung == 0)
  437. return false;
  438. udelay(100);
  439. }
  440. return true;
  441. }
  442. static void dce_v8_0_stop_mc_access(struct amdgpu_device *adev,
  443. struct amdgpu_mode_mc_save *save)
  444. {
  445. u32 crtc_enabled, tmp;
  446. int i;
  447. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  448. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  449. /* disable VGA render */
  450. tmp = RREG32(mmVGA_RENDER_CONTROL);
  451. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  452. WREG32(mmVGA_RENDER_CONTROL, tmp);
  453. /* blank the display controllers */
  454. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  455. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  456. CRTC_CONTROL, CRTC_MASTER_EN);
  457. if (crtc_enabled) {
  458. #if 0
  459. u32 frame_count;
  460. int j;
  461. save->crtc_enabled[i] = true;
  462. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  463. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  464. amdgpu_display_vblank_wait(adev, i);
  465. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  466. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  467. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  468. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  469. }
  470. /* wait for the next frame */
  471. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  472. for (j = 0; j < adev->usec_timeout; j++) {
  473. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  474. break;
  475. udelay(1);
  476. }
  477. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  478. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  479. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  480. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  481. }
  482. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  483. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  484. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  485. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  486. }
  487. #else
  488. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  489. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  490. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  491. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  492. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  493. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  494. save->crtc_enabled[i] = false;
  495. /* ***** */
  496. #endif
  497. } else {
  498. save->crtc_enabled[i] = false;
  499. }
  500. }
  501. }
  502. static void dce_v8_0_resume_mc_access(struct amdgpu_device *adev,
  503. struct amdgpu_mode_mc_save *save)
  504. {
  505. u32 tmp, frame_count;
  506. int i, j;
  507. /* update crtc base addresses */
  508. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  509. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  510. upper_32_bits(adev->mc.vram_start));
  511. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  512. upper_32_bits(adev->mc.vram_start));
  513. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  514. (u32)adev->mc.vram_start);
  515. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  516. (u32)adev->mc.vram_start);
  517. if (save->crtc_enabled[i]) {
  518. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  519. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  520. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  521. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  522. }
  523. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  524. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  525. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  526. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  527. }
  528. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  529. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  530. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  531. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  532. }
  533. for (j = 0; j < adev->usec_timeout; j++) {
  534. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  535. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  536. break;
  537. udelay(1);
  538. }
  539. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  540. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  541. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  542. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  543. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  544. /* wait for the next frame */
  545. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  546. for (j = 0; j < adev->usec_timeout; j++) {
  547. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  548. break;
  549. udelay(1);
  550. }
  551. }
  552. }
  553. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  554. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  555. /* Unlock vga access */
  556. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  557. mdelay(1);
  558. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  559. }
  560. static void dce_v8_0_set_vga_render_state(struct amdgpu_device *adev,
  561. bool render)
  562. {
  563. u32 tmp;
  564. /* Lockout access through VGA aperture*/
  565. tmp = RREG32(mmVGA_HDP_CONTROL);
  566. if (render)
  567. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  568. else
  569. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  570. WREG32(mmVGA_HDP_CONTROL, tmp);
  571. /* disable VGA render */
  572. tmp = RREG32(mmVGA_RENDER_CONTROL);
  573. if (render)
  574. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  575. else
  576. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  577. WREG32(mmVGA_RENDER_CONTROL, tmp);
  578. }
  579. static void dce_v8_0_program_fmt(struct drm_encoder *encoder)
  580. {
  581. struct drm_device *dev = encoder->dev;
  582. struct amdgpu_device *adev = dev->dev_private;
  583. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  584. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  585. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  586. int bpc = 0;
  587. u32 tmp = 0;
  588. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  589. if (connector) {
  590. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  591. bpc = amdgpu_connector_get_monitor_bpc(connector);
  592. dither = amdgpu_connector->dither;
  593. }
  594. /* LVDS/eDP FMT is set up by atom */
  595. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  596. return;
  597. /* not needed for analog */
  598. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  599. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  600. return;
  601. if (bpc == 0)
  602. return;
  603. switch (bpc) {
  604. case 6:
  605. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  606. /* XXX sort out optimal dither settings */
  607. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  608. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  609. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  610. (0 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  611. else
  612. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  613. (0 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  614. break;
  615. case 8:
  616. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  617. /* XXX sort out optimal dither settings */
  618. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  619. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  620. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  621. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  622. (1 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  623. else
  624. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  625. (1 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  626. break;
  627. case 10:
  628. if (dither == AMDGPU_FMT_DITHER_ENABLE)
  629. /* XXX sort out optimal dither settings */
  630. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_FRAME_RANDOM_ENABLE_MASK |
  631. FMT_BIT_DEPTH_CONTROL__FMT_HIGHPASS_RANDOM_ENABLE_MASK |
  632. FMT_BIT_DEPTH_CONTROL__FMT_RGB_RANDOM_ENABLE_MASK |
  633. FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_EN_MASK |
  634. (2 << FMT_BIT_DEPTH_CONTROL__FMT_SPATIAL_DITHER_DEPTH__SHIFT));
  635. else
  636. tmp |= (FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_EN_MASK |
  637. (2 << FMT_BIT_DEPTH_CONTROL__FMT_TRUNCATE_DEPTH__SHIFT));
  638. break;
  639. default:
  640. /* not needed */
  641. break;
  642. }
  643. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  644. }
  645. /* display watermark setup */
  646. /**
  647. * dce_v8_0_line_buffer_adjust - Set up the line buffer
  648. *
  649. * @adev: amdgpu_device pointer
  650. * @amdgpu_crtc: the selected display controller
  651. * @mode: the current display mode on the selected display
  652. * controller
  653. *
  654. * Setup up the line buffer allocation for
  655. * the selected display controller (CIK).
  656. * Returns the line buffer size in pixels.
  657. */
  658. static u32 dce_v8_0_line_buffer_adjust(struct amdgpu_device *adev,
  659. struct amdgpu_crtc *amdgpu_crtc,
  660. struct drm_display_mode *mode)
  661. {
  662. u32 tmp, buffer_alloc, i;
  663. u32 pipe_offset = amdgpu_crtc->crtc_id * 0x8;
  664. /*
  665. * Line Buffer Setup
  666. * There are 6 line buffers, one for each display controllers.
  667. * There are 3 partitions per LB. Select the number of partitions
  668. * to enable based on the display width. For display widths larger
  669. * than 4096, you need use to use 2 display controllers and combine
  670. * them using the stereo blender.
  671. */
  672. if (amdgpu_crtc->base.enabled && mode) {
  673. if (mode->crtc_hdisplay < 1920) {
  674. tmp = 1;
  675. buffer_alloc = 2;
  676. } else if (mode->crtc_hdisplay < 2560) {
  677. tmp = 2;
  678. buffer_alloc = 2;
  679. } else if (mode->crtc_hdisplay < 4096) {
  680. tmp = 0;
  681. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  682. } else {
  683. DRM_DEBUG_KMS("Mode too big for LB!\n");
  684. tmp = 0;
  685. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  686. }
  687. } else {
  688. tmp = 1;
  689. buffer_alloc = 0;
  690. }
  691. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset,
  692. (tmp << LB_MEMORY_CTRL__LB_MEMORY_CONFIG__SHIFT) |
  693. (0x6B0 << LB_MEMORY_CTRL__LB_MEMORY_SIZE__SHIFT));
  694. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  695. (buffer_alloc << PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATED__SHIFT));
  696. for (i = 0; i < adev->usec_timeout; i++) {
  697. if (RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  698. PIPE0_DMIF_BUFFER_CONTROL__DMIF_BUFFERS_ALLOCATION_COMPLETED_MASK)
  699. break;
  700. udelay(1);
  701. }
  702. if (amdgpu_crtc->base.enabled && mode) {
  703. switch (tmp) {
  704. case 0:
  705. default:
  706. return 4096 * 2;
  707. case 1:
  708. return 1920 * 2;
  709. case 2:
  710. return 2560 * 2;
  711. }
  712. }
  713. /* controller not enabled, so no lb used */
  714. return 0;
  715. }
  716. /**
  717. * cik_get_number_of_dram_channels - get the number of dram channels
  718. *
  719. * @adev: amdgpu_device pointer
  720. *
  721. * Look up the number of video ram channels (CIK).
  722. * Used for display watermark bandwidth calculations
  723. * Returns the number of dram channels
  724. */
  725. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  726. {
  727. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  728. switch ((tmp & MC_SHARED_CHMAP__NOOFCHAN_MASK) >> MC_SHARED_CHMAP__NOOFCHAN__SHIFT) {
  729. case 0:
  730. default:
  731. return 1;
  732. case 1:
  733. return 2;
  734. case 2:
  735. return 4;
  736. case 3:
  737. return 8;
  738. case 4:
  739. return 3;
  740. case 5:
  741. return 6;
  742. case 6:
  743. return 10;
  744. case 7:
  745. return 12;
  746. case 8:
  747. return 16;
  748. }
  749. }
  750. struct dce8_wm_params {
  751. u32 dram_channels; /* number of dram channels */
  752. u32 yclk; /* bandwidth per dram data pin in kHz */
  753. u32 sclk; /* engine clock in kHz */
  754. u32 disp_clk; /* display clock in kHz */
  755. u32 src_width; /* viewport width */
  756. u32 active_time; /* active display time in ns */
  757. u32 blank_time; /* blank time in ns */
  758. bool interlaced; /* mode is interlaced */
  759. fixed20_12 vsc; /* vertical scale ratio */
  760. u32 num_heads; /* number of active crtcs */
  761. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  762. u32 lb_size; /* line buffer allocated to pipe */
  763. u32 vtaps; /* vertical scaler taps */
  764. };
  765. /**
  766. * dce_v8_0_dram_bandwidth - get the dram bandwidth
  767. *
  768. * @wm: watermark calculation data
  769. *
  770. * Calculate the raw dram bandwidth (CIK).
  771. * Used for display watermark bandwidth calculations
  772. * Returns the dram bandwidth in MBytes/s
  773. */
  774. static u32 dce_v8_0_dram_bandwidth(struct dce8_wm_params *wm)
  775. {
  776. /* Calculate raw DRAM Bandwidth */
  777. fixed20_12 dram_efficiency; /* 0.7 */
  778. fixed20_12 yclk, dram_channels, bandwidth;
  779. fixed20_12 a;
  780. a.full = dfixed_const(1000);
  781. yclk.full = dfixed_const(wm->yclk);
  782. yclk.full = dfixed_div(yclk, a);
  783. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  784. a.full = dfixed_const(10);
  785. dram_efficiency.full = dfixed_const(7);
  786. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  787. bandwidth.full = dfixed_mul(dram_channels, yclk);
  788. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  789. return dfixed_trunc(bandwidth);
  790. }
  791. /**
  792. * dce_v8_0_dram_bandwidth_for_display - get the dram bandwidth for display
  793. *
  794. * @wm: watermark calculation data
  795. *
  796. * Calculate the dram bandwidth used for display (CIK).
  797. * Used for display watermark bandwidth calculations
  798. * Returns the dram bandwidth for display in MBytes/s
  799. */
  800. static u32 dce_v8_0_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  801. {
  802. /* Calculate DRAM Bandwidth and the part allocated to display. */
  803. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  804. fixed20_12 yclk, dram_channels, bandwidth;
  805. fixed20_12 a;
  806. a.full = dfixed_const(1000);
  807. yclk.full = dfixed_const(wm->yclk);
  808. yclk.full = dfixed_div(yclk, a);
  809. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  810. a.full = dfixed_const(10);
  811. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  812. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  813. bandwidth.full = dfixed_mul(dram_channels, yclk);
  814. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  815. return dfixed_trunc(bandwidth);
  816. }
  817. /**
  818. * dce_v8_0_data_return_bandwidth - get the data return bandwidth
  819. *
  820. * @wm: watermark calculation data
  821. *
  822. * Calculate the data return bandwidth used for display (CIK).
  823. * Used for display watermark bandwidth calculations
  824. * Returns the data return bandwidth in MBytes/s
  825. */
  826. static u32 dce_v8_0_data_return_bandwidth(struct dce8_wm_params *wm)
  827. {
  828. /* Calculate the display Data return Bandwidth */
  829. fixed20_12 return_efficiency; /* 0.8 */
  830. fixed20_12 sclk, bandwidth;
  831. fixed20_12 a;
  832. a.full = dfixed_const(1000);
  833. sclk.full = dfixed_const(wm->sclk);
  834. sclk.full = dfixed_div(sclk, a);
  835. a.full = dfixed_const(10);
  836. return_efficiency.full = dfixed_const(8);
  837. return_efficiency.full = dfixed_div(return_efficiency, a);
  838. a.full = dfixed_const(32);
  839. bandwidth.full = dfixed_mul(a, sclk);
  840. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  841. return dfixed_trunc(bandwidth);
  842. }
  843. /**
  844. * dce_v8_0_dmif_request_bandwidth - get the dmif bandwidth
  845. *
  846. * @wm: watermark calculation data
  847. *
  848. * Calculate the dmif bandwidth used for display (CIK).
  849. * Used for display watermark bandwidth calculations
  850. * Returns the dmif bandwidth in MBytes/s
  851. */
  852. static u32 dce_v8_0_dmif_request_bandwidth(struct dce8_wm_params *wm)
  853. {
  854. /* Calculate the DMIF Request Bandwidth */
  855. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  856. fixed20_12 disp_clk, bandwidth;
  857. fixed20_12 a, b;
  858. a.full = dfixed_const(1000);
  859. disp_clk.full = dfixed_const(wm->disp_clk);
  860. disp_clk.full = dfixed_div(disp_clk, a);
  861. a.full = dfixed_const(32);
  862. b.full = dfixed_mul(a, disp_clk);
  863. a.full = dfixed_const(10);
  864. disp_clk_request_efficiency.full = dfixed_const(8);
  865. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  866. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  867. return dfixed_trunc(bandwidth);
  868. }
  869. /**
  870. * dce_v8_0_available_bandwidth - get the min available bandwidth
  871. *
  872. * @wm: watermark calculation data
  873. *
  874. * Calculate the min available bandwidth used for display (CIK).
  875. * Used for display watermark bandwidth calculations
  876. * Returns the min available bandwidth in MBytes/s
  877. */
  878. static u32 dce_v8_0_available_bandwidth(struct dce8_wm_params *wm)
  879. {
  880. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  881. u32 dram_bandwidth = dce_v8_0_dram_bandwidth(wm);
  882. u32 data_return_bandwidth = dce_v8_0_data_return_bandwidth(wm);
  883. u32 dmif_req_bandwidth = dce_v8_0_dmif_request_bandwidth(wm);
  884. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  885. }
  886. /**
  887. * dce_v8_0_average_bandwidth - get the average available bandwidth
  888. *
  889. * @wm: watermark calculation data
  890. *
  891. * Calculate the average available bandwidth used for display (CIK).
  892. * Used for display watermark bandwidth calculations
  893. * Returns the average available bandwidth in MBytes/s
  894. */
  895. static u32 dce_v8_0_average_bandwidth(struct dce8_wm_params *wm)
  896. {
  897. /* Calculate the display mode Average Bandwidth
  898. * DisplayMode should contain the source and destination dimensions,
  899. * timing, etc.
  900. */
  901. fixed20_12 bpp;
  902. fixed20_12 line_time;
  903. fixed20_12 src_width;
  904. fixed20_12 bandwidth;
  905. fixed20_12 a;
  906. a.full = dfixed_const(1000);
  907. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  908. line_time.full = dfixed_div(line_time, a);
  909. bpp.full = dfixed_const(wm->bytes_per_pixel);
  910. src_width.full = dfixed_const(wm->src_width);
  911. bandwidth.full = dfixed_mul(src_width, bpp);
  912. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  913. bandwidth.full = dfixed_div(bandwidth, line_time);
  914. return dfixed_trunc(bandwidth);
  915. }
  916. /**
  917. * dce_v8_0_latency_watermark - get the latency watermark
  918. *
  919. * @wm: watermark calculation data
  920. *
  921. * Calculate the latency watermark (CIK).
  922. * Used for display watermark bandwidth calculations
  923. * Returns the latency watermark in ns
  924. */
  925. static u32 dce_v8_0_latency_watermark(struct dce8_wm_params *wm)
  926. {
  927. /* First calculate the latency in ns */
  928. u32 mc_latency = 2000; /* 2000 ns. */
  929. u32 available_bandwidth = dce_v8_0_available_bandwidth(wm);
  930. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  931. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  932. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  933. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  934. (wm->num_heads * cursor_line_pair_return_time);
  935. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  936. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  937. u32 tmp, dmif_size = 12288;
  938. fixed20_12 a, b, c;
  939. if (wm->num_heads == 0)
  940. return 0;
  941. a.full = dfixed_const(2);
  942. b.full = dfixed_const(1);
  943. if ((wm->vsc.full > a.full) ||
  944. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  945. (wm->vtaps >= 5) ||
  946. ((wm->vsc.full >= a.full) && wm->interlaced))
  947. max_src_lines_per_dst_line = 4;
  948. else
  949. max_src_lines_per_dst_line = 2;
  950. a.full = dfixed_const(available_bandwidth);
  951. b.full = dfixed_const(wm->num_heads);
  952. a.full = dfixed_div(a, b);
  953. b.full = dfixed_const(mc_latency + 512);
  954. c.full = dfixed_const(wm->disp_clk);
  955. b.full = dfixed_div(b, c);
  956. c.full = dfixed_const(dmif_size);
  957. b.full = dfixed_div(c, b);
  958. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  959. b.full = dfixed_const(1000);
  960. c.full = dfixed_const(wm->disp_clk);
  961. b.full = dfixed_div(c, b);
  962. c.full = dfixed_const(wm->bytes_per_pixel);
  963. b.full = dfixed_mul(b, c);
  964. lb_fill_bw = min(tmp, dfixed_trunc(b));
  965. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  966. b.full = dfixed_const(1000);
  967. c.full = dfixed_const(lb_fill_bw);
  968. b.full = dfixed_div(c, b);
  969. a.full = dfixed_div(a, b);
  970. line_fill_time = dfixed_trunc(a);
  971. if (line_fill_time < wm->active_time)
  972. return latency;
  973. else
  974. return latency + (line_fill_time - wm->active_time);
  975. }
  976. /**
  977. * dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  978. * average and available dram bandwidth
  979. *
  980. * @wm: watermark calculation data
  981. *
  982. * Check if the display average bandwidth fits in the display
  983. * dram bandwidth (CIK).
  984. * Used for display watermark bandwidth calculations
  985. * Returns true if the display fits, false if not.
  986. */
  987. static bool dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  988. {
  989. if (dce_v8_0_average_bandwidth(wm) <=
  990. (dce_v8_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  991. return true;
  992. else
  993. return false;
  994. }
  995. /**
  996. * dce_v8_0_average_bandwidth_vs_available_bandwidth - check
  997. * average and available bandwidth
  998. *
  999. * @wm: watermark calculation data
  1000. *
  1001. * Check if the display average bandwidth fits in the display
  1002. * available bandwidth (CIK).
  1003. * Used for display watermark bandwidth calculations
  1004. * Returns true if the display fits, false if not.
  1005. */
  1006. static bool dce_v8_0_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  1007. {
  1008. if (dce_v8_0_average_bandwidth(wm) <=
  1009. (dce_v8_0_available_bandwidth(wm) / wm->num_heads))
  1010. return true;
  1011. else
  1012. return false;
  1013. }
  1014. /**
  1015. * dce_v8_0_check_latency_hiding - check latency hiding
  1016. *
  1017. * @wm: watermark calculation data
  1018. *
  1019. * Check latency hiding (CIK).
  1020. * Used for display watermark bandwidth calculations
  1021. * Returns true if the display fits, false if not.
  1022. */
  1023. static bool dce_v8_0_check_latency_hiding(struct dce8_wm_params *wm)
  1024. {
  1025. u32 lb_partitions = wm->lb_size / wm->src_width;
  1026. u32 line_time = wm->active_time + wm->blank_time;
  1027. u32 latency_tolerant_lines;
  1028. u32 latency_hiding;
  1029. fixed20_12 a;
  1030. a.full = dfixed_const(1);
  1031. if (wm->vsc.full > a.full)
  1032. latency_tolerant_lines = 1;
  1033. else {
  1034. if (lb_partitions <= (wm->vtaps + 1))
  1035. latency_tolerant_lines = 1;
  1036. else
  1037. latency_tolerant_lines = 2;
  1038. }
  1039. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1040. if (dce_v8_0_latency_watermark(wm) <= latency_hiding)
  1041. return true;
  1042. else
  1043. return false;
  1044. }
  1045. /**
  1046. * dce_v8_0_program_watermarks - program display watermarks
  1047. *
  1048. * @adev: amdgpu_device pointer
  1049. * @amdgpu_crtc: the selected display controller
  1050. * @lb_size: line buffer size
  1051. * @num_heads: number of display controllers in use
  1052. *
  1053. * Calculate and program the display watermarks for the
  1054. * selected display controller (CIK).
  1055. */
  1056. static void dce_v8_0_program_watermarks(struct amdgpu_device *adev,
  1057. struct amdgpu_crtc *amdgpu_crtc,
  1058. u32 lb_size, u32 num_heads)
  1059. {
  1060. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1061. struct dce8_wm_params wm_low, wm_high;
  1062. u32 pixel_period;
  1063. u32 line_time = 0;
  1064. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1065. u32 tmp, wm_mask;
  1066. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1067. pixel_period = 1000000 / (u32)mode->clock;
  1068. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1069. /* watermark for high clocks */
  1070. if (adev->pm.dpm_enabled) {
  1071. wm_high.yclk =
  1072. amdgpu_dpm_get_mclk(adev, false) * 10;
  1073. wm_high.sclk =
  1074. amdgpu_dpm_get_sclk(adev, false) * 10;
  1075. } else {
  1076. wm_high.yclk = adev->pm.current_mclk * 10;
  1077. wm_high.sclk = adev->pm.current_sclk * 10;
  1078. }
  1079. wm_high.disp_clk = mode->clock;
  1080. wm_high.src_width = mode->crtc_hdisplay;
  1081. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1082. wm_high.blank_time = line_time - wm_high.active_time;
  1083. wm_high.interlaced = false;
  1084. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1085. wm_high.interlaced = true;
  1086. wm_high.vsc = amdgpu_crtc->vsc;
  1087. wm_high.vtaps = 1;
  1088. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1089. wm_high.vtaps = 2;
  1090. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1091. wm_high.lb_size = lb_size;
  1092. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1093. wm_high.num_heads = num_heads;
  1094. /* set for high clocks */
  1095. latency_watermark_a = min(dce_v8_0_latency_watermark(&wm_high), (u32)65535);
  1096. /* possibly force display priority to high */
  1097. /* should really do this at mode validation time... */
  1098. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1099. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1100. !dce_v8_0_check_latency_hiding(&wm_high) ||
  1101. (adev->mode_info.disp_priority == 2)) {
  1102. DRM_DEBUG_KMS("force priority to high\n");
  1103. }
  1104. /* watermark for low clocks */
  1105. if (adev->pm.dpm_enabled) {
  1106. wm_low.yclk =
  1107. amdgpu_dpm_get_mclk(adev, true) * 10;
  1108. wm_low.sclk =
  1109. amdgpu_dpm_get_sclk(adev, true) * 10;
  1110. } else {
  1111. wm_low.yclk = adev->pm.current_mclk * 10;
  1112. wm_low.sclk = adev->pm.current_sclk * 10;
  1113. }
  1114. wm_low.disp_clk = mode->clock;
  1115. wm_low.src_width = mode->crtc_hdisplay;
  1116. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1117. wm_low.blank_time = line_time - wm_low.active_time;
  1118. wm_low.interlaced = false;
  1119. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1120. wm_low.interlaced = true;
  1121. wm_low.vsc = amdgpu_crtc->vsc;
  1122. wm_low.vtaps = 1;
  1123. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1124. wm_low.vtaps = 2;
  1125. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1126. wm_low.lb_size = lb_size;
  1127. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1128. wm_low.num_heads = num_heads;
  1129. /* set for low clocks */
  1130. latency_watermark_b = min(dce_v8_0_latency_watermark(&wm_low), (u32)65535);
  1131. /* possibly force display priority to high */
  1132. /* should really do this at mode validation time... */
  1133. if (!dce_v8_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1134. !dce_v8_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1135. !dce_v8_0_check_latency_hiding(&wm_low) ||
  1136. (adev->mode_info.disp_priority == 2)) {
  1137. DRM_DEBUG_KMS("force priority to high\n");
  1138. }
  1139. }
  1140. /* select wm A */
  1141. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1142. tmp = wm_mask;
  1143. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1144. tmp |= (1 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1145. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1146. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1147. ((latency_watermark_a << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1148. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1149. /* select wm B */
  1150. tmp = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1151. tmp &= ~(3 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1152. tmp |= (2 << DPG_WATERMARK_MASK_CONTROL__URGENCY_WATERMARK_MASK__SHIFT);
  1153. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1154. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset,
  1155. ((latency_watermark_b << DPG_PIPE_URGENCY_CONTROL__URGENCY_LOW_WATERMARK__SHIFT) |
  1156. (line_time << DPG_PIPE_URGENCY_CONTROL__URGENCY_HIGH_WATERMARK__SHIFT)));
  1157. /* restore original selection */
  1158. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1159. /* save values for DPM */
  1160. amdgpu_crtc->line_time = line_time;
  1161. amdgpu_crtc->wm_high = latency_watermark_a;
  1162. amdgpu_crtc->wm_low = latency_watermark_b;
  1163. }
  1164. /**
  1165. * dce_v8_0_bandwidth_update - program display watermarks
  1166. *
  1167. * @adev: amdgpu_device pointer
  1168. *
  1169. * Calculate and program the display watermarks and line
  1170. * buffer allocation (CIK).
  1171. */
  1172. static void dce_v8_0_bandwidth_update(struct amdgpu_device *adev)
  1173. {
  1174. struct drm_display_mode *mode = NULL;
  1175. u32 num_heads = 0, lb_size;
  1176. int i;
  1177. amdgpu_update_display_priority(adev);
  1178. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1179. if (adev->mode_info.crtcs[i]->base.enabled)
  1180. num_heads++;
  1181. }
  1182. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1183. mode = &adev->mode_info.crtcs[i]->base.mode;
  1184. lb_size = dce_v8_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1185. dce_v8_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1186. lb_size, num_heads);
  1187. }
  1188. }
  1189. static void dce_v8_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1190. {
  1191. int i;
  1192. u32 offset, tmp;
  1193. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1194. offset = adev->mode_info.audio.pin[i].offset;
  1195. tmp = RREG32_AUDIO_ENDPT(offset,
  1196. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1197. if (((tmp &
  1198. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1199. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1200. adev->mode_info.audio.pin[i].connected = false;
  1201. else
  1202. adev->mode_info.audio.pin[i].connected = true;
  1203. }
  1204. }
  1205. static struct amdgpu_audio_pin *dce_v8_0_audio_get_pin(struct amdgpu_device *adev)
  1206. {
  1207. int i;
  1208. dce_v8_0_audio_get_connected_pins(adev);
  1209. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1210. if (adev->mode_info.audio.pin[i].connected)
  1211. return &adev->mode_info.audio.pin[i];
  1212. }
  1213. DRM_ERROR("No connected audio pins found!\n");
  1214. return NULL;
  1215. }
  1216. static void dce_v8_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1217. {
  1218. struct amdgpu_device *adev = encoder->dev->dev_private;
  1219. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1220. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1221. u32 offset;
  1222. if (!dig || !dig->afmt || !dig->afmt->pin)
  1223. return;
  1224. offset = dig->afmt->offset;
  1225. WREG32(mmAFMT_AUDIO_SRC_CONTROL + offset,
  1226. (dig->afmt->pin->id << AFMT_AUDIO_SRC_CONTROL__AFMT_AUDIO_SRC_SELECT__SHIFT));
  1227. }
  1228. static void dce_v8_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1229. struct drm_display_mode *mode)
  1230. {
  1231. struct amdgpu_device *adev = encoder->dev->dev_private;
  1232. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1233. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1234. struct drm_connector *connector;
  1235. struct amdgpu_connector *amdgpu_connector = NULL;
  1236. u32 tmp = 0, offset;
  1237. if (!dig || !dig->afmt || !dig->afmt->pin)
  1238. return;
  1239. offset = dig->afmt->pin->offset;
  1240. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1241. if (connector->encoder == encoder) {
  1242. amdgpu_connector = to_amdgpu_connector(connector);
  1243. break;
  1244. }
  1245. }
  1246. if (!amdgpu_connector) {
  1247. DRM_ERROR("Couldn't find encoder's connector\n");
  1248. return;
  1249. }
  1250. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  1251. if (connector->latency_present[1])
  1252. tmp =
  1253. (connector->video_latency[1] <<
  1254. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1255. (connector->audio_latency[1] <<
  1256. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1257. else
  1258. tmp =
  1259. (0 <<
  1260. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1261. (0 <<
  1262. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1263. } else {
  1264. if (connector->latency_present[0])
  1265. tmp =
  1266. (connector->video_latency[0] <<
  1267. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1268. (connector->audio_latency[0] <<
  1269. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1270. else
  1271. tmp =
  1272. (0 <<
  1273. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__VIDEO_LIPSYNC__SHIFT) |
  1274. (0 <<
  1275. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC__AUDIO_LIPSYNC__SHIFT);
  1276. }
  1277. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1278. }
  1279. static void dce_v8_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1280. {
  1281. struct amdgpu_device *adev = encoder->dev->dev_private;
  1282. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1283. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1284. struct drm_connector *connector;
  1285. struct amdgpu_connector *amdgpu_connector = NULL;
  1286. u32 offset, tmp;
  1287. u8 *sadb = NULL;
  1288. int sad_count;
  1289. if (!dig || !dig->afmt || !dig->afmt->pin)
  1290. return;
  1291. offset = dig->afmt->pin->offset;
  1292. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1293. if (connector->encoder == encoder) {
  1294. amdgpu_connector = to_amdgpu_connector(connector);
  1295. break;
  1296. }
  1297. }
  1298. if (!amdgpu_connector) {
  1299. DRM_ERROR("Couldn't find encoder's connector\n");
  1300. return;
  1301. }
  1302. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1303. if (sad_count < 0) {
  1304. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1305. sad_count = 0;
  1306. }
  1307. /* program the speaker allocation */
  1308. tmp = RREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1309. tmp &= ~(AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__DP_CONNECTION_MASK |
  1310. AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION_MASK);
  1311. /* set HDMI mode */
  1312. tmp |= AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__HDMI_CONNECTION_MASK;
  1313. if (sad_count)
  1314. tmp |= (sadb[0] << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT);
  1315. else
  1316. tmp |= (5 << AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER__SPEAKER_ALLOCATION__SHIFT); /* stereo */
  1317. WREG32_AUDIO_ENDPT(offset, ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1318. kfree(sadb);
  1319. }
  1320. static void dce_v8_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1321. {
  1322. struct amdgpu_device *adev = encoder->dev->dev_private;
  1323. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1324. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1325. u32 offset;
  1326. struct drm_connector *connector;
  1327. struct amdgpu_connector *amdgpu_connector = NULL;
  1328. struct cea_sad *sads;
  1329. int i, sad_count;
  1330. static const u16 eld_reg_to_type[][2] = {
  1331. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1332. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1333. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1334. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1335. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1336. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1337. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1338. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1339. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1340. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1341. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1342. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1343. };
  1344. if (!dig || !dig->afmt || !dig->afmt->pin)
  1345. return;
  1346. offset = dig->afmt->pin->offset;
  1347. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1348. if (connector->encoder == encoder) {
  1349. amdgpu_connector = to_amdgpu_connector(connector);
  1350. break;
  1351. }
  1352. }
  1353. if (!amdgpu_connector) {
  1354. DRM_ERROR("Couldn't find encoder's connector\n");
  1355. return;
  1356. }
  1357. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1358. if (sad_count <= 0) {
  1359. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1360. return;
  1361. }
  1362. BUG_ON(!sads);
  1363. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1364. u32 value = 0;
  1365. u8 stereo_freqs = 0;
  1366. int max_channels = -1;
  1367. int j;
  1368. for (j = 0; j < sad_count; j++) {
  1369. struct cea_sad *sad = &sads[j];
  1370. if (sad->format == eld_reg_to_type[i][1]) {
  1371. if (sad->channels > max_channels) {
  1372. value = (sad->channels <<
  1373. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__MAX_CHANNELS__SHIFT) |
  1374. (sad->byte2 <<
  1375. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__DESCRIPTOR_BYTE_2__SHIFT) |
  1376. (sad->freq <<
  1377. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES__SHIFT);
  1378. max_channels = sad->channels;
  1379. }
  1380. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1381. stereo_freqs |= sad->freq;
  1382. else
  1383. break;
  1384. }
  1385. }
  1386. value |= (stereo_freqs <<
  1387. AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0__SUPPORTED_FREQUENCIES_STEREO__SHIFT);
  1388. WREG32_AUDIO_ENDPT(offset, eld_reg_to_type[i][0], value);
  1389. }
  1390. kfree(sads);
  1391. }
  1392. static void dce_v8_0_audio_enable(struct amdgpu_device *adev,
  1393. struct amdgpu_audio_pin *pin,
  1394. bool enable)
  1395. {
  1396. if (!pin)
  1397. return;
  1398. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1399. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1400. }
  1401. static const u32 pin_offsets[7] =
  1402. {
  1403. (0x1780 - 0x1780),
  1404. (0x1786 - 0x1780),
  1405. (0x178c - 0x1780),
  1406. (0x1792 - 0x1780),
  1407. (0x1798 - 0x1780),
  1408. (0x179d - 0x1780),
  1409. (0x17a4 - 0x1780),
  1410. };
  1411. static int dce_v8_0_audio_init(struct amdgpu_device *adev)
  1412. {
  1413. int i;
  1414. if (!amdgpu_audio)
  1415. return 0;
  1416. adev->mode_info.audio.enabled = true;
  1417. if (adev->asic_type == CHIP_KAVERI) /* KV: 4 streams, 7 endpoints */
  1418. adev->mode_info.audio.num_pins = 7;
  1419. else if ((adev->asic_type == CHIP_KABINI) ||
  1420. (adev->asic_type == CHIP_MULLINS)) /* KB/ML: 2 streams, 3 endpoints */
  1421. adev->mode_info.audio.num_pins = 3;
  1422. else if ((adev->asic_type == CHIP_BONAIRE) ||
  1423. (adev->asic_type == CHIP_HAWAII))/* BN/HW: 6 streams, 7 endpoints */
  1424. adev->mode_info.audio.num_pins = 7;
  1425. else
  1426. adev->mode_info.audio.num_pins = 3;
  1427. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1428. adev->mode_info.audio.pin[i].channels = -1;
  1429. adev->mode_info.audio.pin[i].rate = -1;
  1430. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1431. adev->mode_info.audio.pin[i].status_bits = 0;
  1432. adev->mode_info.audio.pin[i].category_code = 0;
  1433. adev->mode_info.audio.pin[i].connected = false;
  1434. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1435. adev->mode_info.audio.pin[i].id = i;
  1436. /* disable audio. it will be set up later */
  1437. /* XXX remove once we switch to ip funcs */
  1438. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1439. }
  1440. return 0;
  1441. }
  1442. static void dce_v8_0_audio_fini(struct amdgpu_device *adev)
  1443. {
  1444. int i;
  1445. if (!adev->mode_info.audio.enabled)
  1446. return;
  1447. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1448. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1449. adev->mode_info.audio.enabled = false;
  1450. }
  1451. /*
  1452. * update the N and CTS parameters for a given pixel clock rate
  1453. */
  1454. static void dce_v8_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1455. {
  1456. struct drm_device *dev = encoder->dev;
  1457. struct amdgpu_device *adev = dev->dev_private;
  1458. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1459. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1460. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1461. uint32_t offset = dig->afmt->offset;
  1462. WREG32(mmHDMI_ACR_32_0 + offset, (acr.cts_32khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1463. WREG32(mmHDMI_ACR_32_1 + offset, acr.n_32khz);
  1464. WREG32(mmHDMI_ACR_44_0 + offset, (acr.cts_44_1khz << HDMI_ACR_44_0__HDMI_ACR_CTS_44__SHIFT));
  1465. WREG32(mmHDMI_ACR_44_1 + offset, acr.n_44_1khz);
  1466. WREG32(mmHDMI_ACR_48_0 + offset, (acr.cts_48khz << HDMI_ACR_48_0__HDMI_ACR_CTS_48__SHIFT));
  1467. WREG32(mmHDMI_ACR_48_1 + offset, acr.n_48khz);
  1468. }
  1469. /*
  1470. * build a HDMI Video Info Frame
  1471. */
  1472. static void dce_v8_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1473. void *buffer, size_t size)
  1474. {
  1475. struct drm_device *dev = encoder->dev;
  1476. struct amdgpu_device *adev = dev->dev_private;
  1477. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1478. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1479. uint32_t offset = dig->afmt->offset;
  1480. uint8_t *frame = buffer + 3;
  1481. uint8_t *header = buffer;
  1482. WREG32(mmAFMT_AVI_INFO0 + offset,
  1483. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1484. WREG32(mmAFMT_AVI_INFO1 + offset,
  1485. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1486. WREG32(mmAFMT_AVI_INFO2 + offset,
  1487. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1488. WREG32(mmAFMT_AVI_INFO3 + offset,
  1489. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1490. }
  1491. static void dce_v8_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1492. {
  1493. struct drm_device *dev = encoder->dev;
  1494. struct amdgpu_device *adev = dev->dev_private;
  1495. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1496. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1497. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1498. u32 dto_phase = 24 * 1000;
  1499. u32 dto_modulo = clock;
  1500. if (!dig || !dig->afmt)
  1501. return;
  1502. /* XXX two dtos; generally use dto0 for hdmi */
  1503. /* Express [24MHz / target pixel clock] as an exact rational
  1504. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1505. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1506. */
  1507. WREG32(mmDCCG_AUDIO_DTO_SOURCE, (amdgpu_crtc->crtc_id << DCCG_AUDIO_DTO_SOURCE__DCCG_AUDIO_DTO0_SOURCE_SEL__SHIFT));
  1508. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1509. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1510. }
  1511. /*
  1512. * update the info frames with the data from the current display mode
  1513. */
  1514. static void dce_v8_0_afmt_setmode(struct drm_encoder *encoder,
  1515. struct drm_display_mode *mode)
  1516. {
  1517. struct drm_device *dev = encoder->dev;
  1518. struct amdgpu_device *adev = dev->dev_private;
  1519. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1520. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1521. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1522. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1523. struct hdmi_avi_infoframe frame;
  1524. uint32_t offset, val;
  1525. ssize_t err;
  1526. int bpc = 8;
  1527. if (!dig || !dig->afmt)
  1528. return;
  1529. /* Silent, r600_hdmi_enable will raise WARN for us */
  1530. if (!dig->afmt->enabled)
  1531. return;
  1532. offset = dig->afmt->offset;
  1533. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1534. if (encoder->crtc) {
  1535. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1536. bpc = amdgpu_crtc->bpc;
  1537. }
  1538. /* disable audio prior to setting up hw */
  1539. dig->afmt->pin = dce_v8_0_audio_get_pin(adev);
  1540. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1541. dce_v8_0_audio_set_dto(encoder, mode->clock);
  1542. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1543. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK); /* send null packets when required */
  1544. WREG32(mmAFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  1545. val = RREG32(mmHDMI_CONTROL + offset);
  1546. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1547. val &= ~HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH_MASK;
  1548. switch (bpc) {
  1549. case 0:
  1550. case 6:
  1551. case 8:
  1552. case 16:
  1553. default:
  1554. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1555. connector->name, bpc);
  1556. break;
  1557. case 10:
  1558. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1559. val |= 1 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1560. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1561. connector->name);
  1562. break;
  1563. case 12:
  1564. val |= HDMI_CONTROL__HDMI_DEEP_COLOR_ENABLE_MASK;
  1565. val |= 2 << HDMI_CONTROL__HDMI_DEEP_COLOR_DEPTH__SHIFT;
  1566. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1567. connector->name);
  1568. break;
  1569. }
  1570. WREG32(mmHDMI_CONTROL + offset, val);
  1571. WREG32(mmHDMI_VBI_PACKET_CONTROL + offset,
  1572. HDMI_VBI_PACKET_CONTROL__HDMI_NULL_SEND_MASK | /* send null packets when required */
  1573. HDMI_VBI_PACKET_CONTROL__HDMI_GC_SEND_MASK | /* send general control packets */
  1574. HDMI_VBI_PACKET_CONTROL__HDMI_GC_CONT_MASK); /* send general control packets every frame */
  1575. WREG32(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1576. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_SEND_MASK | /* enable audio info frames (frames won't be set until audio is enabled) */
  1577. HDMI_INFOFRAME_CONTROL0__HDMI_AUDIO_INFO_CONT_MASK); /* required for audio info values to be updated */
  1578. WREG32(mmAFMT_INFOFRAME_CONTROL0 + offset,
  1579. AFMT_INFOFRAME_CONTROL0__AFMT_AUDIO_INFO_UPDATE_MASK); /* required for audio info values to be updated */
  1580. WREG32(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1581. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AUDIO_INFO_LINE__SHIFT)); /* anything other than 0 */
  1582. WREG32(mmHDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  1583. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + offset,
  1584. (1 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_DELAY_EN__SHIFT) | /* set the default audio delay */
  1585. (3 << HDMI_AUDIO_PACKET_CONTROL__HDMI_AUDIO_PACKETS_PER_LINE__SHIFT)); /* should be suffient for all audio modes and small enough for all hblanks */
  1586. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1587. AFMT_AUDIO_PACKET_CONTROL__AFMT_60958_CS_UPDATE_MASK); /* allow 60958 channel status fields to be updated */
  1588. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  1589. if (bpc > 8)
  1590. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1591. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1592. else
  1593. WREG32(mmHDMI_ACR_PACKET_CONTROL + offset,
  1594. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_SOURCE_MASK | /* select SW CTS value */
  1595. HDMI_ACR_PACKET_CONTROL__HDMI_ACR_AUTO_SEND_MASK); /* allow hw to sent ACR packets when required */
  1596. dce_v8_0_afmt_update_ACR(encoder, mode->clock);
  1597. WREG32(mmAFMT_60958_0 + offset,
  1598. (1 << AFMT_60958_0__AFMT_60958_CS_CHANNEL_NUMBER_L__SHIFT));
  1599. WREG32(mmAFMT_60958_1 + offset,
  1600. (2 << AFMT_60958_1__AFMT_60958_CS_CHANNEL_NUMBER_R__SHIFT));
  1601. WREG32(mmAFMT_60958_2 + offset,
  1602. (3 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_2__SHIFT) |
  1603. (4 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_3__SHIFT) |
  1604. (5 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_4__SHIFT) |
  1605. (6 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_5__SHIFT) |
  1606. (7 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_6__SHIFT) |
  1607. (8 << AFMT_60958_2__AFMT_60958_CS_CHANNEL_NUMBER_7__SHIFT));
  1608. dce_v8_0_audio_write_speaker_allocation(encoder);
  1609. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + offset,
  1610. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1611. dce_v8_0_afmt_audio_select_pin(encoder);
  1612. dce_v8_0_audio_write_sad_regs(encoder);
  1613. dce_v8_0_audio_write_latency_fields(encoder, mode);
  1614. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1615. if (err < 0) {
  1616. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1617. return;
  1618. }
  1619. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1620. if (err < 0) {
  1621. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1622. return;
  1623. }
  1624. dce_v8_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1625. WREG32_OR(mmHDMI_INFOFRAME_CONTROL0 + offset,
  1626. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK | /* enable AVI info frames */
  1627. HDMI_INFOFRAME_CONTROL0__HDMI_AVI_INFO_SEND_MASK); /* required for audio info values to be updated */
  1628. WREG32_P(mmHDMI_INFOFRAME_CONTROL1 + offset,
  1629. (2 << HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE__SHIFT), /* anything other than 0 */
  1630. ~HDMI_INFOFRAME_CONTROL1__HDMI_AVI_INFO_LINE_MASK);
  1631. WREG32_OR(mmAFMT_AUDIO_PACKET_CONTROL + offset,
  1632. AFMT_AUDIO_PACKET_CONTROL__AFMT_AUDIO_SAMPLE_SEND_MASK); /* send audio packets */
  1633. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  1634. WREG32(mmAFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  1635. WREG32(mmAFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  1636. WREG32(mmAFMT_RAMP_CONTROL2 + offset, 0x00000001);
  1637. WREG32(mmAFMT_RAMP_CONTROL3 + offset, 0x00000001);
  1638. /* enable audio after to setting up hw */
  1639. dce_v8_0_audio_enable(adev, dig->afmt->pin, true);
  1640. }
  1641. static void dce_v8_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1642. {
  1643. struct drm_device *dev = encoder->dev;
  1644. struct amdgpu_device *adev = dev->dev_private;
  1645. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1646. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1647. if (!dig || !dig->afmt)
  1648. return;
  1649. /* Silent, r600_hdmi_enable will raise WARN for us */
  1650. if (enable && dig->afmt->enabled)
  1651. return;
  1652. if (!enable && !dig->afmt->enabled)
  1653. return;
  1654. if (!enable && dig->afmt->pin) {
  1655. dce_v8_0_audio_enable(adev, dig->afmt->pin, false);
  1656. dig->afmt->pin = NULL;
  1657. }
  1658. dig->afmt->enabled = enable;
  1659. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1660. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1661. }
  1662. static void dce_v8_0_afmt_init(struct amdgpu_device *adev)
  1663. {
  1664. int i;
  1665. for (i = 0; i < adev->mode_info.num_dig; i++)
  1666. adev->mode_info.afmt[i] = NULL;
  1667. /* DCE8 has audio blocks tied to DIG encoders */
  1668. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1669. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1670. if (adev->mode_info.afmt[i]) {
  1671. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1672. adev->mode_info.afmt[i]->id = i;
  1673. }
  1674. }
  1675. }
  1676. static void dce_v8_0_afmt_fini(struct amdgpu_device *adev)
  1677. {
  1678. int i;
  1679. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1680. kfree(adev->mode_info.afmt[i]);
  1681. adev->mode_info.afmt[i] = NULL;
  1682. }
  1683. }
  1684. static const u32 vga_control_regs[6] =
  1685. {
  1686. mmD1VGA_CONTROL,
  1687. mmD2VGA_CONTROL,
  1688. mmD3VGA_CONTROL,
  1689. mmD4VGA_CONTROL,
  1690. mmD5VGA_CONTROL,
  1691. mmD6VGA_CONTROL,
  1692. };
  1693. static void dce_v8_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1694. {
  1695. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1696. struct drm_device *dev = crtc->dev;
  1697. struct amdgpu_device *adev = dev->dev_private;
  1698. u32 vga_control;
  1699. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1700. if (enable)
  1701. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1702. else
  1703. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1704. }
  1705. static void dce_v8_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1706. {
  1707. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1708. struct drm_device *dev = crtc->dev;
  1709. struct amdgpu_device *adev = dev->dev_private;
  1710. if (enable)
  1711. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1712. else
  1713. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1714. }
  1715. static int dce_v8_0_crtc_do_set_base(struct drm_crtc *crtc,
  1716. struct drm_framebuffer *fb,
  1717. int x, int y, int atomic)
  1718. {
  1719. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1720. struct drm_device *dev = crtc->dev;
  1721. struct amdgpu_device *adev = dev->dev_private;
  1722. struct amdgpu_framebuffer *amdgpu_fb;
  1723. struct drm_framebuffer *target_fb;
  1724. struct drm_gem_object *obj;
  1725. struct amdgpu_bo *rbo;
  1726. uint64_t fb_location, tiling_flags;
  1727. uint32_t fb_format, fb_pitch_pixels;
  1728. u32 fb_swap = (GRPH_ENDIAN_NONE << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1729. u32 pipe_config;
  1730. u32 tmp, viewport_w, viewport_h;
  1731. int r;
  1732. bool bypass_lut = false;
  1733. /* no fb bound */
  1734. if (!atomic && !crtc->primary->fb) {
  1735. DRM_DEBUG_KMS("No FB bound\n");
  1736. return 0;
  1737. }
  1738. if (atomic) {
  1739. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1740. target_fb = fb;
  1741. }
  1742. else {
  1743. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1744. target_fb = crtc->primary->fb;
  1745. }
  1746. /* If atomic, assume fb object is pinned & idle & fenced and
  1747. * just update base pointers
  1748. */
  1749. obj = amdgpu_fb->obj;
  1750. rbo = gem_to_amdgpu_bo(obj);
  1751. r = amdgpu_bo_reserve(rbo, false);
  1752. if (unlikely(r != 0))
  1753. return r;
  1754. if (atomic)
  1755. fb_location = amdgpu_bo_gpu_offset(rbo);
  1756. else {
  1757. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1758. if (unlikely(r != 0)) {
  1759. amdgpu_bo_unreserve(rbo);
  1760. return -EINVAL;
  1761. }
  1762. }
  1763. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1764. amdgpu_bo_unreserve(rbo);
  1765. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1766. switch (target_fb->pixel_format) {
  1767. case DRM_FORMAT_C8:
  1768. fb_format = ((GRPH_DEPTH_8BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1769. (GRPH_FORMAT_INDEXED << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1770. break;
  1771. case DRM_FORMAT_XRGB4444:
  1772. case DRM_FORMAT_ARGB4444:
  1773. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1774. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1775. #ifdef __BIG_ENDIAN
  1776. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1777. #endif
  1778. break;
  1779. case DRM_FORMAT_XRGB1555:
  1780. case DRM_FORMAT_ARGB1555:
  1781. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1782. (GRPH_FORMAT_ARGB1555 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1783. #ifdef __BIG_ENDIAN
  1784. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1785. #endif
  1786. break;
  1787. case DRM_FORMAT_BGRX5551:
  1788. case DRM_FORMAT_BGRA5551:
  1789. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1790. (GRPH_FORMAT_BGRA5551 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1791. #ifdef __BIG_ENDIAN
  1792. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1793. #endif
  1794. break;
  1795. case DRM_FORMAT_RGB565:
  1796. fb_format = ((GRPH_DEPTH_16BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1797. (GRPH_FORMAT_ARGB565 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1798. #ifdef __BIG_ENDIAN
  1799. fb_swap = (GRPH_ENDIAN_8IN16 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1800. #endif
  1801. break;
  1802. case DRM_FORMAT_XRGB8888:
  1803. case DRM_FORMAT_ARGB8888:
  1804. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1805. (GRPH_FORMAT_ARGB8888 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1806. #ifdef __BIG_ENDIAN
  1807. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1808. #endif
  1809. break;
  1810. case DRM_FORMAT_XRGB2101010:
  1811. case DRM_FORMAT_ARGB2101010:
  1812. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1813. (GRPH_FORMAT_ARGB2101010 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1814. #ifdef __BIG_ENDIAN
  1815. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1816. #endif
  1817. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1818. bypass_lut = true;
  1819. break;
  1820. case DRM_FORMAT_BGRX1010102:
  1821. case DRM_FORMAT_BGRA1010102:
  1822. fb_format = ((GRPH_DEPTH_32BPP << GRPH_CONTROL__GRPH_DEPTH__SHIFT) |
  1823. (GRPH_FORMAT_BGRA1010102 << GRPH_CONTROL__GRPH_FORMAT__SHIFT));
  1824. #ifdef __BIG_ENDIAN
  1825. fb_swap = (GRPH_ENDIAN_8IN32 << GRPH_SWAP_CNTL__GRPH_ENDIAN_SWAP__SHIFT);
  1826. #endif
  1827. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1828. bypass_lut = true;
  1829. break;
  1830. default:
  1831. DRM_ERROR("Unsupported screen format %s\n",
  1832. drm_get_format_name(target_fb->pixel_format));
  1833. return -EINVAL;
  1834. }
  1835. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1836. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1837. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1838. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1839. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1840. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1841. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1842. fb_format |= (num_banks << GRPH_CONTROL__GRPH_NUM_BANKS__SHIFT);
  1843. fb_format |= (GRPH_ARRAY_2D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1844. fb_format |= (tile_split << GRPH_CONTROL__GRPH_TILE_SPLIT__SHIFT);
  1845. fb_format |= (bankw << GRPH_CONTROL__GRPH_BANK_WIDTH__SHIFT);
  1846. fb_format |= (bankh << GRPH_CONTROL__GRPH_BANK_HEIGHT__SHIFT);
  1847. fb_format |= (mtaspect << GRPH_CONTROL__GRPH_MACRO_TILE_ASPECT__SHIFT);
  1848. fb_format |= (DISPLAY_MICRO_TILING << GRPH_CONTROL__GRPH_MICRO_TILE_MODE__SHIFT);
  1849. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1850. fb_format |= (GRPH_ARRAY_1D_TILED_THIN1 << GRPH_CONTROL__GRPH_ARRAY_MODE__SHIFT);
  1851. }
  1852. fb_format |= (pipe_config << GRPH_CONTROL__GRPH_PIPE_CONFIG__SHIFT);
  1853. dce_v8_0_vga_enable(crtc, false);
  1854. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1855. upper_32_bits(fb_location));
  1856. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1857. upper_32_bits(fb_location));
  1858. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1859. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1860. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1861. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1862. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1863. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1864. /*
  1865. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1866. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1867. * retain the full precision throughout the pipeline.
  1868. */
  1869. WREG32_P(mmGRPH_LUT_10BIT_BYPASS_CONTROL + amdgpu_crtc->crtc_offset,
  1870. (bypass_lut ? LUT_10BIT_BYPASS_EN : 0),
  1871. ~LUT_10BIT_BYPASS_EN);
  1872. if (bypass_lut)
  1873. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1874. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1875. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1876. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1877. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1878. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1879. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1880. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1881. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1882. dce_v8_0_grph_enable(crtc, true);
  1883. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1884. target_fb->height);
  1885. x &= ~3;
  1886. y &= ~1;
  1887. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1888. (x << 16) | y);
  1889. viewport_w = crtc->mode.hdisplay;
  1890. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1891. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1892. (viewport_w << 16) | viewport_h);
  1893. /* pageflip setup */
  1894. /* make sure flip is at vb rather than hb */
  1895. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1896. tmp &= ~GRPH_FLIP_CONTROL__GRPH_SURFACE_UPDATE_H_RETRACE_EN_MASK;
  1897. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1898. /* set pageflip to happen only at start of vblank interval (front porch) */
  1899. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1900. if (!atomic && fb && fb != crtc->primary->fb) {
  1901. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1902. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1903. r = amdgpu_bo_reserve(rbo, false);
  1904. if (unlikely(r != 0))
  1905. return r;
  1906. amdgpu_bo_unpin(rbo);
  1907. amdgpu_bo_unreserve(rbo);
  1908. }
  1909. /* Bytes per pixel may have changed */
  1910. dce_v8_0_bandwidth_update(adev);
  1911. return 0;
  1912. }
  1913. static void dce_v8_0_set_interleave(struct drm_crtc *crtc,
  1914. struct drm_display_mode *mode)
  1915. {
  1916. struct drm_device *dev = crtc->dev;
  1917. struct amdgpu_device *adev = dev->dev_private;
  1918. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1919. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1920. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset,
  1921. LB_DATA_FORMAT__INTERLEAVE_EN__SHIFT);
  1922. else
  1923. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, 0);
  1924. }
  1925. static void dce_v8_0_crtc_load_lut(struct drm_crtc *crtc)
  1926. {
  1927. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1928. struct drm_device *dev = crtc->dev;
  1929. struct amdgpu_device *adev = dev->dev_private;
  1930. int i;
  1931. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1932. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1933. ((INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_GRPH_MODE__SHIFT) |
  1934. (INPUT_CSC_BYPASS << INPUT_CSC_CONTROL__INPUT_CSC_OVL_MODE__SHIFT)));
  1935. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset,
  1936. PRESCALE_GRPH_CONTROL__GRPH_PRESCALE_BYPASS_MASK);
  1937. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset,
  1938. PRESCALE_OVL_CONTROL__OVL_PRESCALE_BYPASS_MASK);
  1939. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1940. ((INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__GRPH_INPUT_GAMMA_MODE__SHIFT) |
  1941. (INPUT_GAMMA_USE_LUT << INPUT_GAMMA_CONTROL__OVL_INPUT_GAMMA_MODE__SHIFT)));
  1942. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1943. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1944. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1945. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1946. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1947. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1948. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1949. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1950. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1951. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1952. for (i = 0; i < 256; i++) {
  1953. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1954. (amdgpu_crtc->lut_r[i] << 20) |
  1955. (amdgpu_crtc->lut_g[i] << 10) |
  1956. (amdgpu_crtc->lut_b[i] << 0));
  1957. }
  1958. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1959. ((DEGAMMA_BYPASS << DEGAMMA_CONTROL__GRPH_DEGAMMA_MODE__SHIFT) |
  1960. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__OVL_DEGAMMA_MODE__SHIFT) |
  1961. (DEGAMMA_BYPASS << DEGAMMA_CONTROL__CURSOR_DEGAMMA_MODE__SHIFT)));
  1962. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset,
  1963. ((GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__GRPH_GAMUT_REMAP_MODE__SHIFT) |
  1964. (GAMUT_REMAP_BYPASS << GAMUT_REMAP_CONTROL__OVL_GAMUT_REMAP_MODE__SHIFT)));
  1965. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset,
  1966. ((REGAMMA_BYPASS << REGAMMA_CONTROL__GRPH_REGAMMA_MODE__SHIFT) |
  1967. (REGAMMA_BYPASS << REGAMMA_CONTROL__OVL_REGAMMA_MODE__SHIFT)));
  1968. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset,
  1969. ((OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_GRPH_MODE__SHIFT) |
  1970. (OUTPUT_CSC_BYPASS << OUTPUT_CSC_CONTROL__OUTPUT_CSC_OVL_MODE__SHIFT)));
  1971. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1972. WREG32(0x1a50 + amdgpu_crtc->crtc_offset, 0);
  1973. /* XXX this only needs to be programmed once per crtc at startup,
  1974. * not sure where the best place for it is
  1975. */
  1976. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset,
  1977. ALPHA_CONTROL__CURSOR_ALPHA_BLND_ENA_MASK);
  1978. }
  1979. static int dce_v8_0_pick_dig_encoder(struct drm_encoder *encoder)
  1980. {
  1981. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1982. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1983. switch (amdgpu_encoder->encoder_id) {
  1984. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1985. if (dig->linkb)
  1986. return 1;
  1987. else
  1988. return 0;
  1989. break;
  1990. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1991. if (dig->linkb)
  1992. return 3;
  1993. else
  1994. return 2;
  1995. break;
  1996. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1997. if (dig->linkb)
  1998. return 5;
  1999. else
  2000. return 4;
  2001. break;
  2002. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2003. return 6;
  2004. break;
  2005. default:
  2006. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2007. return 0;
  2008. }
  2009. }
  2010. /**
  2011. * dce_v8_0_pick_pll - Allocate a PPLL for use by the crtc.
  2012. *
  2013. * @crtc: drm crtc
  2014. *
  2015. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2016. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2017. * monitors a dedicated PPLL must be used. If a particular board has
  2018. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2019. * as there is no need to program the PLL itself. If we are not able to
  2020. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2021. * avoid messing up an existing monitor.
  2022. *
  2023. * Asic specific PLL information
  2024. *
  2025. * DCE 8.x
  2026. * KB/KV
  2027. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2028. * CI
  2029. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2030. *
  2031. */
  2032. static u32 dce_v8_0_pick_pll(struct drm_crtc *crtc)
  2033. {
  2034. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2035. struct drm_device *dev = crtc->dev;
  2036. struct amdgpu_device *adev = dev->dev_private;
  2037. u32 pll_in_use;
  2038. int pll;
  2039. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2040. if (adev->clock.dp_extclk)
  2041. /* skip PPLL programming if using ext clock */
  2042. return ATOM_PPLL_INVALID;
  2043. else {
  2044. /* use the same PPLL for all DP monitors */
  2045. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2046. if (pll != ATOM_PPLL_INVALID)
  2047. return pll;
  2048. }
  2049. } else {
  2050. /* use the same PPLL for all monitors with the same clock */
  2051. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2052. if (pll != ATOM_PPLL_INVALID)
  2053. return pll;
  2054. }
  2055. /* otherwise, pick one of the plls */
  2056. if ((adev->asic_type == CHIP_KABINI) ||
  2057. (adev->asic_type == CHIP_MULLINS)) {
  2058. /* KB/ML has PPLL1 and PPLL2 */
  2059. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2060. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2061. return ATOM_PPLL2;
  2062. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2063. return ATOM_PPLL1;
  2064. DRM_ERROR("unable to allocate a PPLL\n");
  2065. return ATOM_PPLL_INVALID;
  2066. } else {
  2067. /* CI/KV has PPLL0, PPLL1, and PPLL2 */
  2068. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2069. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2070. return ATOM_PPLL2;
  2071. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2072. return ATOM_PPLL1;
  2073. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2074. return ATOM_PPLL0;
  2075. DRM_ERROR("unable to allocate a PPLL\n");
  2076. return ATOM_PPLL_INVALID;
  2077. }
  2078. return ATOM_PPLL_INVALID;
  2079. }
  2080. static void dce_v8_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2081. {
  2082. struct amdgpu_device *adev = crtc->dev->dev_private;
  2083. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2084. uint32_t cur_lock;
  2085. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2086. if (lock)
  2087. cur_lock |= CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2088. else
  2089. cur_lock &= ~CUR_UPDATE__CURSOR_UPDATE_LOCK_MASK;
  2090. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2091. }
  2092. static void dce_v8_0_hide_cursor(struct drm_crtc *crtc)
  2093. {
  2094. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2095. struct amdgpu_device *adev = crtc->dev->dev_private;
  2096. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2097. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2098. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2099. }
  2100. static void dce_v8_0_show_cursor(struct drm_crtc *crtc)
  2101. {
  2102. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2103. struct amdgpu_device *adev = crtc->dev->dev_private;
  2104. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2105. upper_32_bits(amdgpu_crtc->cursor_addr));
  2106. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2107. lower_32_bits(amdgpu_crtc->cursor_addr));
  2108. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset,
  2109. CUR_CONTROL__CURSOR_EN_MASK |
  2110. (CURSOR_24_8_PRE_MULT << CUR_CONTROL__CURSOR_MODE__SHIFT) |
  2111. (CURSOR_URGENT_1_2 << CUR_CONTROL__CURSOR_URGENT_CONTROL__SHIFT));
  2112. }
  2113. static int dce_v8_0_cursor_move_locked(struct drm_crtc *crtc,
  2114. int x, int y)
  2115. {
  2116. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2117. struct amdgpu_device *adev = crtc->dev->dev_private;
  2118. int xorigin = 0, yorigin = 0;
  2119. /* avivo cursor are offset into the total surface */
  2120. x += crtc->x;
  2121. y += crtc->y;
  2122. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2123. if (x < 0) {
  2124. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2125. x = 0;
  2126. }
  2127. if (y < 0) {
  2128. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2129. y = 0;
  2130. }
  2131. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2132. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2133. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2134. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2135. amdgpu_crtc->cursor_x = x;
  2136. amdgpu_crtc->cursor_y = y;
  2137. return 0;
  2138. }
  2139. static int dce_v8_0_crtc_cursor_move(struct drm_crtc *crtc,
  2140. int x, int y)
  2141. {
  2142. int ret;
  2143. dce_v8_0_lock_cursor(crtc, true);
  2144. ret = dce_v8_0_cursor_move_locked(crtc, x, y);
  2145. dce_v8_0_lock_cursor(crtc, false);
  2146. return ret;
  2147. }
  2148. static int dce_v8_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2149. struct drm_file *file_priv,
  2150. uint32_t handle,
  2151. uint32_t width,
  2152. uint32_t height,
  2153. int32_t hot_x,
  2154. int32_t hot_y)
  2155. {
  2156. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2157. struct drm_gem_object *obj;
  2158. struct amdgpu_bo *aobj;
  2159. int ret;
  2160. if (!handle) {
  2161. /* turn off cursor */
  2162. dce_v8_0_hide_cursor(crtc);
  2163. obj = NULL;
  2164. goto unpin;
  2165. }
  2166. if ((width > amdgpu_crtc->max_cursor_width) ||
  2167. (height > amdgpu_crtc->max_cursor_height)) {
  2168. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2169. return -EINVAL;
  2170. }
  2171. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2172. if (!obj) {
  2173. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2174. return -ENOENT;
  2175. }
  2176. aobj = gem_to_amdgpu_bo(obj);
  2177. ret = amdgpu_bo_reserve(aobj, false);
  2178. if (ret != 0) {
  2179. drm_gem_object_unreference_unlocked(obj);
  2180. return ret;
  2181. }
  2182. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2183. amdgpu_bo_unreserve(aobj);
  2184. if (ret) {
  2185. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2186. drm_gem_object_unreference_unlocked(obj);
  2187. return ret;
  2188. }
  2189. amdgpu_crtc->cursor_width = width;
  2190. amdgpu_crtc->cursor_height = height;
  2191. dce_v8_0_lock_cursor(crtc, true);
  2192. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2193. hot_y != amdgpu_crtc->cursor_hot_y) {
  2194. int x, y;
  2195. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2196. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2197. dce_v8_0_cursor_move_locked(crtc, x, y);
  2198. amdgpu_crtc->cursor_hot_x = hot_x;
  2199. amdgpu_crtc->cursor_hot_y = hot_y;
  2200. }
  2201. dce_v8_0_show_cursor(crtc);
  2202. dce_v8_0_lock_cursor(crtc, false);
  2203. unpin:
  2204. if (amdgpu_crtc->cursor_bo) {
  2205. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2206. ret = amdgpu_bo_reserve(aobj, false);
  2207. if (likely(ret == 0)) {
  2208. amdgpu_bo_unpin(aobj);
  2209. amdgpu_bo_unreserve(aobj);
  2210. }
  2211. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2212. }
  2213. amdgpu_crtc->cursor_bo = obj;
  2214. return 0;
  2215. }
  2216. static void dce_v8_0_cursor_reset(struct drm_crtc *crtc)
  2217. {
  2218. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2219. if (amdgpu_crtc->cursor_bo) {
  2220. dce_v8_0_lock_cursor(crtc, true);
  2221. dce_v8_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2222. amdgpu_crtc->cursor_y);
  2223. dce_v8_0_show_cursor(crtc);
  2224. dce_v8_0_lock_cursor(crtc, false);
  2225. }
  2226. }
  2227. static void dce_v8_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2228. u16 *blue, uint32_t start, uint32_t size)
  2229. {
  2230. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2231. int end = (start + size > 256) ? 256 : start + size, i;
  2232. /* userspace palettes are always correct as is */
  2233. for (i = start; i < end; i++) {
  2234. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2235. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2236. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2237. }
  2238. dce_v8_0_crtc_load_lut(crtc);
  2239. }
  2240. static void dce_v8_0_crtc_destroy(struct drm_crtc *crtc)
  2241. {
  2242. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2243. drm_crtc_cleanup(crtc);
  2244. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2245. kfree(amdgpu_crtc);
  2246. }
  2247. static const struct drm_crtc_funcs dce_v8_0_crtc_funcs = {
  2248. .cursor_set2 = dce_v8_0_crtc_cursor_set2,
  2249. .cursor_move = dce_v8_0_crtc_cursor_move,
  2250. .gamma_set = dce_v8_0_crtc_gamma_set,
  2251. .set_config = amdgpu_crtc_set_config,
  2252. .destroy = dce_v8_0_crtc_destroy,
  2253. .page_flip = amdgpu_crtc_page_flip,
  2254. };
  2255. static void dce_v8_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2256. {
  2257. struct drm_device *dev = crtc->dev;
  2258. struct amdgpu_device *adev = dev->dev_private;
  2259. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2260. unsigned type;
  2261. switch (mode) {
  2262. case DRM_MODE_DPMS_ON:
  2263. amdgpu_crtc->enabled = true;
  2264. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2265. dce_v8_0_vga_enable(crtc, true);
  2266. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2267. dce_v8_0_vga_enable(crtc, false);
  2268. /* Make sure VBLANK interrupt is still enabled */
  2269. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2270. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2271. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2272. dce_v8_0_crtc_load_lut(crtc);
  2273. break;
  2274. case DRM_MODE_DPMS_STANDBY:
  2275. case DRM_MODE_DPMS_SUSPEND:
  2276. case DRM_MODE_DPMS_OFF:
  2277. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2278. if (amdgpu_crtc->enabled) {
  2279. dce_v8_0_vga_enable(crtc, true);
  2280. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2281. dce_v8_0_vga_enable(crtc, false);
  2282. }
  2283. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2284. amdgpu_crtc->enabled = false;
  2285. break;
  2286. }
  2287. /* adjust pm to dpms */
  2288. amdgpu_pm_compute_clocks(adev);
  2289. }
  2290. static void dce_v8_0_crtc_prepare(struct drm_crtc *crtc)
  2291. {
  2292. /* disable crtc pair power gating before programming */
  2293. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2294. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2295. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2296. }
  2297. static void dce_v8_0_crtc_commit(struct drm_crtc *crtc)
  2298. {
  2299. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2300. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2301. }
  2302. static void dce_v8_0_crtc_disable(struct drm_crtc *crtc)
  2303. {
  2304. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2305. struct drm_device *dev = crtc->dev;
  2306. struct amdgpu_device *adev = dev->dev_private;
  2307. struct amdgpu_atom_ss ss;
  2308. int i;
  2309. dce_v8_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2310. if (crtc->primary->fb) {
  2311. int r;
  2312. struct amdgpu_framebuffer *amdgpu_fb;
  2313. struct amdgpu_bo *rbo;
  2314. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2315. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2316. r = amdgpu_bo_reserve(rbo, false);
  2317. if (unlikely(r))
  2318. DRM_ERROR("failed to reserve rbo before unpin\n");
  2319. else {
  2320. amdgpu_bo_unpin(rbo);
  2321. amdgpu_bo_unreserve(rbo);
  2322. }
  2323. }
  2324. /* disable the GRPH */
  2325. dce_v8_0_grph_enable(crtc, false);
  2326. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2327. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2328. if (adev->mode_info.crtcs[i] &&
  2329. adev->mode_info.crtcs[i]->enabled &&
  2330. i != amdgpu_crtc->crtc_id &&
  2331. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2332. /* one other crtc is using this pll don't turn
  2333. * off the pll
  2334. */
  2335. goto done;
  2336. }
  2337. }
  2338. switch (amdgpu_crtc->pll_id) {
  2339. case ATOM_PPLL1:
  2340. case ATOM_PPLL2:
  2341. /* disable the ppll */
  2342. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2343. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2344. break;
  2345. case ATOM_PPLL0:
  2346. /* disable the ppll */
  2347. if ((adev->asic_type == CHIP_KAVERI) ||
  2348. (adev->asic_type == CHIP_BONAIRE) ||
  2349. (adev->asic_type == CHIP_HAWAII))
  2350. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2351. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2352. break;
  2353. default:
  2354. break;
  2355. }
  2356. done:
  2357. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2358. amdgpu_crtc->adjusted_clock = 0;
  2359. amdgpu_crtc->encoder = NULL;
  2360. amdgpu_crtc->connector = NULL;
  2361. }
  2362. static int dce_v8_0_crtc_mode_set(struct drm_crtc *crtc,
  2363. struct drm_display_mode *mode,
  2364. struct drm_display_mode *adjusted_mode,
  2365. int x, int y, struct drm_framebuffer *old_fb)
  2366. {
  2367. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2368. if (!amdgpu_crtc->adjusted_clock)
  2369. return -EINVAL;
  2370. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2371. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2372. dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2373. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2374. amdgpu_atombios_crtc_scaler_setup(crtc);
  2375. dce_v8_0_cursor_reset(crtc);
  2376. /* update the hw version fpr dpm */
  2377. amdgpu_crtc->hw_mode = *adjusted_mode;
  2378. return 0;
  2379. }
  2380. static bool dce_v8_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2381. const struct drm_display_mode *mode,
  2382. struct drm_display_mode *adjusted_mode)
  2383. {
  2384. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2385. struct drm_device *dev = crtc->dev;
  2386. struct drm_encoder *encoder;
  2387. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2388. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2389. if (encoder->crtc == crtc) {
  2390. amdgpu_crtc->encoder = encoder;
  2391. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2392. break;
  2393. }
  2394. }
  2395. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2396. amdgpu_crtc->encoder = NULL;
  2397. amdgpu_crtc->connector = NULL;
  2398. return false;
  2399. }
  2400. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2401. return false;
  2402. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2403. return false;
  2404. /* pick pll */
  2405. amdgpu_crtc->pll_id = dce_v8_0_pick_pll(crtc);
  2406. /* if we can't get a PPLL for a non-DP encoder, fail */
  2407. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2408. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2409. return false;
  2410. return true;
  2411. }
  2412. static int dce_v8_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2413. struct drm_framebuffer *old_fb)
  2414. {
  2415. return dce_v8_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2416. }
  2417. static int dce_v8_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2418. struct drm_framebuffer *fb,
  2419. int x, int y, enum mode_set_atomic state)
  2420. {
  2421. return dce_v8_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2422. }
  2423. static const struct drm_crtc_helper_funcs dce_v8_0_crtc_helper_funcs = {
  2424. .dpms = dce_v8_0_crtc_dpms,
  2425. .mode_fixup = dce_v8_0_crtc_mode_fixup,
  2426. .mode_set = dce_v8_0_crtc_mode_set,
  2427. .mode_set_base = dce_v8_0_crtc_set_base,
  2428. .mode_set_base_atomic = dce_v8_0_crtc_set_base_atomic,
  2429. .prepare = dce_v8_0_crtc_prepare,
  2430. .commit = dce_v8_0_crtc_commit,
  2431. .load_lut = dce_v8_0_crtc_load_lut,
  2432. .disable = dce_v8_0_crtc_disable,
  2433. };
  2434. static int dce_v8_0_crtc_init(struct amdgpu_device *adev, int index)
  2435. {
  2436. struct amdgpu_crtc *amdgpu_crtc;
  2437. int i;
  2438. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2439. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2440. if (amdgpu_crtc == NULL)
  2441. return -ENOMEM;
  2442. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v8_0_crtc_funcs);
  2443. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2444. amdgpu_crtc->crtc_id = index;
  2445. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2446. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2447. amdgpu_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
  2448. amdgpu_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
  2449. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2450. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2451. for (i = 0; i < 256; i++) {
  2452. amdgpu_crtc->lut_r[i] = i << 2;
  2453. amdgpu_crtc->lut_g[i] = i << 2;
  2454. amdgpu_crtc->lut_b[i] = i << 2;
  2455. }
  2456. amdgpu_crtc->crtc_offset = crtc_offsets[amdgpu_crtc->crtc_id];
  2457. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2458. amdgpu_crtc->adjusted_clock = 0;
  2459. amdgpu_crtc->encoder = NULL;
  2460. amdgpu_crtc->connector = NULL;
  2461. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v8_0_crtc_helper_funcs);
  2462. return 0;
  2463. }
  2464. static int dce_v8_0_early_init(void *handle)
  2465. {
  2466. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2467. adev->audio_endpt_rreg = &dce_v8_0_audio_endpt_rreg;
  2468. adev->audio_endpt_wreg = &dce_v8_0_audio_endpt_wreg;
  2469. dce_v8_0_set_display_funcs(adev);
  2470. dce_v8_0_set_irq_funcs(adev);
  2471. switch (adev->asic_type) {
  2472. case CHIP_BONAIRE:
  2473. case CHIP_HAWAII:
  2474. adev->mode_info.num_crtc = 6;
  2475. adev->mode_info.num_hpd = 6;
  2476. adev->mode_info.num_dig = 6;
  2477. break;
  2478. case CHIP_KAVERI:
  2479. adev->mode_info.num_crtc = 4;
  2480. adev->mode_info.num_hpd = 6;
  2481. adev->mode_info.num_dig = 7;
  2482. break;
  2483. case CHIP_KABINI:
  2484. case CHIP_MULLINS:
  2485. adev->mode_info.num_crtc = 2;
  2486. adev->mode_info.num_hpd = 6;
  2487. adev->mode_info.num_dig = 6; /* ? */
  2488. break;
  2489. default:
  2490. /* FIXME: not supported yet */
  2491. return -EINVAL;
  2492. }
  2493. return 0;
  2494. }
  2495. static int dce_v8_0_sw_init(void *handle)
  2496. {
  2497. int r, i;
  2498. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2499. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2500. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2501. if (r)
  2502. return r;
  2503. }
  2504. for (i = 8; i < 20; i += 2) {
  2505. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2506. if (r)
  2507. return r;
  2508. }
  2509. /* HPD hotplug */
  2510. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2511. if (r)
  2512. return r;
  2513. adev->mode_info.mode_config_initialized = true;
  2514. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2515. adev->ddev->mode_config.max_width = 16384;
  2516. adev->ddev->mode_config.max_height = 16384;
  2517. adev->ddev->mode_config.preferred_depth = 24;
  2518. adev->ddev->mode_config.prefer_shadow = 1;
  2519. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2520. r = amdgpu_modeset_create_props(adev);
  2521. if (r)
  2522. return r;
  2523. adev->ddev->mode_config.max_width = 16384;
  2524. adev->ddev->mode_config.max_height = 16384;
  2525. /* allocate crtcs */
  2526. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2527. r = dce_v8_0_crtc_init(adev, i);
  2528. if (r)
  2529. return r;
  2530. }
  2531. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2532. amdgpu_print_display_setup(adev->ddev);
  2533. else
  2534. return -EINVAL;
  2535. /* setup afmt */
  2536. dce_v8_0_afmt_init(adev);
  2537. r = dce_v8_0_audio_init(adev);
  2538. if (r)
  2539. return r;
  2540. drm_kms_helper_poll_init(adev->ddev);
  2541. return r;
  2542. }
  2543. static int dce_v8_0_sw_fini(void *handle)
  2544. {
  2545. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2546. kfree(adev->mode_info.bios_hardcoded_edid);
  2547. drm_kms_helper_poll_fini(adev->ddev);
  2548. dce_v8_0_audio_fini(adev);
  2549. dce_v8_0_afmt_fini(adev);
  2550. drm_mode_config_cleanup(adev->ddev);
  2551. adev->mode_info.mode_config_initialized = false;
  2552. return 0;
  2553. }
  2554. static int dce_v8_0_hw_init(void *handle)
  2555. {
  2556. int i;
  2557. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2558. /* init dig PHYs, disp eng pll */
  2559. amdgpu_atombios_encoder_init_dig(adev);
  2560. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2561. /* initialize hpd */
  2562. dce_v8_0_hpd_init(adev);
  2563. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2564. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2565. }
  2566. return 0;
  2567. }
  2568. static int dce_v8_0_hw_fini(void *handle)
  2569. {
  2570. int i;
  2571. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2572. dce_v8_0_hpd_fini(adev);
  2573. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2574. dce_v8_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2575. }
  2576. return 0;
  2577. }
  2578. static int dce_v8_0_suspend(void *handle)
  2579. {
  2580. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2581. amdgpu_atombios_scratch_regs_save(adev);
  2582. return dce_v8_0_hw_fini(handle);
  2583. }
  2584. static int dce_v8_0_resume(void *handle)
  2585. {
  2586. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2587. int ret;
  2588. ret = dce_v8_0_hw_init(handle);
  2589. amdgpu_atombios_scratch_regs_restore(adev);
  2590. /* turn on the BL */
  2591. if (adev->mode_info.bl_encoder) {
  2592. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2593. adev->mode_info.bl_encoder);
  2594. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2595. bl_level);
  2596. }
  2597. return ret;
  2598. }
  2599. static bool dce_v8_0_is_idle(void *handle)
  2600. {
  2601. return true;
  2602. }
  2603. static int dce_v8_0_wait_for_idle(void *handle)
  2604. {
  2605. return 0;
  2606. }
  2607. static void dce_v8_0_print_status(void *handle)
  2608. {
  2609. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2610. dev_info(adev->dev, "DCE 8.x registers\n");
  2611. /* XXX todo */
  2612. }
  2613. static int dce_v8_0_soft_reset(void *handle)
  2614. {
  2615. u32 srbm_soft_reset = 0, tmp;
  2616. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2617. if (dce_v8_0_is_display_hung(adev))
  2618. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2619. if (srbm_soft_reset) {
  2620. dce_v8_0_print_status((void *)adev);
  2621. tmp = RREG32(mmSRBM_SOFT_RESET);
  2622. tmp |= srbm_soft_reset;
  2623. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2624. WREG32(mmSRBM_SOFT_RESET, tmp);
  2625. tmp = RREG32(mmSRBM_SOFT_RESET);
  2626. udelay(50);
  2627. tmp &= ~srbm_soft_reset;
  2628. WREG32(mmSRBM_SOFT_RESET, tmp);
  2629. tmp = RREG32(mmSRBM_SOFT_RESET);
  2630. /* Wait a little for things to settle down */
  2631. udelay(50);
  2632. dce_v8_0_print_status((void *)adev);
  2633. }
  2634. return 0;
  2635. }
  2636. static void dce_v8_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2637. int crtc,
  2638. enum amdgpu_interrupt_state state)
  2639. {
  2640. u32 reg_block, lb_interrupt_mask;
  2641. if (crtc >= adev->mode_info.num_crtc) {
  2642. DRM_DEBUG("invalid crtc %d\n", crtc);
  2643. return;
  2644. }
  2645. switch (crtc) {
  2646. case 0:
  2647. reg_block = CRTC0_REGISTER_OFFSET;
  2648. break;
  2649. case 1:
  2650. reg_block = CRTC1_REGISTER_OFFSET;
  2651. break;
  2652. case 2:
  2653. reg_block = CRTC2_REGISTER_OFFSET;
  2654. break;
  2655. case 3:
  2656. reg_block = CRTC3_REGISTER_OFFSET;
  2657. break;
  2658. case 4:
  2659. reg_block = CRTC4_REGISTER_OFFSET;
  2660. break;
  2661. case 5:
  2662. reg_block = CRTC5_REGISTER_OFFSET;
  2663. break;
  2664. default:
  2665. DRM_DEBUG("invalid crtc %d\n", crtc);
  2666. return;
  2667. }
  2668. switch (state) {
  2669. case AMDGPU_IRQ_STATE_DISABLE:
  2670. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2671. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2672. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2673. break;
  2674. case AMDGPU_IRQ_STATE_ENABLE:
  2675. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2676. lb_interrupt_mask |= LB_INTERRUPT_MASK__VBLANK_INTERRUPT_MASK_MASK;
  2677. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2678. break;
  2679. default:
  2680. break;
  2681. }
  2682. }
  2683. static void dce_v8_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2684. int crtc,
  2685. enum amdgpu_interrupt_state state)
  2686. {
  2687. u32 reg_block, lb_interrupt_mask;
  2688. if (crtc >= adev->mode_info.num_crtc) {
  2689. DRM_DEBUG("invalid crtc %d\n", crtc);
  2690. return;
  2691. }
  2692. switch (crtc) {
  2693. case 0:
  2694. reg_block = CRTC0_REGISTER_OFFSET;
  2695. break;
  2696. case 1:
  2697. reg_block = CRTC1_REGISTER_OFFSET;
  2698. break;
  2699. case 2:
  2700. reg_block = CRTC2_REGISTER_OFFSET;
  2701. break;
  2702. case 3:
  2703. reg_block = CRTC3_REGISTER_OFFSET;
  2704. break;
  2705. case 4:
  2706. reg_block = CRTC4_REGISTER_OFFSET;
  2707. break;
  2708. case 5:
  2709. reg_block = CRTC5_REGISTER_OFFSET;
  2710. break;
  2711. default:
  2712. DRM_DEBUG("invalid crtc %d\n", crtc);
  2713. return;
  2714. }
  2715. switch (state) {
  2716. case AMDGPU_IRQ_STATE_DISABLE:
  2717. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2718. lb_interrupt_mask &= ~LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2719. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2720. break;
  2721. case AMDGPU_IRQ_STATE_ENABLE:
  2722. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + reg_block);
  2723. lb_interrupt_mask |= LB_INTERRUPT_MASK__VLINE_INTERRUPT_MASK_MASK;
  2724. WREG32(mmLB_INTERRUPT_MASK + reg_block, lb_interrupt_mask);
  2725. break;
  2726. default:
  2727. break;
  2728. }
  2729. }
  2730. static int dce_v8_0_set_hpd_interrupt_state(struct amdgpu_device *adev,
  2731. struct amdgpu_irq_src *src,
  2732. unsigned type,
  2733. enum amdgpu_interrupt_state state)
  2734. {
  2735. u32 dc_hpd_int_cntl_reg, dc_hpd_int_cntl;
  2736. switch (type) {
  2737. case AMDGPU_HPD_1:
  2738. dc_hpd_int_cntl_reg = mmDC_HPD1_INT_CONTROL;
  2739. break;
  2740. case AMDGPU_HPD_2:
  2741. dc_hpd_int_cntl_reg = mmDC_HPD2_INT_CONTROL;
  2742. break;
  2743. case AMDGPU_HPD_3:
  2744. dc_hpd_int_cntl_reg = mmDC_HPD3_INT_CONTROL;
  2745. break;
  2746. case AMDGPU_HPD_4:
  2747. dc_hpd_int_cntl_reg = mmDC_HPD4_INT_CONTROL;
  2748. break;
  2749. case AMDGPU_HPD_5:
  2750. dc_hpd_int_cntl_reg = mmDC_HPD5_INT_CONTROL;
  2751. break;
  2752. case AMDGPU_HPD_6:
  2753. dc_hpd_int_cntl_reg = mmDC_HPD6_INT_CONTROL;
  2754. break;
  2755. default:
  2756. DRM_DEBUG("invalid hdp %d\n", type);
  2757. return 0;
  2758. }
  2759. switch (state) {
  2760. case AMDGPU_IRQ_STATE_DISABLE:
  2761. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2762. dc_hpd_int_cntl &= ~DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2763. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2764. break;
  2765. case AMDGPU_IRQ_STATE_ENABLE:
  2766. dc_hpd_int_cntl = RREG32(dc_hpd_int_cntl_reg);
  2767. dc_hpd_int_cntl |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_EN_MASK;
  2768. WREG32(dc_hpd_int_cntl_reg, dc_hpd_int_cntl);
  2769. break;
  2770. default:
  2771. break;
  2772. }
  2773. return 0;
  2774. }
  2775. static int dce_v8_0_set_crtc_interrupt_state(struct amdgpu_device *adev,
  2776. struct amdgpu_irq_src *src,
  2777. unsigned type,
  2778. enum amdgpu_interrupt_state state)
  2779. {
  2780. switch (type) {
  2781. case AMDGPU_CRTC_IRQ_VBLANK1:
  2782. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2783. break;
  2784. case AMDGPU_CRTC_IRQ_VBLANK2:
  2785. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2786. break;
  2787. case AMDGPU_CRTC_IRQ_VBLANK3:
  2788. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2789. break;
  2790. case AMDGPU_CRTC_IRQ_VBLANK4:
  2791. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2792. break;
  2793. case AMDGPU_CRTC_IRQ_VBLANK5:
  2794. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2795. break;
  2796. case AMDGPU_CRTC_IRQ_VBLANK6:
  2797. dce_v8_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2798. break;
  2799. case AMDGPU_CRTC_IRQ_VLINE1:
  2800. dce_v8_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2801. break;
  2802. case AMDGPU_CRTC_IRQ_VLINE2:
  2803. dce_v8_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2804. break;
  2805. case AMDGPU_CRTC_IRQ_VLINE3:
  2806. dce_v8_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2807. break;
  2808. case AMDGPU_CRTC_IRQ_VLINE4:
  2809. dce_v8_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2810. break;
  2811. case AMDGPU_CRTC_IRQ_VLINE5:
  2812. dce_v8_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2813. break;
  2814. case AMDGPU_CRTC_IRQ_VLINE6:
  2815. dce_v8_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2816. break;
  2817. default:
  2818. break;
  2819. }
  2820. return 0;
  2821. }
  2822. static int dce_v8_0_crtc_irq(struct amdgpu_device *adev,
  2823. struct amdgpu_irq_src *source,
  2824. struct amdgpu_iv_entry *entry)
  2825. {
  2826. unsigned crtc = entry->src_id - 1;
  2827. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2828. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2829. switch (entry->src_data) {
  2830. case 0: /* vblank */
  2831. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2832. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], LB_VBLANK_STATUS__VBLANK_ACK_MASK);
  2833. else
  2834. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2835. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2836. drm_handle_vblank(adev->ddev, crtc);
  2837. }
  2838. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2839. break;
  2840. case 1: /* vline */
  2841. if (disp_int & interrupt_status_offsets[crtc].vline)
  2842. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], LB_VLINE_STATUS__VLINE_ACK_MASK);
  2843. else
  2844. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2845. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2846. break;
  2847. default:
  2848. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2849. break;
  2850. }
  2851. return 0;
  2852. }
  2853. static int dce_v8_0_set_pageflip_interrupt_state(struct amdgpu_device *adev,
  2854. struct amdgpu_irq_src *src,
  2855. unsigned type,
  2856. enum amdgpu_interrupt_state state)
  2857. {
  2858. u32 reg;
  2859. if (type >= adev->mode_info.num_crtc) {
  2860. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2861. return -EINVAL;
  2862. }
  2863. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2864. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2865. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2866. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2867. else
  2868. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2869. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2870. return 0;
  2871. }
  2872. static int dce_v8_0_pageflip_irq(struct amdgpu_device *adev,
  2873. struct amdgpu_irq_src *source,
  2874. struct amdgpu_iv_entry *entry)
  2875. {
  2876. unsigned long flags;
  2877. unsigned crtc_id;
  2878. struct amdgpu_crtc *amdgpu_crtc;
  2879. struct amdgpu_flip_work *works;
  2880. crtc_id = (entry->src_id - 8) >> 1;
  2881. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2882. if (crtc_id >= adev->mode_info.num_crtc) {
  2883. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2884. return -EINVAL;
  2885. }
  2886. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2887. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2888. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2889. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2890. /* IRQ could occur when in initial stage */
  2891. if (amdgpu_crtc == NULL)
  2892. return 0;
  2893. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2894. works = amdgpu_crtc->pflip_works;
  2895. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2896. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2897. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2898. amdgpu_crtc->pflip_status,
  2899. AMDGPU_FLIP_SUBMITTED);
  2900. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2901. return 0;
  2902. }
  2903. /* page flip completed. clean up */
  2904. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2905. amdgpu_crtc->pflip_works = NULL;
  2906. /* wakeup usersapce */
  2907. if (works->event)
  2908. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2909. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2910. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2911. amdgpu_irq_put(adev, &adev->pageflip_irq, crtc_id);
  2912. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2913. return 0;
  2914. }
  2915. static int dce_v8_0_hpd_irq(struct amdgpu_device *adev,
  2916. struct amdgpu_irq_src *source,
  2917. struct amdgpu_iv_entry *entry)
  2918. {
  2919. uint32_t disp_int, mask, int_control, tmp;
  2920. unsigned hpd;
  2921. if (entry->src_data >= adev->mode_info.num_hpd) {
  2922. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2923. return 0;
  2924. }
  2925. hpd = entry->src_data;
  2926. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2927. mask = interrupt_status_offsets[hpd].hpd;
  2928. int_control = hpd_int_control_offsets[hpd];
  2929. if (disp_int & mask) {
  2930. tmp = RREG32(int_control);
  2931. tmp |= DC_HPD1_INT_CONTROL__DC_HPD1_INT_ACK_MASK;
  2932. WREG32(int_control, tmp);
  2933. schedule_work(&adev->hotplug_work);
  2934. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2935. }
  2936. return 0;
  2937. }
  2938. static int dce_v8_0_set_clockgating_state(void *handle,
  2939. enum amd_clockgating_state state)
  2940. {
  2941. return 0;
  2942. }
  2943. static int dce_v8_0_set_powergating_state(void *handle,
  2944. enum amd_powergating_state state)
  2945. {
  2946. return 0;
  2947. }
  2948. const struct amd_ip_funcs dce_v8_0_ip_funcs = {
  2949. .early_init = dce_v8_0_early_init,
  2950. .late_init = NULL,
  2951. .sw_init = dce_v8_0_sw_init,
  2952. .sw_fini = dce_v8_0_sw_fini,
  2953. .hw_init = dce_v8_0_hw_init,
  2954. .hw_fini = dce_v8_0_hw_fini,
  2955. .suspend = dce_v8_0_suspend,
  2956. .resume = dce_v8_0_resume,
  2957. .is_idle = dce_v8_0_is_idle,
  2958. .wait_for_idle = dce_v8_0_wait_for_idle,
  2959. .soft_reset = dce_v8_0_soft_reset,
  2960. .print_status = dce_v8_0_print_status,
  2961. .set_clockgating_state = dce_v8_0_set_clockgating_state,
  2962. .set_powergating_state = dce_v8_0_set_powergating_state,
  2963. };
  2964. static void
  2965. dce_v8_0_encoder_mode_set(struct drm_encoder *encoder,
  2966. struct drm_display_mode *mode,
  2967. struct drm_display_mode *adjusted_mode)
  2968. {
  2969. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2970. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2971. /* need to call this here rather than in prepare() since we need some crtc info */
  2972. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2973. /* set scaler clears this on some chips */
  2974. dce_v8_0_set_interleave(encoder->crtc, mode);
  2975. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2976. dce_v8_0_afmt_enable(encoder, true);
  2977. dce_v8_0_afmt_setmode(encoder, adjusted_mode);
  2978. }
  2979. }
  2980. static void dce_v8_0_encoder_prepare(struct drm_encoder *encoder)
  2981. {
  2982. struct amdgpu_device *adev = encoder->dev->dev_private;
  2983. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2984. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2985. if ((amdgpu_encoder->active_device &
  2986. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2987. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2988. ENCODER_OBJECT_ID_NONE)) {
  2989. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2990. if (dig) {
  2991. dig->dig_encoder = dce_v8_0_pick_dig_encoder(encoder);
  2992. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2993. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2994. }
  2995. }
  2996. amdgpu_atombios_scratch_regs_lock(adev, true);
  2997. if (connector) {
  2998. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2999. /* select the clock/data port if it uses a router */
  3000. if (amdgpu_connector->router.cd_valid)
  3001. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3002. /* turn eDP panel on for mode set */
  3003. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3004. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3005. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3006. }
  3007. /* this is needed for the pll/ss setup to work correctly in some cases */
  3008. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3009. /* set up the FMT blocks */
  3010. dce_v8_0_program_fmt(encoder);
  3011. }
  3012. static void dce_v8_0_encoder_commit(struct drm_encoder *encoder)
  3013. {
  3014. struct drm_device *dev = encoder->dev;
  3015. struct amdgpu_device *adev = dev->dev_private;
  3016. /* need to call this here as we need the crtc set up */
  3017. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3018. amdgpu_atombios_scratch_regs_lock(adev, false);
  3019. }
  3020. static void dce_v8_0_encoder_disable(struct drm_encoder *encoder)
  3021. {
  3022. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3023. struct amdgpu_encoder_atom_dig *dig;
  3024. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3025. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3026. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3027. dce_v8_0_afmt_enable(encoder, false);
  3028. dig = amdgpu_encoder->enc_priv;
  3029. dig->dig_encoder = -1;
  3030. }
  3031. amdgpu_encoder->active_device = 0;
  3032. }
  3033. /* these are handled by the primary encoders */
  3034. static void dce_v8_0_ext_prepare(struct drm_encoder *encoder)
  3035. {
  3036. }
  3037. static void dce_v8_0_ext_commit(struct drm_encoder *encoder)
  3038. {
  3039. }
  3040. static void
  3041. dce_v8_0_ext_mode_set(struct drm_encoder *encoder,
  3042. struct drm_display_mode *mode,
  3043. struct drm_display_mode *adjusted_mode)
  3044. {
  3045. }
  3046. static void dce_v8_0_ext_disable(struct drm_encoder *encoder)
  3047. {
  3048. }
  3049. static void
  3050. dce_v8_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3051. {
  3052. }
  3053. static bool dce_v8_0_ext_mode_fixup(struct drm_encoder *encoder,
  3054. const struct drm_display_mode *mode,
  3055. struct drm_display_mode *adjusted_mode)
  3056. {
  3057. return true;
  3058. }
  3059. static const struct drm_encoder_helper_funcs dce_v8_0_ext_helper_funcs = {
  3060. .dpms = dce_v8_0_ext_dpms,
  3061. .mode_fixup = dce_v8_0_ext_mode_fixup,
  3062. .prepare = dce_v8_0_ext_prepare,
  3063. .mode_set = dce_v8_0_ext_mode_set,
  3064. .commit = dce_v8_0_ext_commit,
  3065. .disable = dce_v8_0_ext_disable,
  3066. /* no detect for TMDS/LVDS yet */
  3067. };
  3068. static const struct drm_encoder_helper_funcs dce_v8_0_dig_helper_funcs = {
  3069. .dpms = amdgpu_atombios_encoder_dpms,
  3070. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3071. .prepare = dce_v8_0_encoder_prepare,
  3072. .mode_set = dce_v8_0_encoder_mode_set,
  3073. .commit = dce_v8_0_encoder_commit,
  3074. .disable = dce_v8_0_encoder_disable,
  3075. .detect = amdgpu_atombios_encoder_dig_detect,
  3076. };
  3077. static const struct drm_encoder_helper_funcs dce_v8_0_dac_helper_funcs = {
  3078. .dpms = amdgpu_atombios_encoder_dpms,
  3079. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3080. .prepare = dce_v8_0_encoder_prepare,
  3081. .mode_set = dce_v8_0_encoder_mode_set,
  3082. .commit = dce_v8_0_encoder_commit,
  3083. .detect = amdgpu_atombios_encoder_dac_detect,
  3084. };
  3085. static void dce_v8_0_encoder_destroy(struct drm_encoder *encoder)
  3086. {
  3087. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3088. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3089. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3090. kfree(amdgpu_encoder->enc_priv);
  3091. drm_encoder_cleanup(encoder);
  3092. kfree(amdgpu_encoder);
  3093. }
  3094. static const struct drm_encoder_funcs dce_v8_0_encoder_funcs = {
  3095. .destroy = dce_v8_0_encoder_destroy,
  3096. };
  3097. static void dce_v8_0_encoder_add(struct amdgpu_device *adev,
  3098. uint32_t encoder_enum,
  3099. uint32_t supported_device,
  3100. u16 caps)
  3101. {
  3102. struct drm_device *dev = adev->ddev;
  3103. struct drm_encoder *encoder;
  3104. struct amdgpu_encoder *amdgpu_encoder;
  3105. /* see if we already added it */
  3106. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3107. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3108. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3109. amdgpu_encoder->devices |= supported_device;
  3110. return;
  3111. }
  3112. }
  3113. /* add a new one */
  3114. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3115. if (!amdgpu_encoder)
  3116. return;
  3117. encoder = &amdgpu_encoder->base;
  3118. switch (adev->mode_info.num_crtc) {
  3119. case 1:
  3120. encoder->possible_crtcs = 0x1;
  3121. break;
  3122. case 2:
  3123. default:
  3124. encoder->possible_crtcs = 0x3;
  3125. break;
  3126. case 4:
  3127. encoder->possible_crtcs = 0xf;
  3128. break;
  3129. case 6:
  3130. encoder->possible_crtcs = 0x3f;
  3131. break;
  3132. }
  3133. amdgpu_encoder->enc_priv = NULL;
  3134. amdgpu_encoder->encoder_enum = encoder_enum;
  3135. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3136. amdgpu_encoder->devices = supported_device;
  3137. amdgpu_encoder->rmx_type = RMX_OFF;
  3138. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3139. amdgpu_encoder->is_ext_encoder = false;
  3140. amdgpu_encoder->caps = caps;
  3141. switch (amdgpu_encoder->encoder_id) {
  3142. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3143. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3144. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3145. DRM_MODE_ENCODER_DAC);
  3146. drm_encoder_helper_add(encoder, &dce_v8_0_dac_helper_funcs);
  3147. break;
  3148. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3149. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3150. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3151. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3152. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3153. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3154. amdgpu_encoder->rmx_type = RMX_FULL;
  3155. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3156. DRM_MODE_ENCODER_LVDS);
  3157. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3158. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3159. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3160. DRM_MODE_ENCODER_DAC);
  3161. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3162. } else {
  3163. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3164. DRM_MODE_ENCODER_TMDS);
  3165. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3166. }
  3167. drm_encoder_helper_add(encoder, &dce_v8_0_dig_helper_funcs);
  3168. break;
  3169. case ENCODER_OBJECT_ID_SI170B:
  3170. case ENCODER_OBJECT_ID_CH7303:
  3171. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3172. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3173. case ENCODER_OBJECT_ID_TITFP513:
  3174. case ENCODER_OBJECT_ID_VT1623:
  3175. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3176. case ENCODER_OBJECT_ID_TRAVIS:
  3177. case ENCODER_OBJECT_ID_NUTMEG:
  3178. /* these are handled by the primary encoders */
  3179. amdgpu_encoder->is_ext_encoder = true;
  3180. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3181. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3182. DRM_MODE_ENCODER_LVDS);
  3183. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3184. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3185. DRM_MODE_ENCODER_DAC);
  3186. else
  3187. drm_encoder_init(dev, encoder, &dce_v8_0_encoder_funcs,
  3188. DRM_MODE_ENCODER_TMDS);
  3189. drm_encoder_helper_add(encoder, &dce_v8_0_ext_helper_funcs);
  3190. break;
  3191. }
  3192. }
  3193. static const struct amdgpu_display_funcs dce_v8_0_display_funcs = {
  3194. .set_vga_render_state = &dce_v8_0_set_vga_render_state,
  3195. .bandwidth_update = &dce_v8_0_bandwidth_update,
  3196. .vblank_get_counter = &dce_v8_0_vblank_get_counter,
  3197. .vblank_wait = &dce_v8_0_vblank_wait,
  3198. .is_display_hung = &dce_v8_0_is_display_hung,
  3199. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3200. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3201. .hpd_sense = &dce_v8_0_hpd_sense,
  3202. .hpd_set_polarity = &dce_v8_0_hpd_set_polarity,
  3203. .hpd_get_gpio_reg = &dce_v8_0_hpd_get_gpio_reg,
  3204. .page_flip = &dce_v8_0_page_flip,
  3205. .page_flip_get_scanoutpos = &dce_v8_0_crtc_get_scanoutpos,
  3206. .add_encoder = &dce_v8_0_encoder_add,
  3207. .add_connector = &amdgpu_connector_add,
  3208. .stop_mc_access = &dce_v8_0_stop_mc_access,
  3209. .resume_mc_access = &dce_v8_0_resume_mc_access,
  3210. };
  3211. static void dce_v8_0_set_display_funcs(struct amdgpu_device *adev)
  3212. {
  3213. if (adev->mode_info.funcs == NULL)
  3214. adev->mode_info.funcs = &dce_v8_0_display_funcs;
  3215. }
  3216. static const struct amdgpu_irq_src_funcs dce_v8_0_crtc_irq_funcs = {
  3217. .set = dce_v8_0_set_crtc_interrupt_state,
  3218. .process = dce_v8_0_crtc_irq,
  3219. };
  3220. static const struct amdgpu_irq_src_funcs dce_v8_0_pageflip_irq_funcs = {
  3221. .set = dce_v8_0_set_pageflip_interrupt_state,
  3222. .process = dce_v8_0_pageflip_irq,
  3223. };
  3224. static const struct amdgpu_irq_src_funcs dce_v8_0_hpd_irq_funcs = {
  3225. .set = dce_v8_0_set_hpd_interrupt_state,
  3226. .process = dce_v8_0_hpd_irq,
  3227. };
  3228. static void dce_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  3229. {
  3230. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3231. adev->crtc_irq.funcs = &dce_v8_0_crtc_irq_funcs;
  3232. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3233. adev->pageflip_irq.funcs = &dce_v8_0_pageflip_irq_funcs;
  3234. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3235. adev->hpd_irq.funcs = &dce_v8_0_hpd_irq_funcs;
  3236. }