nvme.h 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * Definitions for the NVM Express interface
  3. * Copyright (c) 2011-2014, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. */
  14. #ifndef _LINUX_NVME_H
  15. #define _LINUX_NVME_H
  16. #include <linux/types.h>
  17. #include <linux/uuid.h>
  18. /* NQN names in commands fields specified one size */
  19. #define NVMF_NQN_FIELD_LEN 256
  20. /* However the max length of a qualified name is another size */
  21. #define NVMF_NQN_SIZE 223
  22. #define NVMF_TRSVCID_SIZE 32
  23. #define NVMF_TRADDR_SIZE 256
  24. #define NVMF_TSAS_SIZE 256
  25. #define NVME_DISC_SUBSYS_NAME "nqn.2014-08.org.nvmexpress.discovery"
  26. #define NVME_RDMA_IP_PORT 4420
  27. enum nvme_subsys_type {
  28. NVME_NQN_DISC = 1, /* Discovery type target subsystem */
  29. NVME_NQN_NVME = 2, /* NVME type target subsystem */
  30. };
  31. /* Address Family codes for Discovery Log Page entry ADRFAM field */
  32. enum {
  33. NVMF_ADDR_FAMILY_PCI = 0, /* PCIe */
  34. NVMF_ADDR_FAMILY_IP4 = 1, /* IP4 */
  35. NVMF_ADDR_FAMILY_IP6 = 2, /* IP6 */
  36. NVMF_ADDR_FAMILY_IB = 3, /* InfiniBand */
  37. NVMF_ADDR_FAMILY_FC = 4, /* Fibre Channel */
  38. };
  39. /* Transport Type codes for Discovery Log Page entry TRTYPE field */
  40. enum {
  41. NVMF_TRTYPE_RDMA = 1, /* RDMA */
  42. NVMF_TRTYPE_FC = 2, /* Fibre Channel */
  43. NVMF_TRTYPE_LOOP = 254, /* Reserved for host usage */
  44. NVMF_TRTYPE_MAX,
  45. };
  46. /* Transport Requirements codes for Discovery Log Page entry TREQ field */
  47. enum {
  48. NVMF_TREQ_NOT_SPECIFIED = 0, /* Not specified */
  49. NVMF_TREQ_REQUIRED = 1, /* Required */
  50. NVMF_TREQ_NOT_REQUIRED = 2, /* Not Required */
  51. };
  52. /* RDMA QP Service Type codes for Discovery Log Page entry TSAS
  53. * RDMA_QPTYPE field
  54. */
  55. enum {
  56. NVMF_RDMA_QPTYPE_CONNECTED = 1, /* Reliable Connected */
  57. NVMF_RDMA_QPTYPE_DATAGRAM = 2, /* Reliable Datagram */
  58. };
  59. /* RDMA QP Service Type codes for Discovery Log Page entry TSAS
  60. * RDMA_QPTYPE field
  61. */
  62. enum {
  63. NVMF_RDMA_PRTYPE_NOT_SPECIFIED = 1, /* No Provider Specified */
  64. NVMF_RDMA_PRTYPE_IB = 2, /* InfiniBand */
  65. NVMF_RDMA_PRTYPE_ROCE = 3, /* InfiniBand RoCE */
  66. NVMF_RDMA_PRTYPE_ROCEV2 = 4, /* InfiniBand RoCEV2 */
  67. NVMF_RDMA_PRTYPE_IWARP = 5, /* IWARP */
  68. };
  69. /* RDMA Connection Management Service Type codes for Discovery Log Page
  70. * entry TSAS RDMA_CMS field
  71. */
  72. enum {
  73. NVMF_RDMA_CMS_RDMA_CM = 1, /* Sockets based endpoint addressing */
  74. };
  75. #define NVMF_AQ_DEPTH 32
  76. enum {
  77. NVME_REG_CAP = 0x0000, /* Controller Capabilities */
  78. NVME_REG_VS = 0x0008, /* Version */
  79. NVME_REG_INTMS = 0x000c, /* Interrupt Mask Set */
  80. NVME_REG_INTMC = 0x0010, /* Interrupt Mask Clear */
  81. NVME_REG_CC = 0x0014, /* Controller Configuration */
  82. NVME_REG_CSTS = 0x001c, /* Controller Status */
  83. NVME_REG_NSSR = 0x0020, /* NVM Subsystem Reset */
  84. NVME_REG_AQA = 0x0024, /* Admin Queue Attributes */
  85. NVME_REG_ASQ = 0x0028, /* Admin SQ Base Address */
  86. NVME_REG_ACQ = 0x0030, /* Admin CQ Base Address */
  87. NVME_REG_CMBLOC = 0x0038, /* Controller Memory Buffer Location */
  88. NVME_REG_CMBSZ = 0x003c, /* Controller Memory Buffer Size */
  89. };
  90. #define NVME_CAP_MQES(cap) ((cap) & 0xffff)
  91. #define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff)
  92. #define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf)
  93. #define NVME_CAP_NSSRC(cap) (((cap) >> 36) & 0x1)
  94. #define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf)
  95. #define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf)
  96. #define NVME_CMB_BIR(cmbloc) ((cmbloc) & 0x7)
  97. #define NVME_CMB_OFST(cmbloc) (((cmbloc) >> 12) & 0xfffff)
  98. #define NVME_CMB_SZ(cmbsz) (((cmbsz) >> 12) & 0xfffff)
  99. #define NVME_CMB_SZU(cmbsz) (((cmbsz) >> 8) & 0xf)
  100. #define NVME_CMB_WDS(cmbsz) ((cmbsz) & 0x10)
  101. #define NVME_CMB_RDS(cmbsz) ((cmbsz) & 0x8)
  102. #define NVME_CMB_LISTS(cmbsz) ((cmbsz) & 0x4)
  103. #define NVME_CMB_CQS(cmbsz) ((cmbsz) & 0x2)
  104. #define NVME_CMB_SQS(cmbsz) ((cmbsz) & 0x1)
  105. /*
  106. * Submission and Completion Queue Entry Sizes for the NVM command set.
  107. * (In bytes and specified as a power of two (2^n)).
  108. */
  109. #define NVME_NVM_IOSQES 6
  110. #define NVME_NVM_IOCQES 4
  111. enum {
  112. NVME_CC_ENABLE = 1 << 0,
  113. NVME_CC_CSS_NVM = 0 << 4,
  114. NVME_CC_MPS_SHIFT = 7,
  115. NVME_CC_ARB_RR = 0 << 11,
  116. NVME_CC_ARB_WRRU = 1 << 11,
  117. NVME_CC_ARB_VS = 7 << 11,
  118. NVME_CC_SHN_NONE = 0 << 14,
  119. NVME_CC_SHN_NORMAL = 1 << 14,
  120. NVME_CC_SHN_ABRUPT = 2 << 14,
  121. NVME_CC_SHN_MASK = 3 << 14,
  122. NVME_CC_IOSQES = NVME_NVM_IOSQES << 16,
  123. NVME_CC_IOCQES = NVME_NVM_IOCQES << 20,
  124. NVME_CSTS_RDY = 1 << 0,
  125. NVME_CSTS_CFS = 1 << 1,
  126. NVME_CSTS_NSSRO = 1 << 4,
  127. NVME_CSTS_SHST_NORMAL = 0 << 2,
  128. NVME_CSTS_SHST_OCCUR = 1 << 2,
  129. NVME_CSTS_SHST_CMPLT = 2 << 2,
  130. NVME_CSTS_SHST_MASK = 3 << 2,
  131. };
  132. struct nvme_id_power_state {
  133. __le16 max_power; /* centiwatts */
  134. __u8 rsvd2;
  135. __u8 flags;
  136. __le32 entry_lat; /* microseconds */
  137. __le32 exit_lat; /* microseconds */
  138. __u8 read_tput;
  139. __u8 read_lat;
  140. __u8 write_tput;
  141. __u8 write_lat;
  142. __le16 idle_power;
  143. __u8 idle_scale;
  144. __u8 rsvd19;
  145. __le16 active_power;
  146. __u8 active_work_scale;
  147. __u8 rsvd23[9];
  148. };
  149. enum {
  150. NVME_PS_FLAGS_MAX_POWER_SCALE = 1 << 0,
  151. NVME_PS_FLAGS_NON_OP_STATE = 1 << 1,
  152. };
  153. struct nvme_id_ctrl {
  154. __le16 vid;
  155. __le16 ssvid;
  156. char sn[20];
  157. char mn[40];
  158. char fr[8];
  159. __u8 rab;
  160. __u8 ieee[3];
  161. __u8 cmic;
  162. __u8 mdts;
  163. __le16 cntlid;
  164. __le32 ver;
  165. __le32 rtd3r;
  166. __le32 rtd3e;
  167. __le32 oaes;
  168. __le32 ctratt;
  169. __u8 rsvd100[156];
  170. __le16 oacs;
  171. __u8 acl;
  172. __u8 aerl;
  173. __u8 frmw;
  174. __u8 lpa;
  175. __u8 elpe;
  176. __u8 npss;
  177. __u8 avscc;
  178. __u8 apsta;
  179. __le16 wctemp;
  180. __le16 cctemp;
  181. __le16 mtfa;
  182. __le32 hmpre;
  183. __le32 hmmin;
  184. __u8 tnvmcap[16];
  185. __u8 unvmcap[16];
  186. __le32 rpmbs;
  187. __u8 rsvd316[4];
  188. __le16 kas;
  189. __u8 rsvd322[190];
  190. __u8 sqes;
  191. __u8 cqes;
  192. __le16 maxcmd;
  193. __le32 nn;
  194. __le16 oncs;
  195. __le16 fuses;
  196. __u8 fna;
  197. __u8 vwc;
  198. __le16 awun;
  199. __le16 awupf;
  200. __u8 nvscc;
  201. __u8 rsvd531;
  202. __le16 acwu;
  203. __u8 rsvd534[2];
  204. __le32 sgls;
  205. __u8 rsvd540[228];
  206. char subnqn[256];
  207. __u8 rsvd1024[768];
  208. __le32 ioccsz;
  209. __le32 iorcsz;
  210. __le16 icdoff;
  211. __u8 ctrattr;
  212. __u8 msdbd;
  213. __u8 rsvd1804[244];
  214. struct nvme_id_power_state psd[32];
  215. __u8 vs[1024];
  216. };
  217. enum {
  218. NVME_CTRL_ONCS_COMPARE = 1 << 0,
  219. NVME_CTRL_ONCS_WRITE_UNCORRECTABLE = 1 << 1,
  220. NVME_CTRL_ONCS_DSM = 1 << 2,
  221. NVME_CTRL_ONCS_WRITE_ZEROES = 1 << 3,
  222. NVME_CTRL_VWC_PRESENT = 1 << 0,
  223. NVME_CTRL_OACS_SEC_SUPP = 1 << 0,
  224. NVME_CTRL_OACS_DBBUF_SUPP = 1 << 7,
  225. };
  226. struct nvme_lbaf {
  227. __le16 ms;
  228. __u8 ds;
  229. __u8 rp;
  230. };
  231. struct nvme_id_ns {
  232. __le64 nsze;
  233. __le64 ncap;
  234. __le64 nuse;
  235. __u8 nsfeat;
  236. __u8 nlbaf;
  237. __u8 flbas;
  238. __u8 mc;
  239. __u8 dpc;
  240. __u8 dps;
  241. __u8 nmic;
  242. __u8 rescap;
  243. __u8 fpi;
  244. __u8 rsvd33;
  245. __le16 nawun;
  246. __le16 nawupf;
  247. __le16 nacwu;
  248. __le16 nabsn;
  249. __le16 nabo;
  250. __le16 nabspf;
  251. __u16 rsvd46;
  252. __u8 nvmcap[16];
  253. __u8 rsvd64[40];
  254. __u8 nguid[16];
  255. __u8 eui64[8];
  256. struct nvme_lbaf lbaf[16];
  257. __u8 rsvd192[192];
  258. __u8 vs[3712];
  259. };
  260. enum {
  261. NVME_ID_CNS_NS = 0x00,
  262. NVME_ID_CNS_CTRL = 0x01,
  263. NVME_ID_CNS_NS_ACTIVE_LIST = 0x02,
  264. NVME_ID_CNS_NS_PRESENT_LIST = 0x10,
  265. NVME_ID_CNS_NS_PRESENT = 0x11,
  266. NVME_ID_CNS_CTRL_NS_LIST = 0x12,
  267. NVME_ID_CNS_CTRL_LIST = 0x13,
  268. };
  269. enum {
  270. NVME_NS_FEAT_THIN = 1 << 0,
  271. NVME_NS_FLBAS_LBA_MASK = 0xf,
  272. NVME_NS_FLBAS_META_EXT = 0x10,
  273. NVME_LBAF_RP_BEST = 0,
  274. NVME_LBAF_RP_BETTER = 1,
  275. NVME_LBAF_RP_GOOD = 2,
  276. NVME_LBAF_RP_DEGRADED = 3,
  277. NVME_NS_DPC_PI_LAST = 1 << 4,
  278. NVME_NS_DPC_PI_FIRST = 1 << 3,
  279. NVME_NS_DPC_PI_TYPE3 = 1 << 2,
  280. NVME_NS_DPC_PI_TYPE2 = 1 << 1,
  281. NVME_NS_DPC_PI_TYPE1 = 1 << 0,
  282. NVME_NS_DPS_PI_FIRST = 1 << 3,
  283. NVME_NS_DPS_PI_MASK = 0x7,
  284. NVME_NS_DPS_PI_TYPE1 = 1,
  285. NVME_NS_DPS_PI_TYPE2 = 2,
  286. NVME_NS_DPS_PI_TYPE3 = 3,
  287. };
  288. struct nvme_smart_log {
  289. __u8 critical_warning;
  290. __u8 temperature[2];
  291. __u8 avail_spare;
  292. __u8 spare_thresh;
  293. __u8 percent_used;
  294. __u8 rsvd6[26];
  295. __u8 data_units_read[16];
  296. __u8 data_units_written[16];
  297. __u8 host_reads[16];
  298. __u8 host_writes[16];
  299. __u8 ctrl_busy_time[16];
  300. __u8 power_cycles[16];
  301. __u8 power_on_hours[16];
  302. __u8 unsafe_shutdowns[16];
  303. __u8 media_errors[16];
  304. __u8 num_err_log_entries[16];
  305. __le32 warning_temp_time;
  306. __le32 critical_comp_time;
  307. __le16 temp_sensor[8];
  308. __u8 rsvd216[296];
  309. };
  310. enum {
  311. NVME_SMART_CRIT_SPARE = 1 << 0,
  312. NVME_SMART_CRIT_TEMPERATURE = 1 << 1,
  313. NVME_SMART_CRIT_RELIABILITY = 1 << 2,
  314. NVME_SMART_CRIT_MEDIA = 1 << 3,
  315. NVME_SMART_CRIT_VOLATILE_MEMORY = 1 << 4,
  316. };
  317. enum {
  318. NVME_AER_NOTICE_NS_CHANGED = 0x0002,
  319. };
  320. struct nvme_lba_range_type {
  321. __u8 type;
  322. __u8 attributes;
  323. __u8 rsvd2[14];
  324. __u64 slba;
  325. __u64 nlb;
  326. __u8 guid[16];
  327. __u8 rsvd48[16];
  328. };
  329. enum {
  330. NVME_LBART_TYPE_FS = 0x01,
  331. NVME_LBART_TYPE_RAID = 0x02,
  332. NVME_LBART_TYPE_CACHE = 0x03,
  333. NVME_LBART_TYPE_SWAP = 0x04,
  334. NVME_LBART_ATTRIB_TEMP = 1 << 0,
  335. NVME_LBART_ATTRIB_HIDE = 1 << 1,
  336. };
  337. struct nvme_reservation_status {
  338. __le32 gen;
  339. __u8 rtype;
  340. __u8 regctl[2];
  341. __u8 resv5[2];
  342. __u8 ptpls;
  343. __u8 resv10[13];
  344. struct {
  345. __le16 cntlid;
  346. __u8 rcsts;
  347. __u8 resv3[5];
  348. __le64 hostid;
  349. __le64 rkey;
  350. } regctl_ds[];
  351. };
  352. enum nvme_async_event_type {
  353. NVME_AER_TYPE_ERROR = 0,
  354. NVME_AER_TYPE_SMART = 1,
  355. NVME_AER_TYPE_NOTICE = 2,
  356. };
  357. /* I/O commands */
  358. enum nvme_opcode {
  359. nvme_cmd_flush = 0x00,
  360. nvme_cmd_write = 0x01,
  361. nvme_cmd_read = 0x02,
  362. nvme_cmd_write_uncor = 0x04,
  363. nvme_cmd_compare = 0x05,
  364. nvme_cmd_write_zeroes = 0x08,
  365. nvme_cmd_dsm = 0x09,
  366. nvme_cmd_resv_register = 0x0d,
  367. nvme_cmd_resv_report = 0x0e,
  368. nvme_cmd_resv_acquire = 0x11,
  369. nvme_cmd_resv_release = 0x15,
  370. };
  371. /*
  372. * Descriptor subtype - lower 4 bits of nvme_(keyed_)sgl_desc identifier
  373. *
  374. * @NVME_SGL_FMT_ADDRESS: absolute address of the data block
  375. * @NVME_SGL_FMT_OFFSET: relative offset of the in-capsule data block
  376. * @NVME_SGL_FMT_INVALIDATE: RDMA transport specific remote invalidation
  377. * request subtype
  378. */
  379. enum {
  380. NVME_SGL_FMT_ADDRESS = 0x00,
  381. NVME_SGL_FMT_OFFSET = 0x01,
  382. NVME_SGL_FMT_INVALIDATE = 0x0f,
  383. };
  384. /*
  385. * Descriptor type - upper 4 bits of nvme_(keyed_)sgl_desc identifier
  386. *
  387. * For struct nvme_sgl_desc:
  388. * @NVME_SGL_FMT_DATA_DESC: data block descriptor
  389. * @NVME_SGL_FMT_SEG_DESC: sgl segment descriptor
  390. * @NVME_SGL_FMT_LAST_SEG_DESC: last sgl segment descriptor
  391. *
  392. * For struct nvme_keyed_sgl_desc:
  393. * @NVME_KEY_SGL_FMT_DATA_DESC: keyed data block descriptor
  394. */
  395. enum {
  396. NVME_SGL_FMT_DATA_DESC = 0x00,
  397. NVME_SGL_FMT_SEG_DESC = 0x02,
  398. NVME_SGL_FMT_LAST_SEG_DESC = 0x03,
  399. NVME_KEY_SGL_FMT_DATA_DESC = 0x04,
  400. };
  401. struct nvme_sgl_desc {
  402. __le64 addr;
  403. __le32 length;
  404. __u8 rsvd[3];
  405. __u8 type;
  406. };
  407. struct nvme_keyed_sgl_desc {
  408. __le64 addr;
  409. __u8 length[3];
  410. __u8 key[4];
  411. __u8 type;
  412. };
  413. union nvme_data_ptr {
  414. struct {
  415. __le64 prp1;
  416. __le64 prp2;
  417. };
  418. struct nvme_sgl_desc sgl;
  419. struct nvme_keyed_sgl_desc ksgl;
  420. };
  421. /*
  422. * Lowest two bits of our flags field (FUSE field in the spec):
  423. *
  424. * @NVME_CMD_FUSE_FIRST: Fused Operation, first command
  425. * @NVME_CMD_FUSE_SECOND: Fused Operation, second command
  426. *
  427. * Highest two bits in our flags field (PSDT field in the spec):
  428. *
  429. * @NVME_CMD_PSDT_SGL_METABUF: Use SGLS for this transfer,
  430. * If used, MPTR contains addr of single physical buffer (byte aligned).
  431. * @NVME_CMD_PSDT_SGL_METASEG: Use SGLS for this transfer,
  432. * If used, MPTR contains an address of an SGL segment containing
  433. * exactly 1 SGL descriptor (qword aligned).
  434. */
  435. enum {
  436. NVME_CMD_FUSE_FIRST = (1 << 0),
  437. NVME_CMD_FUSE_SECOND = (1 << 1),
  438. NVME_CMD_SGL_METABUF = (1 << 6),
  439. NVME_CMD_SGL_METASEG = (1 << 7),
  440. NVME_CMD_SGL_ALL = NVME_CMD_SGL_METABUF | NVME_CMD_SGL_METASEG,
  441. };
  442. struct nvme_common_command {
  443. __u8 opcode;
  444. __u8 flags;
  445. __u16 command_id;
  446. __le32 nsid;
  447. __le32 cdw2[2];
  448. __le64 metadata;
  449. union nvme_data_ptr dptr;
  450. __le32 cdw10[6];
  451. };
  452. struct nvme_rw_command {
  453. __u8 opcode;
  454. __u8 flags;
  455. __u16 command_id;
  456. __le32 nsid;
  457. __u64 rsvd2;
  458. __le64 metadata;
  459. union nvme_data_ptr dptr;
  460. __le64 slba;
  461. __le16 length;
  462. __le16 control;
  463. __le32 dsmgmt;
  464. __le32 reftag;
  465. __le16 apptag;
  466. __le16 appmask;
  467. };
  468. enum {
  469. NVME_RW_LR = 1 << 15,
  470. NVME_RW_FUA = 1 << 14,
  471. NVME_RW_DSM_FREQ_UNSPEC = 0,
  472. NVME_RW_DSM_FREQ_TYPICAL = 1,
  473. NVME_RW_DSM_FREQ_RARE = 2,
  474. NVME_RW_DSM_FREQ_READS = 3,
  475. NVME_RW_DSM_FREQ_WRITES = 4,
  476. NVME_RW_DSM_FREQ_RW = 5,
  477. NVME_RW_DSM_FREQ_ONCE = 6,
  478. NVME_RW_DSM_FREQ_PREFETCH = 7,
  479. NVME_RW_DSM_FREQ_TEMP = 8,
  480. NVME_RW_DSM_LATENCY_NONE = 0 << 4,
  481. NVME_RW_DSM_LATENCY_IDLE = 1 << 4,
  482. NVME_RW_DSM_LATENCY_NORM = 2 << 4,
  483. NVME_RW_DSM_LATENCY_LOW = 3 << 4,
  484. NVME_RW_DSM_SEQ_REQ = 1 << 6,
  485. NVME_RW_DSM_COMPRESSED = 1 << 7,
  486. NVME_RW_PRINFO_PRCHK_REF = 1 << 10,
  487. NVME_RW_PRINFO_PRCHK_APP = 1 << 11,
  488. NVME_RW_PRINFO_PRCHK_GUARD = 1 << 12,
  489. NVME_RW_PRINFO_PRACT = 1 << 13,
  490. };
  491. struct nvme_dsm_cmd {
  492. __u8 opcode;
  493. __u8 flags;
  494. __u16 command_id;
  495. __le32 nsid;
  496. __u64 rsvd2[2];
  497. union nvme_data_ptr dptr;
  498. __le32 nr;
  499. __le32 attributes;
  500. __u32 rsvd12[4];
  501. };
  502. enum {
  503. NVME_DSMGMT_IDR = 1 << 0,
  504. NVME_DSMGMT_IDW = 1 << 1,
  505. NVME_DSMGMT_AD = 1 << 2,
  506. };
  507. #define NVME_DSM_MAX_RANGES 256
  508. struct nvme_dsm_range {
  509. __le32 cattr;
  510. __le32 nlb;
  511. __le64 slba;
  512. };
  513. struct nvme_write_zeroes_cmd {
  514. __u8 opcode;
  515. __u8 flags;
  516. __u16 command_id;
  517. __le32 nsid;
  518. __u64 rsvd2;
  519. __le64 metadata;
  520. union nvme_data_ptr dptr;
  521. __le64 slba;
  522. __le16 length;
  523. __le16 control;
  524. __le32 dsmgmt;
  525. __le32 reftag;
  526. __le16 apptag;
  527. __le16 appmask;
  528. };
  529. /* Features */
  530. struct nvme_feat_auto_pst {
  531. __le64 entries[32];
  532. };
  533. /* Admin commands */
  534. enum nvme_admin_opcode {
  535. nvme_admin_delete_sq = 0x00,
  536. nvme_admin_create_sq = 0x01,
  537. nvme_admin_get_log_page = 0x02,
  538. nvme_admin_delete_cq = 0x04,
  539. nvme_admin_create_cq = 0x05,
  540. nvme_admin_identify = 0x06,
  541. nvme_admin_abort_cmd = 0x08,
  542. nvme_admin_set_features = 0x09,
  543. nvme_admin_get_features = 0x0a,
  544. nvme_admin_async_event = 0x0c,
  545. nvme_admin_ns_mgmt = 0x0d,
  546. nvme_admin_activate_fw = 0x10,
  547. nvme_admin_download_fw = 0x11,
  548. nvme_admin_ns_attach = 0x15,
  549. nvme_admin_keep_alive = 0x18,
  550. nvme_admin_dbbuf = 0x7C,
  551. nvme_admin_format_nvm = 0x80,
  552. nvme_admin_security_send = 0x81,
  553. nvme_admin_security_recv = 0x82,
  554. };
  555. enum {
  556. NVME_QUEUE_PHYS_CONTIG = (1 << 0),
  557. NVME_CQ_IRQ_ENABLED = (1 << 1),
  558. NVME_SQ_PRIO_URGENT = (0 << 1),
  559. NVME_SQ_PRIO_HIGH = (1 << 1),
  560. NVME_SQ_PRIO_MEDIUM = (2 << 1),
  561. NVME_SQ_PRIO_LOW = (3 << 1),
  562. NVME_FEAT_ARBITRATION = 0x01,
  563. NVME_FEAT_POWER_MGMT = 0x02,
  564. NVME_FEAT_LBA_RANGE = 0x03,
  565. NVME_FEAT_TEMP_THRESH = 0x04,
  566. NVME_FEAT_ERR_RECOVERY = 0x05,
  567. NVME_FEAT_VOLATILE_WC = 0x06,
  568. NVME_FEAT_NUM_QUEUES = 0x07,
  569. NVME_FEAT_IRQ_COALESCE = 0x08,
  570. NVME_FEAT_IRQ_CONFIG = 0x09,
  571. NVME_FEAT_WRITE_ATOMIC = 0x0a,
  572. NVME_FEAT_ASYNC_EVENT = 0x0b,
  573. NVME_FEAT_AUTO_PST = 0x0c,
  574. NVME_FEAT_HOST_MEM_BUF = 0x0d,
  575. NVME_FEAT_KATO = 0x0f,
  576. NVME_FEAT_SW_PROGRESS = 0x80,
  577. NVME_FEAT_HOST_ID = 0x81,
  578. NVME_FEAT_RESV_MASK = 0x82,
  579. NVME_FEAT_RESV_PERSIST = 0x83,
  580. NVME_LOG_ERROR = 0x01,
  581. NVME_LOG_SMART = 0x02,
  582. NVME_LOG_FW_SLOT = 0x03,
  583. NVME_LOG_DISC = 0x70,
  584. NVME_LOG_RESERVATION = 0x80,
  585. NVME_FWACT_REPL = (0 << 3),
  586. NVME_FWACT_REPL_ACTV = (1 << 3),
  587. NVME_FWACT_ACTV = (2 << 3),
  588. };
  589. struct nvme_identify {
  590. __u8 opcode;
  591. __u8 flags;
  592. __u16 command_id;
  593. __le32 nsid;
  594. __u64 rsvd2[2];
  595. union nvme_data_ptr dptr;
  596. __u8 cns;
  597. __u8 rsvd3;
  598. __le16 ctrlid;
  599. __u32 rsvd11[5];
  600. };
  601. struct nvme_features {
  602. __u8 opcode;
  603. __u8 flags;
  604. __u16 command_id;
  605. __le32 nsid;
  606. __u64 rsvd2[2];
  607. union nvme_data_ptr dptr;
  608. __le32 fid;
  609. __le32 dword11;
  610. __u32 rsvd12[4];
  611. };
  612. struct nvme_create_cq {
  613. __u8 opcode;
  614. __u8 flags;
  615. __u16 command_id;
  616. __u32 rsvd1[5];
  617. __le64 prp1;
  618. __u64 rsvd8;
  619. __le16 cqid;
  620. __le16 qsize;
  621. __le16 cq_flags;
  622. __le16 irq_vector;
  623. __u32 rsvd12[4];
  624. };
  625. struct nvme_create_sq {
  626. __u8 opcode;
  627. __u8 flags;
  628. __u16 command_id;
  629. __u32 rsvd1[5];
  630. __le64 prp1;
  631. __u64 rsvd8;
  632. __le16 sqid;
  633. __le16 qsize;
  634. __le16 sq_flags;
  635. __le16 cqid;
  636. __u32 rsvd12[4];
  637. };
  638. struct nvme_delete_queue {
  639. __u8 opcode;
  640. __u8 flags;
  641. __u16 command_id;
  642. __u32 rsvd1[9];
  643. __le16 qid;
  644. __u16 rsvd10;
  645. __u32 rsvd11[5];
  646. };
  647. struct nvme_abort_cmd {
  648. __u8 opcode;
  649. __u8 flags;
  650. __u16 command_id;
  651. __u32 rsvd1[9];
  652. __le16 sqid;
  653. __u16 cid;
  654. __u32 rsvd11[5];
  655. };
  656. struct nvme_download_firmware {
  657. __u8 opcode;
  658. __u8 flags;
  659. __u16 command_id;
  660. __u32 rsvd1[5];
  661. union nvme_data_ptr dptr;
  662. __le32 numd;
  663. __le32 offset;
  664. __u32 rsvd12[4];
  665. };
  666. struct nvme_format_cmd {
  667. __u8 opcode;
  668. __u8 flags;
  669. __u16 command_id;
  670. __le32 nsid;
  671. __u64 rsvd2[4];
  672. __le32 cdw10;
  673. __u32 rsvd11[5];
  674. };
  675. struct nvme_get_log_page_command {
  676. __u8 opcode;
  677. __u8 flags;
  678. __u16 command_id;
  679. __le32 nsid;
  680. __u64 rsvd2[2];
  681. union nvme_data_ptr dptr;
  682. __u8 lid;
  683. __u8 rsvd10;
  684. __le16 numdl;
  685. __le16 numdu;
  686. __u16 rsvd11;
  687. __le32 lpol;
  688. __le32 lpou;
  689. __u32 rsvd14[2];
  690. };
  691. /*
  692. * Fabrics subcommands.
  693. */
  694. enum nvmf_fabrics_opcode {
  695. nvme_fabrics_command = 0x7f,
  696. };
  697. enum nvmf_capsule_command {
  698. nvme_fabrics_type_property_set = 0x00,
  699. nvme_fabrics_type_connect = 0x01,
  700. nvme_fabrics_type_property_get = 0x04,
  701. };
  702. struct nvmf_common_command {
  703. __u8 opcode;
  704. __u8 resv1;
  705. __u16 command_id;
  706. __u8 fctype;
  707. __u8 resv2[35];
  708. __u8 ts[24];
  709. };
  710. /*
  711. * The legal cntlid range a NVMe Target will provide.
  712. * Note that cntlid of value 0 is considered illegal in the fabrics world.
  713. * Devices based on earlier specs did not have the subsystem concept;
  714. * therefore, those devices had their cntlid value set to 0 as a result.
  715. */
  716. #define NVME_CNTLID_MIN 1
  717. #define NVME_CNTLID_MAX 0xffef
  718. #define NVME_CNTLID_DYNAMIC 0xffff
  719. #define MAX_DISC_LOGS 255
  720. /* Discovery log page entry */
  721. struct nvmf_disc_rsp_page_entry {
  722. __u8 trtype;
  723. __u8 adrfam;
  724. __u8 subtype;
  725. __u8 treq;
  726. __le16 portid;
  727. __le16 cntlid;
  728. __le16 asqsz;
  729. __u8 resv8[22];
  730. char trsvcid[NVMF_TRSVCID_SIZE];
  731. __u8 resv64[192];
  732. char subnqn[NVMF_NQN_FIELD_LEN];
  733. char traddr[NVMF_TRADDR_SIZE];
  734. union tsas {
  735. char common[NVMF_TSAS_SIZE];
  736. struct rdma {
  737. __u8 qptype;
  738. __u8 prtype;
  739. __u8 cms;
  740. __u8 resv3[5];
  741. __u16 pkey;
  742. __u8 resv10[246];
  743. } rdma;
  744. } tsas;
  745. };
  746. /* Discovery log page header */
  747. struct nvmf_disc_rsp_page_hdr {
  748. __le64 genctr;
  749. __le64 numrec;
  750. __le16 recfmt;
  751. __u8 resv14[1006];
  752. struct nvmf_disc_rsp_page_entry entries[0];
  753. };
  754. struct nvmf_connect_command {
  755. __u8 opcode;
  756. __u8 resv1;
  757. __u16 command_id;
  758. __u8 fctype;
  759. __u8 resv2[19];
  760. union nvme_data_ptr dptr;
  761. __le16 recfmt;
  762. __le16 qid;
  763. __le16 sqsize;
  764. __u8 cattr;
  765. __u8 resv3;
  766. __le32 kato;
  767. __u8 resv4[12];
  768. };
  769. struct nvmf_connect_data {
  770. uuid_t hostid;
  771. __le16 cntlid;
  772. char resv4[238];
  773. char subsysnqn[NVMF_NQN_FIELD_LEN];
  774. char hostnqn[NVMF_NQN_FIELD_LEN];
  775. char resv5[256];
  776. };
  777. struct nvmf_property_set_command {
  778. __u8 opcode;
  779. __u8 resv1;
  780. __u16 command_id;
  781. __u8 fctype;
  782. __u8 resv2[35];
  783. __u8 attrib;
  784. __u8 resv3[3];
  785. __le32 offset;
  786. __le64 value;
  787. __u8 resv4[8];
  788. };
  789. struct nvmf_property_get_command {
  790. __u8 opcode;
  791. __u8 resv1;
  792. __u16 command_id;
  793. __u8 fctype;
  794. __u8 resv2[35];
  795. __u8 attrib;
  796. __u8 resv3[3];
  797. __le32 offset;
  798. __u8 resv4[16];
  799. };
  800. struct nvme_dbbuf {
  801. __u8 opcode;
  802. __u8 flags;
  803. __u16 command_id;
  804. __u32 rsvd1[5];
  805. __le64 prp1;
  806. __le64 prp2;
  807. __u32 rsvd12[6];
  808. };
  809. struct nvme_command {
  810. union {
  811. struct nvme_common_command common;
  812. struct nvme_rw_command rw;
  813. struct nvme_identify identify;
  814. struct nvme_features features;
  815. struct nvme_create_cq create_cq;
  816. struct nvme_create_sq create_sq;
  817. struct nvme_delete_queue delete_queue;
  818. struct nvme_download_firmware dlfw;
  819. struct nvme_format_cmd format;
  820. struct nvme_dsm_cmd dsm;
  821. struct nvme_write_zeroes_cmd write_zeroes;
  822. struct nvme_abort_cmd abort;
  823. struct nvme_get_log_page_command get_log_page;
  824. struct nvmf_common_command fabrics;
  825. struct nvmf_connect_command connect;
  826. struct nvmf_property_set_command prop_set;
  827. struct nvmf_property_get_command prop_get;
  828. struct nvme_dbbuf dbbuf;
  829. };
  830. };
  831. static inline bool nvme_is_write(struct nvme_command *cmd)
  832. {
  833. /*
  834. * What a mess...
  835. *
  836. * Why can't we simply have a Fabrics In and Fabrics out command?
  837. */
  838. if (unlikely(cmd->common.opcode == nvme_fabrics_command))
  839. return cmd->fabrics.opcode & 1;
  840. return cmd->common.opcode & 1;
  841. }
  842. enum {
  843. /*
  844. * Generic Command Status:
  845. */
  846. NVME_SC_SUCCESS = 0x0,
  847. NVME_SC_INVALID_OPCODE = 0x1,
  848. NVME_SC_INVALID_FIELD = 0x2,
  849. NVME_SC_CMDID_CONFLICT = 0x3,
  850. NVME_SC_DATA_XFER_ERROR = 0x4,
  851. NVME_SC_POWER_LOSS = 0x5,
  852. NVME_SC_INTERNAL = 0x6,
  853. NVME_SC_ABORT_REQ = 0x7,
  854. NVME_SC_ABORT_QUEUE = 0x8,
  855. NVME_SC_FUSED_FAIL = 0x9,
  856. NVME_SC_FUSED_MISSING = 0xa,
  857. NVME_SC_INVALID_NS = 0xb,
  858. NVME_SC_CMD_SEQ_ERROR = 0xc,
  859. NVME_SC_SGL_INVALID_LAST = 0xd,
  860. NVME_SC_SGL_INVALID_COUNT = 0xe,
  861. NVME_SC_SGL_INVALID_DATA = 0xf,
  862. NVME_SC_SGL_INVALID_METADATA = 0x10,
  863. NVME_SC_SGL_INVALID_TYPE = 0x11,
  864. NVME_SC_SGL_INVALID_OFFSET = 0x16,
  865. NVME_SC_SGL_INVALID_SUBTYPE = 0x17,
  866. NVME_SC_LBA_RANGE = 0x80,
  867. NVME_SC_CAP_EXCEEDED = 0x81,
  868. NVME_SC_NS_NOT_READY = 0x82,
  869. NVME_SC_RESERVATION_CONFLICT = 0x83,
  870. /*
  871. * Command Specific Status:
  872. */
  873. NVME_SC_CQ_INVALID = 0x100,
  874. NVME_SC_QID_INVALID = 0x101,
  875. NVME_SC_QUEUE_SIZE = 0x102,
  876. NVME_SC_ABORT_LIMIT = 0x103,
  877. NVME_SC_ABORT_MISSING = 0x104,
  878. NVME_SC_ASYNC_LIMIT = 0x105,
  879. NVME_SC_FIRMWARE_SLOT = 0x106,
  880. NVME_SC_FIRMWARE_IMAGE = 0x107,
  881. NVME_SC_INVALID_VECTOR = 0x108,
  882. NVME_SC_INVALID_LOG_PAGE = 0x109,
  883. NVME_SC_INVALID_FORMAT = 0x10a,
  884. NVME_SC_FW_NEEDS_CONV_RESET = 0x10b,
  885. NVME_SC_INVALID_QUEUE = 0x10c,
  886. NVME_SC_FEATURE_NOT_SAVEABLE = 0x10d,
  887. NVME_SC_FEATURE_NOT_CHANGEABLE = 0x10e,
  888. NVME_SC_FEATURE_NOT_PER_NS = 0x10f,
  889. NVME_SC_FW_NEEDS_SUBSYS_RESET = 0x110,
  890. NVME_SC_FW_NEEDS_RESET = 0x111,
  891. NVME_SC_FW_NEEDS_MAX_TIME = 0x112,
  892. NVME_SC_FW_ACIVATE_PROHIBITED = 0x113,
  893. NVME_SC_OVERLAPPING_RANGE = 0x114,
  894. NVME_SC_NS_INSUFFICENT_CAP = 0x115,
  895. NVME_SC_NS_ID_UNAVAILABLE = 0x116,
  896. NVME_SC_NS_ALREADY_ATTACHED = 0x118,
  897. NVME_SC_NS_IS_PRIVATE = 0x119,
  898. NVME_SC_NS_NOT_ATTACHED = 0x11a,
  899. NVME_SC_THIN_PROV_NOT_SUPP = 0x11b,
  900. NVME_SC_CTRL_LIST_INVALID = 0x11c,
  901. /*
  902. * I/O Command Set Specific - NVM commands:
  903. */
  904. NVME_SC_BAD_ATTRIBUTES = 0x180,
  905. NVME_SC_INVALID_PI = 0x181,
  906. NVME_SC_READ_ONLY = 0x182,
  907. NVME_SC_ONCS_NOT_SUPPORTED = 0x183,
  908. /*
  909. * I/O Command Set Specific - Fabrics commands:
  910. */
  911. NVME_SC_CONNECT_FORMAT = 0x180,
  912. NVME_SC_CONNECT_CTRL_BUSY = 0x181,
  913. NVME_SC_CONNECT_INVALID_PARAM = 0x182,
  914. NVME_SC_CONNECT_RESTART_DISC = 0x183,
  915. NVME_SC_CONNECT_INVALID_HOST = 0x184,
  916. NVME_SC_DISCOVERY_RESTART = 0x190,
  917. NVME_SC_AUTH_REQUIRED = 0x191,
  918. /*
  919. * Media and Data Integrity Errors:
  920. */
  921. NVME_SC_WRITE_FAULT = 0x280,
  922. NVME_SC_READ_ERROR = 0x281,
  923. NVME_SC_GUARD_CHECK = 0x282,
  924. NVME_SC_APPTAG_CHECK = 0x283,
  925. NVME_SC_REFTAG_CHECK = 0x284,
  926. NVME_SC_COMPARE_FAILED = 0x285,
  927. NVME_SC_ACCESS_DENIED = 0x286,
  928. NVME_SC_UNWRITTEN_BLOCK = 0x287,
  929. NVME_SC_DNR = 0x4000,
  930. /*
  931. * FC Transport-specific error status values for NVME commands
  932. *
  933. * Transport-specific status code values must be in the range 0xB0..0xBF
  934. */
  935. /* Generic FC failure - catchall */
  936. NVME_SC_FC_TRANSPORT_ERROR = 0x00B0,
  937. /* I/O failure due to FC ABTS'd */
  938. NVME_SC_FC_TRANSPORT_ABORTED = 0x00B1,
  939. };
  940. struct nvme_completion {
  941. /*
  942. * Used by Admin and Fabrics commands to return data:
  943. */
  944. union nvme_result {
  945. __le16 u16;
  946. __le32 u32;
  947. __le64 u64;
  948. } result;
  949. __le16 sq_head; /* how much of this queue may be reclaimed */
  950. __le16 sq_id; /* submission queue that generated this entry */
  951. __u16 command_id; /* of the command which completed */
  952. __le16 status; /* did the command fail, and if so, why? */
  953. };
  954. #define NVME_VS(major, minor, tertiary) \
  955. (((major) << 16) | ((minor) << 8) | (tertiary))
  956. #endif /* _LINUX_NVME_H */