xhci-pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * xHCI host controller driver PCI Bus Glue.
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/slab.h>
  24. #include <linux/module.h>
  25. #include <linux/acpi.h>
  26. #include "xhci.h"
  27. #include "xhci-trace.h"
  28. #define SSIC_PORT_NUM 2
  29. #define SSIC_PORT_CFG2 0x880c
  30. #define SSIC_PORT_CFG2_OFFSET 0x30
  31. #define PROG_DONE (1 << 30)
  32. #define SSIC_PORT_UNUSED (1 << 31)
  33. /* Device for a quirk */
  34. #define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
  35. #define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
  36. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1009 0x1009
  37. #define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
  38. #define PCI_VENDOR_ID_ETRON 0x1b6f
  39. #define PCI_DEVICE_ID_EJ168 0x7023
  40. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
  41. #define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
  42. #define PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI 0x9cb1
  43. #define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
  44. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
  45. #define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
  46. #define PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI 0x0aa8
  47. #define PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI 0x1aa8
  48. #define PCI_DEVICE_ID_INTEL_APL_XHCI 0x5aa8
  49. #define PCI_DEVICE_ID_INTEL_DNV_XHCI 0x19d0
  50. static const char hcd_name[] = "xhci_hcd";
  51. static struct hc_driver __read_mostly xhci_pci_hc_driver;
  52. static int xhci_pci_setup(struct usb_hcd *hcd);
  53. static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
  54. .reset = xhci_pci_setup,
  55. };
  56. /* called after powerup, by probe or system-pm "wakeup" */
  57. static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
  58. {
  59. /*
  60. * TODO: Implement finding debug ports later.
  61. * TODO: see if there are any quirks that need to be added to handle
  62. * new extended capabilities.
  63. */
  64. /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
  65. if (!pci_set_mwi(pdev))
  66. xhci_dbg(xhci, "MWI active\n");
  67. xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
  68. return 0;
  69. }
  70. static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
  71. {
  72. struct pci_dev *pdev = to_pci_dev(dev);
  73. /* Look for vendor-specific quirks */
  74. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  75. (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
  76. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
  77. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  78. pdev->revision == 0x0) {
  79. xhci->quirks |= XHCI_RESET_EP_QUIRK;
  80. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  81. "QUIRK: Fresco Logic xHC needs configure"
  82. " endpoint cmd after reset endpoint");
  83. }
  84. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
  85. pdev->revision == 0x4) {
  86. xhci->quirks |= XHCI_SLOW_SUSPEND;
  87. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  88. "QUIRK: Fresco Logic xHC revision %u"
  89. "must be suspended extra slowly",
  90. pdev->revision);
  91. }
  92. if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
  93. xhci->quirks |= XHCI_BROKEN_STREAMS;
  94. /* Fresco Logic confirms: all revisions of this chip do not
  95. * support MSI, even though some of them claim to in their PCI
  96. * capabilities.
  97. */
  98. xhci->quirks |= XHCI_BROKEN_MSI;
  99. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  100. "QUIRK: Fresco Logic revision %u "
  101. "has broken MSI implementation",
  102. pdev->revision);
  103. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  104. }
  105. if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
  106. pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1009)
  107. xhci->quirks |= XHCI_BROKEN_STREAMS;
  108. if (pdev->vendor == PCI_VENDOR_ID_NEC)
  109. xhci->quirks |= XHCI_NEC_HOST;
  110. if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
  111. xhci->quirks |= XHCI_AMD_0x96_HOST;
  112. /* AMD PLL quirk */
  113. if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
  114. xhci->quirks |= XHCI_AMD_PLL_FIX;
  115. if (pdev->vendor == PCI_VENDOR_ID_AMD)
  116. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  117. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  118. xhci->quirks |= XHCI_LPM_SUPPORT;
  119. xhci->quirks |= XHCI_INTEL_HOST;
  120. xhci->quirks |= XHCI_AVOID_BEI;
  121. }
  122. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  123. pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
  124. xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
  125. xhci->limit_active_eps = 64;
  126. xhci->quirks |= XHCI_SW_BW_CHECKING;
  127. /*
  128. * PPT desktop boards DH77EB and DH77DF will power back on after
  129. * a few seconds of being shutdown. The fix for this is to
  130. * switch the ports from xHCI to EHCI on shutdown. We can't use
  131. * DMI information to find those particular boards (since each
  132. * vendor will change the board name), so we have to key off all
  133. * PPT chipsets.
  134. */
  135. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  136. }
  137. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  138. (pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI ||
  139. pdev->device == PCI_DEVICE_ID_INTEL_WILDCATPOINT_LP_XHCI)) {
  140. xhci->quirks |= XHCI_SPURIOUS_REBOOT;
  141. xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
  142. }
  143. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  144. (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
  145. pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
  146. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  147. pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_M_XHCI ||
  148. pdev->device == PCI_DEVICE_ID_INTEL_BROXTON_B_XHCI ||
  149. pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
  150. pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI)) {
  151. xhci->quirks |= XHCI_PME_STUCK_QUIRK;
  152. }
  153. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  154. pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
  155. xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
  156. }
  157. if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
  158. (pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI ||
  159. pdev->device == PCI_DEVICE_ID_INTEL_APL_XHCI ||
  160. pdev->device == PCI_DEVICE_ID_INTEL_DNV_XHCI))
  161. xhci->quirks |= XHCI_MISSING_CAS;
  162. if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
  163. pdev->device == PCI_DEVICE_ID_EJ168) {
  164. xhci->quirks |= XHCI_RESET_ON_RESUME;
  165. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  166. xhci->quirks |= XHCI_BROKEN_STREAMS;
  167. }
  168. if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
  169. pdev->device == 0x0015)
  170. xhci->quirks |= XHCI_RESET_ON_RESUME;
  171. if (pdev->vendor == PCI_VENDOR_ID_VIA)
  172. xhci->quirks |= XHCI_RESET_ON_RESUME;
  173. /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
  174. if (pdev->vendor == PCI_VENDOR_ID_VIA &&
  175. pdev->device == 0x3432)
  176. xhci->quirks |= XHCI_BROKEN_STREAMS;
  177. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  178. pdev->device == 0x1042)
  179. xhci->quirks |= XHCI_BROKEN_STREAMS;
  180. if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
  181. pdev->device == 0x1142)
  182. xhci->quirks |= XHCI_TRUST_TX_LENGTH;
  183. if (pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241)
  184. xhci->quirks |= XHCI_LIMIT_ENDPOINT_INTERVAL_7;
  185. if (xhci->quirks & XHCI_RESET_ON_RESUME)
  186. xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
  187. "QUIRK: Resetting on resume");
  188. }
  189. #ifdef CONFIG_ACPI
  190. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
  191. {
  192. static const guid_t intel_dsm_guid =
  193. GUID_INIT(0xac340cb7, 0xe901, 0x45bf,
  194. 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23);
  195. union acpi_object *obj;
  196. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), &intel_dsm_guid, 3, 1,
  197. NULL);
  198. ACPI_FREE(obj);
  199. }
  200. #else
  201. static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
  202. #endif /* CONFIG_ACPI */
  203. /* called during probe() after chip reset completes */
  204. static int xhci_pci_setup(struct usb_hcd *hcd)
  205. {
  206. struct xhci_hcd *xhci;
  207. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  208. int retval;
  209. xhci = hcd_to_xhci(hcd);
  210. if (!xhci->sbrn)
  211. pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
  212. retval = xhci_gen_setup(hcd, xhci_pci_quirks);
  213. if (retval)
  214. return retval;
  215. if (!usb_hcd_is_primary_hcd(hcd))
  216. return 0;
  217. xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
  218. /* Find any debug ports */
  219. return xhci_pci_reinit(xhci, pdev);
  220. }
  221. /*
  222. * We need to register our own PCI probe function (instead of the USB core's
  223. * function) in order to create a second roothub under xHCI.
  224. */
  225. static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  226. {
  227. int retval;
  228. struct xhci_hcd *xhci;
  229. struct hc_driver *driver;
  230. struct usb_hcd *hcd;
  231. driver = (struct hc_driver *)id->driver_data;
  232. /* Prevent runtime suspending between USB-2 and USB-3 initialization */
  233. pm_runtime_get_noresume(&dev->dev);
  234. /* Register the USB 2.0 roothub.
  235. * FIXME: USB core must know to register the USB 2.0 roothub first.
  236. * This is sort of silly, because we could just set the HCD driver flags
  237. * to say USB 2.0, but I'm not sure what the implications would be in
  238. * the other parts of the HCD code.
  239. */
  240. retval = usb_hcd_pci_probe(dev, id);
  241. if (retval)
  242. goto put_runtime_pm;
  243. /* USB 2.0 roothub is stored in the PCI device now. */
  244. hcd = dev_get_drvdata(&dev->dev);
  245. xhci = hcd_to_xhci(hcd);
  246. xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
  247. pci_name(dev), hcd);
  248. if (!xhci->shared_hcd) {
  249. retval = -ENOMEM;
  250. goto dealloc_usb2_hcd;
  251. }
  252. retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
  253. IRQF_SHARED);
  254. if (retval)
  255. goto put_usb3_hcd;
  256. /* Roothub already marked as USB 3.0 speed */
  257. if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
  258. HCC_MAX_PSA(xhci->hcc_params) >= 4)
  259. xhci->shared_hcd->can_do_streams = 1;
  260. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  261. xhci_pme_acpi_rtd3_enable(dev);
  262. /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
  263. pm_runtime_put_noidle(&dev->dev);
  264. return 0;
  265. put_usb3_hcd:
  266. usb_put_hcd(xhci->shared_hcd);
  267. dealloc_usb2_hcd:
  268. usb_hcd_pci_remove(dev);
  269. put_runtime_pm:
  270. pm_runtime_put_noidle(&dev->dev);
  271. return retval;
  272. }
  273. static void xhci_pci_remove(struct pci_dev *dev)
  274. {
  275. struct xhci_hcd *xhci;
  276. xhci = hcd_to_xhci(pci_get_drvdata(dev));
  277. xhci->xhc_state |= XHCI_STATE_REMOVING;
  278. if (xhci->shared_hcd) {
  279. usb_remove_hcd(xhci->shared_hcd);
  280. usb_put_hcd(xhci->shared_hcd);
  281. }
  282. /* Workaround for spurious wakeups at shutdown with HSW */
  283. if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
  284. pci_set_power_state(dev, PCI_D3hot);
  285. usb_hcd_pci_remove(dev);
  286. }
  287. #ifdef CONFIG_PM
  288. /*
  289. * In some Intel xHCI controllers, in order to get D3 working,
  290. * through a vendor specific SSIC CONFIG register at offset 0x883c,
  291. * SSIC PORT need to be marked as "unused" before putting xHCI
  292. * into D3. After D3 exit, the SSIC port need to be marked as "used".
  293. * Without this change, xHCI might not enter D3 state.
  294. */
  295. static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
  296. {
  297. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  298. u32 val;
  299. void __iomem *reg;
  300. int i;
  301. for (i = 0; i < SSIC_PORT_NUM; i++) {
  302. reg = (void __iomem *) xhci->cap_regs +
  303. SSIC_PORT_CFG2 +
  304. i * SSIC_PORT_CFG2_OFFSET;
  305. /* Notify SSIC that SSIC profile programming is not done. */
  306. val = readl(reg) & ~PROG_DONE;
  307. writel(val, reg);
  308. /* Mark SSIC port as unused(suspend) or used(resume) */
  309. val = readl(reg);
  310. if (suspend)
  311. val |= SSIC_PORT_UNUSED;
  312. else
  313. val &= ~SSIC_PORT_UNUSED;
  314. writel(val, reg);
  315. /* Notify SSIC that SSIC profile programming is done */
  316. val = readl(reg) | PROG_DONE;
  317. writel(val, reg);
  318. readl(reg);
  319. }
  320. }
  321. /*
  322. * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
  323. * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
  324. */
  325. static void xhci_pme_quirk(struct usb_hcd *hcd)
  326. {
  327. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  328. void __iomem *reg;
  329. u32 val;
  330. reg = (void __iomem *) xhci->cap_regs + 0x80a4;
  331. val = readl(reg);
  332. writel(val | BIT(28), reg);
  333. readl(reg);
  334. }
  335. static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
  336. {
  337. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  338. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  339. int ret;
  340. /*
  341. * Systems with the TI redriver that loses port status change events
  342. * need to have the registers polled during D3, so avoid D3cold.
  343. */
  344. if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
  345. pci_d3cold_disable(pdev);
  346. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  347. xhci_pme_quirk(hcd);
  348. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  349. xhci_ssic_port_unused_quirk(hcd, true);
  350. ret = xhci_suspend(xhci, do_wakeup);
  351. if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
  352. xhci_ssic_port_unused_quirk(hcd, false);
  353. return ret;
  354. }
  355. static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
  356. {
  357. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  358. struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
  359. int retval = 0;
  360. /* The BIOS on systems with the Intel Panther Point chipset may or may
  361. * not support xHCI natively. That means that during system resume, it
  362. * may switch the ports back to EHCI so that users can use their
  363. * keyboard to select a kernel from GRUB after resume from hibernate.
  364. *
  365. * The BIOS is supposed to remember whether the OS had xHCI ports
  366. * enabled before resume, and switch the ports back to xHCI when the
  367. * BIOS/OS semaphore is written, but we all know we can't trust BIOS
  368. * writers.
  369. *
  370. * Unconditionally switch the ports back to xHCI after a system resume.
  371. * It should not matter whether the EHCI or xHCI controller is
  372. * resumed first. It's enough to do the switchover in xHCI because
  373. * USB core won't notice anything as the hub driver doesn't start
  374. * running again until after all the devices (including both EHCI and
  375. * xHCI host controllers) have been resumed.
  376. */
  377. if (pdev->vendor == PCI_VENDOR_ID_INTEL)
  378. usb_enable_intel_xhci_ports(pdev);
  379. if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
  380. xhci_ssic_port_unused_quirk(hcd, false);
  381. if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
  382. xhci_pme_quirk(hcd);
  383. retval = xhci_resume(xhci, hibernated);
  384. return retval;
  385. }
  386. #endif /* CONFIG_PM */
  387. /*-------------------------------------------------------------------------*/
  388. /* PCI driver selection metadata; PCI hotplugging uses this */
  389. static const struct pci_device_id pci_ids[] = { {
  390. /* handle any USB 3.0 xHCI controller */
  391. PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
  392. .driver_data = (unsigned long) &xhci_pci_hc_driver,
  393. },
  394. { /* end: all zeroes */ }
  395. };
  396. MODULE_DEVICE_TABLE(pci, pci_ids);
  397. /* pci driver glue; this is a "new style" PCI driver module */
  398. static struct pci_driver xhci_pci_driver = {
  399. .name = (char *) hcd_name,
  400. .id_table = pci_ids,
  401. .probe = xhci_pci_probe,
  402. .remove = xhci_pci_remove,
  403. /* suspend and resume implemented later */
  404. .shutdown = usb_hcd_pci_shutdown,
  405. #ifdef CONFIG_PM
  406. .driver = {
  407. .pm = &usb_hcd_pci_pm_ops
  408. },
  409. #endif
  410. };
  411. static int __init xhci_pci_init(void)
  412. {
  413. xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
  414. #ifdef CONFIG_PM
  415. xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
  416. xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
  417. #endif
  418. return pci_register_driver(&xhci_pci_driver);
  419. }
  420. module_init(xhci_pci_init);
  421. static void __exit xhci_pci_exit(void)
  422. {
  423. pci_unregister_driver(&xhci_pci_driver);
  424. }
  425. module_exit(xhci_pci_exit);
  426. MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
  427. MODULE_LICENSE("GPL");