amdgpu_cs.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /*
  2. * Copyright 2008 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Jerome Glisse <glisse@freedesktop.org>
  26. */
  27. #include <linux/list_sort.h>
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. #define AMDGPU_CS_MAX_PRIORITY 32u
  33. #define AMDGPU_CS_NUM_BUCKETS (AMDGPU_CS_MAX_PRIORITY + 1)
  34. /* This is based on the bucket sort with O(n) time complexity.
  35. * An item with priority "i" is added to bucket[i]. The lists are then
  36. * concatenated in descending order.
  37. */
  38. struct amdgpu_cs_buckets {
  39. struct list_head bucket[AMDGPU_CS_NUM_BUCKETS];
  40. };
  41. static void amdgpu_cs_buckets_init(struct amdgpu_cs_buckets *b)
  42. {
  43. unsigned i;
  44. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++)
  45. INIT_LIST_HEAD(&b->bucket[i]);
  46. }
  47. static void amdgpu_cs_buckets_add(struct amdgpu_cs_buckets *b,
  48. struct list_head *item, unsigned priority)
  49. {
  50. /* Since buffers which appear sooner in the relocation list are
  51. * likely to be used more often than buffers which appear later
  52. * in the list, the sort mustn't change the ordering of buffers
  53. * with the same priority, i.e. it must be stable.
  54. */
  55. list_add_tail(item, &b->bucket[min(priority, AMDGPU_CS_MAX_PRIORITY)]);
  56. }
  57. static void amdgpu_cs_buckets_get_list(struct amdgpu_cs_buckets *b,
  58. struct list_head *out_list)
  59. {
  60. unsigned i;
  61. /* Connect the sorted buckets in the output list. */
  62. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++) {
  63. list_splice(&b->bucket[i], out_list);
  64. }
  65. }
  66. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  67. u32 ip_instance, u32 ring,
  68. struct amdgpu_ring **out_ring)
  69. {
  70. /* Right now all IPs have only one instance - multiple rings. */
  71. if (ip_instance != 0) {
  72. DRM_ERROR("invalid ip instance: %d\n", ip_instance);
  73. return -EINVAL;
  74. }
  75. switch (ip_type) {
  76. default:
  77. DRM_ERROR("unknown ip type: %d\n", ip_type);
  78. return -EINVAL;
  79. case AMDGPU_HW_IP_GFX:
  80. if (ring < adev->gfx.num_gfx_rings) {
  81. *out_ring = &adev->gfx.gfx_ring[ring];
  82. } else {
  83. DRM_ERROR("only %d gfx rings are supported now\n",
  84. adev->gfx.num_gfx_rings);
  85. return -EINVAL;
  86. }
  87. break;
  88. case AMDGPU_HW_IP_COMPUTE:
  89. if (ring < adev->gfx.num_compute_rings) {
  90. *out_ring = &adev->gfx.compute_ring[ring];
  91. } else {
  92. DRM_ERROR("only %d compute rings are supported now\n",
  93. adev->gfx.num_compute_rings);
  94. return -EINVAL;
  95. }
  96. break;
  97. case AMDGPU_HW_IP_DMA:
  98. if (ring < 2) {
  99. *out_ring = &adev->sdma[ring].ring;
  100. } else {
  101. DRM_ERROR("only two SDMA rings are supported\n");
  102. return -EINVAL;
  103. }
  104. break;
  105. case AMDGPU_HW_IP_UVD:
  106. *out_ring = &adev->uvd.ring;
  107. break;
  108. case AMDGPU_HW_IP_VCE:
  109. if (ring < 2){
  110. *out_ring = &adev->vce.ring[ring];
  111. } else {
  112. DRM_ERROR("only two VCE rings are supported\n");
  113. return -EINVAL;
  114. }
  115. break;
  116. }
  117. return 0;
  118. }
  119. static void amdgpu_job_work_func(struct work_struct *work)
  120. {
  121. struct amdgpu_cs_parser *sched_job =
  122. container_of(work, struct amdgpu_cs_parser,
  123. job_work);
  124. mutex_lock(&sched_job->job_lock);
  125. if (sched_job->free_job)
  126. sched_job->free_job(sched_job);
  127. mutex_unlock(&sched_job->job_lock);
  128. /* after processing job, free memory */
  129. kfree(sched_job);
  130. }
  131. struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
  132. struct drm_file *filp,
  133. struct amdgpu_ctx *ctx,
  134. struct amdgpu_ib *ibs,
  135. uint32_t num_ibs)
  136. {
  137. struct amdgpu_cs_parser *parser;
  138. int i;
  139. parser = kzalloc(sizeof(struct amdgpu_cs_parser), GFP_KERNEL);
  140. if (!parser)
  141. return NULL;
  142. parser->adev = adev;
  143. parser->filp = filp;
  144. parser->ctx = ctx;
  145. parser->ibs = ibs;
  146. parser->num_ibs = num_ibs;
  147. if (amdgpu_enable_scheduler) {
  148. mutex_init(&parser->job_lock);
  149. INIT_WORK(&parser->job_work, amdgpu_job_work_func);
  150. }
  151. for (i = 0; i < num_ibs; i++)
  152. ibs[i].ctx = ctx;
  153. return parser;
  154. }
  155. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
  156. {
  157. union drm_amdgpu_cs *cs = data;
  158. uint64_t *chunk_array_user;
  159. uint64_t *chunk_array = NULL;
  160. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  161. struct amdgpu_bo_list *bo_list = NULL;
  162. unsigned size, i;
  163. int r = 0;
  164. if (!cs->in.num_chunks)
  165. goto out;
  166. p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
  167. if (!p->ctx) {
  168. r = -EINVAL;
  169. goto out;
  170. }
  171. bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
  172. if (bo_list && !bo_list->has_userptr) {
  173. p->bo_list = amdgpu_bo_list_clone(bo_list);
  174. amdgpu_bo_list_put(bo_list);
  175. if (!p->bo_list)
  176. return -ENOMEM;
  177. } else if (bo_list && bo_list->has_userptr)
  178. p->bo_list = bo_list;
  179. else
  180. p->bo_list = NULL;
  181. /* get chunks */
  182. INIT_LIST_HEAD(&p->validated);
  183. chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
  184. if (chunk_array == NULL) {
  185. r = -ENOMEM;
  186. goto out;
  187. }
  188. chunk_array_user = (uint64_t __user *)(cs->in.chunks);
  189. if (copy_from_user(chunk_array, chunk_array_user,
  190. sizeof(uint64_t)*cs->in.num_chunks)) {
  191. r = -EFAULT;
  192. goto out;
  193. }
  194. p->nchunks = cs->in.num_chunks;
  195. p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
  196. GFP_KERNEL);
  197. if (p->chunks == NULL) {
  198. r = -ENOMEM;
  199. goto out;
  200. }
  201. for (i = 0; i < p->nchunks; i++) {
  202. struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
  203. struct drm_amdgpu_cs_chunk user_chunk;
  204. uint32_t __user *cdata;
  205. chunk_ptr = (void __user *)chunk_array[i];
  206. if (copy_from_user(&user_chunk, chunk_ptr,
  207. sizeof(struct drm_amdgpu_cs_chunk))) {
  208. r = -EFAULT;
  209. goto out;
  210. }
  211. p->chunks[i].chunk_id = user_chunk.chunk_id;
  212. p->chunks[i].length_dw = user_chunk.length_dw;
  213. size = p->chunks[i].length_dw;
  214. cdata = (void __user *)user_chunk.chunk_data;
  215. p->chunks[i].user_ptr = cdata;
  216. p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
  217. if (p->chunks[i].kdata == NULL) {
  218. r = -ENOMEM;
  219. goto out;
  220. }
  221. size *= sizeof(uint32_t);
  222. if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
  223. r = -EFAULT;
  224. goto out;
  225. }
  226. switch (p->chunks[i].chunk_id) {
  227. case AMDGPU_CHUNK_ID_IB:
  228. p->num_ibs++;
  229. break;
  230. case AMDGPU_CHUNK_ID_FENCE:
  231. size = sizeof(struct drm_amdgpu_cs_chunk_fence);
  232. if (p->chunks[i].length_dw * sizeof(uint32_t) >= size) {
  233. uint32_t handle;
  234. struct drm_gem_object *gobj;
  235. struct drm_amdgpu_cs_chunk_fence *fence_data;
  236. fence_data = (void *)p->chunks[i].kdata;
  237. handle = fence_data->handle;
  238. gobj = drm_gem_object_lookup(p->adev->ddev,
  239. p->filp, handle);
  240. if (gobj == NULL) {
  241. r = -EINVAL;
  242. goto out;
  243. }
  244. p->uf.bo = gem_to_amdgpu_bo(gobj);
  245. p->uf.offset = fence_data->offset;
  246. } else {
  247. r = -EINVAL;
  248. goto out;
  249. }
  250. break;
  251. case AMDGPU_CHUNK_ID_DEPENDENCIES:
  252. break;
  253. default:
  254. r = -EINVAL;
  255. goto out;
  256. }
  257. }
  258. p->ibs = kmalloc_array(p->num_ibs, sizeof(struct amdgpu_ib), GFP_KERNEL);
  259. if (!p->ibs)
  260. r = -ENOMEM;
  261. out:
  262. kfree(chunk_array);
  263. return r;
  264. }
  265. /* Returns how many bytes TTM can move per IB.
  266. */
  267. static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
  268. {
  269. u64 real_vram_size = adev->mc.real_vram_size;
  270. u64 vram_usage = atomic64_read(&adev->vram_usage);
  271. /* This function is based on the current VRAM usage.
  272. *
  273. * - If all of VRAM is free, allow relocating the number of bytes that
  274. * is equal to 1/4 of the size of VRAM for this IB.
  275. * - If more than one half of VRAM is occupied, only allow relocating
  276. * 1 MB of data for this IB.
  277. *
  278. * - From 0 to one half of used VRAM, the threshold decreases
  279. * linearly.
  280. * __________________
  281. * 1/4 of -|\ |
  282. * VRAM | \ |
  283. * | \ |
  284. * | \ |
  285. * | \ |
  286. * | \ |
  287. * | \ |
  288. * | \________|1 MB
  289. * |----------------|
  290. * VRAM 0 % 100 %
  291. * used used
  292. *
  293. * Note: It's a threshold, not a limit. The threshold must be crossed
  294. * for buffer relocations to stop, so any buffer of an arbitrary size
  295. * can be moved as long as the threshold isn't crossed before
  296. * the relocation takes place. We don't want to disable buffer
  297. * relocations completely.
  298. *
  299. * The idea is that buffers should be placed in VRAM at creation time
  300. * and TTM should only do a minimum number of relocations during
  301. * command submission. In practice, you need to submit at least
  302. * a dozen IBs to move all buffers to VRAM if they are in GTT.
  303. *
  304. * Also, things can get pretty crazy under memory pressure and actual
  305. * VRAM usage can change a lot, so playing safe even at 50% does
  306. * consistently increase performance.
  307. */
  308. u64 half_vram = real_vram_size >> 1;
  309. u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
  310. u64 bytes_moved_threshold = half_free_vram >> 1;
  311. return max(bytes_moved_threshold, 1024*1024ull);
  312. }
  313. int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p)
  314. {
  315. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  316. struct amdgpu_vm *vm = &fpriv->vm;
  317. struct amdgpu_device *adev = p->adev;
  318. struct amdgpu_bo_list_entry *lobj;
  319. struct list_head duplicates;
  320. struct amdgpu_bo *bo;
  321. u64 bytes_moved = 0, initial_bytes_moved;
  322. u64 bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(adev);
  323. int r;
  324. INIT_LIST_HEAD(&duplicates);
  325. r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates);
  326. if (unlikely(r != 0)) {
  327. return r;
  328. }
  329. list_for_each_entry(lobj, &p->validated, tv.head) {
  330. bo = lobj->robj;
  331. if (!bo->pin_count) {
  332. u32 domain = lobj->prefered_domains;
  333. u32 current_domain =
  334. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  335. /* Check if this buffer will be moved and don't move it
  336. * if we have moved too many buffers for this IB already.
  337. *
  338. * Note that this allows moving at least one buffer of
  339. * any size, because it doesn't take the current "bo"
  340. * into account. We don't want to disallow buffer moves
  341. * completely.
  342. */
  343. if (current_domain != AMDGPU_GEM_DOMAIN_CPU &&
  344. (domain & current_domain) == 0 && /* will be moved */
  345. bytes_moved > bytes_moved_threshold) {
  346. /* don't move it */
  347. domain = current_domain;
  348. }
  349. retry:
  350. amdgpu_ttm_placement_from_domain(bo, domain);
  351. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  352. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  353. bytes_moved += atomic64_read(&adev->num_bytes_moved) -
  354. initial_bytes_moved;
  355. if (unlikely(r)) {
  356. if (r != -ERESTARTSYS && domain != lobj->allowed_domains) {
  357. domain = lobj->allowed_domains;
  358. goto retry;
  359. }
  360. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  361. return r;
  362. }
  363. }
  364. lobj->bo_va = amdgpu_vm_bo_find(vm, bo);
  365. }
  366. return 0;
  367. }
  368. static int amdgpu_cs_parser_relocs(struct amdgpu_cs_parser *p)
  369. {
  370. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  371. struct amdgpu_cs_buckets buckets;
  372. bool need_mmap_lock = false;
  373. int i, r;
  374. if (p->bo_list) {
  375. need_mmap_lock = p->bo_list->has_userptr;
  376. amdgpu_cs_buckets_init(&buckets);
  377. for (i = 0; i < p->bo_list->num_entries; i++)
  378. amdgpu_cs_buckets_add(&buckets, &p->bo_list->array[i].tv.head,
  379. p->bo_list->array[i].priority);
  380. amdgpu_cs_buckets_get_list(&buckets, &p->validated);
  381. }
  382. p->vm_bos = amdgpu_vm_get_bos(p->adev, &fpriv->vm,
  383. &p->validated);
  384. if (need_mmap_lock)
  385. down_read(&current->mm->mmap_sem);
  386. r = amdgpu_cs_list_validate(p);
  387. if (need_mmap_lock)
  388. up_read(&current->mm->mmap_sem);
  389. return r;
  390. }
  391. static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
  392. {
  393. struct amdgpu_bo_list_entry *e;
  394. int r;
  395. list_for_each_entry(e, &p->validated, tv.head) {
  396. struct reservation_object *resv = e->robj->tbo.resv;
  397. r = amdgpu_sync_resv(p->adev, &p->ibs[0].sync, resv, p->filp);
  398. if (r)
  399. return r;
  400. }
  401. return 0;
  402. }
  403. static int cmp_size_smaller_first(void *priv, struct list_head *a,
  404. struct list_head *b)
  405. {
  406. struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
  407. struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
  408. /* Sort A before B if A is smaller. */
  409. return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
  410. }
  411. static void amdgpu_cs_parser_fini_early(struct amdgpu_cs_parser *parser, int error, bool backoff)
  412. {
  413. if (!error) {
  414. /* Sort the buffer list from the smallest to largest buffer,
  415. * which affects the order of buffers in the LRU list.
  416. * This assures that the smallest buffers are added first
  417. * to the LRU list, so they are likely to be later evicted
  418. * first, instead of large buffers whose eviction is more
  419. * expensive.
  420. *
  421. * This slightly lowers the number of bytes moved by TTM
  422. * per frame under memory pressure.
  423. */
  424. list_sort(NULL, &parser->validated, cmp_size_smaller_first);
  425. ttm_eu_fence_buffer_objects(&parser->ticket,
  426. &parser->validated,
  427. &parser->ibs[parser->num_ibs-1].fence->base);
  428. } else if (backoff) {
  429. ttm_eu_backoff_reservation(&parser->ticket,
  430. &parser->validated);
  431. }
  432. }
  433. static void amdgpu_cs_parser_fini_late(struct amdgpu_cs_parser *parser)
  434. {
  435. unsigned i;
  436. if (parser->ctx)
  437. amdgpu_ctx_put(parser->ctx);
  438. if (parser->bo_list) {
  439. if (!parser->bo_list->has_userptr)
  440. amdgpu_bo_list_free(parser->bo_list);
  441. else
  442. amdgpu_bo_list_put(parser->bo_list);
  443. }
  444. drm_free_large(parser->vm_bos);
  445. for (i = 0; i < parser->nchunks; i++)
  446. drm_free_large(parser->chunks[i].kdata);
  447. kfree(parser->chunks);
  448. if (parser->ibs)
  449. for (i = 0; i < parser->num_ibs; i++)
  450. amdgpu_ib_free(parser->adev, &parser->ibs[i]);
  451. kfree(parser->ibs);
  452. if (parser->uf.bo)
  453. drm_gem_object_unreference_unlocked(&parser->uf.bo->gem_base);
  454. if (!amdgpu_enable_scheduler)
  455. kfree(parser);
  456. }
  457. /**
  458. * cs_parser_fini() - clean parser states
  459. * @parser: parser structure holding parsing context.
  460. * @error: error number
  461. *
  462. * If error is set than unvalidate buffer, otherwise just free memory
  463. * used by parsing context.
  464. **/
  465. static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
  466. {
  467. amdgpu_cs_parser_fini_early(parser, error, backoff);
  468. amdgpu_cs_parser_fini_late(parser);
  469. }
  470. static int amdgpu_cs_parser_run_job(
  471. struct amdgpu_cs_parser *sched_job)
  472. {
  473. amdgpu_cs_parser_fini_early(sched_job, 0, true);
  474. return 0;
  475. }
  476. static int amdgpu_cs_parser_free_job(
  477. struct amdgpu_cs_parser *sched_job)
  478. {
  479. amdgpu_cs_parser_fini_late(sched_job);
  480. return 0;
  481. }
  482. static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
  483. struct amdgpu_vm *vm)
  484. {
  485. struct amdgpu_device *adev = p->adev;
  486. struct amdgpu_bo_va *bo_va;
  487. struct amdgpu_bo *bo;
  488. int i, r;
  489. r = amdgpu_vm_update_page_directory(adev, vm);
  490. if (r)
  491. return r;
  492. r = amdgpu_vm_clear_freed(adev, vm);
  493. if (r)
  494. return r;
  495. if (p->bo_list) {
  496. for (i = 0; i < p->bo_list->num_entries; i++) {
  497. struct fence *f;
  498. /* ignore duplicates */
  499. bo = p->bo_list->array[i].robj;
  500. if (!bo)
  501. continue;
  502. bo_va = p->bo_list->array[i].bo_va;
  503. if (bo_va == NULL)
  504. continue;
  505. r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
  506. if (r)
  507. return r;
  508. f = bo_va->last_pt_update;
  509. r = amdgpu_sync_fence(adev, &p->ibs[0].sync, f);
  510. if (r)
  511. return r;
  512. }
  513. }
  514. return amdgpu_vm_clear_invalids(adev, vm, &p->ibs[0].sync);
  515. }
  516. static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
  517. struct amdgpu_cs_parser *parser)
  518. {
  519. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  520. struct amdgpu_vm *vm = &fpriv->vm;
  521. struct amdgpu_ring *ring;
  522. int i, r;
  523. if (parser->num_ibs == 0)
  524. return 0;
  525. /* Only for UVD/VCE VM emulation */
  526. for (i = 0; i < parser->num_ibs; i++) {
  527. ring = parser->ibs[i].ring;
  528. if (ring->funcs->parse_cs) {
  529. r = amdgpu_ring_parse_cs(ring, parser, i);
  530. if (r)
  531. return r;
  532. }
  533. }
  534. mutex_lock(&vm->mutex);
  535. r = amdgpu_bo_vm_update_pte(parser, vm);
  536. if (r) {
  537. goto out;
  538. }
  539. amdgpu_cs_sync_rings(parser);
  540. if (!amdgpu_enable_scheduler)
  541. r = amdgpu_ib_schedule(adev, parser->num_ibs, parser->ibs,
  542. parser->filp);
  543. out:
  544. mutex_unlock(&vm->mutex);
  545. return r;
  546. }
  547. static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
  548. {
  549. if (r == -EDEADLK) {
  550. r = amdgpu_gpu_reset(adev);
  551. if (!r)
  552. r = -EAGAIN;
  553. }
  554. return r;
  555. }
  556. static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
  557. struct amdgpu_cs_parser *parser)
  558. {
  559. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  560. struct amdgpu_vm *vm = &fpriv->vm;
  561. int i, j;
  562. int r;
  563. for (i = 0, j = 0; i < parser->nchunks && j < parser->num_ibs; i++) {
  564. struct amdgpu_cs_chunk *chunk;
  565. struct amdgpu_ib *ib;
  566. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  567. struct amdgpu_ring *ring;
  568. chunk = &parser->chunks[i];
  569. ib = &parser->ibs[j];
  570. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  571. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  572. continue;
  573. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  574. chunk_ib->ip_instance, chunk_ib->ring,
  575. &ring);
  576. if (r)
  577. return r;
  578. if (ring->funcs->parse_cs) {
  579. struct amdgpu_bo_va_mapping *m;
  580. struct amdgpu_bo *aobj = NULL;
  581. uint64_t offset;
  582. uint8_t *kptr;
  583. m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
  584. &aobj);
  585. if (!aobj) {
  586. DRM_ERROR("IB va_start is invalid\n");
  587. return -EINVAL;
  588. }
  589. if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
  590. (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  591. DRM_ERROR("IB va_start+ib_bytes is invalid\n");
  592. return -EINVAL;
  593. }
  594. /* the IB should be reserved at this point */
  595. r = amdgpu_bo_kmap(aobj, (void **)&kptr);
  596. if (r) {
  597. return r;
  598. }
  599. offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
  600. kptr += chunk_ib->va_start - offset;
  601. r = amdgpu_ib_get(ring, NULL, chunk_ib->ib_bytes, ib);
  602. if (r) {
  603. DRM_ERROR("Failed to get ib !\n");
  604. return r;
  605. }
  606. memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
  607. amdgpu_bo_kunmap(aobj);
  608. } else {
  609. r = amdgpu_ib_get(ring, vm, 0, ib);
  610. if (r) {
  611. DRM_ERROR("Failed to get ib !\n");
  612. return r;
  613. }
  614. ib->gpu_addr = chunk_ib->va_start;
  615. }
  616. ib->length_dw = chunk_ib->ib_bytes / 4;
  617. ib->flags = chunk_ib->flags;
  618. ib->ctx = parser->ctx;
  619. j++;
  620. }
  621. if (!parser->num_ibs)
  622. return 0;
  623. /* add GDS resources to first IB */
  624. if (parser->bo_list) {
  625. struct amdgpu_bo *gds = parser->bo_list->gds_obj;
  626. struct amdgpu_bo *gws = parser->bo_list->gws_obj;
  627. struct amdgpu_bo *oa = parser->bo_list->oa_obj;
  628. struct amdgpu_ib *ib = &parser->ibs[0];
  629. if (gds) {
  630. ib->gds_base = amdgpu_bo_gpu_offset(gds);
  631. ib->gds_size = amdgpu_bo_size(gds);
  632. }
  633. if (gws) {
  634. ib->gws_base = amdgpu_bo_gpu_offset(gws);
  635. ib->gws_size = amdgpu_bo_size(gws);
  636. }
  637. if (oa) {
  638. ib->oa_base = amdgpu_bo_gpu_offset(oa);
  639. ib->oa_size = amdgpu_bo_size(oa);
  640. }
  641. }
  642. /* wrap the last IB with user fence */
  643. if (parser->uf.bo) {
  644. struct amdgpu_ib *ib = &parser->ibs[parser->num_ibs - 1];
  645. /* UVD & VCE fw doesn't support user fences */
  646. if (ib->ring->type == AMDGPU_RING_TYPE_UVD ||
  647. ib->ring->type == AMDGPU_RING_TYPE_VCE)
  648. return -EINVAL;
  649. ib->user = &parser->uf;
  650. }
  651. return 0;
  652. }
  653. static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
  654. struct amdgpu_cs_parser *p)
  655. {
  656. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  657. struct amdgpu_ib *ib;
  658. int i, j, r;
  659. if (!p->num_ibs)
  660. return 0;
  661. /* Add dependencies to first IB */
  662. ib = &p->ibs[0];
  663. for (i = 0; i < p->nchunks; ++i) {
  664. struct drm_amdgpu_cs_chunk_dep *deps;
  665. struct amdgpu_cs_chunk *chunk;
  666. unsigned num_deps;
  667. chunk = &p->chunks[i];
  668. if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
  669. continue;
  670. deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
  671. num_deps = chunk->length_dw * 4 /
  672. sizeof(struct drm_amdgpu_cs_chunk_dep);
  673. for (j = 0; j < num_deps; ++j) {
  674. struct amdgpu_ring *ring;
  675. struct amdgpu_ctx *ctx;
  676. struct fence *fence;
  677. r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
  678. deps[j].ip_instance,
  679. deps[j].ring, &ring);
  680. if (r)
  681. return r;
  682. ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
  683. if (ctx == NULL)
  684. return -EINVAL;
  685. fence = amdgpu_ctx_get_fence(ctx, ring,
  686. deps[j].handle);
  687. if (IS_ERR(fence)) {
  688. r = PTR_ERR(fence);
  689. amdgpu_ctx_put(ctx);
  690. return r;
  691. } else if (fence) {
  692. r = amdgpu_sync_fence(adev, &ib->sync, fence);
  693. fence_put(fence);
  694. amdgpu_ctx_put(ctx);
  695. if (r)
  696. return r;
  697. }
  698. }
  699. }
  700. return 0;
  701. }
  702. static int amdgpu_cs_parser_prepare_job(struct amdgpu_cs_parser *sched_job)
  703. {
  704. int r, i;
  705. struct amdgpu_cs_parser *parser = sched_job;
  706. struct amdgpu_device *adev = sched_job->adev;
  707. bool reserved_buffers = false;
  708. r = amdgpu_cs_parser_relocs(parser);
  709. if (r) {
  710. if (r != -ERESTARTSYS) {
  711. if (r == -ENOMEM)
  712. DRM_ERROR("Not enough memory for command submission!\n");
  713. else
  714. DRM_ERROR("Failed to process the buffer list %d!\n", r);
  715. }
  716. }
  717. if (!r) {
  718. reserved_buffers = true;
  719. r = amdgpu_cs_ib_fill(adev, parser);
  720. }
  721. if (!r) {
  722. r = amdgpu_cs_dependencies(adev, parser);
  723. if (r)
  724. DRM_ERROR("Failed in the dependencies handling %d!\n", r);
  725. }
  726. if (r) {
  727. amdgpu_cs_parser_fini(parser, r, reserved_buffers);
  728. return r;
  729. }
  730. for (i = 0; i < parser->num_ibs; i++)
  731. trace_amdgpu_cs(parser, i);
  732. r = amdgpu_cs_ib_vm_chunk(adev, parser);
  733. return r;
  734. }
  735. static struct amdgpu_ring *amdgpu_cs_parser_get_ring(
  736. struct amdgpu_device *adev,
  737. struct amdgpu_cs_parser *parser)
  738. {
  739. int i, r;
  740. struct amdgpu_cs_chunk *chunk;
  741. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  742. struct amdgpu_ring *ring;
  743. for (i = 0; i < parser->nchunks; i++) {
  744. chunk = &parser->chunks[i];
  745. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  746. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  747. continue;
  748. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  749. chunk_ib->ip_instance, chunk_ib->ring,
  750. &ring);
  751. if (r)
  752. return NULL;
  753. break;
  754. }
  755. return ring;
  756. }
  757. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  758. {
  759. struct amdgpu_device *adev = dev->dev_private;
  760. union drm_amdgpu_cs *cs = data;
  761. struct amdgpu_cs_parser *parser;
  762. int r;
  763. down_read(&adev->exclusive_lock);
  764. if (!adev->accel_working) {
  765. up_read(&adev->exclusive_lock);
  766. return -EBUSY;
  767. }
  768. parser = amdgpu_cs_parser_create(adev, filp, NULL, NULL, 0);
  769. if (!parser)
  770. return -ENOMEM;
  771. r = amdgpu_cs_parser_init(parser, data);
  772. if (r) {
  773. DRM_ERROR("Failed to initialize parser !\n");
  774. amdgpu_cs_parser_fini(parser, r, false);
  775. up_read(&adev->exclusive_lock);
  776. r = amdgpu_cs_handle_lockup(adev, r);
  777. return r;
  778. }
  779. if (amdgpu_enable_scheduler && parser->num_ibs) {
  780. struct amdgpu_ring * ring =
  781. amdgpu_cs_parser_get_ring(adev, parser);
  782. parser->ibs[parser->num_ibs - 1].sequence = atomic64_inc_return(
  783. &parser->ctx->rings[ring->idx].c_entity.last_queued_v_seq);
  784. if (ring->is_pte_ring || (parser->bo_list && parser->bo_list->has_userptr)) {
  785. r = amdgpu_cs_parser_prepare_job(parser);
  786. if (r)
  787. goto out;
  788. } else
  789. parser->prepare_job = amdgpu_cs_parser_prepare_job;
  790. parser->ring = ring;
  791. parser->run_job = amdgpu_cs_parser_run_job;
  792. parser->free_job = amdgpu_cs_parser_free_job;
  793. amd_sched_push_job(ring->scheduler,
  794. &parser->ctx->rings[ring->idx].c_entity,
  795. parser);
  796. cs->out.handle = parser->ibs[parser->num_ibs - 1].sequence;
  797. up_read(&adev->exclusive_lock);
  798. return 0;
  799. }
  800. r = amdgpu_cs_parser_prepare_job(parser);
  801. if (r)
  802. goto out;
  803. cs->out.handle = parser->ibs[parser->num_ibs - 1].sequence;
  804. out:
  805. amdgpu_cs_parser_fini(parser, r, true);
  806. up_read(&adev->exclusive_lock);
  807. r = amdgpu_cs_handle_lockup(adev, r);
  808. return r;
  809. }
  810. /**
  811. * amdgpu_cs_wait_ioctl - wait for a command submission to finish
  812. *
  813. * @dev: drm device
  814. * @data: data from userspace
  815. * @filp: file private
  816. *
  817. * Wait for the command submission identified by handle to finish.
  818. */
  819. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
  820. struct drm_file *filp)
  821. {
  822. union drm_amdgpu_wait_cs *wait = data;
  823. struct amdgpu_device *adev = dev->dev_private;
  824. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
  825. struct amdgpu_ring *ring = NULL;
  826. struct amdgpu_ctx *ctx;
  827. struct fence *fence;
  828. long r;
  829. r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
  830. wait->in.ring, &ring);
  831. if (r)
  832. return r;
  833. ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
  834. if (ctx == NULL)
  835. return -EINVAL;
  836. fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
  837. if (IS_ERR(fence))
  838. r = PTR_ERR(fence);
  839. else if (fence) {
  840. r = fence_wait_timeout(fence, true, timeout);
  841. fence_put(fence);
  842. } else
  843. r = 1;
  844. amdgpu_ctx_put(ctx);
  845. if (r < 0)
  846. return r;
  847. memset(wait, 0, sizeof(*wait));
  848. wait->out.status = (r == 0);
  849. return 0;
  850. }
  851. /**
  852. * amdgpu_cs_find_bo_va - find bo_va for VM address
  853. *
  854. * @parser: command submission parser context
  855. * @addr: VM address
  856. * @bo: resulting BO of the mapping found
  857. *
  858. * Search the buffer objects in the command submission context for a certain
  859. * virtual memory address. Returns allocation structure when found, NULL
  860. * otherwise.
  861. */
  862. struct amdgpu_bo_va_mapping *
  863. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  864. uint64_t addr, struct amdgpu_bo **bo)
  865. {
  866. struct amdgpu_bo_list_entry *reloc;
  867. struct amdgpu_bo_va_mapping *mapping;
  868. addr /= AMDGPU_GPU_PAGE_SIZE;
  869. list_for_each_entry(reloc, &parser->validated, tv.head) {
  870. if (!reloc->bo_va)
  871. continue;
  872. list_for_each_entry(mapping, &reloc->bo_va->valids, list) {
  873. if (mapping->it.start > addr ||
  874. addr > mapping->it.last)
  875. continue;
  876. *bo = reloc->bo_va->bo;
  877. return mapping;
  878. }
  879. list_for_each_entry(mapping, &reloc->bo_va->invalids, list) {
  880. if (mapping->it.start > addr ||
  881. addr > mapping->it.last)
  882. continue;
  883. *bo = reloc->bo_va->bo;
  884. return mapping;
  885. }
  886. }
  887. return NULL;
  888. }