r600.c 129 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <drm/drmP.h>
  33. #include <drm/radeon_drm.h>
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "radeon_mode.h"
  37. #include "r600d.h"
  38. #include "atom.h"
  39. #include "avivod.h"
  40. #include "radeon_ucode.h"
  41. /* Firmware Names */
  42. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  43. MODULE_FIRMWARE("radeon/R600_me.bin");
  44. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  45. MODULE_FIRMWARE("radeon/RV610_me.bin");
  46. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  47. MODULE_FIRMWARE("radeon/RV630_me.bin");
  48. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV620_me.bin");
  50. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV635_me.bin");
  52. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV670_me.bin");
  54. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RS780_me.bin");
  56. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV770_me.bin");
  58. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  62. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV710_me.bin");
  65. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  72. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  76. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  80. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  84. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  85. MODULE_FIRMWARE("radeon/PALM_me.bin");
  86. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  91. static const u32 crtc_offsets[2] =
  92. {
  93. 0,
  94. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  95. };
  96. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  97. /* r600,rv610,rv630,rv620,rv635,rv670 */
  98. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  99. static void r600_gpu_init(struct radeon_device *rdev);
  100. void r600_fini(struct radeon_device *rdev);
  101. void r600_irq_disable(struct radeon_device *rdev);
  102. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  103. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  104. extern void rv770_set_clk_bypass_mode(struct radeon_device *rdev);
  105. /**
  106. * r600_get_xclk - get the xclk
  107. *
  108. * @rdev: radeon_device pointer
  109. *
  110. * Returns the reference clock used by the gfx engine
  111. * (r6xx, IGPs, APUs).
  112. */
  113. u32 r600_get_xclk(struct radeon_device *rdev)
  114. {
  115. return rdev->clock.spll.reference_freq;
  116. }
  117. int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  118. {
  119. return 0;
  120. }
  121. void dce3_program_fmt(struct drm_encoder *encoder)
  122. {
  123. struct drm_device *dev = encoder->dev;
  124. struct radeon_device *rdev = dev->dev_private;
  125. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  126. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  127. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  128. int bpc = 0;
  129. u32 tmp = 0;
  130. enum radeon_connector_dither dither = RADEON_FMT_DITHER_DISABLE;
  131. if (connector) {
  132. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  133. bpc = radeon_get_monitor_bpc(connector);
  134. dither = radeon_connector->dither;
  135. }
  136. /* LVDS FMT is set up by atom */
  137. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  138. return;
  139. /* not needed for analog */
  140. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  141. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  142. return;
  143. if (bpc == 0)
  144. return;
  145. switch (bpc) {
  146. case 6:
  147. if (dither == RADEON_FMT_DITHER_ENABLE)
  148. /* XXX sort out optimal dither settings */
  149. tmp |= FMT_SPATIAL_DITHER_EN;
  150. else
  151. tmp |= FMT_TRUNCATE_EN;
  152. break;
  153. case 8:
  154. if (dither == RADEON_FMT_DITHER_ENABLE)
  155. /* XXX sort out optimal dither settings */
  156. tmp |= (FMT_SPATIAL_DITHER_EN | FMT_SPATIAL_DITHER_DEPTH);
  157. else
  158. tmp |= (FMT_TRUNCATE_EN | FMT_TRUNCATE_DEPTH);
  159. break;
  160. case 10:
  161. default:
  162. /* not needed */
  163. break;
  164. }
  165. WREG32(FMT_BIT_DEPTH_CONTROL + radeon_crtc->crtc_offset, tmp);
  166. }
  167. /* get temperature in millidegrees */
  168. int rv6xx_get_temp(struct radeon_device *rdev)
  169. {
  170. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  171. ASIC_T_SHIFT;
  172. int actual_temp = temp & 0xff;
  173. if (temp & 0x100)
  174. actual_temp -= 256;
  175. return actual_temp * 1000;
  176. }
  177. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  178. {
  179. int i;
  180. rdev->pm.dynpm_can_upclock = true;
  181. rdev->pm.dynpm_can_downclock = true;
  182. /* power state array is low to high, default is first */
  183. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  184. int min_power_state_index = 0;
  185. if (rdev->pm.num_power_states > 2)
  186. min_power_state_index = 1;
  187. switch (rdev->pm.dynpm_planned_action) {
  188. case DYNPM_ACTION_MINIMUM:
  189. rdev->pm.requested_power_state_index = min_power_state_index;
  190. rdev->pm.requested_clock_mode_index = 0;
  191. rdev->pm.dynpm_can_downclock = false;
  192. break;
  193. case DYNPM_ACTION_DOWNCLOCK:
  194. if (rdev->pm.current_power_state_index == min_power_state_index) {
  195. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  196. rdev->pm.dynpm_can_downclock = false;
  197. } else {
  198. if (rdev->pm.active_crtc_count > 1) {
  199. for (i = 0; i < rdev->pm.num_power_states; i++) {
  200. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  201. continue;
  202. else if (i >= rdev->pm.current_power_state_index) {
  203. rdev->pm.requested_power_state_index =
  204. rdev->pm.current_power_state_index;
  205. break;
  206. } else {
  207. rdev->pm.requested_power_state_index = i;
  208. break;
  209. }
  210. }
  211. } else {
  212. if (rdev->pm.current_power_state_index == 0)
  213. rdev->pm.requested_power_state_index =
  214. rdev->pm.num_power_states - 1;
  215. else
  216. rdev->pm.requested_power_state_index =
  217. rdev->pm.current_power_state_index - 1;
  218. }
  219. }
  220. rdev->pm.requested_clock_mode_index = 0;
  221. /* don't use the power state if crtcs are active and no display flag is set */
  222. if ((rdev->pm.active_crtc_count > 0) &&
  223. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  224. clock_info[rdev->pm.requested_clock_mode_index].flags &
  225. RADEON_PM_MODE_NO_DISPLAY)) {
  226. rdev->pm.requested_power_state_index++;
  227. }
  228. break;
  229. case DYNPM_ACTION_UPCLOCK:
  230. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  231. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  232. rdev->pm.dynpm_can_upclock = false;
  233. } else {
  234. if (rdev->pm.active_crtc_count > 1) {
  235. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  236. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  237. continue;
  238. else if (i <= rdev->pm.current_power_state_index) {
  239. rdev->pm.requested_power_state_index =
  240. rdev->pm.current_power_state_index;
  241. break;
  242. } else {
  243. rdev->pm.requested_power_state_index = i;
  244. break;
  245. }
  246. }
  247. } else
  248. rdev->pm.requested_power_state_index =
  249. rdev->pm.current_power_state_index + 1;
  250. }
  251. rdev->pm.requested_clock_mode_index = 0;
  252. break;
  253. case DYNPM_ACTION_DEFAULT:
  254. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  255. rdev->pm.requested_clock_mode_index = 0;
  256. rdev->pm.dynpm_can_upclock = false;
  257. break;
  258. case DYNPM_ACTION_NONE:
  259. default:
  260. DRM_ERROR("Requested mode for not defined action\n");
  261. return;
  262. }
  263. } else {
  264. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  265. /* for now just select the first power state and switch between clock modes */
  266. /* power state array is low to high, default is first (0) */
  267. if (rdev->pm.active_crtc_count > 1) {
  268. rdev->pm.requested_power_state_index = -1;
  269. /* start at 1 as we don't want the default mode */
  270. for (i = 1; i < rdev->pm.num_power_states; i++) {
  271. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  272. continue;
  273. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  274. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  275. rdev->pm.requested_power_state_index = i;
  276. break;
  277. }
  278. }
  279. /* if nothing selected, grab the default state. */
  280. if (rdev->pm.requested_power_state_index == -1)
  281. rdev->pm.requested_power_state_index = 0;
  282. } else
  283. rdev->pm.requested_power_state_index = 1;
  284. switch (rdev->pm.dynpm_planned_action) {
  285. case DYNPM_ACTION_MINIMUM:
  286. rdev->pm.requested_clock_mode_index = 0;
  287. rdev->pm.dynpm_can_downclock = false;
  288. break;
  289. case DYNPM_ACTION_DOWNCLOCK:
  290. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  291. if (rdev->pm.current_clock_mode_index == 0) {
  292. rdev->pm.requested_clock_mode_index = 0;
  293. rdev->pm.dynpm_can_downclock = false;
  294. } else
  295. rdev->pm.requested_clock_mode_index =
  296. rdev->pm.current_clock_mode_index - 1;
  297. } else {
  298. rdev->pm.requested_clock_mode_index = 0;
  299. rdev->pm.dynpm_can_downclock = false;
  300. }
  301. /* don't use the power state if crtcs are active and no display flag is set */
  302. if ((rdev->pm.active_crtc_count > 0) &&
  303. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  304. clock_info[rdev->pm.requested_clock_mode_index].flags &
  305. RADEON_PM_MODE_NO_DISPLAY)) {
  306. rdev->pm.requested_clock_mode_index++;
  307. }
  308. break;
  309. case DYNPM_ACTION_UPCLOCK:
  310. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  311. if (rdev->pm.current_clock_mode_index ==
  312. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  313. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  314. rdev->pm.dynpm_can_upclock = false;
  315. } else
  316. rdev->pm.requested_clock_mode_index =
  317. rdev->pm.current_clock_mode_index + 1;
  318. } else {
  319. rdev->pm.requested_clock_mode_index =
  320. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  321. rdev->pm.dynpm_can_upclock = false;
  322. }
  323. break;
  324. case DYNPM_ACTION_DEFAULT:
  325. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  326. rdev->pm.requested_clock_mode_index = 0;
  327. rdev->pm.dynpm_can_upclock = false;
  328. break;
  329. case DYNPM_ACTION_NONE:
  330. default:
  331. DRM_ERROR("Requested mode for not defined action\n");
  332. return;
  333. }
  334. }
  335. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  336. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  337. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  338. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  339. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  340. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  341. pcie_lanes);
  342. }
  343. void rs780_pm_init_profile(struct radeon_device *rdev)
  344. {
  345. if (rdev->pm.num_power_states == 2) {
  346. /* default */
  347. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  348. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  349. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  350. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  351. /* low sh */
  352. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  353. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  354. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  355. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  356. /* mid sh */
  357. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  358. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  359. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  360. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  361. /* high sh */
  362. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  363. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  366. /* low mh */
  367. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  368. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  369. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  370. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  371. /* mid mh */
  372. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  374. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  375. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  376. /* high mh */
  377. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  379. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  380. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  381. } else if (rdev->pm.num_power_states == 3) {
  382. /* default */
  383. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  384. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  385. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  386. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  387. /* low sh */
  388. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  389. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  390. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  392. /* mid sh */
  393. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  394. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  395. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  397. /* high sh */
  398. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  399. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  402. /* low mh */
  403. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  404. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  405. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  406. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  407. /* mid mh */
  408. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  409. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  410. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  411. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  412. /* high mh */
  413. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  414. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  415. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  416. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  417. } else {
  418. /* default */
  419. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  420. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  421. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  422. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  423. /* low sh */
  424. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  425. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  426. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  427. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  428. /* mid sh */
  429. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  430. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  431. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  432. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  433. /* high sh */
  434. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  435. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  436. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  437. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  438. /* low mh */
  439. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  440. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  441. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  442. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  443. /* mid mh */
  444. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  445. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  446. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  447. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  448. /* high mh */
  449. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  450. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  451. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  452. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  453. }
  454. }
  455. void r600_pm_init_profile(struct radeon_device *rdev)
  456. {
  457. int idx;
  458. if (rdev->family == CHIP_R600) {
  459. /* XXX */
  460. /* default */
  461. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  462. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  463. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  464. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  465. /* low sh */
  466. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  467. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  468. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  469. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  470. /* mid sh */
  471. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  472. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  473. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  474. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  475. /* high sh */
  476. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  477. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  478. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  479. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  480. /* low mh */
  481. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  482. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  483. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  484. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  485. /* mid mh */
  486. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  487. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  488. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  489. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  490. /* high mh */
  491. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  492. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  493. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  494. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  495. } else {
  496. if (rdev->pm.num_power_states < 4) {
  497. /* default */
  498. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  499. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  500. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  501. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  502. /* low sh */
  503. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  504. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  505. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  506. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  507. /* mid sh */
  508. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  509. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  510. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  511. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  512. /* high sh */
  513. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  514. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  515. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  516. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  517. /* low mh */
  518. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  519. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  520. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  521. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  522. /* low mh */
  523. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  524. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  525. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  526. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  527. /* high mh */
  528. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  529. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  530. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  531. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  532. } else {
  533. /* default */
  534. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  535. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  536. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  537. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  538. /* low sh */
  539. if (rdev->flags & RADEON_IS_MOBILITY)
  540. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  541. else
  542. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  543. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  544. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  545. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  546. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  547. /* mid sh */
  548. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  549. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  550. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  551. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  552. /* high sh */
  553. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  554. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  555. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  556. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  557. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  558. /* low mh */
  559. if (rdev->flags & RADEON_IS_MOBILITY)
  560. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  561. else
  562. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  563. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  564. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  565. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  566. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  567. /* mid mh */
  568. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  569. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  570. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  571. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  572. /* high mh */
  573. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  574. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  575. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  576. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  577. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  578. }
  579. }
  580. }
  581. void r600_pm_misc(struct radeon_device *rdev)
  582. {
  583. int req_ps_idx = rdev->pm.requested_power_state_index;
  584. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  585. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  586. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  587. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  588. /* 0xff01 is a flag rather then an actual voltage */
  589. if (voltage->voltage == 0xff01)
  590. return;
  591. if (voltage->voltage != rdev->pm.current_vddc) {
  592. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  593. rdev->pm.current_vddc = voltage->voltage;
  594. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  595. }
  596. }
  597. }
  598. bool r600_gui_idle(struct radeon_device *rdev)
  599. {
  600. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  601. return false;
  602. else
  603. return true;
  604. }
  605. /* hpd for digital panel detect/disconnect */
  606. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  607. {
  608. bool connected = false;
  609. if (ASIC_IS_DCE3(rdev)) {
  610. switch (hpd) {
  611. case RADEON_HPD_1:
  612. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  613. connected = true;
  614. break;
  615. case RADEON_HPD_2:
  616. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  617. connected = true;
  618. break;
  619. case RADEON_HPD_3:
  620. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  621. connected = true;
  622. break;
  623. case RADEON_HPD_4:
  624. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  625. connected = true;
  626. break;
  627. /* DCE 3.2 */
  628. case RADEON_HPD_5:
  629. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  630. connected = true;
  631. break;
  632. case RADEON_HPD_6:
  633. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  634. connected = true;
  635. break;
  636. default:
  637. break;
  638. }
  639. } else {
  640. switch (hpd) {
  641. case RADEON_HPD_1:
  642. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  643. connected = true;
  644. break;
  645. case RADEON_HPD_2:
  646. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  647. connected = true;
  648. break;
  649. case RADEON_HPD_3:
  650. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  651. connected = true;
  652. break;
  653. default:
  654. break;
  655. }
  656. }
  657. return connected;
  658. }
  659. void r600_hpd_set_polarity(struct radeon_device *rdev,
  660. enum radeon_hpd_id hpd)
  661. {
  662. u32 tmp;
  663. bool connected = r600_hpd_sense(rdev, hpd);
  664. if (ASIC_IS_DCE3(rdev)) {
  665. switch (hpd) {
  666. case RADEON_HPD_1:
  667. tmp = RREG32(DC_HPD1_INT_CONTROL);
  668. if (connected)
  669. tmp &= ~DC_HPDx_INT_POLARITY;
  670. else
  671. tmp |= DC_HPDx_INT_POLARITY;
  672. WREG32(DC_HPD1_INT_CONTROL, tmp);
  673. break;
  674. case RADEON_HPD_2:
  675. tmp = RREG32(DC_HPD2_INT_CONTROL);
  676. if (connected)
  677. tmp &= ~DC_HPDx_INT_POLARITY;
  678. else
  679. tmp |= DC_HPDx_INT_POLARITY;
  680. WREG32(DC_HPD2_INT_CONTROL, tmp);
  681. break;
  682. case RADEON_HPD_3:
  683. tmp = RREG32(DC_HPD3_INT_CONTROL);
  684. if (connected)
  685. tmp &= ~DC_HPDx_INT_POLARITY;
  686. else
  687. tmp |= DC_HPDx_INT_POLARITY;
  688. WREG32(DC_HPD3_INT_CONTROL, tmp);
  689. break;
  690. case RADEON_HPD_4:
  691. tmp = RREG32(DC_HPD4_INT_CONTROL);
  692. if (connected)
  693. tmp &= ~DC_HPDx_INT_POLARITY;
  694. else
  695. tmp |= DC_HPDx_INT_POLARITY;
  696. WREG32(DC_HPD4_INT_CONTROL, tmp);
  697. break;
  698. case RADEON_HPD_5:
  699. tmp = RREG32(DC_HPD5_INT_CONTROL);
  700. if (connected)
  701. tmp &= ~DC_HPDx_INT_POLARITY;
  702. else
  703. tmp |= DC_HPDx_INT_POLARITY;
  704. WREG32(DC_HPD5_INT_CONTROL, tmp);
  705. break;
  706. /* DCE 3.2 */
  707. case RADEON_HPD_6:
  708. tmp = RREG32(DC_HPD6_INT_CONTROL);
  709. if (connected)
  710. tmp &= ~DC_HPDx_INT_POLARITY;
  711. else
  712. tmp |= DC_HPDx_INT_POLARITY;
  713. WREG32(DC_HPD6_INT_CONTROL, tmp);
  714. break;
  715. default:
  716. break;
  717. }
  718. } else {
  719. switch (hpd) {
  720. case RADEON_HPD_1:
  721. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  722. if (connected)
  723. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  724. else
  725. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  726. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  727. break;
  728. case RADEON_HPD_2:
  729. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  730. if (connected)
  731. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  732. else
  733. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  734. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  735. break;
  736. case RADEON_HPD_3:
  737. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  738. if (connected)
  739. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  740. else
  741. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  742. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  743. break;
  744. default:
  745. break;
  746. }
  747. }
  748. }
  749. void r600_hpd_init(struct radeon_device *rdev)
  750. {
  751. struct drm_device *dev = rdev->ddev;
  752. struct drm_connector *connector;
  753. unsigned enable = 0;
  754. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  755. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  756. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  757. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  758. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  759. * aux dp channel on imac and help (but not completely fix)
  760. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  761. */
  762. continue;
  763. }
  764. if (ASIC_IS_DCE3(rdev)) {
  765. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  766. if (ASIC_IS_DCE32(rdev))
  767. tmp |= DC_HPDx_EN;
  768. switch (radeon_connector->hpd.hpd) {
  769. case RADEON_HPD_1:
  770. WREG32(DC_HPD1_CONTROL, tmp);
  771. break;
  772. case RADEON_HPD_2:
  773. WREG32(DC_HPD2_CONTROL, tmp);
  774. break;
  775. case RADEON_HPD_3:
  776. WREG32(DC_HPD3_CONTROL, tmp);
  777. break;
  778. case RADEON_HPD_4:
  779. WREG32(DC_HPD4_CONTROL, tmp);
  780. break;
  781. /* DCE 3.2 */
  782. case RADEON_HPD_5:
  783. WREG32(DC_HPD5_CONTROL, tmp);
  784. break;
  785. case RADEON_HPD_6:
  786. WREG32(DC_HPD6_CONTROL, tmp);
  787. break;
  788. default:
  789. break;
  790. }
  791. } else {
  792. switch (radeon_connector->hpd.hpd) {
  793. case RADEON_HPD_1:
  794. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  795. break;
  796. case RADEON_HPD_2:
  797. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  798. break;
  799. case RADEON_HPD_3:
  800. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  801. break;
  802. default:
  803. break;
  804. }
  805. }
  806. enable |= 1 << radeon_connector->hpd.hpd;
  807. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  808. }
  809. radeon_irq_kms_enable_hpd(rdev, enable);
  810. }
  811. void r600_hpd_fini(struct radeon_device *rdev)
  812. {
  813. struct drm_device *dev = rdev->ddev;
  814. struct drm_connector *connector;
  815. unsigned disable = 0;
  816. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  817. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  818. if (ASIC_IS_DCE3(rdev)) {
  819. switch (radeon_connector->hpd.hpd) {
  820. case RADEON_HPD_1:
  821. WREG32(DC_HPD1_CONTROL, 0);
  822. break;
  823. case RADEON_HPD_2:
  824. WREG32(DC_HPD2_CONTROL, 0);
  825. break;
  826. case RADEON_HPD_3:
  827. WREG32(DC_HPD3_CONTROL, 0);
  828. break;
  829. case RADEON_HPD_4:
  830. WREG32(DC_HPD4_CONTROL, 0);
  831. break;
  832. /* DCE 3.2 */
  833. case RADEON_HPD_5:
  834. WREG32(DC_HPD5_CONTROL, 0);
  835. break;
  836. case RADEON_HPD_6:
  837. WREG32(DC_HPD6_CONTROL, 0);
  838. break;
  839. default:
  840. break;
  841. }
  842. } else {
  843. switch (radeon_connector->hpd.hpd) {
  844. case RADEON_HPD_1:
  845. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  846. break;
  847. case RADEON_HPD_2:
  848. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  849. break;
  850. case RADEON_HPD_3:
  851. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  852. break;
  853. default:
  854. break;
  855. }
  856. }
  857. disable |= 1 << radeon_connector->hpd.hpd;
  858. }
  859. radeon_irq_kms_disable_hpd(rdev, disable);
  860. }
  861. /*
  862. * R600 PCIE GART
  863. */
  864. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  865. {
  866. unsigned i;
  867. u32 tmp;
  868. /* flush hdp cache so updates hit vram */
  869. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  870. !(rdev->flags & RADEON_IS_AGP)) {
  871. void __iomem *ptr = (void *)rdev->gart.ptr;
  872. u32 tmp;
  873. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  874. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  875. * This seems to cause problems on some AGP cards. Just use the old
  876. * method for them.
  877. */
  878. WREG32(HDP_DEBUG1, 0);
  879. tmp = readl((void __iomem *)ptr);
  880. } else
  881. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  882. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  883. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  884. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  885. for (i = 0; i < rdev->usec_timeout; i++) {
  886. /* read MC_STATUS */
  887. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  888. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  889. if (tmp == 2) {
  890. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  891. return;
  892. }
  893. if (tmp) {
  894. return;
  895. }
  896. udelay(1);
  897. }
  898. }
  899. int r600_pcie_gart_init(struct radeon_device *rdev)
  900. {
  901. int r;
  902. if (rdev->gart.robj) {
  903. WARN(1, "R600 PCIE GART already initialized\n");
  904. return 0;
  905. }
  906. /* Initialize common gart structure */
  907. r = radeon_gart_init(rdev);
  908. if (r)
  909. return r;
  910. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  911. return radeon_gart_table_vram_alloc(rdev);
  912. }
  913. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  914. {
  915. u32 tmp;
  916. int r, i;
  917. if (rdev->gart.robj == NULL) {
  918. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  919. return -EINVAL;
  920. }
  921. r = radeon_gart_table_vram_pin(rdev);
  922. if (r)
  923. return r;
  924. /* Setup L2 cache */
  925. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  926. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  927. EFFECTIVE_L2_QUEUE_SIZE(7));
  928. WREG32(VM_L2_CNTL2, 0);
  929. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  930. /* Setup TLB control */
  931. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  932. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  933. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  934. ENABLE_WAIT_L2_QUERY;
  935. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  945. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  946. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  947. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  948. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  949. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  950. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  951. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  952. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  953. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  954. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  955. (u32)(rdev->dummy_page.addr >> 12));
  956. for (i = 1; i < 7; i++)
  957. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  958. r600_pcie_gart_tlb_flush(rdev);
  959. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  960. (unsigned)(rdev->mc.gtt_size >> 20),
  961. (unsigned long long)rdev->gart.table_addr);
  962. rdev->gart.ready = true;
  963. return 0;
  964. }
  965. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  966. {
  967. u32 tmp;
  968. int i;
  969. /* Disable all tables */
  970. for (i = 0; i < 7; i++)
  971. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  972. /* Disable L2 cache */
  973. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  974. EFFECTIVE_L2_QUEUE_SIZE(7));
  975. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  976. /* Setup L1 TLB control */
  977. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  978. ENABLE_WAIT_L2_QUERY;
  979. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  981. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  982. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  983. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  984. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  985. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  986. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  987. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  988. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  989. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  990. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  991. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  992. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  993. radeon_gart_table_vram_unpin(rdev);
  994. }
  995. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  996. {
  997. radeon_gart_fini(rdev);
  998. r600_pcie_gart_disable(rdev);
  999. radeon_gart_table_vram_free(rdev);
  1000. }
  1001. static void r600_agp_enable(struct radeon_device *rdev)
  1002. {
  1003. u32 tmp;
  1004. int i;
  1005. /* Setup L2 cache */
  1006. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1007. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1008. EFFECTIVE_L2_QUEUE_SIZE(7));
  1009. WREG32(VM_L2_CNTL2, 0);
  1010. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  1011. /* Setup TLB control */
  1012. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1013. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1014. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  1015. ENABLE_WAIT_L2_QUERY;
  1016. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  1017. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  1018. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  1019. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  1020. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  1021. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  1022. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  1023. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  1024. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  1025. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  1026. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  1027. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  1028. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1029. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  1030. for (i = 0; i < 7; i++)
  1031. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  1032. }
  1033. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  1034. {
  1035. unsigned i;
  1036. u32 tmp;
  1037. for (i = 0; i < rdev->usec_timeout; i++) {
  1038. /* read MC_STATUS */
  1039. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  1040. if (!tmp)
  1041. return 0;
  1042. udelay(1);
  1043. }
  1044. return -1;
  1045. }
  1046. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  1047. {
  1048. unsigned long flags;
  1049. uint32_t r;
  1050. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1051. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1052. r = RREG32(R_0028FC_MC_DATA);
  1053. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1054. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1055. return r;
  1056. }
  1057. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1058. {
  1059. unsigned long flags;
  1060. spin_lock_irqsave(&rdev->mc_idx_lock, flags);
  1061. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1062. S_0028F8_MC_IND_WR_EN(1));
  1063. WREG32(R_0028FC_MC_DATA, v);
  1064. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1065. spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
  1066. }
  1067. static void r600_mc_program(struct radeon_device *rdev)
  1068. {
  1069. struct rv515_mc_save save;
  1070. u32 tmp;
  1071. int i, j;
  1072. /* Initialize HDP */
  1073. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1074. WREG32((0x2c14 + j), 0x00000000);
  1075. WREG32((0x2c18 + j), 0x00000000);
  1076. WREG32((0x2c1c + j), 0x00000000);
  1077. WREG32((0x2c20 + j), 0x00000000);
  1078. WREG32((0x2c24 + j), 0x00000000);
  1079. }
  1080. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1081. rv515_mc_stop(rdev, &save);
  1082. if (r600_mc_wait_for_idle(rdev)) {
  1083. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1084. }
  1085. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1086. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1087. /* Update configuration */
  1088. if (rdev->flags & RADEON_IS_AGP) {
  1089. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1090. /* VRAM before AGP */
  1091. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1092. rdev->mc.vram_start >> 12);
  1093. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1094. rdev->mc.gtt_end >> 12);
  1095. } else {
  1096. /* VRAM after AGP */
  1097. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1098. rdev->mc.gtt_start >> 12);
  1099. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1100. rdev->mc.vram_end >> 12);
  1101. }
  1102. } else {
  1103. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1104. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1105. }
  1106. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1107. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1108. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1109. WREG32(MC_VM_FB_LOCATION, tmp);
  1110. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1111. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1112. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1113. if (rdev->flags & RADEON_IS_AGP) {
  1114. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1115. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1116. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1117. } else {
  1118. WREG32(MC_VM_AGP_BASE, 0);
  1119. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1120. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1121. }
  1122. if (r600_mc_wait_for_idle(rdev)) {
  1123. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1124. }
  1125. rv515_mc_resume(rdev, &save);
  1126. /* we need to own VRAM, so turn off the VGA renderer here
  1127. * to stop it overwriting our objects */
  1128. rv515_vga_render_disable(rdev);
  1129. }
  1130. /**
  1131. * r600_vram_gtt_location - try to find VRAM & GTT location
  1132. * @rdev: radeon device structure holding all necessary informations
  1133. * @mc: memory controller structure holding memory informations
  1134. *
  1135. * Function will place try to place VRAM at same place as in CPU (PCI)
  1136. * address space as some GPU seems to have issue when we reprogram at
  1137. * different address space.
  1138. *
  1139. * If there is not enough space to fit the unvisible VRAM after the
  1140. * aperture then we limit the VRAM size to the aperture.
  1141. *
  1142. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1143. * them to be in one from GPU point of view so that we can program GPU to
  1144. * catch access outside them (weird GPU policy see ??).
  1145. *
  1146. * This function will never fails, worst case are limiting VRAM or GTT.
  1147. *
  1148. * Note: GTT start, end, size should be initialized before calling this
  1149. * function on AGP platform.
  1150. */
  1151. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1152. {
  1153. u64 size_bf, size_af;
  1154. if (mc->mc_vram_size > 0xE0000000) {
  1155. /* leave room for at least 512M GTT */
  1156. dev_warn(rdev->dev, "limiting VRAM\n");
  1157. mc->real_vram_size = 0xE0000000;
  1158. mc->mc_vram_size = 0xE0000000;
  1159. }
  1160. if (rdev->flags & RADEON_IS_AGP) {
  1161. size_bf = mc->gtt_start;
  1162. size_af = mc->mc_mask - mc->gtt_end;
  1163. if (size_bf > size_af) {
  1164. if (mc->mc_vram_size > size_bf) {
  1165. dev_warn(rdev->dev, "limiting VRAM\n");
  1166. mc->real_vram_size = size_bf;
  1167. mc->mc_vram_size = size_bf;
  1168. }
  1169. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1170. } else {
  1171. if (mc->mc_vram_size > size_af) {
  1172. dev_warn(rdev->dev, "limiting VRAM\n");
  1173. mc->real_vram_size = size_af;
  1174. mc->mc_vram_size = size_af;
  1175. }
  1176. mc->vram_start = mc->gtt_end + 1;
  1177. }
  1178. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1179. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1180. mc->mc_vram_size >> 20, mc->vram_start,
  1181. mc->vram_end, mc->real_vram_size >> 20);
  1182. } else {
  1183. u64 base = 0;
  1184. if (rdev->flags & RADEON_IS_IGP) {
  1185. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1186. base <<= 24;
  1187. }
  1188. radeon_vram_location(rdev, &rdev->mc, base);
  1189. rdev->mc.gtt_base_align = 0;
  1190. radeon_gtt_location(rdev, mc);
  1191. }
  1192. }
  1193. static int r600_mc_init(struct radeon_device *rdev)
  1194. {
  1195. u32 tmp;
  1196. int chansize, numchan;
  1197. uint32_t h_addr, l_addr;
  1198. unsigned long long k8_addr;
  1199. /* Get VRAM informations */
  1200. rdev->mc.vram_is_ddr = true;
  1201. tmp = RREG32(RAMCFG);
  1202. if (tmp & CHANSIZE_OVERRIDE) {
  1203. chansize = 16;
  1204. } else if (tmp & CHANSIZE_MASK) {
  1205. chansize = 64;
  1206. } else {
  1207. chansize = 32;
  1208. }
  1209. tmp = RREG32(CHMAP);
  1210. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1211. case 0:
  1212. default:
  1213. numchan = 1;
  1214. break;
  1215. case 1:
  1216. numchan = 2;
  1217. break;
  1218. case 2:
  1219. numchan = 4;
  1220. break;
  1221. case 3:
  1222. numchan = 8;
  1223. break;
  1224. }
  1225. rdev->mc.vram_width = numchan * chansize;
  1226. /* Could aper size report 0 ? */
  1227. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1228. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1229. /* Setup GPU memory space */
  1230. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1231. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1232. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1233. r600_vram_gtt_location(rdev, &rdev->mc);
  1234. if (rdev->flags & RADEON_IS_IGP) {
  1235. rs690_pm_info(rdev);
  1236. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1237. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1238. /* Use K8 direct mapping for fast fb access. */
  1239. rdev->fastfb_working = false;
  1240. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1241. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1242. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1243. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1244. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1245. #endif
  1246. {
  1247. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1248. * memory is present.
  1249. */
  1250. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1251. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1252. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1253. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1254. rdev->fastfb_working = true;
  1255. }
  1256. }
  1257. }
  1258. }
  1259. radeon_update_bandwidth_info(rdev);
  1260. return 0;
  1261. }
  1262. int r600_vram_scratch_init(struct radeon_device *rdev)
  1263. {
  1264. int r;
  1265. if (rdev->vram_scratch.robj == NULL) {
  1266. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1267. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1268. 0, NULL, &rdev->vram_scratch.robj);
  1269. if (r) {
  1270. return r;
  1271. }
  1272. }
  1273. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1274. if (unlikely(r != 0))
  1275. return r;
  1276. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1277. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1278. if (r) {
  1279. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1280. return r;
  1281. }
  1282. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1283. (void **)&rdev->vram_scratch.ptr);
  1284. if (r)
  1285. radeon_bo_unpin(rdev->vram_scratch.robj);
  1286. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1287. return r;
  1288. }
  1289. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1290. {
  1291. int r;
  1292. if (rdev->vram_scratch.robj == NULL) {
  1293. return;
  1294. }
  1295. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1296. if (likely(r == 0)) {
  1297. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1298. radeon_bo_unpin(rdev->vram_scratch.robj);
  1299. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1300. }
  1301. radeon_bo_unref(&rdev->vram_scratch.robj);
  1302. }
  1303. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1304. {
  1305. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1306. if (hung)
  1307. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1308. else
  1309. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1310. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1311. }
  1312. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1313. {
  1314. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1315. RREG32(R_008010_GRBM_STATUS));
  1316. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1317. RREG32(R_008014_GRBM_STATUS2));
  1318. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1319. RREG32(R_000E50_SRBM_STATUS));
  1320. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1321. RREG32(CP_STALLED_STAT1));
  1322. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1323. RREG32(CP_STALLED_STAT2));
  1324. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1325. RREG32(CP_BUSY_STAT));
  1326. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1327. RREG32(CP_STAT));
  1328. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1329. RREG32(DMA_STATUS_REG));
  1330. }
  1331. static bool r600_is_display_hung(struct radeon_device *rdev)
  1332. {
  1333. u32 crtc_hung = 0;
  1334. u32 crtc_status[2];
  1335. u32 i, j, tmp;
  1336. for (i = 0; i < rdev->num_crtc; i++) {
  1337. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1338. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1339. crtc_hung |= (1 << i);
  1340. }
  1341. }
  1342. for (j = 0; j < 10; j++) {
  1343. for (i = 0; i < rdev->num_crtc; i++) {
  1344. if (crtc_hung & (1 << i)) {
  1345. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1346. if (tmp != crtc_status[i])
  1347. crtc_hung &= ~(1 << i);
  1348. }
  1349. }
  1350. if (crtc_hung == 0)
  1351. return false;
  1352. udelay(100);
  1353. }
  1354. return true;
  1355. }
  1356. u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1357. {
  1358. u32 reset_mask = 0;
  1359. u32 tmp;
  1360. /* GRBM_STATUS */
  1361. tmp = RREG32(R_008010_GRBM_STATUS);
  1362. if (rdev->family >= CHIP_RV770) {
  1363. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1364. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1365. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1366. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1367. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1368. reset_mask |= RADEON_RESET_GFX;
  1369. } else {
  1370. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1371. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1372. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1373. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1374. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1375. reset_mask |= RADEON_RESET_GFX;
  1376. }
  1377. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1378. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1379. reset_mask |= RADEON_RESET_CP;
  1380. if (G_008010_GRBM_EE_BUSY(tmp))
  1381. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1382. /* DMA_STATUS_REG */
  1383. tmp = RREG32(DMA_STATUS_REG);
  1384. if (!(tmp & DMA_IDLE))
  1385. reset_mask |= RADEON_RESET_DMA;
  1386. /* SRBM_STATUS */
  1387. tmp = RREG32(R_000E50_SRBM_STATUS);
  1388. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1389. reset_mask |= RADEON_RESET_RLC;
  1390. if (G_000E50_IH_BUSY(tmp))
  1391. reset_mask |= RADEON_RESET_IH;
  1392. if (G_000E50_SEM_BUSY(tmp))
  1393. reset_mask |= RADEON_RESET_SEM;
  1394. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1395. reset_mask |= RADEON_RESET_GRBM;
  1396. if (G_000E50_VMC_BUSY(tmp))
  1397. reset_mask |= RADEON_RESET_VMC;
  1398. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1399. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1400. G_000E50_MCDW_BUSY(tmp))
  1401. reset_mask |= RADEON_RESET_MC;
  1402. if (r600_is_display_hung(rdev))
  1403. reset_mask |= RADEON_RESET_DISPLAY;
  1404. /* Skip MC reset as it's mostly likely not hung, just busy */
  1405. if (reset_mask & RADEON_RESET_MC) {
  1406. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1407. reset_mask &= ~RADEON_RESET_MC;
  1408. }
  1409. return reset_mask;
  1410. }
  1411. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1412. {
  1413. struct rv515_mc_save save;
  1414. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1415. u32 tmp;
  1416. if (reset_mask == 0)
  1417. return;
  1418. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1419. r600_print_gpu_status_regs(rdev);
  1420. /* Disable CP parsing/prefetching */
  1421. if (rdev->family >= CHIP_RV770)
  1422. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1423. else
  1424. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1425. /* disable the RLC */
  1426. WREG32(RLC_CNTL, 0);
  1427. if (reset_mask & RADEON_RESET_DMA) {
  1428. /* Disable DMA */
  1429. tmp = RREG32(DMA_RB_CNTL);
  1430. tmp &= ~DMA_RB_ENABLE;
  1431. WREG32(DMA_RB_CNTL, tmp);
  1432. }
  1433. mdelay(50);
  1434. rv515_mc_stop(rdev, &save);
  1435. if (r600_mc_wait_for_idle(rdev)) {
  1436. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1437. }
  1438. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1439. if (rdev->family >= CHIP_RV770)
  1440. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1441. S_008020_SOFT_RESET_CB(1) |
  1442. S_008020_SOFT_RESET_PA(1) |
  1443. S_008020_SOFT_RESET_SC(1) |
  1444. S_008020_SOFT_RESET_SPI(1) |
  1445. S_008020_SOFT_RESET_SX(1) |
  1446. S_008020_SOFT_RESET_SH(1) |
  1447. S_008020_SOFT_RESET_TC(1) |
  1448. S_008020_SOFT_RESET_TA(1) |
  1449. S_008020_SOFT_RESET_VC(1) |
  1450. S_008020_SOFT_RESET_VGT(1);
  1451. else
  1452. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1453. S_008020_SOFT_RESET_DB(1) |
  1454. S_008020_SOFT_RESET_CB(1) |
  1455. S_008020_SOFT_RESET_PA(1) |
  1456. S_008020_SOFT_RESET_SC(1) |
  1457. S_008020_SOFT_RESET_SMX(1) |
  1458. S_008020_SOFT_RESET_SPI(1) |
  1459. S_008020_SOFT_RESET_SX(1) |
  1460. S_008020_SOFT_RESET_SH(1) |
  1461. S_008020_SOFT_RESET_TC(1) |
  1462. S_008020_SOFT_RESET_TA(1) |
  1463. S_008020_SOFT_RESET_VC(1) |
  1464. S_008020_SOFT_RESET_VGT(1);
  1465. }
  1466. if (reset_mask & RADEON_RESET_CP) {
  1467. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1468. S_008020_SOFT_RESET_VGT(1);
  1469. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1470. }
  1471. if (reset_mask & RADEON_RESET_DMA) {
  1472. if (rdev->family >= CHIP_RV770)
  1473. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1474. else
  1475. srbm_soft_reset |= SOFT_RESET_DMA;
  1476. }
  1477. if (reset_mask & RADEON_RESET_RLC)
  1478. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1479. if (reset_mask & RADEON_RESET_SEM)
  1480. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1481. if (reset_mask & RADEON_RESET_IH)
  1482. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1483. if (reset_mask & RADEON_RESET_GRBM)
  1484. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1485. if (!(rdev->flags & RADEON_IS_IGP)) {
  1486. if (reset_mask & RADEON_RESET_MC)
  1487. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1488. }
  1489. if (reset_mask & RADEON_RESET_VMC)
  1490. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1491. if (grbm_soft_reset) {
  1492. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1493. tmp |= grbm_soft_reset;
  1494. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1495. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1496. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1497. udelay(50);
  1498. tmp &= ~grbm_soft_reset;
  1499. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1500. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1501. }
  1502. if (srbm_soft_reset) {
  1503. tmp = RREG32(SRBM_SOFT_RESET);
  1504. tmp |= srbm_soft_reset;
  1505. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1506. WREG32(SRBM_SOFT_RESET, tmp);
  1507. tmp = RREG32(SRBM_SOFT_RESET);
  1508. udelay(50);
  1509. tmp &= ~srbm_soft_reset;
  1510. WREG32(SRBM_SOFT_RESET, tmp);
  1511. tmp = RREG32(SRBM_SOFT_RESET);
  1512. }
  1513. /* Wait a little for things to settle down */
  1514. mdelay(1);
  1515. rv515_mc_resume(rdev, &save);
  1516. udelay(50);
  1517. r600_print_gpu_status_regs(rdev);
  1518. }
  1519. static void r600_gpu_pci_config_reset(struct radeon_device *rdev)
  1520. {
  1521. struct rv515_mc_save save;
  1522. u32 tmp, i;
  1523. dev_info(rdev->dev, "GPU pci config reset\n");
  1524. /* disable dpm? */
  1525. /* Disable CP parsing/prefetching */
  1526. if (rdev->family >= CHIP_RV770)
  1527. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1528. else
  1529. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1530. /* disable the RLC */
  1531. WREG32(RLC_CNTL, 0);
  1532. /* Disable DMA */
  1533. tmp = RREG32(DMA_RB_CNTL);
  1534. tmp &= ~DMA_RB_ENABLE;
  1535. WREG32(DMA_RB_CNTL, tmp);
  1536. mdelay(50);
  1537. /* set mclk/sclk to bypass */
  1538. if (rdev->family >= CHIP_RV770)
  1539. rv770_set_clk_bypass_mode(rdev);
  1540. /* disable BM */
  1541. pci_clear_master(rdev->pdev);
  1542. /* disable mem access */
  1543. rv515_mc_stop(rdev, &save);
  1544. if (r600_mc_wait_for_idle(rdev)) {
  1545. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1546. }
  1547. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1548. tmp = RREG32(BUS_CNTL);
  1549. tmp |= VGA_COHE_SPEC_TIMER_DIS;
  1550. WREG32(BUS_CNTL, tmp);
  1551. tmp = RREG32(BIF_SCRATCH0);
  1552. /* reset */
  1553. radeon_pci_config_reset(rdev);
  1554. mdelay(1);
  1555. /* BIF reset workaround. Not sure if this is needed on 6xx */
  1556. tmp = SOFT_RESET_BIF;
  1557. WREG32(SRBM_SOFT_RESET, tmp);
  1558. mdelay(1);
  1559. WREG32(SRBM_SOFT_RESET, 0);
  1560. /* wait for asic to come out of reset */
  1561. for (i = 0; i < rdev->usec_timeout; i++) {
  1562. if (RREG32(CONFIG_MEMSIZE) != 0xffffffff)
  1563. break;
  1564. udelay(1);
  1565. }
  1566. }
  1567. int r600_asic_reset(struct radeon_device *rdev)
  1568. {
  1569. u32 reset_mask;
  1570. reset_mask = r600_gpu_check_soft_reset(rdev);
  1571. if (reset_mask)
  1572. r600_set_bios_scratch_engine_hung(rdev, true);
  1573. /* try soft reset */
  1574. r600_gpu_soft_reset(rdev, reset_mask);
  1575. reset_mask = r600_gpu_check_soft_reset(rdev);
  1576. /* try pci config reset */
  1577. if (reset_mask && radeon_hard_reset)
  1578. r600_gpu_pci_config_reset(rdev);
  1579. reset_mask = r600_gpu_check_soft_reset(rdev);
  1580. if (!reset_mask)
  1581. r600_set_bios_scratch_engine_hung(rdev, false);
  1582. return 0;
  1583. }
  1584. /**
  1585. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1586. *
  1587. * @rdev: radeon_device pointer
  1588. * @ring: radeon_ring structure holding ring information
  1589. *
  1590. * Check if the GFX engine is locked up.
  1591. * Returns true if the engine appears to be locked up, false if not.
  1592. */
  1593. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1594. {
  1595. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1596. if (!(reset_mask & (RADEON_RESET_GFX |
  1597. RADEON_RESET_COMPUTE |
  1598. RADEON_RESET_CP))) {
  1599. radeon_ring_lockup_update(rdev, ring);
  1600. return false;
  1601. }
  1602. return radeon_ring_test_lockup(rdev, ring);
  1603. }
  1604. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1605. u32 tiling_pipe_num,
  1606. u32 max_rb_num,
  1607. u32 total_max_rb_num,
  1608. u32 disabled_rb_mask)
  1609. {
  1610. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1611. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1612. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1613. unsigned i, j;
  1614. /* mask out the RBs that don't exist on that asic */
  1615. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1616. /* make sure at least one RB is available */
  1617. if ((tmp & 0xff) != 0xff)
  1618. disabled_rb_mask = tmp;
  1619. rendering_pipe_num = 1 << tiling_pipe_num;
  1620. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1621. BUG_ON(rendering_pipe_num < req_rb_num);
  1622. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1623. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1624. if (rdev->family <= CHIP_RV740) {
  1625. /* r6xx/r7xx */
  1626. rb_num_width = 2;
  1627. } else {
  1628. /* eg+ */
  1629. rb_num_width = 4;
  1630. }
  1631. for (i = 0; i < max_rb_num; i++) {
  1632. if (!(mask & disabled_rb_mask)) {
  1633. for (j = 0; j < pipe_rb_ratio; j++) {
  1634. data <<= rb_num_width;
  1635. data |= max_rb_num - i - 1;
  1636. }
  1637. if (pipe_rb_remain) {
  1638. data <<= rb_num_width;
  1639. data |= max_rb_num - i - 1;
  1640. pipe_rb_remain--;
  1641. }
  1642. }
  1643. mask >>= 1;
  1644. }
  1645. return data;
  1646. }
  1647. int r600_count_pipe_bits(uint32_t val)
  1648. {
  1649. return hweight32(val);
  1650. }
  1651. static void r600_gpu_init(struct radeon_device *rdev)
  1652. {
  1653. u32 tiling_config;
  1654. u32 ramcfg;
  1655. u32 cc_rb_backend_disable;
  1656. u32 cc_gc_shader_pipe_config;
  1657. u32 tmp;
  1658. int i, j;
  1659. u32 sq_config;
  1660. u32 sq_gpr_resource_mgmt_1 = 0;
  1661. u32 sq_gpr_resource_mgmt_2 = 0;
  1662. u32 sq_thread_resource_mgmt = 0;
  1663. u32 sq_stack_resource_mgmt_1 = 0;
  1664. u32 sq_stack_resource_mgmt_2 = 0;
  1665. u32 disabled_rb_mask;
  1666. rdev->config.r600.tiling_group_size = 256;
  1667. switch (rdev->family) {
  1668. case CHIP_R600:
  1669. rdev->config.r600.max_pipes = 4;
  1670. rdev->config.r600.max_tile_pipes = 8;
  1671. rdev->config.r600.max_simds = 4;
  1672. rdev->config.r600.max_backends = 4;
  1673. rdev->config.r600.max_gprs = 256;
  1674. rdev->config.r600.max_threads = 192;
  1675. rdev->config.r600.max_stack_entries = 256;
  1676. rdev->config.r600.max_hw_contexts = 8;
  1677. rdev->config.r600.max_gs_threads = 16;
  1678. rdev->config.r600.sx_max_export_size = 128;
  1679. rdev->config.r600.sx_max_export_pos_size = 16;
  1680. rdev->config.r600.sx_max_export_smx_size = 128;
  1681. rdev->config.r600.sq_num_cf_insts = 2;
  1682. break;
  1683. case CHIP_RV630:
  1684. case CHIP_RV635:
  1685. rdev->config.r600.max_pipes = 2;
  1686. rdev->config.r600.max_tile_pipes = 2;
  1687. rdev->config.r600.max_simds = 3;
  1688. rdev->config.r600.max_backends = 1;
  1689. rdev->config.r600.max_gprs = 128;
  1690. rdev->config.r600.max_threads = 192;
  1691. rdev->config.r600.max_stack_entries = 128;
  1692. rdev->config.r600.max_hw_contexts = 8;
  1693. rdev->config.r600.max_gs_threads = 4;
  1694. rdev->config.r600.sx_max_export_size = 128;
  1695. rdev->config.r600.sx_max_export_pos_size = 16;
  1696. rdev->config.r600.sx_max_export_smx_size = 128;
  1697. rdev->config.r600.sq_num_cf_insts = 2;
  1698. break;
  1699. case CHIP_RV610:
  1700. case CHIP_RV620:
  1701. case CHIP_RS780:
  1702. case CHIP_RS880:
  1703. rdev->config.r600.max_pipes = 1;
  1704. rdev->config.r600.max_tile_pipes = 1;
  1705. rdev->config.r600.max_simds = 2;
  1706. rdev->config.r600.max_backends = 1;
  1707. rdev->config.r600.max_gprs = 128;
  1708. rdev->config.r600.max_threads = 192;
  1709. rdev->config.r600.max_stack_entries = 128;
  1710. rdev->config.r600.max_hw_contexts = 4;
  1711. rdev->config.r600.max_gs_threads = 4;
  1712. rdev->config.r600.sx_max_export_size = 128;
  1713. rdev->config.r600.sx_max_export_pos_size = 16;
  1714. rdev->config.r600.sx_max_export_smx_size = 128;
  1715. rdev->config.r600.sq_num_cf_insts = 1;
  1716. break;
  1717. case CHIP_RV670:
  1718. rdev->config.r600.max_pipes = 4;
  1719. rdev->config.r600.max_tile_pipes = 4;
  1720. rdev->config.r600.max_simds = 4;
  1721. rdev->config.r600.max_backends = 4;
  1722. rdev->config.r600.max_gprs = 192;
  1723. rdev->config.r600.max_threads = 192;
  1724. rdev->config.r600.max_stack_entries = 256;
  1725. rdev->config.r600.max_hw_contexts = 8;
  1726. rdev->config.r600.max_gs_threads = 16;
  1727. rdev->config.r600.sx_max_export_size = 128;
  1728. rdev->config.r600.sx_max_export_pos_size = 16;
  1729. rdev->config.r600.sx_max_export_smx_size = 128;
  1730. rdev->config.r600.sq_num_cf_insts = 2;
  1731. break;
  1732. default:
  1733. break;
  1734. }
  1735. /* Initialize HDP */
  1736. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1737. WREG32((0x2c14 + j), 0x00000000);
  1738. WREG32((0x2c18 + j), 0x00000000);
  1739. WREG32((0x2c1c + j), 0x00000000);
  1740. WREG32((0x2c20 + j), 0x00000000);
  1741. WREG32((0x2c24 + j), 0x00000000);
  1742. }
  1743. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1744. /* Setup tiling */
  1745. tiling_config = 0;
  1746. ramcfg = RREG32(RAMCFG);
  1747. switch (rdev->config.r600.max_tile_pipes) {
  1748. case 1:
  1749. tiling_config |= PIPE_TILING(0);
  1750. break;
  1751. case 2:
  1752. tiling_config |= PIPE_TILING(1);
  1753. break;
  1754. case 4:
  1755. tiling_config |= PIPE_TILING(2);
  1756. break;
  1757. case 8:
  1758. tiling_config |= PIPE_TILING(3);
  1759. break;
  1760. default:
  1761. break;
  1762. }
  1763. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1764. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1765. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1766. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1767. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1768. if (tmp > 3) {
  1769. tiling_config |= ROW_TILING(3);
  1770. tiling_config |= SAMPLE_SPLIT(3);
  1771. } else {
  1772. tiling_config |= ROW_TILING(tmp);
  1773. tiling_config |= SAMPLE_SPLIT(tmp);
  1774. }
  1775. tiling_config |= BANK_SWAPS(1);
  1776. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1777. tmp = R6XX_MAX_BACKENDS -
  1778. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1779. if (tmp < rdev->config.r600.max_backends) {
  1780. rdev->config.r600.max_backends = tmp;
  1781. }
  1782. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1783. tmp = R6XX_MAX_PIPES -
  1784. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1785. if (tmp < rdev->config.r600.max_pipes) {
  1786. rdev->config.r600.max_pipes = tmp;
  1787. }
  1788. tmp = R6XX_MAX_SIMDS -
  1789. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1790. if (tmp < rdev->config.r600.max_simds) {
  1791. rdev->config.r600.max_simds = tmp;
  1792. }
  1793. tmp = rdev->config.r600.max_simds -
  1794. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1795. rdev->config.r600.active_simds = tmp;
  1796. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1797. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1798. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1799. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1800. tiling_config |= tmp << 16;
  1801. rdev->config.r600.backend_map = tmp;
  1802. rdev->config.r600.tile_config = tiling_config;
  1803. WREG32(GB_TILING_CONFIG, tiling_config);
  1804. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1805. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1806. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1807. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1808. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1809. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1810. /* Setup some CP states */
  1811. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1812. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1813. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1814. SYNC_WALKER | SYNC_ALIGNER));
  1815. /* Setup various GPU states */
  1816. if (rdev->family == CHIP_RV670)
  1817. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1818. tmp = RREG32(SX_DEBUG_1);
  1819. tmp |= SMX_EVENT_RELEASE;
  1820. if ((rdev->family > CHIP_R600))
  1821. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1822. WREG32(SX_DEBUG_1, tmp);
  1823. if (((rdev->family) == CHIP_R600) ||
  1824. ((rdev->family) == CHIP_RV630) ||
  1825. ((rdev->family) == CHIP_RV610) ||
  1826. ((rdev->family) == CHIP_RV620) ||
  1827. ((rdev->family) == CHIP_RS780) ||
  1828. ((rdev->family) == CHIP_RS880)) {
  1829. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1830. } else {
  1831. WREG32(DB_DEBUG, 0);
  1832. }
  1833. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1834. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1835. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1836. WREG32(VGT_NUM_INSTANCES, 0);
  1837. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1838. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1839. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1840. if (((rdev->family) == CHIP_RV610) ||
  1841. ((rdev->family) == CHIP_RV620) ||
  1842. ((rdev->family) == CHIP_RS780) ||
  1843. ((rdev->family) == CHIP_RS880)) {
  1844. tmp = (CACHE_FIFO_SIZE(0xa) |
  1845. FETCH_FIFO_HIWATER(0xa) |
  1846. DONE_FIFO_HIWATER(0xe0) |
  1847. ALU_UPDATE_FIFO_HIWATER(0x8));
  1848. } else if (((rdev->family) == CHIP_R600) ||
  1849. ((rdev->family) == CHIP_RV630)) {
  1850. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1851. tmp |= DONE_FIFO_HIWATER(0x4);
  1852. }
  1853. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1854. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1855. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1856. */
  1857. sq_config = RREG32(SQ_CONFIG);
  1858. sq_config &= ~(PS_PRIO(3) |
  1859. VS_PRIO(3) |
  1860. GS_PRIO(3) |
  1861. ES_PRIO(3));
  1862. sq_config |= (DX9_CONSTS |
  1863. VC_ENABLE |
  1864. PS_PRIO(0) |
  1865. VS_PRIO(1) |
  1866. GS_PRIO(2) |
  1867. ES_PRIO(3));
  1868. if ((rdev->family) == CHIP_R600) {
  1869. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1870. NUM_VS_GPRS(124) |
  1871. NUM_CLAUSE_TEMP_GPRS(4));
  1872. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1873. NUM_ES_GPRS(0));
  1874. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1875. NUM_VS_THREADS(48) |
  1876. NUM_GS_THREADS(4) |
  1877. NUM_ES_THREADS(4));
  1878. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1879. NUM_VS_STACK_ENTRIES(128));
  1880. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1881. NUM_ES_STACK_ENTRIES(0));
  1882. } else if (((rdev->family) == CHIP_RV610) ||
  1883. ((rdev->family) == CHIP_RV620) ||
  1884. ((rdev->family) == CHIP_RS780) ||
  1885. ((rdev->family) == CHIP_RS880)) {
  1886. /* no vertex cache */
  1887. sq_config &= ~VC_ENABLE;
  1888. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1889. NUM_VS_GPRS(44) |
  1890. NUM_CLAUSE_TEMP_GPRS(2));
  1891. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1892. NUM_ES_GPRS(17));
  1893. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1894. NUM_VS_THREADS(78) |
  1895. NUM_GS_THREADS(4) |
  1896. NUM_ES_THREADS(31));
  1897. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1898. NUM_VS_STACK_ENTRIES(40));
  1899. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1900. NUM_ES_STACK_ENTRIES(16));
  1901. } else if (((rdev->family) == CHIP_RV630) ||
  1902. ((rdev->family) == CHIP_RV635)) {
  1903. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1904. NUM_VS_GPRS(44) |
  1905. NUM_CLAUSE_TEMP_GPRS(2));
  1906. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1907. NUM_ES_GPRS(18));
  1908. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1909. NUM_VS_THREADS(78) |
  1910. NUM_GS_THREADS(4) |
  1911. NUM_ES_THREADS(31));
  1912. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1913. NUM_VS_STACK_ENTRIES(40));
  1914. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1915. NUM_ES_STACK_ENTRIES(16));
  1916. } else if ((rdev->family) == CHIP_RV670) {
  1917. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1918. NUM_VS_GPRS(44) |
  1919. NUM_CLAUSE_TEMP_GPRS(2));
  1920. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1921. NUM_ES_GPRS(17));
  1922. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1923. NUM_VS_THREADS(78) |
  1924. NUM_GS_THREADS(4) |
  1925. NUM_ES_THREADS(31));
  1926. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1927. NUM_VS_STACK_ENTRIES(64));
  1928. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1929. NUM_ES_STACK_ENTRIES(64));
  1930. }
  1931. WREG32(SQ_CONFIG, sq_config);
  1932. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1933. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1934. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1935. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1936. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1937. if (((rdev->family) == CHIP_RV610) ||
  1938. ((rdev->family) == CHIP_RV620) ||
  1939. ((rdev->family) == CHIP_RS780) ||
  1940. ((rdev->family) == CHIP_RS880)) {
  1941. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1942. } else {
  1943. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1944. }
  1945. /* More default values. 2D/3D driver should adjust as needed */
  1946. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1947. S1_X(0x4) | S1_Y(0xc)));
  1948. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1949. S1_X(0x2) | S1_Y(0x2) |
  1950. S2_X(0xa) | S2_Y(0x6) |
  1951. S3_X(0x6) | S3_Y(0xa)));
  1952. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1953. S1_X(0x4) | S1_Y(0xc) |
  1954. S2_X(0x1) | S2_Y(0x6) |
  1955. S3_X(0xa) | S3_Y(0xe)));
  1956. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1957. S5_X(0x0) | S5_Y(0x0) |
  1958. S6_X(0xb) | S6_Y(0x4) |
  1959. S7_X(0x7) | S7_Y(0x8)));
  1960. WREG32(VGT_STRMOUT_EN, 0);
  1961. tmp = rdev->config.r600.max_pipes * 16;
  1962. switch (rdev->family) {
  1963. case CHIP_RV610:
  1964. case CHIP_RV620:
  1965. case CHIP_RS780:
  1966. case CHIP_RS880:
  1967. tmp += 32;
  1968. break;
  1969. case CHIP_RV670:
  1970. tmp += 128;
  1971. break;
  1972. default:
  1973. break;
  1974. }
  1975. if (tmp > 256) {
  1976. tmp = 256;
  1977. }
  1978. WREG32(VGT_ES_PER_GS, 128);
  1979. WREG32(VGT_GS_PER_ES, tmp);
  1980. WREG32(VGT_GS_PER_VS, 2);
  1981. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1982. /* more default values. 2D/3D driver should adjust as needed */
  1983. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1984. WREG32(VGT_STRMOUT_EN, 0);
  1985. WREG32(SX_MISC, 0);
  1986. WREG32(PA_SC_MODE_CNTL, 0);
  1987. WREG32(PA_SC_AA_CONFIG, 0);
  1988. WREG32(PA_SC_LINE_STIPPLE, 0);
  1989. WREG32(SPI_INPUT_Z, 0);
  1990. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1991. WREG32(CB_COLOR7_FRAG, 0);
  1992. /* Clear render buffer base addresses */
  1993. WREG32(CB_COLOR0_BASE, 0);
  1994. WREG32(CB_COLOR1_BASE, 0);
  1995. WREG32(CB_COLOR2_BASE, 0);
  1996. WREG32(CB_COLOR3_BASE, 0);
  1997. WREG32(CB_COLOR4_BASE, 0);
  1998. WREG32(CB_COLOR5_BASE, 0);
  1999. WREG32(CB_COLOR6_BASE, 0);
  2000. WREG32(CB_COLOR7_BASE, 0);
  2001. WREG32(CB_COLOR7_FRAG, 0);
  2002. switch (rdev->family) {
  2003. case CHIP_RV610:
  2004. case CHIP_RV620:
  2005. case CHIP_RS780:
  2006. case CHIP_RS880:
  2007. tmp = TC_L2_SIZE(8);
  2008. break;
  2009. case CHIP_RV630:
  2010. case CHIP_RV635:
  2011. tmp = TC_L2_SIZE(4);
  2012. break;
  2013. case CHIP_R600:
  2014. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  2015. break;
  2016. default:
  2017. tmp = TC_L2_SIZE(0);
  2018. break;
  2019. }
  2020. WREG32(TC_CNTL, tmp);
  2021. tmp = RREG32(HDP_HOST_PATH_CNTL);
  2022. WREG32(HDP_HOST_PATH_CNTL, tmp);
  2023. tmp = RREG32(ARB_POP);
  2024. tmp |= ENABLE_TC128;
  2025. WREG32(ARB_POP, tmp);
  2026. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  2027. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  2028. NUM_CLIP_SEQ(3)));
  2029. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  2030. WREG32(VC_ENHANCE, 0);
  2031. }
  2032. /*
  2033. * Indirect registers accessor
  2034. */
  2035. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  2036. {
  2037. unsigned long flags;
  2038. u32 r;
  2039. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2040. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2041. (void)RREG32(PCIE_PORT_INDEX);
  2042. r = RREG32(PCIE_PORT_DATA);
  2043. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2044. return r;
  2045. }
  2046. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2047. {
  2048. unsigned long flags;
  2049. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  2050. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  2051. (void)RREG32(PCIE_PORT_INDEX);
  2052. WREG32(PCIE_PORT_DATA, (v));
  2053. (void)RREG32(PCIE_PORT_DATA);
  2054. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  2055. }
  2056. /*
  2057. * CP & Ring
  2058. */
  2059. void r600_cp_stop(struct radeon_device *rdev)
  2060. {
  2061. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2062. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2063. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  2064. WREG32(SCRATCH_UMSK, 0);
  2065. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2066. }
  2067. int r600_init_microcode(struct radeon_device *rdev)
  2068. {
  2069. const char *chip_name;
  2070. const char *rlc_chip_name;
  2071. const char *smc_chip_name = "RV770";
  2072. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  2073. char fw_name[30];
  2074. int err;
  2075. DRM_DEBUG("\n");
  2076. switch (rdev->family) {
  2077. case CHIP_R600:
  2078. chip_name = "R600";
  2079. rlc_chip_name = "R600";
  2080. break;
  2081. case CHIP_RV610:
  2082. chip_name = "RV610";
  2083. rlc_chip_name = "R600";
  2084. break;
  2085. case CHIP_RV630:
  2086. chip_name = "RV630";
  2087. rlc_chip_name = "R600";
  2088. break;
  2089. case CHIP_RV620:
  2090. chip_name = "RV620";
  2091. rlc_chip_name = "R600";
  2092. break;
  2093. case CHIP_RV635:
  2094. chip_name = "RV635";
  2095. rlc_chip_name = "R600";
  2096. break;
  2097. case CHIP_RV670:
  2098. chip_name = "RV670";
  2099. rlc_chip_name = "R600";
  2100. break;
  2101. case CHIP_RS780:
  2102. case CHIP_RS880:
  2103. chip_name = "RS780";
  2104. rlc_chip_name = "R600";
  2105. break;
  2106. case CHIP_RV770:
  2107. chip_name = "RV770";
  2108. rlc_chip_name = "R700";
  2109. smc_chip_name = "RV770";
  2110. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2111. break;
  2112. case CHIP_RV730:
  2113. chip_name = "RV730";
  2114. rlc_chip_name = "R700";
  2115. smc_chip_name = "RV730";
  2116. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2117. break;
  2118. case CHIP_RV710:
  2119. chip_name = "RV710";
  2120. rlc_chip_name = "R700";
  2121. smc_chip_name = "RV710";
  2122. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2123. break;
  2124. case CHIP_RV740:
  2125. chip_name = "RV730";
  2126. rlc_chip_name = "R700";
  2127. smc_chip_name = "RV740";
  2128. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2129. break;
  2130. case CHIP_CEDAR:
  2131. chip_name = "CEDAR";
  2132. rlc_chip_name = "CEDAR";
  2133. smc_chip_name = "CEDAR";
  2134. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2135. break;
  2136. case CHIP_REDWOOD:
  2137. chip_name = "REDWOOD";
  2138. rlc_chip_name = "REDWOOD";
  2139. smc_chip_name = "REDWOOD";
  2140. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2141. break;
  2142. case CHIP_JUNIPER:
  2143. chip_name = "JUNIPER";
  2144. rlc_chip_name = "JUNIPER";
  2145. smc_chip_name = "JUNIPER";
  2146. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2147. break;
  2148. case CHIP_CYPRESS:
  2149. case CHIP_HEMLOCK:
  2150. chip_name = "CYPRESS";
  2151. rlc_chip_name = "CYPRESS";
  2152. smc_chip_name = "CYPRESS";
  2153. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2154. break;
  2155. case CHIP_PALM:
  2156. chip_name = "PALM";
  2157. rlc_chip_name = "SUMO";
  2158. break;
  2159. case CHIP_SUMO:
  2160. chip_name = "SUMO";
  2161. rlc_chip_name = "SUMO";
  2162. break;
  2163. case CHIP_SUMO2:
  2164. chip_name = "SUMO2";
  2165. rlc_chip_name = "SUMO";
  2166. break;
  2167. default: BUG();
  2168. }
  2169. if (rdev->family >= CHIP_CEDAR) {
  2170. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2171. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2172. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2173. } else if (rdev->family >= CHIP_RV770) {
  2174. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2175. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2176. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2177. } else {
  2178. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2179. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2180. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2181. }
  2182. DRM_INFO("Loading %s Microcode\n", chip_name);
  2183. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2184. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  2185. if (err)
  2186. goto out;
  2187. if (rdev->pfp_fw->size != pfp_req_size) {
  2188. printk(KERN_ERR
  2189. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2190. rdev->pfp_fw->size, fw_name);
  2191. err = -EINVAL;
  2192. goto out;
  2193. }
  2194. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2195. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  2196. if (err)
  2197. goto out;
  2198. if (rdev->me_fw->size != me_req_size) {
  2199. printk(KERN_ERR
  2200. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2201. rdev->me_fw->size, fw_name);
  2202. err = -EINVAL;
  2203. }
  2204. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2205. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  2206. if (err)
  2207. goto out;
  2208. if (rdev->rlc_fw->size != rlc_req_size) {
  2209. printk(KERN_ERR
  2210. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2211. rdev->rlc_fw->size, fw_name);
  2212. err = -EINVAL;
  2213. }
  2214. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2215. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2216. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  2217. if (err) {
  2218. printk(KERN_ERR
  2219. "smc: error loading firmware \"%s\"\n",
  2220. fw_name);
  2221. release_firmware(rdev->smc_fw);
  2222. rdev->smc_fw = NULL;
  2223. err = 0;
  2224. } else if (rdev->smc_fw->size != smc_req_size) {
  2225. printk(KERN_ERR
  2226. "smc: Bogus length %zu in firmware \"%s\"\n",
  2227. rdev->smc_fw->size, fw_name);
  2228. err = -EINVAL;
  2229. }
  2230. }
  2231. out:
  2232. if (err) {
  2233. if (err != -EINVAL)
  2234. printk(KERN_ERR
  2235. "r600_cp: Failed to load firmware \"%s\"\n",
  2236. fw_name);
  2237. release_firmware(rdev->pfp_fw);
  2238. rdev->pfp_fw = NULL;
  2239. release_firmware(rdev->me_fw);
  2240. rdev->me_fw = NULL;
  2241. release_firmware(rdev->rlc_fw);
  2242. rdev->rlc_fw = NULL;
  2243. release_firmware(rdev->smc_fw);
  2244. rdev->smc_fw = NULL;
  2245. }
  2246. return err;
  2247. }
  2248. u32 r600_gfx_get_rptr(struct radeon_device *rdev,
  2249. struct radeon_ring *ring)
  2250. {
  2251. u32 rptr;
  2252. if (rdev->wb.enabled)
  2253. rptr = rdev->wb.wb[ring->rptr_offs/4];
  2254. else
  2255. rptr = RREG32(R600_CP_RB_RPTR);
  2256. return rptr;
  2257. }
  2258. u32 r600_gfx_get_wptr(struct radeon_device *rdev,
  2259. struct radeon_ring *ring)
  2260. {
  2261. u32 wptr;
  2262. wptr = RREG32(R600_CP_RB_WPTR);
  2263. return wptr;
  2264. }
  2265. void r600_gfx_set_wptr(struct radeon_device *rdev,
  2266. struct radeon_ring *ring)
  2267. {
  2268. WREG32(R600_CP_RB_WPTR, ring->wptr);
  2269. (void)RREG32(R600_CP_RB_WPTR);
  2270. }
  2271. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2272. {
  2273. const __be32 *fw_data;
  2274. int i;
  2275. if (!rdev->me_fw || !rdev->pfp_fw)
  2276. return -EINVAL;
  2277. r600_cp_stop(rdev);
  2278. WREG32(CP_RB_CNTL,
  2279. #ifdef __BIG_ENDIAN
  2280. BUF_SWAP_32BIT |
  2281. #endif
  2282. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2283. /* Reset cp */
  2284. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2285. RREG32(GRBM_SOFT_RESET);
  2286. mdelay(15);
  2287. WREG32(GRBM_SOFT_RESET, 0);
  2288. WREG32(CP_ME_RAM_WADDR, 0);
  2289. fw_data = (const __be32 *)rdev->me_fw->data;
  2290. WREG32(CP_ME_RAM_WADDR, 0);
  2291. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2292. WREG32(CP_ME_RAM_DATA,
  2293. be32_to_cpup(fw_data++));
  2294. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2295. WREG32(CP_PFP_UCODE_ADDR, 0);
  2296. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2297. WREG32(CP_PFP_UCODE_DATA,
  2298. be32_to_cpup(fw_data++));
  2299. WREG32(CP_PFP_UCODE_ADDR, 0);
  2300. WREG32(CP_ME_RAM_WADDR, 0);
  2301. WREG32(CP_ME_RAM_RADDR, 0);
  2302. return 0;
  2303. }
  2304. int r600_cp_start(struct radeon_device *rdev)
  2305. {
  2306. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2307. int r;
  2308. uint32_t cp_me;
  2309. r = radeon_ring_lock(rdev, ring, 7);
  2310. if (r) {
  2311. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2312. return r;
  2313. }
  2314. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2315. radeon_ring_write(ring, 0x1);
  2316. if (rdev->family >= CHIP_RV770) {
  2317. radeon_ring_write(ring, 0x0);
  2318. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2319. } else {
  2320. radeon_ring_write(ring, 0x3);
  2321. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2322. }
  2323. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2324. radeon_ring_write(ring, 0);
  2325. radeon_ring_write(ring, 0);
  2326. radeon_ring_unlock_commit(rdev, ring, false);
  2327. cp_me = 0xff;
  2328. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2329. return 0;
  2330. }
  2331. int r600_cp_resume(struct radeon_device *rdev)
  2332. {
  2333. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2334. u32 tmp;
  2335. u32 rb_bufsz;
  2336. int r;
  2337. /* Reset cp */
  2338. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2339. RREG32(GRBM_SOFT_RESET);
  2340. mdelay(15);
  2341. WREG32(GRBM_SOFT_RESET, 0);
  2342. /* Set ring buffer size */
  2343. rb_bufsz = order_base_2(ring->ring_size / 8);
  2344. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2345. #ifdef __BIG_ENDIAN
  2346. tmp |= BUF_SWAP_32BIT;
  2347. #endif
  2348. WREG32(CP_RB_CNTL, tmp);
  2349. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2350. /* Set the write pointer delay */
  2351. WREG32(CP_RB_WPTR_DELAY, 0);
  2352. /* Initialize the ring buffer's read and write pointers */
  2353. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2354. WREG32(CP_RB_RPTR_WR, 0);
  2355. ring->wptr = 0;
  2356. WREG32(CP_RB_WPTR, ring->wptr);
  2357. /* set the wb address whether it's enabled or not */
  2358. WREG32(CP_RB_RPTR_ADDR,
  2359. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2360. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2361. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2362. if (rdev->wb.enabled)
  2363. WREG32(SCRATCH_UMSK, 0xff);
  2364. else {
  2365. tmp |= RB_NO_UPDATE;
  2366. WREG32(SCRATCH_UMSK, 0);
  2367. }
  2368. mdelay(1);
  2369. WREG32(CP_RB_CNTL, tmp);
  2370. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2371. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2372. r600_cp_start(rdev);
  2373. ring->ready = true;
  2374. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2375. if (r) {
  2376. ring->ready = false;
  2377. return r;
  2378. }
  2379. if (rdev->asic->copy.copy_ring_index == RADEON_RING_TYPE_GFX_INDEX)
  2380. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2381. return 0;
  2382. }
  2383. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2384. {
  2385. u32 rb_bufsz;
  2386. int r;
  2387. /* Align ring size */
  2388. rb_bufsz = order_base_2(ring_size / 8);
  2389. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2390. ring->ring_size = ring_size;
  2391. ring->align_mask = 16 - 1;
  2392. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2393. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2394. if (r) {
  2395. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2396. ring->rptr_save_reg = 0;
  2397. }
  2398. }
  2399. }
  2400. void r600_cp_fini(struct radeon_device *rdev)
  2401. {
  2402. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2403. r600_cp_stop(rdev);
  2404. radeon_ring_fini(rdev, ring);
  2405. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2406. }
  2407. /*
  2408. * GPU scratch registers helpers function.
  2409. */
  2410. void r600_scratch_init(struct radeon_device *rdev)
  2411. {
  2412. int i;
  2413. rdev->scratch.num_reg = 7;
  2414. rdev->scratch.reg_base = SCRATCH_REG0;
  2415. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2416. rdev->scratch.free[i] = true;
  2417. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2418. }
  2419. }
  2420. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2421. {
  2422. uint32_t scratch;
  2423. uint32_t tmp = 0;
  2424. unsigned i;
  2425. int r;
  2426. r = radeon_scratch_get(rdev, &scratch);
  2427. if (r) {
  2428. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2429. return r;
  2430. }
  2431. WREG32(scratch, 0xCAFEDEAD);
  2432. r = radeon_ring_lock(rdev, ring, 3);
  2433. if (r) {
  2434. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2435. radeon_scratch_free(rdev, scratch);
  2436. return r;
  2437. }
  2438. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2439. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2440. radeon_ring_write(ring, 0xDEADBEEF);
  2441. radeon_ring_unlock_commit(rdev, ring, false);
  2442. for (i = 0; i < rdev->usec_timeout; i++) {
  2443. tmp = RREG32(scratch);
  2444. if (tmp == 0xDEADBEEF)
  2445. break;
  2446. DRM_UDELAY(1);
  2447. }
  2448. if (i < rdev->usec_timeout) {
  2449. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2450. } else {
  2451. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2452. ring->idx, scratch, tmp);
  2453. r = -EINVAL;
  2454. }
  2455. radeon_scratch_free(rdev, scratch);
  2456. return r;
  2457. }
  2458. /*
  2459. * CP fences/semaphores
  2460. */
  2461. void r600_fence_ring_emit(struct radeon_device *rdev,
  2462. struct radeon_fence *fence)
  2463. {
  2464. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2465. u32 cp_coher_cntl = PACKET3_TC_ACTION_ENA | PACKET3_VC_ACTION_ENA |
  2466. PACKET3_SH_ACTION_ENA;
  2467. if (rdev->family >= CHIP_RV770)
  2468. cp_coher_cntl |= PACKET3_FULL_CACHE_ENA;
  2469. if (rdev->wb.use_event) {
  2470. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2471. /* flush read cache over gart */
  2472. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2473. radeon_ring_write(ring, cp_coher_cntl);
  2474. radeon_ring_write(ring, 0xFFFFFFFF);
  2475. radeon_ring_write(ring, 0);
  2476. radeon_ring_write(ring, 10); /* poll interval */
  2477. /* EVENT_WRITE_EOP - flush caches, send int */
  2478. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2479. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2480. radeon_ring_write(ring, lower_32_bits(addr));
  2481. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2482. radeon_ring_write(ring, fence->seq);
  2483. radeon_ring_write(ring, 0);
  2484. } else {
  2485. /* flush read cache over gart */
  2486. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2487. radeon_ring_write(ring, cp_coher_cntl);
  2488. radeon_ring_write(ring, 0xFFFFFFFF);
  2489. radeon_ring_write(ring, 0);
  2490. radeon_ring_write(ring, 10); /* poll interval */
  2491. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2492. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2493. /* wait for 3D idle clean */
  2494. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2495. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2496. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2497. /* Emit fence sequence & fire IRQ */
  2498. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2499. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2500. radeon_ring_write(ring, fence->seq);
  2501. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2502. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2503. radeon_ring_write(ring, RB_INT_STAT);
  2504. }
  2505. }
  2506. /**
  2507. * r600_semaphore_ring_emit - emit a semaphore on the CP ring
  2508. *
  2509. * @rdev: radeon_device pointer
  2510. * @ring: radeon ring buffer object
  2511. * @semaphore: radeon semaphore object
  2512. * @emit_wait: Is this a sempahore wait?
  2513. *
  2514. * Emits a semaphore signal/wait packet to the CP ring and prevents the PFP
  2515. * from running ahead of semaphore waits.
  2516. */
  2517. bool r600_semaphore_ring_emit(struct radeon_device *rdev,
  2518. struct radeon_ring *ring,
  2519. struct radeon_semaphore *semaphore,
  2520. bool emit_wait)
  2521. {
  2522. uint64_t addr = semaphore->gpu_addr;
  2523. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2524. if (rdev->family < CHIP_CAYMAN)
  2525. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2526. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2527. radeon_ring_write(ring, lower_32_bits(addr));
  2528. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2529. /* PFP_SYNC_ME packet only exists on 7xx+ */
  2530. if (emit_wait && (rdev->family >= CHIP_RV770)) {
  2531. /* Prevent the PFP from running ahead of the semaphore wait */
  2532. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2533. radeon_ring_write(ring, 0x0);
  2534. }
  2535. return true;
  2536. }
  2537. /**
  2538. * r600_copy_cpdma - copy pages using the CP DMA engine
  2539. *
  2540. * @rdev: radeon_device pointer
  2541. * @src_offset: src GPU address
  2542. * @dst_offset: dst GPU address
  2543. * @num_gpu_pages: number of GPU pages to xfer
  2544. * @fence: radeon fence object
  2545. *
  2546. * Copy GPU paging using the CP DMA engine (r6xx+).
  2547. * Used by the radeon ttm implementation to move pages if
  2548. * registered as the asic copy callback.
  2549. */
  2550. int r600_copy_cpdma(struct radeon_device *rdev,
  2551. uint64_t src_offset, uint64_t dst_offset,
  2552. unsigned num_gpu_pages,
  2553. struct radeon_fence **fence)
  2554. {
  2555. struct radeon_semaphore *sem = NULL;
  2556. int ring_index = rdev->asic->copy.blit_ring_index;
  2557. struct radeon_ring *ring = &rdev->ring[ring_index];
  2558. u32 size_in_bytes, cur_size_in_bytes, tmp;
  2559. int i, num_loops;
  2560. int r = 0;
  2561. r = radeon_semaphore_create(rdev, &sem);
  2562. if (r) {
  2563. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2564. return r;
  2565. }
  2566. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  2567. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  2568. r = radeon_ring_lock(rdev, ring, num_loops * 6 + 24);
  2569. if (r) {
  2570. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2571. radeon_semaphore_free(rdev, &sem, NULL);
  2572. return r;
  2573. }
  2574. radeon_semaphore_sync_to(sem, *fence);
  2575. radeon_semaphore_sync_rings(rdev, sem, ring->idx);
  2576. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2577. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2578. radeon_ring_write(ring, WAIT_3D_IDLE_bit);
  2579. for (i = 0; i < num_loops; i++) {
  2580. cur_size_in_bytes = size_in_bytes;
  2581. if (cur_size_in_bytes > 0x1fffff)
  2582. cur_size_in_bytes = 0x1fffff;
  2583. size_in_bytes -= cur_size_in_bytes;
  2584. tmp = upper_32_bits(src_offset) & 0xff;
  2585. if (size_in_bytes == 0)
  2586. tmp |= PACKET3_CP_DMA_CP_SYNC;
  2587. radeon_ring_write(ring, PACKET3(PACKET3_CP_DMA, 4));
  2588. radeon_ring_write(ring, lower_32_bits(src_offset));
  2589. radeon_ring_write(ring, tmp);
  2590. radeon_ring_write(ring, lower_32_bits(dst_offset));
  2591. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xff);
  2592. radeon_ring_write(ring, cur_size_in_bytes);
  2593. src_offset += cur_size_in_bytes;
  2594. dst_offset += cur_size_in_bytes;
  2595. }
  2596. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2597. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2598. radeon_ring_write(ring, WAIT_CP_DMA_IDLE_bit);
  2599. r = radeon_fence_emit(rdev, fence, ring->idx);
  2600. if (r) {
  2601. radeon_ring_unlock_undo(rdev, ring);
  2602. radeon_semaphore_free(rdev, &sem, NULL);
  2603. return r;
  2604. }
  2605. radeon_ring_unlock_commit(rdev, ring, false);
  2606. radeon_semaphore_free(rdev, &sem, *fence);
  2607. return r;
  2608. }
  2609. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2610. uint32_t tiling_flags, uint32_t pitch,
  2611. uint32_t offset, uint32_t obj_size)
  2612. {
  2613. /* FIXME: implement */
  2614. return 0;
  2615. }
  2616. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2617. {
  2618. /* FIXME: implement */
  2619. }
  2620. static int r600_startup(struct radeon_device *rdev)
  2621. {
  2622. struct radeon_ring *ring;
  2623. int r;
  2624. /* enable pcie gen2 link */
  2625. r600_pcie_gen2_enable(rdev);
  2626. /* scratch needs to be initialized before MC */
  2627. r = r600_vram_scratch_init(rdev);
  2628. if (r)
  2629. return r;
  2630. r600_mc_program(rdev);
  2631. if (rdev->flags & RADEON_IS_AGP) {
  2632. r600_agp_enable(rdev);
  2633. } else {
  2634. r = r600_pcie_gart_enable(rdev);
  2635. if (r)
  2636. return r;
  2637. }
  2638. r600_gpu_init(rdev);
  2639. /* allocate wb buffer */
  2640. r = radeon_wb_init(rdev);
  2641. if (r)
  2642. return r;
  2643. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2644. if (r) {
  2645. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2646. return r;
  2647. }
  2648. /* Enable IRQ */
  2649. if (!rdev->irq.installed) {
  2650. r = radeon_irq_kms_init(rdev);
  2651. if (r)
  2652. return r;
  2653. }
  2654. r = r600_irq_init(rdev);
  2655. if (r) {
  2656. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2657. radeon_irq_kms_fini(rdev);
  2658. return r;
  2659. }
  2660. r600_irq_set(rdev);
  2661. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2662. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2663. RADEON_CP_PACKET2);
  2664. if (r)
  2665. return r;
  2666. r = r600_cp_load_microcode(rdev);
  2667. if (r)
  2668. return r;
  2669. r = r600_cp_resume(rdev);
  2670. if (r)
  2671. return r;
  2672. r = radeon_ib_pool_init(rdev);
  2673. if (r) {
  2674. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2675. return r;
  2676. }
  2677. r = r600_audio_init(rdev);
  2678. if (r) {
  2679. DRM_ERROR("radeon: audio init failed\n");
  2680. return r;
  2681. }
  2682. return 0;
  2683. }
  2684. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2685. {
  2686. uint32_t temp;
  2687. temp = RREG32(CONFIG_CNTL);
  2688. if (state == false) {
  2689. temp &= ~(1<<0);
  2690. temp |= (1<<1);
  2691. } else {
  2692. temp &= ~(1<<1);
  2693. }
  2694. WREG32(CONFIG_CNTL, temp);
  2695. }
  2696. int r600_resume(struct radeon_device *rdev)
  2697. {
  2698. int r;
  2699. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2700. * posting will perform necessary task to bring back GPU into good
  2701. * shape.
  2702. */
  2703. /* post card */
  2704. atom_asic_init(rdev->mode_info.atom_context);
  2705. if (rdev->pm.pm_method == PM_METHOD_DPM)
  2706. radeon_pm_resume(rdev);
  2707. rdev->accel_working = true;
  2708. r = r600_startup(rdev);
  2709. if (r) {
  2710. DRM_ERROR("r600 startup failed on resume\n");
  2711. rdev->accel_working = false;
  2712. return r;
  2713. }
  2714. return r;
  2715. }
  2716. int r600_suspend(struct radeon_device *rdev)
  2717. {
  2718. radeon_pm_suspend(rdev);
  2719. r600_audio_fini(rdev);
  2720. r600_cp_stop(rdev);
  2721. r600_irq_suspend(rdev);
  2722. radeon_wb_disable(rdev);
  2723. r600_pcie_gart_disable(rdev);
  2724. return 0;
  2725. }
  2726. /* Plan is to move initialization in that function and use
  2727. * helper function so that radeon_device_init pretty much
  2728. * do nothing more than calling asic specific function. This
  2729. * should also allow to remove a bunch of callback function
  2730. * like vram_info.
  2731. */
  2732. int r600_init(struct radeon_device *rdev)
  2733. {
  2734. int r;
  2735. if (r600_debugfs_mc_info_init(rdev)) {
  2736. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2737. }
  2738. /* Read BIOS */
  2739. if (!radeon_get_bios(rdev)) {
  2740. if (ASIC_IS_AVIVO(rdev))
  2741. return -EINVAL;
  2742. }
  2743. /* Must be an ATOMBIOS */
  2744. if (!rdev->is_atom_bios) {
  2745. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2746. return -EINVAL;
  2747. }
  2748. r = radeon_atombios_init(rdev);
  2749. if (r)
  2750. return r;
  2751. /* Post card if necessary */
  2752. if (!radeon_card_posted(rdev)) {
  2753. if (!rdev->bios) {
  2754. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2755. return -EINVAL;
  2756. }
  2757. DRM_INFO("GPU not posted. posting now...\n");
  2758. atom_asic_init(rdev->mode_info.atom_context);
  2759. }
  2760. /* Initialize scratch registers */
  2761. r600_scratch_init(rdev);
  2762. /* Initialize surface registers */
  2763. radeon_surface_init(rdev);
  2764. /* Initialize clocks */
  2765. radeon_get_clock_info(rdev->ddev);
  2766. /* Fence driver */
  2767. r = radeon_fence_driver_init(rdev);
  2768. if (r)
  2769. return r;
  2770. if (rdev->flags & RADEON_IS_AGP) {
  2771. r = radeon_agp_init(rdev);
  2772. if (r)
  2773. radeon_agp_disable(rdev);
  2774. }
  2775. r = r600_mc_init(rdev);
  2776. if (r)
  2777. return r;
  2778. /* Memory manager */
  2779. r = radeon_bo_init(rdev);
  2780. if (r)
  2781. return r;
  2782. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2783. r = r600_init_microcode(rdev);
  2784. if (r) {
  2785. DRM_ERROR("Failed to load firmware!\n");
  2786. return r;
  2787. }
  2788. }
  2789. /* Initialize power management */
  2790. radeon_pm_init(rdev);
  2791. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  2792. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  2793. rdev->ih.ring_obj = NULL;
  2794. r600_ih_ring_init(rdev, 64 * 1024);
  2795. r = r600_pcie_gart_init(rdev);
  2796. if (r)
  2797. return r;
  2798. rdev->accel_working = true;
  2799. r = r600_startup(rdev);
  2800. if (r) {
  2801. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2802. r600_cp_fini(rdev);
  2803. r600_irq_fini(rdev);
  2804. radeon_wb_fini(rdev);
  2805. radeon_ib_pool_fini(rdev);
  2806. radeon_irq_kms_fini(rdev);
  2807. r600_pcie_gart_fini(rdev);
  2808. rdev->accel_working = false;
  2809. }
  2810. return 0;
  2811. }
  2812. void r600_fini(struct radeon_device *rdev)
  2813. {
  2814. radeon_pm_fini(rdev);
  2815. r600_audio_fini(rdev);
  2816. r600_cp_fini(rdev);
  2817. r600_irq_fini(rdev);
  2818. radeon_wb_fini(rdev);
  2819. radeon_ib_pool_fini(rdev);
  2820. radeon_irq_kms_fini(rdev);
  2821. r600_pcie_gart_fini(rdev);
  2822. r600_vram_scratch_fini(rdev);
  2823. radeon_agp_fini(rdev);
  2824. radeon_gem_fini(rdev);
  2825. radeon_fence_driver_fini(rdev);
  2826. radeon_bo_fini(rdev);
  2827. radeon_atombios_fini(rdev);
  2828. kfree(rdev->bios);
  2829. rdev->bios = NULL;
  2830. }
  2831. /*
  2832. * CS stuff
  2833. */
  2834. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2835. {
  2836. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2837. u32 next_rptr;
  2838. if (ring->rptr_save_reg) {
  2839. next_rptr = ring->wptr + 3 + 4;
  2840. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2841. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2842. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2843. radeon_ring_write(ring, next_rptr);
  2844. } else if (rdev->wb.enabled) {
  2845. next_rptr = ring->wptr + 5 + 4;
  2846. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  2847. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2848. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  2849. radeon_ring_write(ring, next_rptr);
  2850. radeon_ring_write(ring, 0);
  2851. }
  2852. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  2853. radeon_ring_write(ring,
  2854. #ifdef __BIG_ENDIAN
  2855. (2 << 0) |
  2856. #endif
  2857. (ib->gpu_addr & 0xFFFFFFFC));
  2858. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  2859. radeon_ring_write(ring, ib->length_dw);
  2860. }
  2861. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2862. {
  2863. struct radeon_ib ib;
  2864. uint32_t scratch;
  2865. uint32_t tmp = 0;
  2866. unsigned i;
  2867. int r;
  2868. r = radeon_scratch_get(rdev, &scratch);
  2869. if (r) {
  2870. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2871. return r;
  2872. }
  2873. WREG32(scratch, 0xCAFEDEAD);
  2874. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2875. if (r) {
  2876. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2877. goto free_scratch;
  2878. }
  2879. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  2880. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2881. ib.ptr[2] = 0xDEADBEEF;
  2882. ib.length_dw = 3;
  2883. r = radeon_ib_schedule(rdev, &ib, NULL, false);
  2884. if (r) {
  2885. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2886. goto free_ib;
  2887. }
  2888. r = radeon_fence_wait(ib.fence, false);
  2889. if (r) {
  2890. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2891. goto free_ib;
  2892. }
  2893. for (i = 0; i < rdev->usec_timeout; i++) {
  2894. tmp = RREG32(scratch);
  2895. if (tmp == 0xDEADBEEF)
  2896. break;
  2897. DRM_UDELAY(1);
  2898. }
  2899. if (i < rdev->usec_timeout) {
  2900. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2901. } else {
  2902. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2903. scratch, tmp);
  2904. r = -EINVAL;
  2905. }
  2906. free_ib:
  2907. radeon_ib_free(rdev, &ib);
  2908. free_scratch:
  2909. radeon_scratch_free(rdev, scratch);
  2910. return r;
  2911. }
  2912. /*
  2913. * Interrupts
  2914. *
  2915. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2916. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2917. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2918. * and host consumes. As the host irq handler processes interrupts, it
  2919. * increments the rptr. When the rptr catches up with the wptr, all the
  2920. * current interrupts have been processed.
  2921. */
  2922. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2923. {
  2924. u32 rb_bufsz;
  2925. /* Align ring size */
  2926. rb_bufsz = order_base_2(ring_size / 4);
  2927. ring_size = (1 << rb_bufsz) * 4;
  2928. rdev->ih.ring_size = ring_size;
  2929. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2930. rdev->ih.rptr = 0;
  2931. }
  2932. int r600_ih_ring_alloc(struct radeon_device *rdev)
  2933. {
  2934. int r;
  2935. /* Allocate ring buffer */
  2936. if (rdev->ih.ring_obj == NULL) {
  2937. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  2938. PAGE_SIZE, true,
  2939. RADEON_GEM_DOMAIN_GTT, 0,
  2940. NULL, &rdev->ih.ring_obj);
  2941. if (r) {
  2942. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2943. return r;
  2944. }
  2945. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2946. if (unlikely(r != 0))
  2947. return r;
  2948. r = radeon_bo_pin(rdev->ih.ring_obj,
  2949. RADEON_GEM_DOMAIN_GTT,
  2950. &rdev->ih.gpu_addr);
  2951. if (r) {
  2952. radeon_bo_unreserve(rdev->ih.ring_obj);
  2953. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2954. return r;
  2955. }
  2956. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2957. (void **)&rdev->ih.ring);
  2958. radeon_bo_unreserve(rdev->ih.ring_obj);
  2959. if (r) {
  2960. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2961. return r;
  2962. }
  2963. }
  2964. return 0;
  2965. }
  2966. void r600_ih_ring_fini(struct radeon_device *rdev)
  2967. {
  2968. int r;
  2969. if (rdev->ih.ring_obj) {
  2970. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2971. if (likely(r == 0)) {
  2972. radeon_bo_kunmap(rdev->ih.ring_obj);
  2973. radeon_bo_unpin(rdev->ih.ring_obj);
  2974. radeon_bo_unreserve(rdev->ih.ring_obj);
  2975. }
  2976. radeon_bo_unref(&rdev->ih.ring_obj);
  2977. rdev->ih.ring = NULL;
  2978. rdev->ih.ring_obj = NULL;
  2979. }
  2980. }
  2981. void r600_rlc_stop(struct radeon_device *rdev)
  2982. {
  2983. if ((rdev->family >= CHIP_RV770) &&
  2984. (rdev->family <= CHIP_RV740)) {
  2985. /* r7xx asics need to soft reset RLC before halting */
  2986. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2987. RREG32(SRBM_SOFT_RESET);
  2988. mdelay(15);
  2989. WREG32(SRBM_SOFT_RESET, 0);
  2990. RREG32(SRBM_SOFT_RESET);
  2991. }
  2992. WREG32(RLC_CNTL, 0);
  2993. }
  2994. static void r600_rlc_start(struct radeon_device *rdev)
  2995. {
  2996. WREG32(RLC_CNTL, RLC_ENABLE);
  2997. }
  2998. static int r600_rlc_resume(struct radeon_device *rdev)
  2999. {
  3000. u32 i;
  3001. const __be32 *fw_data;
  3002. if (!rdev->rlc_fw)
  3003. return -EINVAL;
  3004. r600_rlc_stop(rdev);
  3005. WREG32(RLC_HB_CNTL, 0);
  3006. WREG32(RLC_HB_BASE, 0);
  3007. WREG32(RLC_HB_RPTR, 0);
  3008. WREG32(RLC_HB_WPTR, 0);
  3009. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3010. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3011. WREG32(RLC_MC_CNTL, 0);
  3012. WREG32(RLC_UCODE_CNTL, 0);
  3013. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3014. if (rdev->family >= CHIP_RV770) {
  3015. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3016. WREG32(RLC_UCODE_ADDR, i);
  3017. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3018. }
  3019. } else {
  3020. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3021. WREG32(RLC_UCODE_ADDR, i);
  3022. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3023. }
  3024. }
  3025. WREG32(RLC_UCODE_ADDR, 0);
  3026. r600_rlc_start(rdev);
  3027. return 0;
  3028. }
  3029. static void r600_enable_interrupts(struct radeon_device *rdev)
  3030. {
  3031. u32 ih_cntl = RREG32(IH_CNTL);
  3032. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3033. ih_cntl |= ENABLE_INTR;
  3034. ih_rb_cntl |= IH_RB_ENABLE;
  3035. WREG32(IH_CNTL, ih_cntl);
  3036. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3037. rdev->ih.enabled = true;
  3038. }
  3039. void r600_disable_interrupts(struct radeon_device *rdev)
  3040. {
  3041. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3042. u32 ih_cntl = RREG32(IH_CNTL);
  3043. ih_rb_cntl &= ~IH_RB_ENABLE;
  3044. ih_cntl &= ~ENABLE_INTR;
  3045. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3046. WREG32(IH_CNTL, ih_cntl);
  3047. /* set rptr, wptr to 0 */
  3048. WREG32(IH_RB_RPTR, 0);
  3049. WREG32(IH_RB_WPTR, 0);
  3050. rdev->ih.enabled = false;
  3051. rdev->ih.rptr = 0;
  3052. }
  3053. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3054. {
  3055. u32 tmp;
  3056. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3057. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3058. WREG32(DMA_CNTL, tmp);
  3059. WREG32(GRBM_INT_CNTL, 0);
  3060. WREG32(DxMODE_INT_MASK, 0);
  3061. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3062. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3063. if (ASIC_IS_DCE3(rdev)) {
  3064. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3065. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3066. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3067. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3068. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3069. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3070. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3071. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3072. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3073. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3074. if (ASIC_IS_DCE32(rdev)) {
  3075. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3076. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3077. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3078. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3079. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3080. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3081. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3082. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3083. } else {
  3084. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3085. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3086. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3087. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3088. }
  3089. } else {
  3090. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3091. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3092. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3093. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3094. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3095. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3096. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3097. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3098. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3099. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3100. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3101. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3102. }
  3103. }
  3104. int r600_irq_init(struct radeon_device *rdev)
  3105. {
  3106. int ret = 0;
  3107. int rb_bufsz;
  3108. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3109. /* allocate ring */
  3110. ret = r600_ih_ring_alloc(rdev);
  3111. if (ret)
  3112. return ret;
  3113. /* disable irqs */
  3114. r600_disable_interrupts(rdev);
  3115. /* init rlc */
  3116. if (rdev->family >= CHIP_CEDAR)
  3117. ret = evergreen_rlc_resume(rdev);
  3118. else
  3119. ret = r600_rlc_resume(rdev);
  3120. if (ret) {
  3121. r600_ih_ring_fini(rdev);
  3122. return ret;
  3123. }
  3124. /* setup interrupt control */
  3125. /* set dummy read address to ring address */
  3126. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3127. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3128. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3129. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3130. */
  3131. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3132. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3133. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3134. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3135. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3136. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  3137. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3138. IH_WPTR_OVERFLOW_CLEAR |
  3139. (rb_bufsz << 1));
  3140. if (rdev->wb.enabled)
  3141. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3142. /* set the writeback address whether it's enabled or not */
  3143. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3144. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3145. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3146. /* set rptr, wptr to 0 */
  3147. WREG32(IH_RB_RPTR, 0);
  3148. WREG32(IH_RB_WPTR, 0);
  3149. /* Default settings for IH_CNTL (disabled at first) */
  3150. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3151. /* RPTR_REARM only works if msi's are enabled */
  3152. if (rdev->msi_enabled)
  3153. ih_cntl |= RPTR_REARM;
  3154. WREG32(IH_CNTL, ih_cntl);
  3155. /* force the active interrupt state to all disabled */
  3156. if (rdev->family >= CHIP_CEDAR)
  3157. evergreen_disable_interrupt_state(rdev);
  3158. else
  3159. r600_disable_interrupt_state(rdev);
  3160. /* at this point everything should be setup correctly to enable master */
  3161. pci_set_master(rdev->pdev);
  3162. /* enable irqs */
  3163. r600_enable_interrupts(rdev);
  3164. return ret;
  3165. }
  3166. void r600_irq_suspend(struct radeon_device *rdev)
  3167. {
  3168. r600_irq_disable(rdev);
  3169. r600_rlc_stop(rdev);
  3170. }
  3171. void r600_irq_fini(struct radeon_device *rdev)
  3172. {
  3173. r600_irq_suspend(rdev);
  3174. r600_ih_ring_fini(rdev);
  3175. }
  3176. int r600_irq_set(struct radeon_device *rdev)
  3177. {
  3178. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3179. u32 mode_int = 0;
  3180. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3181. u32 grbm_int_cntl = 0;
  3182. u32 hdmi0, hdmi1;
  3183. u32 dma_cntl;
  3184. u32 thermal_int = 0;
  3185. if (!rdev->irq.installed) {
  3186. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3187. return -EINVAL;
  3188. }
  3189. /* don't enable anything if the ih is disabled */
  3190. if (!rdev->ih.enabled) {
  3191. r600_disable_interrupts(rdev);
  3192. /* force the active interrupt state to all disabled */
  3193. r600_disable_interrupt_state(rdev);
  3194. return 0;
  3195. }
  3196. if (ASIC_IS_DCE3(rdev)) {
  3197. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3198. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3199. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3200. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3201. if (ASIC_IS_DCE32(rdev)) {
  3202. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3203. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3204. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3205. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3206. } else {
  3207. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3208. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3209. }
  3210. } else {
  3211. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3212. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3213. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3214. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3215. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3216. }
  3217. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3218. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3219. thermal_int = RREG32(CG_THERMAL_INT) &
  3220. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3221. } else if (rdev->family >= CHIP_RV770) {
  3222. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3223. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3224. }
  3225. if (rdev->irq.dpm_thermal) {
  3226. DRM_DEBUG("dpm thermal\n");
  3227. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3228. }
  3229. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3230. DRM_DEBUG("r600_irq_set: sw int\n");
  3231. cp_int_cntl |= RB_INT_ENABLE;
  3232. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3233. }
  3234. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3235. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3236. dma_cntl |= TRAP_ENABLE;
  3237. }
  3238. if (rdev->irq.crtc_vblank_int[0] ||
  3239. atomic_read(&rdev->irq.pflip[0])) {
  3240. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3241. mode_int |= D1MODE_VBLANK_INT_MASK;
  3242. }
  3243. if (rdev->irq.crtc_vblank_int[1] ||
  3244. atomic_read(&rdev->irq.pflip[1])) {
  3245. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3246. mode_int |= D2MODE_VBLANK_INT_MASK;
  3247. }
  3248. if (rdev->irq.hpd[0]) {
  3249. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3250. hpd1 |= DC_HPDx_INT_EN;
  3251. }
  3252. if (rdev->irq.hpd[1]) {
  3253. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3254. hpd2 |= DC_HPDx_INT_EN;
  3255. }
  3256. if (rdev->irq.hpd[2]) {
  3257. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3258. hpd3 |= DC_HPDx_INT_EN;
  3259. }
  3260. if (rdev->irq.hpd[3]) {
  3261. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3262. hpd4 |= DC_HPDx_INT_EN;
  3263. }
  3264. if (rdev->irq.hpd[4]) {
  3265. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3266. hpd5 |= DC_HPDx_INT_EN;
  3267. }
  3268. if (rdev->irq.hpd[5]) {
  3269. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3270. hpd6 |= DC_HPDx_INT_EN;
  3271. }
  3272. if (rdev->irq.afmt[0]) {
  3273. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3274. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3275. }
  3276. if (rdev->irq.afmt[1]) {
  3277. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3278. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3279. }
  3280. WREG32(CP_INT_CNTL, cp_int_cntl);
  3281. WREG32(DMA_CNTL, dma_cntl);
  3282. WREG32(DxMODE_INT_MASK, mode_int);
  3283. WREG32(D1GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3284. WREG32(D2GRPH_INTERRUPT_CONTROL, DxGRPH_PFLIP_INT_MASK);
  3285. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3286. if (ASIC_IS_DCE3(rdev)) {
  3287. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3288. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3289. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3290. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3291. if (ASIC_IS_DCE32(rdev)) {
  3292. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3293. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3294. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3295. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3296. } else {
  3297. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3298. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3299. }
  3300. } else {
  3301. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3302. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3303. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3304. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3305. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3306. }
  3307. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3308. WREG32(CG_THERMAL_INT, thermal_int);
  3309. } else if (rdev->family >= CHIP_RV770) {
  3310. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3311. }
  3312. return 0;
  3313. }
  3314. static void r600_irq_ack(struct radeon_device *rdev)
  3315. {
  3316. u32 tmp;
  3317. if (ASIC_IS_DCE3(rdev)) {
  3318. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3319. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3320. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3321. if (ASIC_IS_DCE32(rdev)) {
  3322. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3323. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3324. } else {
  3325. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3326. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3327. }
  3328. } else {
  3329. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3330. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3331. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3332. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3333. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3334. }
  3335. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3336. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3337. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3338. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3339. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3340. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3341. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3342. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3343. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3344. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3345. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3346. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3347. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3348. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3349. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3350. if (ASIC_IS_DCE3(rdev)) {
  3351. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3352. tmp |= DC_HPDx_INT_ACK;
  3353. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3354. } else {
  3355. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3356. tmp |= DC_HPDx_INT_ACK;
  3357. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3358. }
  3359. }
  3360. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3361. if (ASIC_IS_DCE3(rdev)) {
  3362. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3363. tmp |= DC_HPDx_INT_ACK;
  3364. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3365. } else {
  3366. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3367. tmp |= DC_HPDx_INT_ACK;
  3368. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3369. }
  3370. }
  3371. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3372. if (ASIC_IS_DCE3(rdev)) {
  3373. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3374. tmp |= DC_HPDx_INT_ACK;
  3375. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3376. } else {
  3377. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3378. tmp |= DC_HPDx_INT_ACK;
  3379. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3380. }
  3381. }
  3382. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3383. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3384. tmp |= DC_HPDx_INT_ACK;
  3385. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3386. }
  3387. if (ASIC_IS_DCE32(rdev)) {
  3388. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3389. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3390. tmp |= DC_HPDx_INT_ACK;
  3391. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3392. }
  3393. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3394. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3395. tmp |= DC_HPDx_INT_ACK;
  3396. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3397. }
  3398. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3399. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3400. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3401. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3402. }
  3403. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3404. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3405. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3406. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3407. }
  3408. } else {
  3409. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3410. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3411. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3412. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3413. }
  3414. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3415. if (ASIC_IS_DCE3(rdev)) {
  3416. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3417. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3418. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3419. } else {
  3420. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3421. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3422. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3423. }
  3424. }
  3425. }
  3426. }
  3427. void r600_irq_disable(struct radeon_device *rdev)
  3428. {
  3429. r600_disable_interrupts(rdev);
  3430. /* Wait and acknowledge irq */
  3431. mdelay(1);
  3432. r600_irq_ack(rdev);
  3433. r600_disable_interrupt_state(rdev);
  3434. }
  3435. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3436. {
  3437. u32 wptr, tmp;
  3438. if (rdev->wb.enabled)
  3439. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3440. else
  3441. wptr = RREG32(IH_RB_WPTR);
  3442. if (wptr & RB_OVERFLOW) {
  3443. /* When a ring buffer overflow happen start parsing interrupt
  3444. * from the last not overwritten vector (wptr + 16). Hopefully
  3445. * this should allow us to catchup.
  3446. */
  3447. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3448. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3449. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3450. tmp = RREG32(IH_RB_CNTL);
  3451. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3452. WREG32(IH_RB_CNTL, tmp);
  3453. wptr &= ~RB_OVERFLOW;
  3454. }
  3455. return (wptr & rdev->ih.ptr_mask);
  3456. }
  3457. /* r600 IV Ring
  3458. * Each IV ring entry is 128 bits:
  3459. * [7:0] - interrupt source id
  3460. * [31:8] - reserved
  3461. * [59:32] - interrupt source data
  3462. * [127:60] - reserved
  3463. *
  3464. * The basic interrupt vector entries
  3465. * are decoded as follows:
  3466. * src_id src_data description
  3467. * 1 0 D1 Vblank
  3468. * 1 1 D1 Vline
  3469. * 5 0 D2 Vblank
  3470. * 5 1 D2 Vline
  3471. * 19 0 FP Hot plug detection A
  3472. * 19 1 FP Hot plug detection B
  3473. * 19 2 DAC A auto-detection
  3474. * 19 3 DAC B auto-detection
  3475. * 21 4 HDMI block A
  3476. * 21 5 HDMI block B
  3477. * 176 - CP_INT RB
  3478. * 177 - CP_INT IB1
  3479. * 178 - CP_INT IB2
  3480. * 181 - EOP Interrupt
  3481. * 233 - GUI Idle
  3482. *
  3483. * Note, these are based on r600 and may need to be
  3484. * adjusted or added to on newer asics
  3485. */
  3486. int r600_irq_process(struct radeon_device *rdev)
  3487. {
  3488. u32 wptr;
  3489. u32 rptr;
  3490. u32 src_id, src_data;
  3491. u32 ring_index;
  3492. bool queue_hotplug = false;
  3493. bool queue_hdmi = false;
  3494. bool queue_thermal = false;
  3495. if (!rdev->ih.enabled || rdev->shutdown)
  3496. return IRQ_NONE;
  3497. /* No MSIs, need a dummy read to flush PCI DMAs */
  3498. if (!rdev->msi_enabled)
  3499. RREG32(IH_RB_WPTR);
  3500. wptr = r600_get_ih_wptr(rdev);
  3501. restart_ih:
  3502. /* is somebody else already processing irqs? */
  3503. if (atomic_xchg(&rdev->ih.lock, 1))
  3504. return IRQ_NONE;
  3505. rptr = rdev->ih.rptr;
  3506. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3507. /* Order reading of wptr vs. reading of IH ring data */
  3508. rmb();
  3509. /* display interrupts */
  3510. r600_irq_ack(rdev);
  3511. while (rptr != wptr) {
  3512. /* wptr/rptr are in bytes! */
  3513. ring_index = rptr / 4;
  3514. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3515. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3516. switch (src_id) {
  3517. case 1: /* D1 vblank/vline */
  3518. switch (src_data) {
  3519. case 0: /* D1 vblank */
  3520. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3521. if (rdev->irq.crtc_vblank_int[0]) {
  3522. drm_handle_vblank(rdev->ddev, 0);
  3523. rdev->pm.vblank_sync = true;
  3524. wake_up(&rdev->irq.vblank_queue);
  3525. }
  3526. if (atomic_read(&rdev->irq.pflip[0]))
  3527. radeon_crtc_handle_vblank(rdev, 0);
  3528. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3529. DRM_DEBUG("IH: D1 vblank\n");
  3530. }
  3531. break;
  3532. case 1: /* D1 vline */
  3533. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3534. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3535. DRM_DEBUG("IH: D1 vline\n");
  3536. }
  3537. break;
  3538. default:
  3539. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3540. break;
  3541. }
  3542. break;
  3543. case 5: /* D2 vblank/vline */
  3544. switch (src_data) {
  3545. case 0: /* D2 vblank */
  3546. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3547. if (rdev->irq.crtc_vblank_int[1]) {
  3548. drm_handle_vblank(rdev->ddev, 1);
  3549. rdev->pm.vblank_sync = true;
  3550. wake_up(&rdev->irq.vblank_queue);
  3551. }
  3552. if (atomic_read(&rdev->irq.pflip[1]))
  3553. radeon_crtc_handle_vblank(rdev, 1);
  3554. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3555. DRM_DEBUG("IH: D2 vblank\n");
  3556. }
  3557. break;
  3558. case 1: /* D1 vline */
  3559. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3560. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3561. DRM_DEBUG("IH: D2 vline\n");
  3562. }
  3563. break;
  3564. default:
  3565. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3566. break;
  3567. }
  3568. break;
  3569. case 9: /* D1 pflip */
  3570. DRM_DEBUG("IH: D1 flip\n");
  3571. if (radeon_use_pflipirq > 0)
  3572. radeon_crtc_handle_flip(rdev, 0);
  3573. break;
  3574. case 11: /* D2 pflip */
  3575. DRM_DEBUG("IH: D2 flip\n");
  3576. if (radeon_use_pflipirq > 0)
  3577. radeon_crtc_handle_flip(rdev, 1);
  3578. break;
  3579. case 19: /* HPD/DAC hotplug */
  3580. switch (src_data) {
  3581. case 0:
  3582. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3583. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3584. queue_hotplug = true;
  3585. DRM_DEBUG("IH: HPD1\n");
  3586. }
  3587. break;
  3588. case 1:
  3589. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3590. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3591. queue_hotplug = true;
  3592. DRM_DEBUG("IH: HPD2\n");
  3593. }
  3594. break;
  3595. case 4:
  3596. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3597. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3598. queue_hotplug = true;
  3599. DRM_DEBUG("IH: HPD3\n");
  3600. }
  3601. break;
  3602. case 5:
  3603. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3604. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3605. queue_hotplug = true;
  3606. DRM_DEBUG("IH: HPD4\n");
  3607. }
  3608. break;
  3609. case 10:
  3610. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3611. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3612. queue_hotplug = true;
  3613. DRM_DEBUG("IH: HPD5\n");
  3614. }
  3615. break;
  3616. case 12:
  3617. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3618. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3619. queue_hotplug = true;
  3620. DRM_DEBUG("IH: HPD6\n");
  3621. }
  3622. break;
  3623. default:
  3624. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3625. break;
  3626. }
  3627. break;
  3628. case 21: /* hdmi */
  3629. switch (src_data) {
  3630. case 4:
  3631. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3632. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3633. queue_hdmi = true;
  3634. DRM_DEBUG("IH: HDMI0\n");
  3635. }
  3636. break;
  3637. case 5:
  3638. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3639. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3640. queue_hdmi = true;
  3641. DRM_DEBUG("IH: HDMI1\n");
  3642. }
  3643. break;
  3644. default:
  3645. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3646. break;
  3647. }
  3648. break;
  3649. case 124: /* UVD */
  3650. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  3651. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  3652. break;
  3653. case 176: /* CP_INT in ring buffer */
  3654. case 177: /* CP_INT in IB1 */
  3655. case 178: /* CP_INT in IB2 */
  3656. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  3657. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3658. break;
  3659. case 181: /* CP EOP event */
  3660. DRM_DEBUG("IH: CP EOP\n");
  3661. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3662. break;
  3663. case 224: /* DMA trap event */
  3664. DRM_DEBUG("IH: DMA trap\n");
  3665. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  3666. break;
  3667. case 230: /* thermal low to high */
  3668. DRM_DEBUG("IH: thermal low to high\n");
  3669. rdev->pm.dpm.thermal.high_to_low = false;
  3670. queue_thermal = true;
  3671. break;
  3672. case 231: /* thermal high to low */
  3673. DRM_DEBUG("IH: thermal high to low\n");
  3674. rdev->pm.dpm.thermal.high_to_low = true;
  3675. queue_thermal = true;
  3676. break;
  3677. case 233: /* GUI IDLE */
  3678. DRM_DEBUG("IH: GUI idle\n");
  3679. break;
  3680. default:
  3681. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3682. break;
  3683. }
  3684. /* wptr/rptr are in bytes! */
  3685. rptr += 16;
  3686. rptr &= rdev->ih.ptr_mask;
  3687. }
  3688. if (queue_hotplug)
  3689. schedule_work(&rdev->hotplug_work);
  3690. if (queue_hdmi)
  3691. schedule_work(&rdev->audio_work);
  3692. if (queue_thermal && rdev->pm.dpm_enabled)
  3693. schedule_work(&rdev->pm.dpm.thermal.work);
  3694. rdev->ih.rptr = rptr;
  3695. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3696. atomic_set(&rdev->ih.lock, 0);
  3697. /* make sure wptr hasn't changed while processing */
  3698. wptr = r600_get_ih_wptr(rdev);
  3699. if (wptr != rptr)
  3700. goto restart_ih;
  3701. return IRQ_HANDLED;
  3702. }
  3703. /*
  3704. * Debugfs info
  3705. */
  3706. #if defined(CONFIG_DEBUG_FS)
  3707. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  3708. {
  3709. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3710. struct drm_device *dev = node->minor->dev;
  3711. struct radeon_device *rdev = dev->dev_private;
  3712. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  3713. DREG32_SYS(m, rdev, VM_L2_STATUS);
  3714. return 0;
  3715. }
  3716. static struct drm_info_list r600_mc_info_list[] = {
  3717. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  3718. };
  3719. #endif
  3720. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  3721. {
  3722. #if defined(CONFIG_DEBUG_FS)
  3723. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  3724. #else
  3725. return 0;
  3726. #endif
  3727. }
  3728. /**
  3729. * r600_mmio_hdp_flush - flush Host Data Path cache via MMIO
  3730. * rdev: radeon device structure
  3731. *
  3732. * Some R6XX/R7XX don't seem to take into account HDP flushes performed
  3733. * through the ring buffer. This leads to corruption in rendering, see
  3734. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 . To avoid this, we
  3735. * directly perform the HDP flush by writing the register through MMIO.
  3736. */
  3737. void r600_mmio_hdp_flush(struct radeon_device *rdev)
  3738. {
  3739. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  3740. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  3741. * This seems to cause problems on some AGP cards. Just use the old
  3742. * method for them.
  3743. */
  3744. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  3745. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  3746. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3747. u32 tmp;
  3748. WREG32(HDP_DEBUG1, 0);
  3749. tmp = readl((void __iomem *)ptr);
  3750. } else
  3751. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  3752. }
  3753. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  3754. {
  3755. u32 link_width_cntl, mask;
  3756. if (rdev->flags & RADEON_IS_IGP)
  3757. return;
  3758. if (!(rdev->flags & RADEON_IS_PCIE))
  3759. return;
  3760. /* x2 cards have a special sequence */
  3761. if (ASIC_IS_X2(rdev))
  3762. return;
  3763. radeon_gui_idle(rdev);
  3764. switch (lanes) {
  3765. case 0:
  3766. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  3767. break;
  3768. case 1:
  3769. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  3770. break;
  3771. case 2:
  3772. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  3773. break;
  3774. case 4:
  3775. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  3776. break;
  3777. case 8:
  3778. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  3779. break;
  3780. case 12:
  3781. /* not actually supported */
  3782. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  3783. break;
  3784. case 16:
  3785. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  3786. break;
  3787. default:
  3788. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  3789. return;
  3790. }
  3791. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3792. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  3793. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  3794. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  3795. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  3796. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3797. }
  3798. int r600_get_pcie_lanes(struct radeon_device *rdev)
  3799. {
  3800. u32 link_width_cntl;
  3801. if (rdev->flags & RADEON_IS_IGP)
  3802. return 0;
  3803. if (!(rdev->flags & RADEON_IS_PCIE))
  3804. return 0;
  3805. /* x2 cards have a special sequence */
  3806. if (ASIC_IS_X2(rdev))
  3807. return 0;
  3808. radeon_gui_idle(rdev);
  3809. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  3810. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  3811. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  3812. return 1;
  3813. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  3814. return 2;
  3815. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  3816. return 4;
  3817. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  3818. return 8;
  3819. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  3820. /* not actually supported */
  3821. return 12;
  3822. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  3823. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  3824. default:
  3825. return 16;
  3826. }
  3827. }
  3828. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  3829. {
  3830. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  3831. u16 link_cntl2;
  3832. if (radeon_pcie_gen2 == 0)
  3833. return;
  3834. if (rdev->flags & RADEON_IS_IGP)
  3835. return;
  3836. if (!(rdev->flags & RADEON_IS_PCIE))
  3837. return;
  3838. /* x2 cards have a special sequence */
  3839. if (ASIC_IS_X2(rdev))
  3840. return;
  3841. /* only RV6xx+ chips are supported */
  3842. if (rdev->family <= CHIP_R600)
  3843. return;
  3844. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  3845. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  3846. return;
  3847. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3848. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  3849. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  3850. return;
  3851. }
  3852. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3853. /* 55 nm r6xx asics */
  3854. if ((rdev->family == CHIP_RV670) ||
  3855. (rdev->family == CHIP_RV620) ||
  3856. (rdev->family == CHIP_RV635)) {
  3857. /* advertise upconfig capability */
  3858. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3859. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3860. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3861. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3862. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  3863. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  3864. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  3865. LC_RECONFIG_ARC_MISSING_ESCAPE);
  3866. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  3867. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3868. } else {
  3869. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3870. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3871. }
  3872. }
  3873. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3874. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  3875. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3876. /* 55 nm r6xx asics */
  3877. if ((rdev->family == CHIP_RV670) ||
  3878. (rdev->family == CHIP_RV620) ||
  3879. (rdev->family == CHIP_RV635)) {
  3880. WREG32(MM_CFGREGS_CNTL, 0x8);
  3881. link_cntl2 = RREG32(0x4088);
  3882. WREG32(MM_CFGREGS_CNTL, 0);
  3883. /* not supported yet */
  3884. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  3885. return;
  3886. }
  3887. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  3888. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  3889. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  3890. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  3891. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  3892. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3893. tmp = RREG32(0x541c);
  3894. WREG32(0x541c, tmp | 0x8);
  3895. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  3896. link_cntl2 = RREG16(0x4088);
  3897. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  3898. link_cntl2 |= 0x2;
  3899. WREG16(0x4088, link_cntl2);
  3900. WREG32(MM_CFGREGS_CNTL, 0);
  3901. if ((rdev->family == CHIP_RV670) ||
  3902. (rdev->family == CHIP_RV620) ||
  3903. (rdev->family == CHIP_RV635)) {
  3904. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  3905. training_cntl &= ~LC_POINT_7_PLUS_EN;
  3906. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  3907. } else {
  3908. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3909. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3910. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3911. }
  3912. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  3913. speed_cntl |= LC_GEN2_EN_STRAP;
  3914. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  3915. } else {
  3916. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  3917. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3918. if (1)
  3919. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3920. else
  3921. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3922. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3923. }
  3924. }
  3925. /**
  3926. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  3927. *
  3928. * @rdev: radeon_device pointer
  3929. *
  3930. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  3931. * Returns the 64 bit clock counter snapshot.
  3932. */
  3933. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  3934. {
  3935. uint64_t clock;
  3936. mutex_lock(&rdev->gpu_clock_mutex);
  3937. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3938. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  3939. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3940. mutex_unlock(&rdev->gpu_clock_mutex);
  3941. return clock;
  3942. }