arm-ccn.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License version 2 as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * Copyright (C) 2014 ARM Limited
  12. */
  13. #include <linux/ctype.h>
  14. #include <linux/hrtimer.h>
  15. #include <linux/idr.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/perf_event.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/slab.h>
  22. #define CCN_NUM_XP_PORTS 2
  23. #define CCN_NUM_VCS 4
  24. #define CCN_NUM_REGIONS 256
  25. #define CCN_REGION_SIZE 0x10000
  26. #define CCN_ALL_OLY_ID 0xff00
  27. #define CCN_ALL_OLY_ID__OLY_ID__SHIFT 0
  28. #define CCN_ALL_OLY_ID__OLY_ID__MASK 0x1f
  29. #define CCN_ALL_OLY_ID__NODE_ID__SHIFT 8
  30. #define CCN_ALL_OLY_ID__NODE_ID__MASK 0x3f
  31. #define CCN_MN_ERRINT_STATUS 0x0008
  32. #define CCN_MN_ERRINT_STATUS__INTREQ__DESSERT 0x11
  33. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__ENABLE 0x02
  34. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLED 0x20
  35. #define CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE 0x22
  36. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_ENABLE 0x04
  37. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLED 0x40
  38. #define CCN_MN_ERRINT_STATUS__CORRECTED_ERRORS_DISABLE 0x44
  39. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE 0x08
  40. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED 0x80
  41. #define CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE 0x88
  42. #define CCN_MN_OLY_COMP_LIST_63_0 0x01e0
  43. #define CCN_MN_ERR_SIG_VAL_63_0 0x0300
  44. #define CCN_MN_ERR_SIG_VAL_63_0__DT (1 << 1)
  45. #define CCN_DT_ACTIVE_DSM 0x0000
  46. #define CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(n) ((n) * 8)
  47. #define CCN_DT_ACTIVE_DSM__DSM_ID__MASK 0xff
  48. #define CCN_DT_CTL 0x0028
  49. #define CCN_DT_CTL__DT_EN (1 << 0)
  50. #define CCN_DT_PMEVCNT(n) (0x0100 + (n) * 0x8)
  51. #define CCN_DT_PMCCNTR 0x0140
  52. #define CCN_DT_PMCCNTRSR 0x0190
  53. #define CCN_DT_PMOVSR 0x0198
  54. #define CCN_DT_PMOVSR_CLR 0x01a0
  55. #define CCN_DT_PMCR 0x01a8
  56. #define CCN_DT_PMCR__OVFL_INTR_EN (1 << 6)
  57. #define CCN_DT_PMCR__PMU_EN (1 << 0)
  58. #define CCN_DT_PMSR 0x01b0
  59. #define CCN_DT_PMSR_REQ 0x01b8
  60. #define CCN_DT_PMSR_CLR 0x01c0
  61. #define CCN_HNF_PMU_EVENT_SEL 0x0600
  62. #define CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  63. #define CCN_HNF_PMU_EVENT_SEL__ID__MASK 0xf
  64. #define CCN_XP_DT_CONFIG 0x0300
  65. #define CCN_XP_DT_CONFIG__DT_CFG__SHIFT(n) ((n) * 4)
  66. #define CCN_XP_DT_CONFIG__DT_CFG__MASK 0xf
  67. #define CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH 0x0
  68. #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT_0_OR_1 0x1
  69. #define CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(n) (0x2 + (n))
  70. #define CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(n) (0x4 + (n))
  71. #define CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(d, n) (0x8 + (d) * 4 + (n))
  72. #define CCN_XP_DT_INTERFACE_SEL 0x0308
  73. #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(n) (0 + (n) * 8)
  74. #define CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK 0x1
  75. #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(n) (1 + (n) * 8)
  76. #define CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK 0x1
  77. #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(n) (2 + (n) * 8)
  78. #define CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK 0x3
  79. #define CCN_XP_DT_CMP_VAL_L(n) (0x0310 + (n) * 0x40)
  80. #define CCN_XP_DT_CMP_VAL_H(n) (0x0318 + (n) * 0x40)
  81. #define CCN_XP_DT_CMP_MASK_L(n) (0x0320 + (n) * 0x40)
  82. #define CCN_XP_DT_CMP_MASK_H(n) (0x0328 + (n) * 0x40)
  83. #define CCN_XP_DT_CONTROL 0x0370
  84. #define CCN_XP_DT_CONTROL__DT_ENABLE (1 << 0)
  85. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(n) (12 + (n) * 4)
  86. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__MASK 0xf
  87. #define CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS 0xf
  88. #define CCN_XP_PMU_EVENT_SEL 0x0600
  89. #define CCN_XP_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 7)
  90. #define CCN_XP_PMU_EVENT_SEL__ID__MASK 0x3f
  91. #define CCN_SBAS_PMU_EVENT_SEL 0x0600
  92. #define CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  93. #define CCN_SBAS_PMU_EVENT_SEL__ID__MASK 0xf
  94. #define CCN_RNI_PMU_EVENT_SEL 0x0600
  95. #define CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(n) ((n) * 4)
  96. #define CCN_RNI_PMU_EVENT_SEL__ID__MASK 0xf
  97. #define CCN_TYPE_MN 0x01
  98. #define CCN_TYPE_DT 0x02
  99. #define CCN_TYPE_HNF 0x04
  100. #define CCN_TYPE_HNI 0x05
  101. #define CCN_TYPE_XP 0x08
  102. #define CCN_TYPE_SBSX 0x0c
  103. #define CCN_TYPE_SBAS 0x10
  104. #define CCN_TYPE_RNI_1P 0x14
  105. #define CCN_TYPE_RNI_2P 0x15
  106. #define CCN_TYPE_RNI_3P 0x16
  107. #define CCN_TYPE_RND_1P 0x18 /* RN-D = RN-I + DVM */
  108. #define CCN_TYPE_RND_2P 0x19
  109. #define CCN_TYPE_RND_3P 0x1a
  110. #define CCN_TYPE_CYCLES 0xff /* Pseudotype */
  111. #define CCN_EVENT_WATCHPOINT 0xfe /* Pseudoevent */
  112. #define CCN_NUM_PMU_EVENTS 4
  113. #define CCN_NUM_XP_WATCHPOINTS 2 /* See DT.dbg_id.num_watchpoints */
  114. #define CCN_NUM_PMU_EVENT_COUNTERS 8 /* See DT.dbg_id.num_pmucntr */
  115. #define CCN_IDX_PMU_CYCLE_COUNTER CCN_NUM_PMU_EVENT_COUNTERS
  116. #define CCN_NUM_PREDEFINED_MASKS 4
  117. #define CCN_IDX_MASK_ANY (CCN_NUM_PMU_EVENT_COUNTERS + 0)
  118. #define CCN_IDX_MASK_EXACT (CCN_NUM_PMU_EVENT_COUNTERS + 1)
  119. #define CCN_IDX_MASK_ORDER (CCN_NUM_PMU_EVENT_COUNTERS + 2)
  120. #define CCN_IDX_MASK_OPCODE (CCN_NUM_PMU_EVENT_COUNTERS + 3)
  121. struct arm_ccn_component {
  122. void __iomem *base;
  123. u32 type;
  124. DECLARE_BITMAP(pmu_events_mask, CCN_NUM_PMU_EVENTS);
  125. union {
  126. struct {
  127. DECLARE_BITMAP(dt_cmp_mask, CCN_NUM_XP_WATCHPOINTS);
  128. } xp;
  129. };
  130. };
  131. #define pmu_to_arm_ccn(_pmu) container_of(container_of(_pmu, \
  132. struct arm_ccn_dt, pmu), struct arm_ccn, dt)
  133. struct arm_ccn_dt {
  134. int id;
  135. void __iomem *base;
  136. spinlock_t config_lock;
  137. DECLARE_BITMAP(pmu_counters_mask, CCN_NUM_PMU_EVENT_COUNTERS + 1);
  138. struct {
  139. struct arm_ccn_component *source;
  140. struct perf_event *event;
  141. } pmu_counters[CCN_NUM_PMU_EVENT_COUNTERS + 1];
  142. struct {
  143. u64 l, h;
  144. } cmp_mask[CCN_NUM_PMU_EVENT_COUNTERS + CCN_NUM_PREDEFINED_MASKS];
  145. struct hrtimer hrtimer;
  146. struct pmu pmu;
  147. };
  148. struct arm_ccn {
  149. struct device *dev;
  150. void __iomem *base;
  151. unsigned irq_used:1;
  152. unsigned sbas_present:1;
  153. unsigned sbsx_present:1;
  154. int num_nodes;
  155. struct arm_ccn_component *node;
  156. int num_xps;
  157. struct arm_ccn_component *xp;
  158. struct arm_ccn_dt dt;
  159. };
  160. static int arm_ccn_node_to_xp(int node)
  161. {
  162. return node / CCN_NUM_XP_PORTS;
  163. }
  164. static int arm_ccn_node_to_xp_port(int node)
  165. {
  166. return node % CCN_NUM_XP_PORTS;
  167. }
  168. /*
  169. * Bit shifts and masks in these defines must be kept in sync with
  170. * arm_ccn_pmu_config_set() and CCN_FORMAT_ATTRs below!
  171. */
  172. #define CCN_CONFIG_NODE(_config) (((_config) >> 0) & 0xff)
  173. #define CCN_CONFIG_XP(_config) (((_config) >> 0) & 0xff)
  174. #define CCN_CONFIG_TYPE(_config) (((_config) >> 8) & 0xff)
  175. #define CCN_CONFIG_EVENT(_config) (((_config) >> 16) & 0xff)
  176. #define CCN_CONFIG_PORT(_config) (((_config) >> 24) & 0x3)
  177. #define CCN_CONFIG_VC(_config) (((_config) >> 26) & 0x7)
  178. #define CCN_CONFIG_DIR(_config) (((_config) >> 29) & 0x1)
  179. #define CCN_CONFIG_MASK(_config) (((_config) >> 30) & 0xf)
  180. static void arm_ccn_pmu_config_set(u64 *config, u32 node_xp, u32 type, u32 port)
  181. {
  182. *config &= ~((0xff << 0) | (0xff << 8) | (0xff << 24));
  183. *config |= (node_xp << 0) | (type << 8) | (port << 24);
  184. }
  185. static ssize_t arm_ccn_pmu_format_show(struct device *dev,
  186. struct device_attribute *attr, char *buf)
  187. {
  188. struct dev_ext_attribute *ea = container_of(attr,
  189. struct dev_ext_attribute, attr);
  190. return snprintf(buf, PAGE_SIZE, "%s\n", (char *)ea->var);
  191. }
  192. #define CCN_FORMAT_ATTR(_name, _config) \
  193. struct dev_ext_attribute arm_ccn_pmu_format_attr_##_name = \
  194. { __ATTR(_name, S_IRUGO, arm_ccn_pmu_format_show, \
  195. NULL), _config }
  196. static CCN_FORMAT_ATTR(node, "config:0-7");
  197. static CCN_FORMAT_ATTR(xp, "config:0-7");
  198. static CCN_FORMAT_ATTR(type, "config:8-15");
  199. static CCN_FORMAT_ATTR(event, "config:16-23");
  200. static CCN_FORMAT_ATTR(port, "config:24-25");
  201. static CCN_FORMAT_ATTR(vc, "config:26-28");
  202. static CCN_FORMAT_ATTR(dir, "config:29-29");
  203. static CCN_FORMAT_ATTR(mask, "config:30-33");
  204. static CCN_FORMAT_ATTR(cmp_l, "config1:0-62");
  205. static CCN_FORMAT_ATTR(cmp_h, "config2:0-59");
  206. static struct attribute *arm_ccn_pmu_format_attrs[] = {
  207. &arm_ccn_pmu_format_attr_node.attr.attr,
  208. &arm_ccn_pmu_format_attr_xp.attr.attr,
  209. &arm_ccn_pmu_format_attr_type.attr.attr,
  210. &arm_ccn_pmu_format_attr_event.attr.attr,
  211. &arm_ccn_pmu_format_attr_port.attr.attr,
  212. &arm_ccn_pmu_format_attr_vc.attr.attr,
  213. &arm_ccn_pmu_format_attr_dir.attr.attr,
  214. &arm_ccn_pmu_format_attr_mask.attr.attr,
  215. &arm_ccn_pmu_format_attr_cmp_l.attr.attr,
  216. &arm_ccn_pmu_format_attr_cmp_h.attr.attr,
  217. NULL
  218. };
  219. static struct attribute_group arm_ccn_pmu_format_attr_group = {
  220. .name = "format",
  221. .attrs = arm_ccn_pmu_format_attrs,
  222. };
  223. struct arm_ccn_pmu_event {
  224. struct device_attribute attr;
  225. u32 type;
  226. u32 event;
  227. int num_ports;
  228. int num_vcs;
  229. const char *def;
  230. int mask;
  231. };
  232. #define CCN_EVENT_ATTR(_name) \
  233. __ATTR(_name, S_IRUGO, arm_ccn_pmu_event_show, NULL)
  234. /*
  235. * Events defined in TRM for MN, HN-I and SBSX are actually watchpoints set on
  236. * their ports in XP they are connected to. For the sake of usability they are
  237. * explicitly defined here (and translated into a relevant watchpoint in
  238. * arm_ccn_pmu_event_init()) so the user can easily request them without deep
  239. * knowledge of the flit format.
  240. */
  241. #define CCN_EVENT_MN(_name, _def, _mask) { .attr = CCN_EVENT_ATTR(mn_##_name), \
  242. .type = CCN_TYPE_MN, .event = CCN_EVENT_WATCHPOINT, \
  243. .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, \
  244. .def = _def, .mask = _mask, }
  245. #define CCN_EVENT_HNI(_name, _def, _mask) { \
  246. .attr = CCN_EVENT_ATTR(hni_##_name), .type = CCN_TYPE_HNI, \
  247. .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
  248. .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
  249. #define CCN_EVENT_SBSX(_name, _def, _mask) { \
  250. .attr = CCN_EVENT_ATTR(sbsx_##_name), .type = CCN_TYPE_SBSX, \
  251. .event = CCN_EVENT_WATCHPOINT, .num_ports = CCN_NUM_XP_PORTS, \
  252. .num_vcs = CCN_NUM_VCS, .def = _def, .mask = _mask, }
  253. #define CCN_EVENT_HNF(_name, _event) { .attr = CCN_EVENT_ATTR(hnf_##_name), \
  254. .type = CCN_TYPE_HNF, .event = _event, }
  255. #define CCN_EVENT_XP(_name, _event) { .attr = CCN_EVENT_ATTR(xp_##_name), \
  256. .type = CCN_TYPE_XP, .event = _event, \
  257. .num_ports = CCN_NUM_XP_PORTS, .num_vcs = CCN_NUM_VCS, }
  258. /*
  259. * RN-I & RN-D (RN-D = RN-I + DVM) nodes have different type ID depending
  260. * on configuration. One of them is picked to represent the whole group,
  261. * as they all share the same event types.
  262. */
  263. #define CCN_EVENT_RNI(_name, _event) { .attr = CCN_EVENT_ATTR(rni_##_name), \
  264. .type = CCN_TYPE_RNI_3P, .event = _event, }
  265. #define CCN_EVENT_SBAS(_name, _event) { .attr = CCN_EVENT_ATTR(sbas_##_name), \
  266. .type = CCN_TYPE_SBAS, .event = _event, }
  267. #define CCN_EVENT_CYCLES(_name) { .attr = CCN_EVENT_ATTR(_name), \
  268. .type = CCN_TYPE_CYCLES }
  269. static ssize_t arm_ccn_pmu_event_show(struct device *dev,
  270. struct device_attribute *attr, char *buf)
  271. {
  272. struct arm_ccn_pmu_event *event = container_of(attr,
  273. struct arm_ccn_pmu_event, attr);
  274. ssize_t res;
  275. res = snprintf(buf, PAGE_SIZE, "type=0x%x", event->type);
  276. if (event->event)
  277. res += snprintf(buf + res, PAGE_SIZE - res, ",event=0x%x",
  278. event->event);
  279. if (event->def)
  280. res += snprintf(buf + res, PAGE_SIZE - res, ",%s",
  281. event->def);
  282. if (event->mask)
  283. res += snprintf(buf + res, PAGE_SIZE - res, ",mask=0x%x",
  284. event->mask);
  285. res += snprintf(buf + res, PAGE_SIZE - res, "\n");
  286. return res;
  287. }
  288. static umode_t arm_ccn_pmu_events_is_visible(struct kobject *kobj,
  289. struct attribute *attr, int index)
  290. {
  291. struct device *dev = kobj_to_dev(kobj);
  292. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  293. struct device_attribute *dev_attr = container_of(attr,
  294. struct device_attribute, attr);
  295. struct arm_ccn_pmu_event *event = container_of(dev_attr,
  296. struct arm_ccn_pmu_event, attr);
  297. if (event->type == CCN_TYPE_SBAS && !ccn->sbas_present)
  298. return 0;
  299. if (event->type == CCN_TYPE_SBSX && !ccn->sbsx_present)
  300. return 0;
  301. return attr->mode;
  302. }
  303. static struct arm_ccn_pmu_event arm_ccn_pmu_events[] = {
  304. CCN_EVENT_MN(eobarrier, "dir=0,vc=0,cmp_h=0x1c00", CCN_IDX_MASK_OPCODE),
  305. CCN_EVENT_MN(ecbarrier, "dir=0,vc=0,cmp_h=0x1e00", CCN_IDX_MASK_OPCODE),
  306. CCN_EVENT_MN(dvmop, "dir=0,vc=0,cmp_h=0x2800", CCN_IDX_MASK_OPCODE),
  307. CCN_EVENT_HNI(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
  308. CCN_EVENT_HNI(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
  309. CCN_EVENT_HNI(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
  310. CCN_EVENT_HNI(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
  311. CCN_EVENT_HNI(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
  312. CCN_IDX_MASK_ORDER),
  313. CCN_EVENT_SBSX(txdatflits, "dir=1,vc=3", CCN_IDX_MASK_ANY),
  314. CCN_EVENT_SBSX(rxdatflits, "dir=0,vc=3", CCN_IDX_MASK_ANY),
  315. CCN_EVENT_SBSX(txreqflits, "dir=1,vc=0", CCN_IDX_MASK_ANY),
  316. CCN_EVENT_SBSX(rxreqflits, "dir=0,vc=0", CCN_IDX_MASK_ANY),
  317. CCN_EVENT_SBSX(rxreqflits_order, "dir=0,vc=0,cmp_h=0x8000",
  318. CCN_IDX_MASK_ORDER),
  319. CCN_EVENT_HNF(cache_miss, 0x1),
  320. CCN_EVENT_HNF(l3_sf_cache_access, 0x02),
  321. CCN_EVENT_HNF(cache_fill, 0x3),
  322. CCN_EVENT_HNF(pocq_retry, 0x4),
  323. CCN_EVENT_HNF(pocq_reqs_recvd, 0x5),
  324. CCN_EVENT_HNF(sf_hit, 0x6),
  325. CCN_EVENT_HNF(sf_evictions, 0x7),
  326. CCN_EVENT_HNF(snoops_sent, 0x8),
  327. CCN_EVENT_HNF(snoops_broadcast, 0x9),
  328. CCN_EVENT_HNF(l3_eviction, 0xa),
  329. CCN_EVENT_HNF(l3_fill_invalid_way, 0xb),
  330. CCN_EVENT_HNF(mc_retries, 0xc),
  331. CCN_EVENT_HNF(mc_reqs, 0xd),
  332. CCN_EVENT_HNF(qos_hh_retry, 0xe),
  333. CCN_EVENT_RNI(rdata_beats_p0, 0x1),
  334. CCN_EVENT_RNI(rdata_beats_p1, 0x2),
  335. CCN_EVENT_RNI(rdata_beats_p2, 0x3),
  336. CCN_EVENT_RNI(rxdat_flits, 0x4),
  337. CCN_EVENT_RNI(txdat_flits, 0x5),
  338. CCN_EVENT_RNI(txreq_flits, 0x6),
  339. CCN_EVENT_RNI(txreq_flits_retried, 0x7),
  340. CCN_EVENT_RNI(rrt_full, 0x8),
  341. CCN_EVENT_RNI(wrt_full, 0x9),
  342. CCN_EVENT_RNI(txreq_flits_replayed, 0xa),
  343. CCN_EVENT_XP(upload_starvation, 0x1),
  344. CCN_EVENT_XP(download_starvation, 0x2),
  345. CCN_EVENT_XP(respin, 0x3),
  346. CCN_EVENT_XP(valid_flit, 0x4),
  347. CCN_EVENT_XP(watchpoint, CCN_EVENT_WATCHPOINT),
  348. CCN_EVENT_SBAS(rdata_beats_p0, 0x1),
  349. CCN_EVENT_SBAS(rxdat_flits, 0x4),
  350. CCN_EVENT_SBAS(txdat_flits, 0x5),
  351. CCN_EVENT_SBAS(txreq_flits, 0x6),
  352. CCN_EVENT_SBAS(txreq_flits_retried, 0x7),
  353. CCN_EVENT_SBAS(rrt_full, 0x8),
  354. CCN_EVENT_SBAS(wrt_full, 0x9),
  355. CCN_EVENT_SBAS(txreq_flits_replayed, 0xa),
  356. CCN_EVENT_CYCLES(cycles),
  357. };
  358. /* Populated in arm_ccn_init() */
  359. static struct attribute
  360. *arm_ccn_pmu_events_attrs[ARRAY_SIZE(arm_ccn_pmu_events) + 1];
  361. static struct attribute_group arm_ccn_pmu_events_attr_group = {
  362. .name = "events",
  363. .is_visible = arm_ccn_pmu_events_is_visible,
  364. .attrs = arm_ccn_pmu_events_attrs,
  365. };
  366. static u64 *arm_ccn_pmu_get_cmp_mask(struct arm_ccn *ccn, const char *name)
  367. {
  368. unsigned long i;
  369. if (WARN_ON(!name || !name[0] || !isxdigit(name[0]) || !name[1]))
  370. return NULL;
  371. i = isdigit(name[0]) ? name[0] - '0' : 0xa + tolower(name[0]) - 'a';
  372. switch (name[1]) {
  373. case 'l':
  374. return &ccn->dt.cmp_mask[i].l;
  375. case 'h':
  376. return &ccn->dt.cmp_mask[i].h;
  377. default:
  378. return NULL;
  379. }
  380. }
  381. static ssize_t arm_ccn_pmu_cmp_mask_show(struct device *dev,
  382. struct device_attribute *attr, char *buf)
  383. {
  384. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  385. u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
  386. return mask ? snprintf(buf, PAGE_SIZE, "0x%016llx\n", *mask) : -EINVAL;
  387. }
  388. static ssize_t arm_ccn_pmu_cmp_mask_store(struct device *dev,
  389. struct device_attribute *attr, const char *buf, size_t count)
  390. {
  391. struct arm_ccn *ccn = pmu_to_arm_ccn(dev_get_drvdata(dev));
  392. u64 *mask = arm_ccn_pmu_get_cmp_mask(ccn, attr->attr.name);
  393. int err = -EINVAL;
  394. if (mask)
  395. err = kstrtoull(buf, 0, mask);
  396. return err ? err : count;
  397. }
  398. #define CCN_CMP_MASK_ATTR(_name) \
  399. struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
  400. __ATTR(_name, S_IRUGO | S_IWUSR, \
  401. arm_ccn_pmu_cmp_mask_show, arm_ccn_pmu_cmp_mask_store)
  402. #define CCN_CMP_MASK_ATTR_RO(_name) \
  403. struct device_attribute arm_ccn_pmu_cmp_mask_attr_##_name = \
  404. __ATTR(_name, S_IRUGO, arm_ccn_pmu_cmp_mask_show, NULL)
  405. static CCN_CMP_MASK_ATTR(0l);
  406. static CCN_CMP_MASK_ATTR(0h);
  407. static CCN_CMP_MASK_ATTR(1l);
  408. static CCN_CMP_MASK_ATTR(1h);
  409. static CCN_CMP_MASK_ATTR(2l);
  410. static CCN_CMP_MASK_ATTR(2h);
  411. static CCN_CMP_MASK_ATTR(3l);
  412. static CCN_CMP_MASK_ATTR(3h);
  413. static CCN_CMP_MASK_ATTR(4l);
  414. static CCN_CMP_MASK_ATTR(4h);
  415. static CCN_CMP_MASK_ATTR(5l);
  416. static CCN_CMP_MASK_ATTR(5h);
  417. static CCN_CMP_MASK_ATTR(6l);
  418. static CCN_CMP_MASK_ATTR(6h);
  419. static CCN_CMP_MASK_ATTR(7l);
  420. static CCN_CMP_MASK_ATTR(7h);
  421. static CCN_CMP_MASK_ATTR_RO(8l);
  422. static CCN_CMP_MASK_ATTR_RO(8h);
  423. static CCN_CMP_MASK_ATTR_RO(9l);
  424. static CCN_CMP_MASK_ATTR_RO(9h);
  425. static CCN_CMP_MASK_ATTR_RO(al);
  426. static CCN_CMP_MASK_ATTR_RO(ah);
  427. static CCN_CMP_MASK_ATTR_RO(bl);
  428. static CCN_CMP_MASK_ATTR_RO(bh);
  429. static struct attribute *arm_ccn_pmu_cmp_mask_attrs[] = {
  430. &arm_ccn_pmu_cmp_mask_attr_0l.attr, &arm_ccn_pmu_cmp_mask_attr_0h.attr,
  431. &arm_ccn_pmu_cmp_mask_attr_1l.attr, &arm_ccn_pmu_cmp_mask_attr_1h.attr,
  432. &arm_ccn_pmu_cmp_mask_attr_2l.attr, &arm_ccn_pmu_cmp_mask_attr_2h.attr,
  433. &arm_ccn_pmu_cmp_mask_attr_3l.attr, &arm_ccn_pmu_cmp_mask_attr_3h.attr,
  434. &arm_ccn_pmu_cmp_mask_attr_4l.attr, &arm_ccn_pmu_cmp_mask_attr_4h.attr,
  435. &arm_ccn_pmu_cmp_mask_attr_5l.attr, &arm_ccn_pmu_cmp_mask_attr_5h.attr,
  436. &arm_ccn_pmu_cmp_mask_attr_6l.attr, &arm_ccn_pmu_cmp_mask_attr_6h.attr,
  437. &arm_ccn_pmu_cmp_mask_attr_7l.attr, &arm_ccn_pmu_cmp_mask_attr_7h.attr,
  438. &arm_ccn_pmu_cmp_mask_attr_8l.attr, &arm_ccn_pmu_cmp_mask_attr_8h.attr,
  439. &arm_ccn_pmu_cmp_mask_attr_9l.attr, &arm_ccn_pmu_cmp_mask_attr_9h.attr,
  440. &arm_ccn_pmu_cmp_mask_attr_al.attr, &arm_ccn_pmu_cmp_mask_attr_ah.attr,
  441. &arm_ccn_pmu_cmp_mask_attr_bl.attr, &arm_ccn_pmu_cmp_mask_attr_bh.attr,
  442. NULL
  443. };
  444. static struct attribute_group arm_ccn_pmu_cmp_mask_attr_group = {
  445. .name = "cmp_mask",
  446. .attrs = arm_ccn_pmu_cmp_mask_attrs,
  447. };
  448. /*
  449. * Default poll period is 10ms, which is way over the top anyway,
  450. * as in the worst case scenario (an event every cycle), with 1GHz
  451. * clocked bus, the smallest, 32 bit counter will overflow in
  452. * more than 4s.
  453. */
  454. static unsigned int arm_ccn_pmu_poll_period_us = 10000;
  455. module_param_named(pmu_poll_period_us, arm_ccn_pmu_poll_period_us, uint,
  456. S_IRUGO | S_IWUSR);
  457. static ktime_t arm_ccn_pmu_timer_period(void)
  458. {
  459. return ns_to_ktime((u64)arm_ccn_pmu_poll_period_us * 1000);
  460. }
  461. static const struct attribute_group *arm_ccn_pmu_attr_groups[] = {
  462. &arm_ccn_pmu_events_attr_group,
  463. &arm_ccn_pmu_format_attr_group,
  464. &arm_ccn_pmu_cmp_mask_attr_group,
  465. NULL
  466. };
  467. static int arm_ccn_pmu_alloc_bit(unsigned long *bitmap, unsigned long size)
  468. {
  469. int bit;
  470. do {
  471. bit = find_first_zero_bit(bitmap, size);
  472. if (bit >= size)
  473. return -EAGAIN;
  474. } while (test_and_set_bit(bit, bitmap));
  475. return bit;
  476. }
  477. /* All RN-I and RN-D nodes have identical PMUs */
  478. static int arm_ccn_pmu_type_eq(u32 a, u32 b)
  479. {
  480. if (a == b)
  481. return 1;
  482. switch (a) {
  483. case CCN_TYPE_RNI_1P:
  484. case CCN_TYPE_RNI_2P:
  485. case CCN_TYPE_RNI_3P:
  486. case CCN_TYPE_RND_1P:
  487. case CCN_TYPE_RND_2P:
  488. case CCN_TYPE_RND_3P:
  489. switch (b) {
  490. case CCN_TYPE_RNI_1P:
  491. case CCN_TYPE_RNI_2P:
  492. case CCN_TYPE_RNI_3P:
  493. case CCN_TYPE_RND_1P:
  494. case CCN_TYPE_RND_2P:
  495. case CCN_TYPE_RND_3P:
  496. return 1;
  497. }
  498. break;
  499. }
  500. return 0;
  501. }
  502. static int arm_ccn_pmu_event_init(struct perf_event *event)
  503. {
  504. struct arm_ccn *ccn;
  505. struct hw_perf_event *hw = &event->hw;
  506. u32 node_xp, type, event_id;
  507. int valid, bit;
  508. struct arm_ccn_component *source;
  509. int i;
  510. if (event->attr.type != event->pmu->type)
  511. return -ENOENT;
  512. ccn = pmu_to_arm_ccn(event->pmu);
  513. if (hw->sample_period) {
  514. dev_warn(ccn->dev, "Sampling not supported!\n");
  515. return -EOPNOTSUPP;
  516. }
  517. if (has_branch_stack(event) || event->attr.exclude_user ||
  518. event->attr.exclude_kernel || event->attr.exclude_hv ||
  519. event->attr.exclude_idle) {
  520. dev_warn(ccn->dev, "Can't exclude execution levels!\n");
  521. return -EOPNOTSUPP;
  522. }
  523. if (event->cpu < 0) {
  524. dev_warn(ccn->dev, "Can't provide per-task data!\n");
  525. return -EOPNOTSUPP;
  526. }
  527. node_xp = CCN_CONFIG_NODE(event->attr.config);
  528. type = CCN_CONFIG_TYPE(event->attr.config);
  529. event_id = CCN_CONFIG_EVENT(event->attr.config);
  530. /* Validate node/xp vs topology */
  531. switch (type) {
  532. case CCN_TYPE_XP:
  533. if (node_xp >= ccn->num_xps) {
  534. dev_warn(ccn->dev, "Invalid XP ID %d!\n", node_xp);
  535. return -EINVAL;
  536. }
  537. break;
  538. case CCN_TYPE_CYCLES:
  539. break;
  540. default:
  541. if (node_xp >= ccn->num_nodes) {
  542. dev_warn(ccn->dev, "Invalid node ID %d!\n", node_xp);
  543. return -EINVAL;
  544. }
  545. if (!arm_ccn_pmu_type_eq(type, ccn->node[node_xp].type)) {
  546. dev_warn(ccn->dev, "Invalid type 0x%x for node %d!\n",
  547. type, node_xp);
  548. return -EINVAL;
  549. }
  550. break;
  551. }
  552. /* Validate event ID vs available for the type */
  553. for (i = 0, valid = 0; i < ARRAY_SIZE(arm_ccn_pmu_events) && !valid;
  554. i++) {
  555. struct arm_ccn_pmu_event *e = &arm_ccn_pmu_events[i];
  556. u32 port = CCN_CONFIG_PORT(event->attr.config);
  557. u32 vc = CCN_CONFIG_VC(event->attr.config);
  558. if (!arm_ccn_pmu_type_eq(type, e->type))
  559. continue;
  560. if (event_id != e->event)
  561. continue;
  562. if (e->num_ports && port >= e->num_ports) {
  563. dev_warn(ccn->dev, "Invalid port %d for node/XP %d!\n",
  564. port, node_xp);
  565. return -EINVAL;
  566. }
  567. if (e->num_vcs && vc >= e->num_vcs) {
  568. dev_warn(ccn->dev, "Invalid vc %d for node/XP %d!\n",
  569. vc, node_xp);
  570. return -EINVAL;
  571. }
  572. valid = 1;
  573. }
  574. if (!valid) {
  575. dev_warn(ccn->dev, "Invalid event 0x%x for node/XP %d!\n",
  576. event_id, node_xp);
  577. return -EINVAL;
  578. }
  579. /* Watchpoint-based event for a node is actually set on XP */
  580. if (event_id == CCN_EVENT_WATCHPOINT && type != CCN_TYPE_XP) {
  581. u32 port;
  582. type = CCN_TYPE_XP;
  583. port = arm_ccn_node_to_xp_port(node_xp);
  584. node_xp = arm_ccn_node_to_xp(node_xp);
  585. arm_ccn_pmu_config_set(&event->attr.config,
  586. node_xp, type, port);
  587. }
  588. /* Allocate the cycle counter */
  589. if (type == CCN_TYPE_CYCLES) {
  590. if (test_and_set_bit(CCN_IDX_PMU_CYCLE_COUNTER,
  591. ccn->dt.pmu_counters_mask))
  592. return -EAGAIN;
  593. hw->idx = CCN_IDX_PMU_CYCLE_COUNTER;
  594. ccn->dt.pmu_counters[CCN_IDX_PMU_CYCLE_COUNTER].event = event;
  595. return 0;
  596. }
  597. /* Allocate an event counter */
  598. hw->idx = arm_ccn_pmu_alloc_bit(ccn->dt.pmu_counters_mask,
  599. CCN_NUM_PMU_EVENT_COUNTERS);
  600. if (hw->idx < 0) {
  601. dev_warn(ccn->dev, "No more counters available!\n");
  602. return -EAGAIN;
  603. }
  604. if (type == CCN_TYPE_XP)
  605. source = &ccn->xp[node_xp];
  606. else
  607. source = &ccn->node[node_xp];
  608. ccn->dt.pmu_counters[hw->idx].source = source;
  609. /* Allocate an event source or a watchpoint */
  610. if (type == CCN_TYPE_XP && event_id == CCN_EVENT_WATCHPOINT)
  611. bit = arm_ccn_pmu_alloc_bit(source->xp.dt_cmp_mask,
  612. CCN_NUM_XP_WATCHPOINTS);
  613. else
  614. bit = arm_ccn_pmu_alloc_bit(source->pmu_events_mask,
  615. CCN_NUM_PMU_EVENTS);
  616. if (bit < 0) {
  617. dev_warn(ccn->dev, "No more event sources/watchpoints on node/XP %d!\n",
  618. node_xp);
  619. clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
  620. return -EAGAIN;
  621. }
  622. hw->config_base = bit;
  623. ccn->dt.pmu_counters[hw->idx].event = event;
  624. return 0;
  625. }
  626. static void arm_ccn_pmu_event_free(struct perf_event *event)
  627. {
  628. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  629. struct hw_perf_event *hw = &event->hw;
  630. if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER) {
  631. clear_bit(CCN_IDX_PMU_CYCLE_COUNTER, ccn->dt.pmu_counters_mask);
  632. } else {
  633. struct arm_ccn_component *source =
  634. ccn->dt.pmu_counters[hw->idx].source;
  635. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP &&
  636. CCN_CONFIG_EVENT(event->attr.config) ==
  637. CCN_EVENT_WATCHPOINT)
  638. clear_bit(hw->config_base, source->xp.dt_cmp_mask);
  639. else
  640. clear_bit(hw->config_base, source->pmu_events_mask);
  641. clear_bit(hw->idx, ccn->dt.pmu_counters_mask);
  642. }
  643. ccn->dt.pmu_counters[hw->idx].source = NULL;
  644. ccn->dt.pmu_counters[hw->idx].event = NULL;
  645. }
  646. static u64 arm_ccn_pmu_read_counter(struct arm_ccn *ccn, int idx)
  647. {
  648. u64 res;
  649. if (idx == CCN_IDX_PMU_CYCLE_COUNTER) {
  650. #ifdef readq
  651. res = readq(ccn->dt.base + CCN_DT_PMCCNTR);
  652. #else
  653. /* 40 bit counter, can do snapshot and read in two parts */
  654. writel(0x1, ccn->dt.base + CCN_DT_PMSR_REQ);
  655. while (!(readl(ccn->dt.base + CCN_DT_PMSR) & 0x1))
  656. ;
  657. writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
  658. res = readl(ccn->dt.base + CCN_DT_PMCCNTRSR + 4) & 0xff;
  659. res <<= 32;
  660. res |= readl(ccn->dt.base + CCN_DT_PMCCNTRSR);
  661. #endif
  662. } else {
  663. res = readl(ccn->dt.base + CCN_DT_PMEVCNT(idx));
  664. }
  665. return res;
  666. }
  667. static void arm_ccn_pmu_event_update(struct perf_event *event)
  668. {
  669. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  670. struct hw_perf_event *hw = &event->hw;
  671. u64 prev_count, new_count, mask;
  672. do {
  673. prev_count = local64_read(&hw->prev_count);
  674. new_count = arm_ccn_pmu_read_counter(ccn, hw->idx);
  675. } while (local64_xchg(&hw->prev_count, new_count) != prev_count);
  676. mask = (1LLU << (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER ? 40 : 32)) - 1;
  677. local64_add((new_count - prev_count) & mask, &event->count);
  678. }
  679. static void arm_ccn_pmu_xp_dt_config(struct perf_event *event, int enable)
  680. {
  681. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  682. struct hw_perf_event *hw = &event->hw;
  683. struct arm_ccn_component *xp;
  684. u32 val, dt_cfg;
  685. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
  686. xp = &ccn->xp[CCN_CONFIG_XP(event->attr.config)];
  687. else
  688. xp = &ccn->xp[arm_ccn_node_to_xp(
  689. CCN_CONFIG_NODE(event->attr.config))];
  690. if (enable)
  691. dt_cfg = hw->event_base;
  692. else
  693. dt_cfg = CCN_XP_DT_CONFIG__DT_CFG__PASS_THROUGH;
  694. spin_lock(&ccn->dt.config_lock);
  695. val = readl(xp->base + CCN_XP_DT_CONFIG);
  696. val &= ~(CCN_XP_DT_CONFIG__DT_CFG__MASK <<
  697. CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx));
  698. val |= dt_cfg << CCN_XP_DT_CONFIG__DT_CFG__SHIFT(hw->idx);
  699. writel(val, xp->base + CCN_XP_DT_CONFIG);
  700. spin_unlock(&ccn->dt.config_lock);
  701. }
  702. static void arm_ccn_pmu_event_start(struct perf_event *event, int flags)
  703. {
  704. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  705. struct hw_perf_event *hw = &event->hw;
  706. local64_set(&event->hw.prev_count,
  707. arm_ccn_pmu_read_counter(ccn, hw->idx));
  708. hw->state = 0;
  709. if (!ccn->irq_used)
  710. hrtimer_start(&ccn->dt.hrtimer, arm_ccn_pmu_timer_period(),
  711. HRTIMER_MODE_REL);
  712. /* Set the DT bus input, engaging the counter */
  713. arm_ccn_pmu_xp_dt_config(event, 1);
  714. }
  715. static void arm_ccn_pmu_event_stop(struct perf_event *event, int flags)
  716. {
  717. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  718. struct hw_perf_event *hw = &event->hw;
  719. u64 timeout;
  720. /* Disable counting, setting the DT bus to pass-through mode */
  721. arm_ccn_pmu_xp_dt_config(event, 0);
  722. if (!ccn->irq_used)
  723. hrtimer_cancel(&ccn->dt.hrtimer);
  724. /* Let the DT bus drain */
  725. timeout = arm_ccn_pmu_read_counter(ccn, CCN_IDX_PMU_CYCLE_COUNTER) +
  726. ccn->num_xps;
  727. while (arm_ccn_pmu_read_counter(ccn, CCN_IDX_PMU_CYCLE_COUNTER) <
  728. timeout)
  729. cpu_relax();
  730. if (flags & PERF_EF_UPDATE)
  731. arm_ccn_pmu_event_update(event);
  732. hw->state |= PERF_HES_STOPPED;
  733. }
  734. static void arm_ccn_pmu_xp_watchpoint_config(struct perf_event *event)
  735. {
  736. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  737. struct hw_perf_event *hw = &event->hw;
  738. struct arm_ccn_component *source =
  739. ccn->dt.pmu_counters[hw->idx].source;
  740. unsigned long wp = hw->config_base;
  741. u32 val;
  742. u64 cmp_l = event->attr.config1;
  743. u64 cmp_h = event->attr.config2;
  744. u64 mask_l = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].l;
  745. u64 mask_h = ccn->dt.cmp_mask[CCN_CONFIG_MASK(event->attr.config)].h;
  746. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__WATCHPOINT(wp);
  747. /* Direction (RX/TX), device (port) & virtual channel */
  748. val = readl(source->base + CCN_XP_DT_INTERFACE_SEL);
  749. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__MASK <<
  750. CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp));
  751. val |= CCN_CONFIG_DIR(event->attr.config) <<
  752. CCN_XP_DT_INTERFACE_SEL__DT_IO_SEL__SHIFT(wp);
  753. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__MASK <<
  754. CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp));
  755. val |= CCN_CONFIG_PORT(event->attr.config) <<
  756. CCN_XP_DT_INTERFACE_SEL__DT_DEV_SEL__SHIFT(wp);
  757. val &= ~(CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__MASK <<
  758. CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp));
  759. val |= CCN_CONFIG_VC(event->attr.config) <<
  760. CCN_XP_DT_INTERFACE_SEL__DT_VC_SEL__SHIFT(wp);
  761. writel(val, source->base + CCN_XP_DT_INTERFACE_SEL);
  762. /* Comparison values */
  763. writel(cmp_l & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_L(wp));
  764. writel((cmp_l >> 32) & 0xefffffff,
  765. source->base + CCN_XP_DT_CMP_VAL_L(wp) + 4);
  766. writel(cmp_h & 0xffffffff, source->base + CCN_XP_DT_CMP_VAL_H(wp));
  767. writel((cmp_h >> 32) & 0x0fffffff,
  768. source->base + CCN_XP_DT_CMP_VAL_H(wp) + 4);
  769. /* Mask */
  770. writel(mask_l & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_L(wp));
  771. writel((mask_l >> 32) & 0xefffffff,
  772. source->base + CCN_XP_DT_CMP_MASK_L(wp) + 4);
  773. writel(mask_h & 0xffffffff, source->base + CCN_XP_DT_CMP_MASK_H(wp));
  774. writel((mask_h >> 32) & 0x0fffffff,
  775. source->base + CCN_XP_DT_CMP_MASK_H(wp) + 4);
  776. }
  777. static void arm_ccn_pmu_xp_event_config(struct perf_event *event)
  778. {
  779. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  780. struct hw_perf_event *hw = &event->hw;
  781. struct arm_ccn_component *source =
  782. ccn->dt.pmu_counters[hw->idx].source;
  783. u32 val, id;
  784. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__XP_PMU_EVENT(hw->config_base);
  785. id = (CCN_CONFIG_VC(event->attr.config) << 4) |
  786. (CCN_CONFIG_PORT(event->attr.config) << 3) |
  787. (CCN_CONFIG_EVENT(event->attr.config) << 0);
  788. val = readl(source->base + CCN_XP_PMU_EVENT_SEL);
  789. val &= ~(CCN_XP_PMU_EVENT_SEL__ID__MASK <<
  790. CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
  791. val |= id << CCN_XP_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
  792. writel(val, source->base + CCN_XP_PMU_EVENT_SEL);
  793. }
  794. static void arm_ccn_pmu_node_event_config(struct perf_event *event)
  795. {
  796. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  797. struct hw_perf_event *hw = &event->hw;
  798. struct arm_ccn_component *source =
  799. ccn->dt.pmu_counters[hw->idx].source;
  800. u32 type = CCN_CONFIG_TYPE(event->attr.config);
  801. u32 val, port;
  802. port = arm_ccn_node_to_xp_port(CCN_CONFIG_NODE(event->attr.config));
  803. hw->event_base = CCN_XP_DT_CONFIG__DT_CFG__DEVICE_PMU_EVENT(port,
  804. hw->config_base);
  805. /* These *_event_sel regs should be identical, but let's make sure... */
  806. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL != CCN_SBAS_PMU_EVENT_SEL);
  807. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL != CCN_RNI_PMU_EVENT_SEL);
  808. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(1) !=
  809. CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1));
  810. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__SHIFT(1) !=
  811. CCN_RNI_PMU_EVENT_SEL__ID__SHIFT(1));
  812. BUILD_BUG_ON(CCN_HNF_PMU_EVENT_SEL__ID__MASK !=
  813. CCN_SBAS_PMU_EVENT_SEL__ID__MASK);
  814. BUILD_BUG_ON(CCN_SBAS_PMU_EVENT_SEL__ID__MASK !=
  815. CCN_RNI_PMU_EVENT_SEL__ID__MASK);
  816. if (WARN_ON(type != CCN_TYPE_HNF && type != CCN_TYPE_SBAS &&
  817. !arm_ccn_pmu_type_eq(type, CCN_TYPE_RNI_3P)))
  818. return;
  819. /* Set the event id for the pre-allocated counter */
  820. val = readl(source->base + CCN_HNF_PMU_EVENT_SEL);
  821. val &= ~(CCN_HNF_PMU_EVENT_SEL__ID__MASK <<
  822. CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base));
  823. val |= CCN_CONFIG_EVENT(event->attr.config) <<
  824. CCN_HNF_PMU_EVENT_SEL__ID__SHIFT(hw->config_base);
  825. writel(val, source->base + CCN_HNF_PMU_EVENT_SEL);
  826. }
  827. static void arm_ccn_pmu_event_config(struct perf_event *event)
  828. {
  829. struct arm_ccn *ccn = pmu_to_arm_ccn(event->pmu);
  830. struct hw_perf_event *hw = &event->hw;
  831. u32 xp, offset, val;
  832. /* Cycle counter requires no setup */
  833. if (hw->idx == CCN_IDX_PMU_CYCLE_COUNTER)
  834. return;
  835. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP)
  836. xp = CCN_CONFIG_XP(event->attr.config);
  837. else
  838. xp = arm_ccn_node_to_xp(CCN_CONFIG_NODE(event->attr.config));
  839. spin_lock(&ccn->dt.config_lock);
  840. /* Set the DT bus "distance" register */
  841. offset = (hw->idx / 4) * 4;
  842. val = readl(ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
  843. val &= ~(CCN_DT_ACTIVE_DSM__DSM_ID__MASK <<
  844. CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4));
  845. val |= xp << CCN_DT_ACTIVE_DSM__DSM_ID__SHIFT(hw->idx % 4);
  846. writel(val, ccn->dt.base + CCN_DT_ACTIVE_DSM + offset);
  847. if (CCN_CONFIG_TYPE(event->attr.config) == CCN_TYPE_XP) {
  848. if (CCN_CONFIG_EVENT(event->attr.config) ==
  849. CCN_EVENT_WATCHPOINT)
  850. arm_ccn_pmu_xp_watchpoint_config(event);
  851. else
  852. arm_ccn_pmu_xp_event_config(event);
  853. } else {
  854. arm_ccn_pmu_node_event_config(event);
  855. }
  856. spin_unlock(&ccn->dt.config_lock);
  857. }
  858. static int arm_ccn_pmu_event_add(struct perf_event *event, int flags)
  859. {
  860. struct hw_perf_event *hw = &event->hw;
  861. arm_ccn_pmu_event_config(event);
  862. hw->state = PERF_HES_STOPPED;
  863. if (flags & PERF_EF_START)
  864. arm_ccn_pmu_event_start(event, PERF_EF_UPDATE);
  865. return 0;
  866. }
  867. static void arm_ccn_pmu_event_del(struct perf_event *event, int flags)
  868. {
  869. arm_ccn_pmu_event_stop(event, PERF_EF_UPDATE);
  870. arm_ccn_pmu_event_free(event);
  871. }
  872. static void arm_ccn_pmu_event_read(struct perf_event *event)
  873. {
  874. arm_ccn_pmu_event_update(event);
  875. }
  876. static irqreturn_t arm_ccn_pmu_overflow_handler(struct arm_ccn_dt *dt)
  877. {
  878. u32 pmovsr = readl(dt->base + CCN_DT_PMOVSR);
  879. int idx;
  880. if (!pmovsr)
  881. return IRQ_NONE;
  882. writel(pmovsr, dt->base + CCN_DT_PMOVSR_CLR);
  883. BUILD_BUG_ON(CCN_IDX_PMU_CYCLE_COUNTER != CCN_NUM_PMU_EVENT_COUNTERS);
  884. for (idx = 0; idx < CCN_NUM_PMU_EVENT_COUNTERS + 1; idx++) {
  885. struct perf_event *event = dt->pmu_counters[idx].event;
  886. int overflowed = pmovsr & BIT(idx);
  887. WARN_ON_ONCE(overflowed && !event);
  888. if (!event || !overflowed)
  889. continue;
  890. arm_ccn_pmu_event_update(event);
  891. }
  892. return IRQ_HANDLED;
  893. }
  894. static enum hrtimer_restart arm_ccn_pmu_timer_handler(struct hrtimer *hrtimer)
  895. {
  896. struct arm_ccn_dt *dt = container_of(hrtimer, struct arm_ccn_dt,
  897. hrtimer);
  898. unsigned long flags;
  899. local_irq_save(flags);
  900. arm_ccn_pmu_overflow_handler(dt);
  901. local_irq_restore(flags);
  902. hrtimer_forward_now(hrtimer, arm_ccn_pmu_timer_period());
  903. return HRTIMER_RESTART;
  904. }
  905. static DEFINE_IDA(arm_ccn_pmu_ida);
  906. static int arm_ccn_pmu_init(struct arm_ccn *ccn)
  907. {
  908. int i;
  909. char *name;
  910. /* Initialize DT subsystem */
  911. ccn->dt.base = ccn->base + CCN_REGION_SIZE;
  912. spin_lock_init(&ccn->dt.config_lock);
  913. writel(CCN_DT_CTL__DT_EN, ccn->dt.base + CCN_DT_CTL);
  914. writel(CCN_DT_PMCR__OVFL_INTR_EN | CCN_DT_PMCR__PMU_EN,
  915. ccn->dt.base + CCN_DT_PMCR);
  916. writel(0x1, ccn->dt.base + CCN_DT_PMSR_CLR);
  917. for (i = 0; i < ccn->num_xps; i++) {
  918. writel(0, ccn->xp[i].base + CCN_XP_DT_CONFIG);
  919. writel((CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
  920. CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(0)) |
  921. (CCN_XP_DT_CONTROL__WP_ARM_SEL__ALWAYS <<
  922. CCN_XP_DT_CONTROL__WP_ARM_SEL__SHIFT(1)) |
  923. CCN_XP_DT_CONTROL__DT_ENABLE,
  924. ccn->xp[i].base + CCN_XP_DT_CONTROL);
  925. }
  926. ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].l = ~0;
  927. ccn->dt.cmp_mask[CCN_IDX_MASK_ANY].h = ~0;
  928. ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].l = 0;
  929. ccn->dt.cmp_mask[CCN_IDX_MASK_EXACT].h = 0;
  930. ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].l = ~0;
  931. ccn->dt.cmp_mask[CCN_IDX_MASK_ORDER].h = ~(0x1 << 15);
  932. ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].l = ~0;
  933. ccn->dt.cmp_mask[CCN_IDX_MASK_OPCODE].h = ~(0x1f << 9);
  934. /* Get a convenient /sys/event_source/devices/ name */
  935. ccn->dt.id = ida_simple_get(&arm_ccn_pmu_ida, 0, 0, GFP_KERNEL);
  936. if (ccn->dt.id == 0) {
  937. name = "ccn";
  938. } else {
  939. int len = snprintf(NULL, 0, "ccn_%d", ccn->dt.id);
  940. name = devm_kzalloc(ccn->dev, len + 1, GFP_KERNEL);
  941. snprintf(name, len + 1, "ccn_%d", ccn->dt.id);
  942. }
  943. /* Perf driver registration */
  944. ccn->dt.pmu = (struct pmu) {
  945. .attr_groups = arm_ccn_pmu_attr_groups,
  946. .task_ctx_nr = perf_invalid_context,
  947. .event_init = arm_ccn_pmu_event_init,
  948. .add = arm_ccn_pmu_event_add,
  949. .del = arm_ccn_pmu_event_del,
  950. .start = arm_ccn_pmu_event_start,
  951. .stop = arm_ccn_pmu_event_stop,
  952. .read = arm_ccn_pmu_event_read,
  953. };
  954. /* No overflow interrupt? Have to use a timer instead. */
  955. if (!ccn->irq_used) {
  956. dev_info(ccn->dev, "No access to interrupts, using timer.\n");
  957. hrtimer_init(&ccn->dt.hrtimer, CLOCK_MONOTONIC,
  958. HRTIMER_MODE_REL);
  959. ccn->dt.hrtimer.function = arm_ccn_pmu_timer_handler;
  960. }
  961. return perf_pmu_register(&ccn->dt.pmu, name, -1);
  962. }
  963. static void arm_ccn_pmu_cleanup(struct arm_ccn *ccn)
  964. {
  965. int i;
  966. for (i = 0; i < ccn->num_xps; i++)
  967. writel(0, ccn->xp[i].base + CCN_XP_DT_CONTROL);
  968. writel(0, ccn->dt.base + CCN_DT_PMCR);
  969. perf_pmu_unregister(&ccn->dt.pmu);
  970. ida_simple_remove(&arm_ccn_pmu_ida, ccn->dt.id);
  971. }
  972. static int arm_ccn_for_each_valid_region(struct arm_ccn *ccn,
  973. int (*callback)(struct arm_ccn *ccn, int region,
  974. void __iomem *base, u32 type, u32 id))
  975. {
  976. int region;
  977. for (region = 0; region < CCN_NUM_REGIONS; region++) {
  978. u32 val, type, id;
  979. void __iomem *base;
  980. int err;
  981. val = readl(ccn->base + CCN_MN_OLY_COMP_LIST_63_0 +
  982. 4 * (region / 32));
  983. if (!(val & (1 << (region % 32))))
  984. continue;
  985. base = ccn->base + region * CCN_REGION_SIZE;
  986. val = readl(base + CCN_ALL_OLY_ID);
  987. type = (val >> CCN_ALL_OLY_ID__OLY_ID__SHIFT) &
  988. CCN_ALL_OLY_ID__OLY_ID__MASK;
  989. id = (val >> CCN_ALL_OLY_ID__NODE_ID__SHIFT) &
  990. CCN_ALL_OLY_ID__NODE_ID__MASK;
  991. err = callback(ccn, region, base, type, id);
  992. if (err)
  993. return err;
  994. }
  995. return 0;
  996. }
  997. static int arm_ccn_get_nodes_num(struct arm_ccn *ccn, int region,
  998. void __iomem *base, u32 type, u32 id)
  999. {
  1000. if (type == CCN_TYPE_XP && id >= ccn->num_xps)
  1001. ccn->num_xps = id + 1;
  1002. else if (id >= ccn->num_nodes)
  1003. ccn->num_nodes = id + 1;
  1004. return 0;
  1005. }
  1006. static int arm_ccn_init_nodes(struct arm_ccn *ccn, int region,
  1007. void __iomem *base, u32 type, u32 id)
  1008. {
  1009. struct arm_ccn_component *component;
  1010. dev_dbg(ccn->dev, "Region %d: id=%u, type=0x%02x\n", region, id, type);
  1011. switch (type) {
  1012. case CCN_TYPE_MN:
  1013. case CCN_TYPE_DT:
  1014. return 0;
  1015. case CCN_TYPE_XP:
  1016. component = &ccn->xp[id];
  1017. break;
  1018. case CCN_TYPE_SBSX:
  1019. ccn->sbsx_present = 1;
  1020. component = &ccn->node[id];
  1021. break;
  1022. case CCN_TYPE_SBAS:
  1023. ccn->sbas_present = 1;
  1024. /* Fall-through */
  1025. default:
  1026. component = &ccn->node[id];
  1027. break;
  1028. }
  1029. component->base = base;
  1030. component->type = type;
  1031. return 0;
  1032. }
  1033. static irqreturn_t arm_ccn_error_handler(struct arm_ccn *ccn,
  1034. const u32 *err_sig_val)
  1035. {
  1036. /* This should be really handled by firmware... */
  1037. dev_err(ccn->dev, "Error reported in %08x%08x%08x%08x%08x%08x.\n",
  1038. err_sig_val[5], err_sig_val[4], err_sig_val[3],
  1039. err_sig_val[2], err_sig_val[1], err_sig_val[0]);
  1040. dev_err(ccn->dev, "Disabling interrupt generation for all errors.\n");
  1041. writel(CCN_MN_ERRINT_STATUS__ALL_ERRORS__DISABLE,
  1042. ccn->base + CCN_MN_ERRINT_STATUS);
  1043. return IRQ_HANDLED;
  1044. }
  1045. static irqreturn_t arm_ccn_irq_handler(int irq, void *dev_id)
  1046. {
  1047. irqreturn_t res = IRQ_NONE;
  1048. struct arm_ccn *ccn = dev_id;
  1049. u32 err_sig_val[6];
  1050. u32 err_or;
  1051. int i;
  1052. /* PMU overflow is a special case */
  1053. err_or = err_sig_val[0] = readl(ccn->base + CCN_MN_ERR_SIG_VAL_63_0);
  1054. if (err_or & CCN_MN_ERR_SIG_VAL_63_0__DT) {
  1055. err_or &= ~CCN_MN_ERR_SIG_VAL_63_0__DT;
  1056. res = arm_ccn_pmu_overflow_handler(&ccn->dt);
  1057. }
  1058. /* Have to read all err_sig_vals to clear them */
  1059. for (i = 1; i < ARRAY_SIZE(err_sig_val); i++) {
  1060. err_sig_val[i] = readl(ccn->base +
  1061. CCN_MN_ERR_SIG_VAL_63_0 + i * 4);
  1062. err_or |= err_sig_val[i];
  1063. }
  1064. if (err_or)
  1065. res |= arm_ccn_error_handler(ccn, err_sig_val);
  1066. if (res != IRQ_NONE)
  1067. writel(CCN_MN_ERRINT_STATUS__INTREQ__DESSERT,
  1068. ccn->base + CCN_MN_ERRINT_STATUS);
  1069. return res;
  1070. }
  1071. static int arm_ccn_probe(struct platform_device *pdev)
  1072. {
  1073. struct arm_ccn *ccn;
  1074. struct resource *res;
  1075. int err;
  1076. ccn = devm_kzalloc(&pdev->dev, sizeof(*ccn), GFP_KERNEL);
  1077. if (!ccn)
  1078. return -ENOMEM;
  1079. ccn->dev = &pdev->dev;
  1080. platform_set_drvdata(pdev, ccn);
  1081. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1082. if (!res)
  1083. return -EINVAL;
  1084. if (!devm_request_mem_region(ccn->dev, res->start,
  1085. resource_size(res), pdev->name))
  1086. return -EBUSY;
  1087. ccn->base = devm_ioremap(ccn->dev, res->start,
  1088. resource_size(res));
  1089. if (!ccn->base)
  1090. return -EFAULT;
  1091. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1092. if (!res)
  1093. return -EINVAL;
  1094. /* Check if we can use the interrupt */
  1095. writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLE,
  1096. ccn->base + CCN_MN_ERRINT_STATUS);
  1097. if (readl(ccn->base + CCN_MN_ERRINT_STATUS) &
  1098. CCN_MN_ERRINT_STATUS__PMU_EVENTS__DISABLED) {
  1099. /* Can set 'disable' bits, so can acknowledge interrupts */
  1100. writel(CCN_MN_ERRINT_STATUS__PMU_EVENTS__ENABLE,
  1101. ccn->base + CCN_MN_ERRINT_STATUS);
  1102. err = devm_request_irq(ccn->dev, res->start,
  1103. arm_ccn_irq_handler, 0, dev_name(ccn->dev),
  1104. ccn);
  1105. if (err)
  1106. return err;
  1107. ccn->irq_used = 1;
  1108. }
  1109. /* Build topology */
  1110. err = arm_ccn_for_each_valid_region(ccn, arm_ccn_get_nodes_num);
  1111. if (err)
  1112. return err;
  1113. ccn->node = devm_kzalloc(ccn->dev, sizeof(*ccn->node) * ccn->num_nodes,
  1114. GFP_KERNEL);
  1115. ccn->xp = devm_kzalloc(ccn->dev, sizeof(*ccn->node) * ccn->num_xps,
  1116. GFP_KERNEL);
  1117. if (!ccn->node || !ccn->xp)
  1118. return -ENOMEM;
  1119. err = arm_ccn_for_each_valid_region(ccn, arm_ccn_init_nodes);
  1120. if (err)
  1121. return err;
  1122. return arm_ccn_pmu_init(ccn);
  1123. }
  1124. static int arm_ccn_remove(struct platform_device *pdev)
  1125. {
  1126. struct arm_ccn *ccn = platform_get_drvdata(pdev);
  1127. arm_ccn_pmu_cleanup(ccn);
  1128. return 0;
  1129. }
  1130. static const struct of_device_id arm_ccn_match[] = {
  1131. { .compatible = "arm,ccn-504", },
  1132. {},
  1133. };
  1134. static struct platform_driver arm_ccn_driver = {
  1135. .driver = {
  1136. .name = "arm-ccn",
  1137. .of_match_table = arm_ccn_match,
  1138. },
  1139. .probe = arm_ccn_probe,
  1140. .remove = arm_ccn_remove,
  1141. };
  1142. static int __init arm_ccn_init(void)
  1143. {
  1144. int i;
  1145. for (i = 0; i < ARRAY_SIZE(arm_ccn_pmu_events); i++)
  1146. arm_ccn_pmu_events_attrs[i] = &arm_ccn_pmu_events[i].attr.attr;
  1147. return platform_driver_register(&arm_ccn_driver);
  1148. }
  1149. static void __exit arm_ccn_exit(void)
  1150. {
  1151. platform_driver_unregister(&arm_ccn_driver);
  1152. }
  1153. module_init(arm_ccn_init);
  1154. module_exit(arm_ccn_exit);
  1155. MODULE_AUTHOR("Pawel Moll <pawel.moll@arm.com>");
  1156. MODULE_LICENSE("GPL");