processor.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _ASM_X86_PROCESSOR_H
  3. #define _ASM_X86_PROCESSOR_H
  4. #include <asm/processor-flags.h>
  5. /* Forward declaration, a strange C thing */
  6. struct task_struct;
  7. struct mm_struct;
  8. struct vm86;
  9. #include <asm/math_emu.h>
  10. #include <asm/segment.h>
  11. #include <asm/types.h>
  12. #include <uapi/asm/sigcontext.h>
  13. #include <asm/current.h>
  14. #include <asm/cpufeatures.h>
  15. #include <asm/page.h>
  16. #include <asm/pgtable_types.h>
  17. #include <asm/percpu.h>
  18. #include <asm/msr.h>
  19. #include <asm/desc_defs.h>
  20. #include <asm/nops.h>
  21. #include <asm/special_insns.h>
  22. #include <asm/fpu/types.h>
  23. #include <asm/unwind_hints.h>
  24. #include <linux/personality.h>
  25. #include <linux/cache.h>
  26. #include <linux/threads.h>
  27. #include <linux/math64.h>
  28. #include <linux/err.h>
  29. #include <linux/irqflags.h>
  30. #include <linux/mem_encrypt.h>
  31. /*
  32. * We handle most unaligned accesses in hardware. On the other hand
  33. * unaligned DMA can be quite expensive on some Nehalem processors.
  34. *
  35. * Based on this we disable the IP header alignment in network drivers.
  36. */
  37. #define NET_IP_ALIGN 0
  38. #define HBP_NUM 4
  39. /*
  40. * Default implementation of macro that returns current
  41. * instruction pointer ("program counter").
  42. */
  43. static inline void *current_text_addr(void)
  44. {
  45. void *pc;
  46. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  47. return pc;
  48. }
  49. /*
  50. * These alignment constraints are for performance in the vSMP case,
  51. * but in the task_struct case we must also meet hardware imposed
  52. * alignment requirements of the FPU state:
  53. */
  54. #ifdef CONFIG_X86_VSMP
  55. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  56. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  57. #else
  58. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  59. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  60. #endif
  61. enum tlb_infos {
  62. ENTRIES,
  63. NR_INFO
  64. };
  65. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  66. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  67. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  69. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  70. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  71. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  72. /*
  73. * CPU type and hardware bug flags. Kept separately for each CPU.
  74. * Members of this structure are referenced in head_32.S, so think twice
  75. * before touching them. [mj]
  76. */
  77. struct cpuinfo_x86 {
  78. __u8 x86; /* CPU family */
  79. __u8 x86_vendor; /* CPU vendor */
  80. __u8 x86_model;
  81. __u8 x86_mask;
  82. #ifdef CONFIG_X86_64
  83. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  84. int x86_tlbsize;
  85. #endif
  86. __u8 x86_virt_bits;
  87. __u8 x86_phys_bits;
  88. /* CPUID returned core id bits: */
  89. __u8 x86_coreid_bits;
  90. __u8 cu_id;
  91. /* Max extended CPUID function supported: */
  92. __u32 extended_cpuid_level;
  93. /* Maximum supported CPUID level, -1=no CPUID: */
  94. int cpuid_level;
  95. __u32 x86_capability[NCAPINTS + NBUGINTS];
  96. char x86_vendor_id[16];
  97. char x86_model_id[64];
  98. /* in KB - valid for CPUS which support this call: */
  99. int x86_cache_size;
  100. int x86_cache_alignment; /* In bytes */
  101. /* Cache QoS architectural values: */
  102. int x86_cache_max_rmid; /* max index */
  103. int x86_cache_occ_scale; /* scale to bytes */
  104. int x86_power;
  105. unsigned long loops_per_jiffy;
  106. /* cpuid returned max cores value: */
  107. u16 x86_max_cores;
  108. u16 apicid;
  109. u16 initial_apicid;
  110. u16 x86_clflush_size;
  111. /* number of cores as seen by the OS: */
  112. u16 booted_cores;
  113. /* Physical processor id: */
  114. u16 phys_proc_id;
  115. /* Logical processor id: */
  116. u16 logical_proc_id;
  117. /* Core id: */
  118. u16 cpu_core_id;
  119. /* Index into per_cpu list: */
  120. u16 cpu_index;
  121. u32 microcode;
  122. } __randomize_layout;
  123. struct cpuid_regs {
  124. u32 eax, ebx, ecx, edx;
  125. };
  126. enum cpuid_regs_idx {
  127. CPUID_EAX = 0,
  128. CPUID_EBX,
  129. CPUID_ECX,
  130. CPUID_EDX,
  131. };
  132. #define X86_VENDOR_INTEL 0
  133. #define X86_VENDOR_CYRIX 1
  134. #define X86_VENDOR_AMD 2
  135. #define X86_VENDOR_UMC 3
  136. #define X86_VENDOR_CENTAUR 5
  137. #define X86_VENDOR_TRANSMETA 7
  138. #define X86_VENDOR_NSC 8
  139. #define X86_VENDOR_NUM 9
  140. #define X86_VENDOR_UNKNOWN 0xff
  141. /*
  142. * capabilities of CPUs
  143. */
  144. extern struct cpuinfo_x86 boot_cpu_data;
  145. extern struct cpuinfo_x86 new_cpu_data;
  146. extern struct x86_hw_tss doublefault_tss;
  147. extern __u32 cpu_caps_cleared[NCAPINTS];
  148. extern __u32 cpu_caps_set[NCAPINTS];
  149. #ifdef CONFIG_SMP
  150. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  151. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  152. #else
  153. #define cpu_info boot_cpu_data
  154. #define cpu_data(cpu) boot_cpu_data
  155. #endif
  156. extern const struct seq_operations cpuinfo_op;
  157. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  158. extern void cpu_detect(struct cpuinfo_x86 *c);
  159. extern void early_cpu_init(void);
  160. extern void identify_boot_cpu(void);
  161. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  162. extern void print_cpu_info(struct cpuinfo_x86 *);
  163. void print_cpu_msr(struct cpuinfo_x86 *);
  164. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  165. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  166. unsigned int sub_leaf,
  167. enum cpuid_regs_idx reg);
  168. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  169. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  170. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  171. extern void detect_ht(struct cpuinfo_x86 *c);
  172. #ifdef CONFIG_X86_32
  173. extern int have_cpuid_p(void);
  174. #else
  175. static inline int have_cpuid_p(void)
  176. {
  177. return 1;
  178. }
  179. #endif
  180. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  181. unsigned int *ecx, unsigned int *edx)
  182. {
  183. /* ecx is often an input as well as an output. */
  184. asm volatile("cpuid"
  185. : "=a" (*eax),
  186. "=b" (*ebx),
  187. "=c" (*ecx),
  188. "=d" (*edx)
  189. : "0" (*eax), "2" (*ecx)
  190. : "memory");
  191. }
  192. #define native_cpuid_reg(reg) \
  193. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  194. { \
  195. unsigned int eax = op, ebx, ecx = 0, edx; \
  196. \
  197. native_cpuid(&eax, &ebx, &ecx, &edx); \
  198. \
  199. return reg; \
  200. }
  201. /*
  202. * Native CPUID functions returning a single datum.
  203. */
  204. native_cpuid_reg(eax)
  205. native_cpuid_reg(ebx)
  206. native_cpuid_reg(ecx)
  207. native_cpuid_reg(edx)
  208. /*
  209. * Friendlier CR3 helpers.
  210. */
  211. static inline unsigned long read_cr3_pa(void)
  212. {
  213. return __read_cr3() & CR3_ADDR_MASK;
  214. }
  215. static inline unsigned long native_read_cr3_pa(void)
  216. {
  217. return __native_read_cr3() & CR3_ADDR_MASK;
  218. }
  219. static inline void load_cr3(pgd_t *pgdir)
  220. {
  221. write_cr3(__sme_pa(pgdir));
  222. }
  223. /*
  224. * Note that while the legacy 'TSS' name comes from 'Task State Segment',
  225. * on modern x86 CPUs the TSS also holds information important to 64-bit mode,
  226. * unrelated to the task-switch mechanism:
  227. */
  228. #ifdef CONFIG_X86_32
  229. /* This is the TSS defined by the hardware. */
  230. struct x86_hw_tss {
  231. unsigned short back_link, __blh;
  232. unsigned long sp0;
  233. unsigned short ss0, __ss0h;
  234. unsigned long sp1;
  235. /*
  236. * We don't use ring 1, so ss1 is a convenient scratch space in
  237. * the same cacheline as sp0. We use ss1 to cache the value in
  238. * MSR_IA32_SYSENTER_CS. When we context switch
  239. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  240. * written matches ss1, and, if it's not, then we wrmsr the new
  241. * value and update ss1.
  242. *
  243. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  244. * that we set it to zero in vm86 tasks to avoid corrupting the
  245. * stack if we were to go through the sysenter path from vm86
  246. * mode.
  247. */
  248. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  249. unsigned short __ss1h;
  250. unsigned long sp2;
  251. unsigned short ss2, __ss2h;
  252. unsigned long __cr3;
  253. unsigned long ip;
  254. unsigned long flags;
  255. unsigned long ax;
  256. unsigned long cx;
  257. unsigned long dx;
  258. unsigned long bx;
  259. unsigned long sp;
  260. unsigned long bp;
  261. unsigned long si;
  262. unsigned long di;
  263. unsigned short es, __esh;
  264. unsigned short cs, __csh;
  265. unsigned short ss, __ssh;
  266. unsigned short ds, __dsh;
  267. unsigned short fs, __fsh;
  268. unsigned short gs, __gsh;
  269. unsigned short ldt, __ldth;
  270. unsigned short trace;
  271. unsigned short io_bitmap_base;
  272. } __attribute__((packed));
  273. #else
  274. struct x86_hw_tss {
  275. u32 reserved1;
  276. u64 sp0;
  277. /*
  278. * We store cpu_current_top_of_stack in sp1 so it's always accessible.
  279. * Linux does not use ring 1, so sp1 is not otherwise needed.
  280. */
  281. u64 sp1;
  282. u64 sp2;
  283. u64 reserved2;
  284. u64 ist[7];
  285. u32 reserved3;
  286. u32 reserved4;
  287. u16 reserved5;
  288. u16 io_bitmap_base;
  289. } __attribute__((packed));
  290. #endif
  291. /*
  292. * IO-bitmap sizes:
  293. */
  294. #define IO_BITMAP_BITS 65536
  295. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  296. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  297. #define IO_BITMAP_OFFSET (offsetof(struct tss_struct, io_bitmap) - offsetof(struct tss_struct, x86_tss))
  298. #define INVALID_IO_BITMAP_OFFSET 0x8000
  299. struct tss_struct {
  300. /*
  301. * Space for the temporary SYSENTER stack, used for SYSENTER
  302. * and the entry trampoline as well.
  303. */
  304. unsigned long SYSENTER_stack[64];
  305. /*
  306. * The fixed hardware portion. This must not cross a page boundary
  307. * at risk of violating the SDM's advice and potentially triggering
  308. * errata.
  309. */
  310. struct x86_hw_tss x86_tss;
  311. /*
  312. * The extra 1 is there because the CPU will access an
  313. * additional byte beyond the end of the IO permission
  314. * bitmap. The extra byte must be all 1 bits, and must
  315. * be within the limit.
  316. */
  317. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  318. } __aligned(PAGE_SIZE);
  319. DECLARE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss);
  320. /*
  321. * sizeof(unsigned long) coming from an extra "long" at the end
  322. * of the iobitmap.
  323. *
  324. * -1? seg base+limit should be pointing to the address of the
  325. * last valid byte
  326. */
  327. #define __KERNEL_TSS_LIMIT \
  328. (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
  329. #ifdef CONFIG_X86_32
  330. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  331. #else
  332. #define cpu_current_top_of_stack cpu_tss.x86_tss.sp1
  333. #endif
  334. /*
  335. * Save the original ist values for checking stack pointers during debugging
  336. */
  337. struct orig_ist {
  338. unsigned long ist[7];
  339. };
  340. #ifdef CONFIG_X86_64
  341. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  342. union irq_stack_union {
  343. char irq_stack[IRQ_STACK_SIZE];
  344. /*
  345. * GCC hardcodes the stack canary as %gs:40. Since the
  346. * irq_stack is the object at %gs:0, we reserve the bottom
  347. * 48 bytes of the irq stack for the canary.
  348. */
  349. struct {
  350. char gs_base[40];
  351. unsigned long stack_canary;
  352. };
  353. };
  354. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  355. DECLARE_INIT_PER_CPU(irq_stack_union);
  356. DECLARE_PER_CPU(char *, irq_stack_ptr);
  357. DECLARE_PER_CPU(unsigned int, irq_count);
  358. extern asmlinkage void ignore_sysret(void);
  359. #else /* X86_64 */
  360. #ifdef CONFIG_CC_STACKPROTECTOR
  361. /*
  362. * Make sure stack canary segment base is cached-aligned:
  363. * "For Intel Atom processors, avoid non zero segment base address
  364. * that is not aligned to cache line boundary at all cost."
  365. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  366. */
  367. struct stack_canary {
  368. char __pad[20]; /* canary at %gs:20 */
  369. unsigned long canary;
  370. };
  371. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  372. #endif
  373. /*
  374. * per-CPU IRQ handling stacks
  375. */
  376. struct irq_stack {
  377. u32 stack[THREAD_SIZE/sizeof(u32)];
  378. } __aligned(THREAD_SIZE);
  379. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  380. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  381. #endif /* X86_64 */
  382. extern unsigned int fpu_kernel_xstate_size;
  383. extern unsigned int fpu_user_xstate_size;
  384. struct perf_event;
  385. typedef struct {
  386. unsigned long seg;
  387. } mm_segment_t;
  388. struct thread_struct {
  389. /* Cached TLS descriptors: */
  390. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  391. #ifdef CONFIG_X86_32
  392. unsigned long sp0;
  393. #endif
  394. unsigned long sp;
  395. #ifdef CONFIG_X86_32
  396. unsigned long sysenter_cs;
  397. #else
  398. unsigned short es;
  399. unsigned short ds;
  400. unsigned short fsindex;
  401. unsigned short gsindex;
  402. #endif
  403. u32 status; /* thread synchronous flags */
  404. #ifdef CONFIG_X86_64
  405. unsigned long fsbase;
  406. unsigned long gsbase;
  407. #else
  408. /*
  409. * XXX: this could presumably be unsigned short. Alternatively,
  410. * 32-bit kernels could be taught to use fsindex instead.
  411. */
  412. unsigned long fs;
  413. unsigned long gs;
  414. #endif
  415. /* Save middle states of ptrace breakpoints */
  416. struct perf_event *ptrace_bps[HBP_NUM];
  417. /* Debug status used for traps, single steps, etc... */
  418. unsigned long debugreg6;
  419. /* Keep track of the exact dr7 value set by the user */
  420. unsigned long ptrace_dr7;
  421. /* Fault info: */
  422. unsigned long cr2;
  423. unsigned long trap_nr;
  424. unsigned long error_code;
  425. #ifdef CONFIG_VM86
  426. /* Virtual 86 mode info */
  427. struct vm86 *vm86;
  428. #endif
  429. /* IO permissions: */
  430. unsigned long *io_bitmap_ptr;
  431. unsigned long iopl;
  432. /* Max allowed port in the bitmap, in bytes: */
  433. unsigned io_bitmap_max;
  434. mm_segment_t addr_limit;
  435. unsigned int sig_on_uaccess_err:1;
  436. unsigned int uaccess_err:1; /* uaccess failed */
  437. /* Floating point and extended processor state */
  438. struct fpu fpu;
  439. /*
  440. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  441. * the end.
  442. */
  443. };
  444. /*
  445. * Thread-synchronous status.
  446. *
  447. * This is different from the flags in that nobody else
  448. * ever touches our thread-synchronous status, so we don't
  449. * have to worry about atomic accesses.
  450. */
  451. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  452. /*
  453. * Set IOPL bits in EFLAGS from given mask
  454. */
  455. static inline void native_set_iopl_mask(unsigned mask)
  456. {
  457. #ifdef CONFIG_X86_32
  458. unsigned int reg;
  459. asm volatile ("pushfl;"
  460. "popl %0;"
  461. "andl %1, %0;"
  462. "orl %2, %0;"
  463. "pushl %0;"
  464. "popfl"
  465. : "=&r" (reg)
  466. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  467. #endif
  468. }
  469. static inline void
  470. native_load_sp0(unsigned long sp0)
  471. {
  472. this_cpu_write(cpu_tss.x86_tss.sp0, sp0);
  473. }
  474. static inline void native_swapgs(void)
  475. {
  476. #ifdef CONFIG_X86_64
  477. asm volatile("swapgs" ::: "memory");
  478. #endif
  479. }
  480. static inline unsigned long current_top_of_stack(void)
  481. {
  482. /*
  483. * We can't read directly from tss.sp0: sp0 on x86_32 is special in
  484. * and around vm86 mode and sp0 on x86_64 is special because of the
  485. * entry trampoline.
  486. */
  487. return this_cpu_read_stable(cpu_current_top_of_stack);
  488. }
  489. static inline bool on_thread_stack(void)
  490. {
  491. return (unsigned long)(current_top_of_stack() -
  492. current_stack_pointer) < THREAD_SIZE;
  493. }
  494. #ifdef CONFIG_PARAVIRT
  495. #include <asm/paravirt.h>
  496. #else
  497. #define __cpuid native_cpuid
  498. static inline void load_sp0(unsigned long sp0)
  499. {
  500. native_load_sp0(sp0);
  501. }
  502. #define set_iopl_mask native_set_iopl_mask
  503. #endif /* CONFIG_PARAVIRT */
  504. /* Free all resources held by a thread. */
  505. extern void release_thread(struct task_struct *);
  506. unsigned long get_wchan(struct task_struct *p);
  507. /*
  508. * Generic CPUID function
  509. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  510. * resulting in stale register contents being returned.
  511. */
  512. static inline void cpuid(unsigned int op,
  513. unsigned int *eax, unsigned int *ebx,
  514. unsigned int *ecx, unsigned int *edx)
  515. {
  516. *eax = op;
  517. *ecx = 0;
  518. __cpuid(eax, ebx, ecx, edx);
  519. }
  520. /* Some CPUID calls want 'count' to be placed in ecx */
  521. static inline void cpuid_count(unsigned int op, int count,
  522. unsigned int *eax, unsigned int *ebx,
  523. unsigned int *ecx, unsigned int *edx)
  524. {
  525. *eax = op;
  526. *ecx = count;
  527. __cpuid(eax, ebx, ecx, edx);
  528. }
  529. /*
  530. * CPUID functions returning a single datum
  531. */
  532. static inline unsigned int cpuid_eax(unsigned int op)
  533. {
  534. unsigned int eax, ebx, ecx, edx;
  535. cpuid(op, &eax, &ebx, &ecx, &edx);
  536. return eax;
  537. }
  538. static inline unsigned int cpuid_ebx(unsigned int op)
  539. {
  540. unsigned int eax, ebx, ecx, edx;
  541. cpuid(op, &eax, &ebx, &ecx, &edx);
  542. return ebx;
  543. }
  544. static inline unsigned int cpuid_ecx(unsigned int op)
  545. {
  546. unsigned int eax, ebx, ecx, edx;
  547. cpuid(op, &eax, &ebx, &ecx, &edx);
  548. return ecx;
  549. }
  550. static inline unsigned int cpuid_edx(unsigned int op)
  551. {
  552. unsigned int eax, ebx, ecx, edx;
  553. cpuid(op, &eax, &ebx, &ecx, &edx);
  554. return edx;
  555. }
  556. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  557. static __always_inline void rep_nop(void)
  558. {
  559. asm volatile("rep; nop" ::: "memory");
  560. }
  561. static __always_inline void cpu_relax(void)
  562. {
  563. rep_nop();
  564. }
  565. /*
  566. * This function forces the icache and prefetched instruction stream to
  567. * catch up with reality in two very specific cases:
  568. *
  569. * a) Text was modified using one virtual address and is about to be executed
  570. * from the same physical page at a different virtual address.
  571. *
  572. * b) Text was modified on a different CPU, may subsequently be
  573. * executed on this CPU, and you want to make sure the new version
  574. * gets executed. This generally means you're calling this in a IPI.
  575. *
  576. * If you're calling this for a different reason, you're probably doing
  577. * it wrong.
  578. */
  579. static inline void sync_core(void)
  580. {
  581. /*
  582. * There are quite a few ways to do this. IRET-to-self is nice
  583. * because it works on every CPU, at any CPL (so it's compatible
  584. * with paravirtualization), and it never exits to a hypervisor.
  585. * The only down sides are that it's a bit slow (it seems to be
  586. * a bit more than 2x slower than the fastest options) and that
  587. * it unmasks NMIs. The "push %cs" is needed because, in
  588. * paravirtual environments, __KERNEL_CS may not be a valid CS
  589. * value when we do IRET directly.
  590. *
  591. * In case NMI unmasking or performance ever becomes a problem,
  592. * the next best option appears to be MOV-to-CR2 and an
  593. * unconditional jump. That sequence also works on all CPUs,
  594. * but it will fault at CPL3 (i.e. Xen PV).
  595. *
  596. * CPUID is the conventional way, but it's nasty: it doesn't
  597. * exist on some 486-like CPUs, and it usually exits to a
  598. * hypervisor.
  599. *
  600. * Like all of Linux's memory ordering operations, this is a
  601. * compiler barrier as well.
  602. */
  603. #ifdef CONFIG_X86_32
  604. asm volatile (
  605. "pushfl\n\t"
  606. "pushl %%cs\n\t"
  607. "pushl $1f\n\t"
  608. "iret\n\t"
  609. "1:"
  610. : ASM_CALL_CONSTRAINT : : "memory");
  611. #else
  612. unsigned int tmp;
  613. asm volatile (
  614. UNWIND_HINT_SAVE
  615. "mov %%ss, %0\n\t"
  616. "pushq %q0\n\t"
  617. "pushq %%rsp\n\t"
  618. "addq $8, (%%rsp)\n\t"
  619. "pushfq\n\t"
  620. "mov %%cs, %0\n\t"
  621. "pushq %q0\n\t"
  622. "pushq $1f\n\t"
  623. "iretq\n\t"
  624. UNWIND_HINT_RESTORE
  625. "1:"
  626. : "=&r" (tmp), ASM_CALL_CONSTRAINT : : "cc", "memory");
  627. #endif
  628. }
  629. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  630. extern void amd_e400_c1e_apic_setup(void);
  631. extern unsigned long boot_option_idle_override;
  632. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  633. IDLE_POLL};
  634. extern void enable_sep_cpu(void);
  635. extern int sysenter_setup(void);
  636. extern void early_trap_init(void);
  637. void early_trap_pf_init(void);
  638. /* Defined in head.S */
  639. extern struct desc_ptr early_gdt_descr;
  640. extern void cpu_set_gdt(int);
  641. extern void switch_to_new_gdt(int);
  642. extern void load_direct_gdt(int);
  643. extern void load_fixmap_gdt(int);
  644. extern void load_percpu_segment(int);
  645. extern void cpu_init(void);
  646. static inline unsigned long get_debugctlmsr(void)
  647. {
  648. unsigned long debugctlmsr = 0;
  649. #ifndef CONFIG_X86_DEBUGCTLMSR
  650. if (boot_cpu_data.x86 < 6)
  651. return 0;
  652. #endif
  653. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  654. return debugctlmsr;
  655. }
  656. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  657. {
  658. #ifndef CONFIG_X86_DEBUGCTLMSR
  659. if (boot_cpu_data.x86 < 6)
  660. return;
  661. #endif
  662. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  663. }
  664. extern void set_task_blockstep(struct task_struct *task, bool on);
  665. /* Boot loader type from the setup header: */
  666. extern int bootloader_type;
  667. extern int bootloader_version;
  668. extern char ignore_fpu_irq;
  669. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  670. #define ARCH_HAS_PREFETCHW
  671. #define ARCH_HAS_SPINLOCK_PREFETCH
  672. #ifdef CONFIG_X86_32
  673. # define BASE_PREFETCH ""
  674. # define ARCH_HAS_PREFETCH
  675. #else
  676. # define BASE_PREFETCH "prefetcht0 %P1"
  677. #endif
  678. /*
  679. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  680. *
  681. * It's not worth to care about 3dnow prefetches for the K6
  682. * because they are microcoded there and very slow.
  683. */
  684. static inline void prefetch(const void *x)
  685. {
  686. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  687. X86_FEATURE_XMM,
  688. "m" (*(const char *)x));
  689. }
  690. /*
  691. * 3dnow prefetch to get an exclusive cache line.
  692. * Useful for spinlocks to avoid one state transition in the
  693. * cache coherency protocol:
  694. */
  695. static inline void prefetchw(const void *x)
  696. {
  697. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  698. X86_FEATURE_3DNOWPREFETCH,
  699. "m" (*(const char *)x));
  700. }
  701. static inline void spin_lock_prefetch(const void *x)
  702. {
  703. prefetchw(x);
  704. }
  705. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  706. TOP_OF_KERNEL_STACK_PADDING)
  707. #define task_top_of_stack(task) ((unsigned long)(task_pt_regs(task) + 1))
  708. #define task_pt_regs(task) \
  709. ({ \
  710. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  711. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  712. ((struct pt_regs *)__ptr) - 1; \
  713. })
  714. #ifdef CONFIG_X86_32
  715. /*
  716. * User space process size: 3GB (default).
  717. */
  718. #define IA32_PAGE_OFFSET PAGE_OFFSET
  719. #define TASK_SIZE PAGE_OFFSET
  720. #define TASK_SIZE_LOW TASK_SIZE
  721. #define TASK_SIZE_MAX TASK_SIZE
  722. #define DEFAULT_MAP_WINDOW TASK_SIZE
  723. #define STACK_TOP TASK_SIZE
  724. #define STACK_TOP_MAX STACK_TOP
  725. #define INIT_THREAD { \
  726. .sp0 = TOP_OF_INIT_STACK, \
  727. .sysenter_cs = __KERNEL_CS, \
  728. .io_bitmap_ptr = NULL, \
  729. .addr_limit = KERNEL_DS, \
  730. }
  731. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  732. #else
  733. /*
  734. * User space process size. 47bits minus one guard page. The guard
  735. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  736. * the highest possible canonical userspace address, then that
  737. * syscall will enter the kernel with a non-canonical return
  738. * address, and SYSRET will explode dangerously. We avoid this
  739. * particular problem by preventing anything from being mapped
  740. * at the maximum canonical address.
  741. */
  742. #define TASK_SIZE_MAX ((1UL << __VIRTUAL_MASK_SHIFT) - PAGE_SIZE)
  743. #define DEFAULT_MAP_WINDOW ((1UL << 47) - PAGE_SIZE)
  744. /* This decides where the kernel will search for a free chunk of vm
  745. * space during mmap's.
  746. */
  747. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  748. 0xc0000000 : 0xFFFFe000)
  749. #define TASK_SIZE_LOW (test_thread_flag(TIF_ADDR32) ? \
  750. IA32_PAGE_OFFSET : DEFAULT_MAP_WINDOW)
  751. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  752. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  753. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  754. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  755. #define STACK_TOP TASK_SIZE_LOW
  756. #define STACK_TOP_MAX TASK_SIZE_MAX
  757. #define INIT_THREAD { \
  758. .addr_limit = KERNEL_DS, \
  759. }
  760. extern unsigned long KSTK_ESP(struct task_struct *task);
  761. #endif /* CONFIG_X86_64 */
  762. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  763. unsigned long new_sp);
  764. /*
  765. * This decides where the kernel will search for a free chunk of vm
  766. * space during mmap's.
  767. */
  768. #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
  769. #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE_LOW)
  770. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  771. /* Get/set a process' ability to use the timestamp counter instruction */
  772. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  773. #define SET_TSC_CTL(val) set_tsc_mode((val))
  774. extern int get_tsc_mode(unsigned long adr);
  775. extern int set_tsc_mode(unsigned int val);
  776. DECLARE_PER_CPU(u64, msr_misc_features_shadow);
  777. /* Register/unregister a process' MPX related resource */
  778. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  779. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  780. #ifdef CONFIG_X86_INTEL_MPX
  781. extern int mpx_enable_management(void);
  782. extern int mpx_disable_management(void);
  783. #else
  784. static inline int mpx_enable_management(void)
  785. {
  786. return -EINVAL;
  787. }
  788. static inline int mpx_disable_management(void)
  789. {
  790. return -EINVAL;
  791. }
  792. #endif /* CONFIG_X86_INTEL_MPX */
  793. #ifdef CONFIG_CPU_SUP_AMD
  794. extern u16 amd_get_nb_id(int cpu);
  795. extern u32 amd_get_nodes_per_socket(void);
  796. #else
  797. static inline u16 amd_get_nb_id(int cpu) { return 0; }
  798. static inline u32 amd_get_nodes_per_socket(void) { return 0; }
  799. #endif
  800. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  801. {
  802. uint32_t base, eax, signature[3];
  803. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  804. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  805. if (!memcmp(sig, signature, 12) &&
  806. (leaves == 0 || ((eax - base) >= leaves)))
  807. return base;
  808. }
  809. return 0;
  810. }
  811. extern unsigned long arch_align_stack(unsigned long sp);
  812. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  813. void default_idle(void);
  814. #ifdef CONFIG_XEN
  815. bool xen_set_default_idle(void);
  816. #else
  817. #define xen_set_default_idle 0
  818. #endif
  819. void stop_this_cpu(void *dummy);
  820. void df_debug(struct pt_regs *regs, long error_code);
  821. #endif /* _ASM_X86_PROCESSOR_H */