device.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/if_ether.h>
  35. #include <linux/pci.h>
  36. #include <linux/completion.h>
  37. #include <linux/radix-tree.h>
  38. #include <linux/cpu_rmap.h>
  39. #include <linux/crash_dump.h>
  40. #include <linux/atomic.h>
  41. #include <linux/timecounter.h>
  42. #define DEFAULT_UAR_PAGE_SHIFT 12
  43. #define MAX_MSIX_P_PORT 17
  44. #define MAX_MSIX 64
  45. #define MIN_MSIX_P_PORT 5
  46. #define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
  47. (dev_cap).num_ports * MIN_MSIX_P_PORT)
  48. #define MLX4_MAX_100M_UNITS_VAL 255 /*
  49. * work around: can't set values
  50. * greater then this value when
  51. * using 100 Mbps units.
  52. */
  53. #define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
  54. #define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
  55. #define MLX4_RATELIMIT_DEFAULT 0x00ff
  56. #define MLX4_ROCE_MAX_GIDS 128
  57. #define MLX4_ROCE_PF_GIDS 16
  58. enum {
  59. MLX4_FLAG_MSI_X = 1 << 0,
  60. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  61. MLX4_FLAG_MASTER = 1 << 2,
  62. MLX4_FLAG_SLAVE = 1 << 3,
  63. MLX4_FLAG_SRIOV = 1 << 4,
  64. MLX4_FLAG_OLD_REG_MAC = 1 << 6,
  65. MLX4_FLAG_BONDED = 1 << 7
  66. };
  67. enum {
  68. MLX4_PORT_CAP_IS_SM = 1 << 1,
  69. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  70. };
  71. enum {
  72. MLX4_MAX_PORTS = 2,
  73. MLX4_MAX_PORT_PKEYS = 128,
  74. MLX4_MAX_PORT_GIDS = 128
  75. };
  76. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  77. * These qkeys must not be allowed for general use. This is a 64k range,
  78. * and to test for violation, we use the mask (protect against future chg).
  79. */
  80. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  81. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  82. enum {
  83. MLX4_BOARD_ID_LEN = 64
  84. };
  85. enum {
  86. MLX4_MAX_NUM_PF = 16,
  87. MLX4_MAX_NUM_VF = 126,
  88. MLX4_MAX_NUM_VF_P_PORT = 64,
  89. MLX4_MFUNC_MAX = 128,
  90. MLX4_MAX_EQ_NUM = 1024,
  91. MLX4_MFUNC_EQ_NUM = 4,
  92. MLX4_MFUNC_MAX_EQES = 8,
  93. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  94. };
  95. /* Driver supports 3 diffrent device methods to manage traffic steering:
  96. * -device managed - High level API for ib and eth flow steering. FW is
  97. * managing flow steering tables.
  98. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  99. * - A0 steering mode - Limited low level API for eth. In case of IB,
  100. * B0 mode is in use.
  101. */
  102. enum {
  103. MLX4_STEERING_MODE_A0,
  104. MLX4_STEERING_MODE_B0,
  105. MLX4_STEERING_MODE_DEVICE_MANAGED
  106. };
  107. enum {
  108. MLX4_STEERING_DMFS_A0_DEFAULT,
  109. MLX4_STEERING_DMFS_A0_DYNAMIC,
  110. MLX4_STEERING_DMFS_A0_STATIC,
  111. MLX4_STEERING_DMFS_A0_DISABLE,
  112. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
  113. };
  114. static inline const char *mlx4_steering_mode_str(int steering_mode)
  115. {
  116. switch (steering_mode) {
  117. case MLX4_STEERING_MODE_A0:
  118. return "A0 steering";
  119. case MLX4_STEERING_MODE_B0:
  120. return "B0 steering";
  121. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  122. return "Device managed flow steering";
  123. default:
  124. return "Unrecognize steering mode";
  125. }
  126. }
  127. enum {
  128. MLX4_TUNNEL_OFFLOAD_MODE_NONE,
  129. MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
  130. };
  131. enum {
  132. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  133. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  134. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  135. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  136. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  137. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  138. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  139. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  140. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  141. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  142. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  143. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  144. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  145. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  146. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  147. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  148. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  149. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  150. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  151. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  152. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  153. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  154. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  155. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  156. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  157. MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
  158. MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
  159. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  160. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  161. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  162. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  163. };
  164. enum {
  165. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  166. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  167. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  168. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
  169. MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
  170. MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
  171. MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
  172. MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
  173. MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
  174. MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
  175. MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
  176. MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
  177. MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
  178. MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
  179. MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
  180. MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
  181. MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
  182. MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
  183. MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
  184. MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
  185. MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
  186. MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
  187. MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
  188. MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
  189. MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
  190. MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
  191. MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
  192. MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
  193. MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
  194. MLX4_DEV_CAP_FLAG2_PHV_EN = 1LL << 29,
  195. MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN = 1LL << 30,
  196. MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB = 1ULL << 31,
  197. MLX4_DEV_CAP_FLAG2_LB_SRC_CHK = 1ULL << 32,
  198. MLX4_DEV_CAP_FLAG2_ROCE_V1_V2 = 1ULL << 33,
  199. MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER = 1ULL << 34,
  200. MLX4_DEV_CAP_FLAG2_DIAG_PER_PORT = 1ULL << 35,
  201. };
  202. enum {
  203. MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
  204. MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
  205. };
  206. enum {
  207. MLX4_VF_CAP_FLAG_RESET = 1 << 0
  208. };
  209. /* bit enums for an 8-bit flags field indicating special use
  210. * QPs which require special handling in qp_reserve_range.
  211. * Currently, this only includes QPs used by the ETH interface,
  212. * where we expect to use blueflame. These QPs must not have
  213. * bits 6 and 7 set in their qp number.
  214. *
  215. * This enum may use only bits 0..7.
  216. */
  217. enum {
  218. MLX4_RESERVE_A0_QP = 1 << 6,
  219. MLX4_RESERVE_ETH_BF_QP = 1 << 7,
  220. };
  221. enum {
  222. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  223. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
  224. MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
  225. MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
  226. };
  227. enum {
  228. MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
  229. };
  230. enum {
  231. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
  232. MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
  233. MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
  234. };
  235. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  236. enum {
  237. MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
  238. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  239. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  240. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  241. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  242. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  243. MLX4_BMME_FLAG_ROCE_V1_V2 = 1 << 19,
  244. MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
  245. MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
  246. };
  247. enum {
  248. MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP,
  249. MLX4_FLAG_ROCE_V1_V2 = MLX4_BMME_FLAG_ROCE_V1_V2
  250. };
  251. enum mlx4_event {
  252. MLX4_EVENT_TYPE_COMP = 0x00,
  253. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  254. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  255. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  256. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  257. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  258. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  259. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  260. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  261. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  262. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  263. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  264. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  265. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  266. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  267. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  268. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  269. MLX4_EVENT_TYPE_CMD = 0x0a,
  270. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  271. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  272. MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
  273. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  274. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  275. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  276. MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
  277. MLX4_EVENT_TYPE_NONE = 0xff,
  278. };
  279. enum {
  280. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  281. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  282. };
  283. enum {
  284. MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
  285. MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
  286. };
  287. enum {
  288. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  289. };
  290. enum slave_port_state {
  291. SLAVE_PORT_DOWN = 0,
  292. SLAVE_PENDING_UP,
  293. SLAVE_PORT_UP,
  294. };
  295. enum slave_port_gen_event {
  296. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  297. SLAVE_PORT_GEN_EVENT_UP,
  298. SLAVE_PORT_GEN_EVENT_NONE,
  299. };
  300. enum slave_port_state_event {
  301. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  302. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  303. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  304. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  305. };
  306. enum {
  307. MLX4_PERM_LOCAL_READ = 1 << 10,
  308. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  309. MLX4_PERM_REMOTE_READ = 1 << 12,
  310. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  311. MLX4_PERM_ATOMIC = 1 << 14,
  312. MLX4_PERM_BIND_MW = 1 << 15,
  313. MLX4_PERM_MASK = 0xFC00
  314. };
  315. enum {
  316. MLX4_OPCODE_NOP = 0x00,
  317. MLX4_OPCODE_SEND_INVAL = 0x01,
  318. MLX4_OPCODE_RDMA_WRITE = 0x08,
  319. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  320. MLX4_OPCODE_SEND = 0x0a,
  321. MLX4_OPCODE_SEND_IMM = 0x0b,
  322. MLX4_OPCODE_LSO = 0x0e,
  323. MLX4_OPCODE_RDMA_READ = 0x10,
  324. MLX4_OPCODE_ATOMIC_CS = 0x11,
  325. MLX4_OPCODE_ATOMIC_FA = 0x12,
  326. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  327. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  328. MLX4_OPCODE_BIND_MW = 0x18,
  329. MLX4_OPCODE_FMR = 0x19,
  330. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  331. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  332. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  333. MLX4_RECV_OPCODE_SEND = 0x01,
  334. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  335. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  336. MLX4_CQE_OPCODE_ERROR = 0x1e,
  337. MLX4_CQE_OPCODE_RESIZE = 0x16,
  338. };
  339. enum {
  340. MLX4_STAT_RATE_OFFSET = 5
  341. };
  342. enum mlx4_protocol {
  343. MLX4_PROT_IB_IPV6 = 0,
  344. MLX4_PROT_ETH,
  345. MLX4_PROT_IB_IPV4,
  346. MLX4_PROT_FCOE
  347. };
  348. enum {
  349. MLX4_MTT_FLAG_PRESENT = 1
  350. };
  351. enum mlx4_qp_region {
  352. MLX4_QP_REGION_FW = 0,
  353. MLX4_QP_REGION_RSS_RAW_ETH,
  354. MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
  355. MLX4_QP_REGION_ETH_ADDR,
  356. MLX4_QP_REGION_FC_ADDR,
  357. MLX4_QP_REGION_FC_EXCH,
  358. MLX4_NUM_QP_REGION
  359. };
  360. enum mlx4_port_type {
  361. MLX4_PORT_TYPE_NONE = 0,
  362. MLX4_PORT_TYPE_IB = 1,
  363. MLX4_PORT_TYPE_ETH = 2,
  364. MLX4_PORT_TYPE_AUTO = 3
  365. };
  366. enum mlx4_special_vlan_idx {
  367. MLX4_NO_VLAN_IDX = 0,
  368. MLX4_VLAN_MISS_IDX,
  369. MLX4_VLAN_REGULAR
  370. };
  371. enum mlx4_steer_type {
  372. MLX4_MC_STEER = 0,
  373. MLX4_UC_STEER,
  374. MLX4_NUM_STEERS
  375. };
  376. enum {
  377. MLX4_NUM_FEXCH = 64 * 1024,
  378. };
  379. enum {
  380. MLX4_MAX_FAST_REG_PAGES = 511,
  381. };
  382. enum {
  383. /*
  384. * Max wqe size for rdma read is 512 bytes, so this
  385. * limits our max_sge_rd as the wqe needs to fit:
  386. * - ctrl segment (16 bytes)
  387. * - rdma segment (16 bytes)
  388. * - scatter elements (16 bytes each)
  389. */
  390. MLX4_MAX_SGE_RD = (512 - 16 - 16) / 16
  391. };
  392. enum {
  393. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  394. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  395. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  396. };
  397. /* Port mgmt change event handling */
  398. enum {
  399. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  400. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  401. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  402. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  403. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  404. };
  405. enum {
  406. MLX4_DEVICE_STATE_UP = 1 << 0,
  407. MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
  408. };
  409. enum {
  410. MLX4_INTERFACE_STATE_UP = 1 << 0,
  411. MLX4_INTERFACE_STATE_DELETION = 1 << 1,
  412. };
  413. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  414. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  415. enum mlx4_module_id {
  416. MLX4_MODULE_ID_SFP = 0x3,
  417. MLX4_MODULE_ID_QSFP = 0xC,
  418. MLX4_MODULE_ID_QSFP_PLUS = 0xD,
  419. MLX4_MODULE_ID_QSFP28 = 0x11,
  420. };
  421. enum { /* rl */
  422. MLX4_QP_RATE_LIMIT_NONE = 0,
  423. MLX4_QP_RATE_LIMIT_KBS = 1,
  424. MLX4_QP_RATE_LIMIT_MBS = 2,
  425. MLX4_QP_RATE_LIMIT_GBS = 3
  426. };
  427. struct mlx4_rate_limit_caps {
  428. u16 num_rates; /* Number of different rates */
  429. u8 min_unit;
  430. u16 min_val;
  431. u8 max_unit;
  432. u16 max_val;
  433. };
  434. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  435. {
  436. return (major << 32) | (minor << 16) | subminor;
  437. }
  438. struct mlx4_phys_caps {
  439. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  440. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  441. u32 num_phys_eqs;
  442. u32 base_sqpn;
  443. u32 base_proxy_sqpn;
  444. u32 base_tunnel_sqpn;
  445. };
  446. struct mlx4_caps {
  447. u64 fw_ver;
  448. u32 function;
  449. int num_ports;
  450. int vl_cap[MLX4_MAX_PORTS + 1];
  451. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  452. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  453. u64 def_mac[MLX4_MAX_PORTS + 1];
  454. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  455. int gid_table_len[MLX4_MAX_PORTS + 1];
  456. int pkey_table_len[MLX4_MAX_PORTS + 1];
  457. int trans_type[MLX4_MAX_PORTS + 1];
  458. int vendor_oui[MLX4_MAX_PORTS + 1];
  459. int wavelength[MLX4_MAX_PORTS + 1];
  460. u64 trans_code[MLX4_MAX_PORTS + 1];
  461. int local_ca_ack_delay;
  462. int num_uars;
  463. u32 uar_page_size;
  464. int bf_reg_size;
  465. int bf_regs_per_page;
  466. int max_sq_sg;
  467. int max_rq_sg;
  468. int num_qps;
  469. int max_wqes;
  470. int max_sq_desc_sz;
  471. int max_rq_desc_sz;
  472. int max_qp_init_rdma;
  473. int max_qp_dest_rdma;
  474. u32 *qp0_qkey;
  475. u32 *qp0_proxy;
  476. u32 *qp1_proxy;
  477. u32 *qp0_tunnel;
  478. u32 *qp1_tunnel;
  479. int num_srqs;
  480. int max_srq_wqes;
  481. int max_srq_sge;
  482. int reserved_srqs;
  483. int num_cqs;
  484. int max_cqes;
  485. int reserved_cqs;
  486. int num_sys_eqs;
  487. int num_eqs;
  488. int reserved_eqs;
  489. int num_comp_vectors;
  490. int num_mpts;
  491. int max_fmr_maps;
  492. int num_mtts;
  493. int fmr_reserved_mtts;
  494. int reserved_mtts;
  495. int reserved_mrws;
  496. int reserved_uars;
  497. int num_mgms;
  498. int num_amgms;
  499. int reserved_mcgs;
  500. int num_qp_per_mgm;
  501. int steering_mode;
  502. int dmfs_high_steer_mode;
  503. int fs_log_max_ucast_qp_range_size;
  504. int num_pds;
  505. int reserved_pds;
  506. int max_xrcds;
  507. int reserved_xrcds;
  508. int mtt_entry_sz;
  509. u32 max_msg_sz;
  510. u32 page_size_cap;
  511. u64 flags;
  512. u64 flags2;
  513. u32 bmme_flags;
  514. u32 reserved_lkey;
  515. u16 stat_rate_support;
  516. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  517. int max_gso_sz;
  518. int max_rss_tbl_sz;
  519. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  520. int reserved_qps;
  521. int reserved_qps_base[MLX4_NUM_QP_REGION];
  522. int log_num_macs;
  523. int log_num_vlans;
  524. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  525. u8 supported_type[MLX4_MAX_PORTS + 1];
  526. u8 suggested_type[MLX4_MAX_PORTS + 1];
  527. u8 default_sense[MLX4_MAX_PORTS + 1];
  528. u32 port_mask[MLX4_MAX_PORTS + 1];
  529. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  530. u32 max_counters;
  531. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  532. u16 sqp_demux;
  533. u32 eqe_size;
  534. u32 cqe_size;
  535. u8 eqe_factor;
  536. u32 userspace_caps; /* userspace must be aware of these */
  537. u32 function_caps; /* VFs must be aware of these */
  538. u16 hca_core_clock;
  539. u64 phys_port_id[MLX4_MAX_PORTS + 1];
  540. int tunnel_offload_mode;
  541. u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
  542. u8 phv_bit[MLX4_MAX_PORTS + 1];
  543. u8 alloc_res_qp_mask;
  544. u32 dmfs_high_rate_qpn_base;
  545. u32 dmfs_high_rate_qpn_range;
  546. u32 vf_caps;
  547. struct mlx4_rate_limit_caps rl_caps;
  548. };
  549. struct mlx4_buf_list {
  550. void *buf;
  551. dma_addr_t map;
  552. };
  553. struct mlx4_buf {
  554. struct mlx4_buf_list direct;
  555. struct mlx4_buf_list *page_list;
  556. int nbufs;
  557. int npages;
  558. int page_shift;
  559. };
  560. struct mlx4_mtt {
  561. u32 offset;
  562. int order;
  563. int page_shift;
  564. };
  565. enum {
  566. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  567. };
  568. struct mlx4_db_pgdir {
  569. struct list_head list;
  570. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  571. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  572. unsigned long *bits[2];
  573. __be32 *db_page;
  574. dma_addr_t db_dma;
  575. };
  576. struct mlx4_ib_user_db_page;
  577. struct mlx4_db {
  578. __be32 *db;
  579. union {
  580. struct mlx4_db_pgdir *pgdir;
  581. struct mlx4_ib_user_db_page *user_page;
  582. } u;
  583. dma_addr_t dma;
  584. int index;
  585. int order;
  586. };
  587. struct mlx4_hwq_resources {
  588. struct mlx4_db db;
  589. struct mlx4_mtt mtt;
  590. struct mlx4_buf buf;
  591. };
  592. struct mlx4_mr {
  593. struct mlx4_mtt mtt;
  594. u64 iova;
  595. u64 size;
  596. u32 key;
  597. u32 pd;
  598. u32 access;
  599. int enabled;
  600. };
  601. enum mlx4_mw_type {
  602. MLX4_MW_TYPE_1 = 1,
  603. MLX4_MW_TYPE_2 = 2,
  604. };
  605. struct mlx4_mw {
  606. u32 key;
  607. u32 pd;
  608. enum mlx4_mw_type type;
  609. int enabled;
  610. };
  611. struct mlx4_fmr {
  612. struct mlx4_mr mr;
  613. struct mlx4_mpt_entry *mpt;
  614. __be64 *mtts;
  615. dma_addr_t dma_handle;
  616. int max_pages;
  617. int max_maps;
  618. int maps;
  619. u8 page_shift;
  620. };
  621. struct mlx4_uar {
  622. unsigned long pfn;
  623. int index;
  624. struct list_head bf_list;
  625. unsigned free_bf_bmap;
  626. void __iomem *map;
  627. void __iomem *bf_map;
  628. };
  629. struct mlx4_bf {
  630. unsigned int offset;
  631. int buf_size;
  632. struct mlx4_uar *uar;
  633. void __iomem *reg;
  634. };
  635. struct mlx4_cq {
  636. void (*comp) (struct mlx4_cq *);
  637. void (*event) (struct mlx4_cq *, enum mlx4_event);
  638. struct mlx4_uar *uar;
  639. u32 cons_index;
  640. u16 irq;
  641. __be32 *set_ci_db;
  642. __be32 *arm_db;
  643. int arm_sn;
  644. int cqn;
  645. unsigned vector;
  646. atomic_t refcount;
  647. struct completion free;
  648. struct {
  649. struct list_head list;
  650. void (*comp)(struct mlx4_cq *);
  651. void *priv;
  652. } tasklet_ctx;
  653. int reset_notify_added;
  654. struct list_head reset_notify;
  655. };
  656. struct mlx4_qp {
  657. void (*event) (struct mlx4_qp *, enum mlx4_event);
  658. int qpn;
  659. atomic_t refcount;
  660. struct completion free;
  661. };
  662. struct mlx4_srq {
  663. void (*event) (struct mlx4_srq *, enum mlx4_event);
  664. int srqn;
  665. int max;
  666. int max_gs;
  667. int wqe_shift;
  668. atomic_t refcount;
  669. struct completion free;
  670. };
  671. struct mlx4_av {
  672. __be32 port_pd;
  673. u8 reserved1;
  674. u8 g_slid;
  675. __be16 dlid;
  676. u8 reserved2;
  677. u8 gid_index;
  678. u8 stat_rate;
  679. u8 hop_limit;
  680. __be32 sl_tclass_flowlabel;
  681. u8 dgid[16];
  682. };
  683. struct mlx4_eth_av {
  684. __be32 port_pd;
  685. u8 reserved1;
  686. u8 smac_idx;
  687. u16 reserved2;
  688. u8 reserved3;
  689. u8 gid_index;
  690. u8 stat_rate;
  691. u8 hop_limit;
  692. __be32 sl_tclass_flowlabel;
  693. u8 dgid[16];
  694. u8 s_mac[6];
  695. u8 reserved4[2];
  696. __be16 vlan;
  697. u8 mac[ETH_ALEN];
  698. };
  699. union mlx4_ext_av {
  700. struct mlx4_av ib;
  701. struct mlx4_eth_av eth;
  702. };
  703. /* Counters should be saturate once they reach their maximum value */
  704. #define ASSIGN_32BIT_COUNTER(counter, value) do { \
  705. if ((value) > U32_MAX) \
  706. counter = cpu_to_be32(U32_MAX); \
  707. else \
  708. counter = cpu_to_be32(value); \
  709. } while (0)
  710. struct mlx4_counter {
  711. u8 reserved1[3];
  712. u8 counter_mode;
  713. __be32 num_ifc;
  714. u32 reserved2[2];
  715. __be64 rx_frames;
  716. __be64 rx_bytes;
  717. __be64 tx_frames;
  718. __be64 tx_bytes;
  719. };
  720. struct mlx4_quotas {
  721. int qp;
  722. int cq;
  723. int srq;
  724. int mpt;
  725. int mtt;
  726. int counter;
  727. int xrcd;
  728. };
  729. struct mlx4_vf_dev {
  730. u8 min_port;
  731. u8 n_ports;
  732. };
  733. enum mlx4_pci_status {
  734. MLX4_PCI_STATUS_DISABLED,
  735. MLX4_PCI_STATUS_ENABLED,
  736. };
  737. struct mlx4_dev_persistent {
  738. struct pci_dev *pdev;
  739. struct mlx4_dev *dev;
  740. int nvfs[MLX4_MAX_PORTS + 1];
  741. int num_vfs;
  742. enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
  743. enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
  744. struct work_struct catas_work;
  745. struct workqueue_struct *catas_wq;
  746. struct mutex device_state_mutex; /* protect HW state */
  747. u8 state;
  748. struct mutex interface_state_mutex; /* protect SW state */
  749. u8 interface_state;
  750. struct mutex pci_status_mutex; /* sync pci state */
  751. enum mlx4_pci_status pci_status;
  752. };
  753. struct mlx4_dev {
  754. struct mlx4_dev_persistent *persist;
  755. unsigned long flags;
  756. unsigned long num_slaves;
  757. struct mlx4_caps caps;
  758. struct mlx4_phys_caps phys_caps;
  759. struct mlx4_quotas quotas;
  760. struct radix_tree_root qp_table_tree;
  761. u8 rev_id;
  762. u8 port_random_macs;
  763. char board_id[MLX4_BOARD_ID_LEN];
  764. int numa_node;
  765. int oper_log_mgm_entry_size;
  766. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  767. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  768. struct mlx4_vf_dev *dev_vfs;
  769. u8 uar_page_shift;
  770. };
  771. struct mlx4_clock_params {
  772. u64 offset;
  773. u8 bar;
  774. u8 size;
  775. };
  776. struct mlx4_eqe {
  777. u8 reserved1;
  778. u8 type;
  779. u8 reserved2;
  780. u8 subtype;
  781. union {
  782. u32 raw[6];
  783. struct {
  784. __be32 cqn;
  785. } __packed comp;
  786. struct {
  787. u16 reserved1;
  788. __be16 token;
  789. u32 reserved2;
  790. u8 reserved3[3];
  791. u8 status;
  792. __be64 out_param;
  793. } __packed cmd;
  794. struct {
  795. __be32 qpn;
  796. } __packed qp;
  797. struct {
  798. __be32 srqn;
  799. } __packed srq;
  800. struct {
  801. __be32 cqn;
  802. u32 reserved1;
  803. u8 reserved2[3];
  804. u8 syndrome;
  805. } __packed cq_err;
  806. struct {
  807. u32 reserved1[2];
  808. __be32 port;
  809. } __packed port_change;
  810. struct {
  811. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  812. u32 reserved;
  813. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  814. } __packed comm_channel_arm;
  815. struct {
  816. u8 port;
  817. u8 reserved[3];
  818. __be64 mac;
  819. } __packed mac_update;
  820. struct {
  821. __be32 slave_id;
  822. } __packed flr_event;
  823. struct {
  824. __be16 current_temperature;
  825. __be16 warning_threshold;
  826. } __packed warming;
  827. struct {
  828. u8 reserved[3];
  829. u8 port;
  830. union {
  831. struct {
  832. __be16 mstr_sm_lid;
  833. __be16 port_lid;
  834. __be32 changed_attr;
  835. u8 reserved[3];
  836. u8 mstr_sm_sl;
  837. __be64 gid_prefix;
  838. } __packed port_info;
  839. struct {
  840. __be32 block_ptr;
  841. __be32 tbl_entries_mask;
  842. } __packed tbl_change_info;
  843. } params;
  844. } __packed port_mgmt_change;
  845. struct {
  846. u8 reserved[3];
  847. u8 port;
  848. u32 reserved1[5];
  849. } __packed bad_cable;
  850. } event;
  851. u8 slave_id;
  852. u8 reserved3[2];
  853. u8 owner;
  854. } __packed;
  855. struct mlx4_init_port_param {
  856. int set_guid0;
  857. int set_node_guid;
  858. int set_si_guid;
  859. u16 mtu;
  860. int port_width_cap;
  861. u16 vl_cap;
  862. u16 max_gid;
  863. u16 max_pkey;
  864. u64 guid0;
  865. u64 node_guid;
  866. u64 si_guid;
  867. };
  868. #define MAD_IFC_DATA_SZ 192
  869. /* MAD IFC Mailbox */
  870. struct mlx4_mad_ifc {
  871. u8 base_version;
  872. u8 mgmt_class;
  873. u8 class_version;
  874. u8 method;
  875. __be16 status;
  876. __be16 class_specific;
  877. __be64 tid;
  878. __be16 attr_id;
  879. __be16 resv;
  880. __be32 attr_mod;
  881. __be64 mkey;
  882. __be16 dr_slid;
  883. __be16 dr_dlid;
  884. u8 reserved[28];
  885. u8 data[MAD_IFC_DATA_SZ];
  886. } __packed;
  887. #define mlx4_foreach_port(port, dev, type) \
  888. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  889. if ((type) == (dev)->caps.port_mask[(port)])
  890. #define mlx4_foreach_ib_transport_port(port, dev) \
  891. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  892. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  893. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE) || \
  894. ((dev)->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2))
  895. #define MLX4_INVALID_SLAVE_ID 0xFF
  896. #define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
  897. void handle_port_mgmt_change_event(struct work_struct *work);
  898. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  899. {
  900. return dev->caps.function;
  901. }
  902. static inline int mlx4_is_master(struct mlx4_dev *dev)
  903. {
  904. return dev->flags & MLX4_FLAG_MASTER;
  905. }
  906. static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
  907. {
  908. return dev->phys_caps.base_sqpn + 8 +
  909. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
  910. }
  911. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  912. {
  913. return (qpn < dev->phys_caps.base_sqpn + 8 +
  914. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
  915. qpn >= dev->phys_caps.base_sqpn) ||
  916. (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
  917. }
  918. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  919. {
  920. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  921. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  922. return 1;
  923. return 0;
  924. }
  925. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  926. {
  927. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  928. }
  929. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  930. {
  931. return dev->flags & MLX4_FLAG_SLAVE;
  932. }
  933. static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
  934. {
  935. return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
  936. }
  937. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  938. struct mlx4_buf *buf, gfp_t gfp);
  939. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  940. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  941. {
  942. if (buf->nbufs == 1)
  943. return buf->direct.buf + offset;
  944. else
  945. return buf->page_list[offset >> PAGE_SHIFT].buf +
  946. (offset & (PAGE_SIZE - 1));
  947. }
  948. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  949. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  950. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  951. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  952. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  953. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  954. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
  955. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  956. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  957. struct mlx4_mtt *mtt);
  958. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  959. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  960. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  961. int npages, int page_shift, struct mlx4_mr *mr);
  962. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  963. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  964. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  965. struct mlx4_mw *mw);
  966. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
  967. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
  968. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  969. int start_index, int npages, u64 *page_list);
  970. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  971. struct mlx4_buf *buf, gfp_t gfp);
  972. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
  973. gfp_t gfp);
  974. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  975. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  976. int size);
  977. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  978. int size);
  979. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  980. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  981. unsigned vector, int collapsed, int timestamp_en);
  982. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  983. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  984. int *base, u8 flags);
  985. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  986. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
  987. gfp_t gfp);
  988. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  989. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  990. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  991. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  992. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  993. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  994. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  995. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  996. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  997. int block_mcast_loopback, enum mlx4_protocol prot);
  998. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  999. enum mlx4_protocol prot);
  1000. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1001. u8 port, int block_mcast_loopback,
  1002. enum mlx4_protocol protocol, u64 *reg_id);
  1003. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  1004. enum mlx4_protocol protocol, u64 reg_id);
  1005. enum {
  1006. MLX4_DOMAIN_UVERBS = 0x1000,
  1007. MLX4_DOMAIN_ETHTOOL = 0x2000,
  1008. MLX4_DOMAIN_RFS = 0x3000,
  1009. MLX4_DOMAIN_NIC = 0x5000,
  1010. };
  1011. enum mlx4_net_trans_rule_id {
  1012. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  1013. MLX4_NET_TRANS_RULE_ID_IB,
  1014. MLX4_NET_TRANS_RULE_ID_IPV6,
  1015. MLX4_NET_TRANS_RULE_ID_IPV4,
  1016. MLX4_NET_TRANS_RULE_ID_TCP,
  1017. MLX4_NET_TRANS_RULE_ID_UDP,
  1018. MLX4_NET_TRANS_RULE_ID_VXLAN,
  1019. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  1020. };
  1021. extern const u16 __sw_id_hw[];
  1022. static inline int map_hw_to_sw_id(u16 header_id)
  1023. {
  1024. int i;
  1025. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  1026. if (header_id == __sw_id_hw[i])
  1027. return i;
  1028. }
  1029. return -EINVAL;
  1030. }
  1031. enum mlx4_net_trans_promisc_mode {
  1032. MLX4_FS_REGULAR = 1,
  1033. MLX4_FS_ALL_DEFAULT,
  1034. MLX4_FS_MC_DEFAULT,
  1035. MLX4_FS_MIRROR_RX_PORT,
  1036. MLX4_FS_MIRROR_SX_PORT,
  1037. MLX4_FS_UC_SNIFFER,
  1038. MLX4_FS_MC_SNIFFER,
  1039. MLX4_FS_MODE_NUM, /* should be last */
  1040. };
  1041. struct mlx4_spec_eth {
  1042. u8 dst_mac[ETH_ALEN];
  1043. u8 dst_mac_msk[ETH_ALEN];
  1044. u8 src_mac[ETH_ALEN];
  1045. u8 src_mac_msk[ETH_ALEN];
  1046. u8 ether_type_enable;
  1047. __be16 ether_type;
  1048. __be16 vlan_id_msk;
  1049. __be16 vlan_id;
  1050. };
  1051. struct mlx4_spec_tcp_udp {
  1052. __be16 dst_port;
  1053. __be16 dst_port_msk;
  1054. __be16 src_port;
  1055. __be16 src_port_msk;
  1056. };
  1057. struct mlx4_spec_ipv4 {
  1058. __be32 dst_ip;
  1059. __be32 dst_ip_msk;
  1060. __be32 src_ip;
  1061. __be32 src_ip_msk;
  1062. };
  1063. struct mlx4_spec_ib {
  1064. __be32 l3_qpn;
  1065. __be32 qpn_msk;
  1066. u8 dst_gid[16];
  1067. u8 dst_gid_msk[16];
  1068. };
  1069. struct mlx4_spec_vxlan {
  1070. __be32 vni;
  1071. __be32 vni_mask;
  1072. };
  1073. struct mlx4_spec_list {
  1074. struct list_head list;
  1075. enum mlx4_net_trans_rule_id id;
  1076. union {
  1077. struct mlx4_spec_eth eth;
  1078. struct mlx4_spec_ib ib;
  1079. struct mlx4_spec_ipv4 ipv4;
  1080. struct mlx4_spec_tcp_udp tcp_udp;
  1081. struct mlx4_spec_vxlan vxlan;
  1082. };
  1083. };
  1084. enum mlx4_net_trans_hw_rule_queue {
  1085. MLX4_NET_TRANS_Q_FIFO,
  1086. MLX4_NET_TRANS_Q_LIFO,
  1087. };
  1088. struct mlx4_net_trans_rule {
  1089. struct list_head list;
  1090. enum mlx4_net_trans_hw_rule_queue queue_mode;
  1091. bool exclusive;
  1092. bool allow_loopback;
  1093. enum mlx4_net_trans_promisc_mode promisc_mode;
  1094. u8 port;
  1095. u16 priority;
  1096. u32 qpn;
  1097. };
  1098. struct mlx4_net_trans_rule_hw_ctrl {
  1099. __be16 prio;
  1100. u8 type;
  1101. u8 flags;
  1102. u8 rsvd1;
  1103. u8 funcid;
  1104. u8 vep;
  1105. u8 port;
  1106. __be32 qpn;
  1107. __be32 rsvd2;
  1108. };
  1109. struct mlx4_net_trans_rule_hw_ib {
  1110. u8 size;
  1111. u8 rsvd1;
  1112. __be16 id;
  1113. u32 rsvd2;
  1114. __be32 l3_qpn;
  1115. __be32 qpn_mask;
  1116. u8 dst_gid[16];
  1117. u8 dst_gid_msk[16];
  1118. } __packed;
  1119. struct mlx4_net_trans_rule_hw_eth {
  1120. u8 size;
  1121. u8 rsvd;
  1122. __be16 id;
  1123. u8 rsvd1[6];
  1124. u8 dst_mac[6];
  1125. u16 rsvd2;
  1126. u8 dst_mac_msk[6];
  1127. u16 rsvd3;
  1128. u8 src_mac[6];
  1129. u16 rsvd4;
  1130. u8 src_mac_msk[6];
  1131. u8 rsvd5;
  1132. u8 ether_type_enable;
  1133. __be16 ether_type;
  1134. __be16 vlan_tag_msk;
  1135. __be16 vlan_tag;
  1136. } __packed;
  1137. struct mlx4_net_trans_rule_hw_tcp_udp {
  1138. u8 size;
  1139. u8 rsvd;
  1140. __be16 id;
  1141. __be16 rsvd1[3];
  1142. __be16 dst_port;
  1143. __be16 rsvd2;
  1144. __be16 dst_port_msk;
  1145. __be16 rsvd3;
  1146. __be16 src_port;
  1147. __be16 rsvd4;
  1148. __be16 src_port_msk;
  1149. } __packed;
  1150. struct mlx4_net_trans_rule_hw_ipv4 {
  1151. u8 size;
  1152. u8 rsvd;
  1153. __be16 id;
  1154. __be32 rsvd1;
  1155. __be32 dst_ip;
  1156. __be32 dst_ip_msk;
  1157. __be32 src_ip;
  1158. __be32 src_ip_msk;
  1159. } __packed;
  1160. struct mlx4_net_trans_rule_hw_vxlan {
  1161. u8 size;
  1162. u8 rsvd;
  1163. __be16 id;
  1164. __be32 rsvd1;
  1165. __be32 vni;
  1166. __be32 vni_mask;
  1167. } __packed;
  1168. struct _rule_hw {
  1169. union {
  1170. struct {
  1171. u8 size;
  1172. u8 rsvd;
  1173. __be16 id;
  1174. };
  1175. struct mlx4_net_trans_rule_hw_eth eth;
  1176. struct mlx4_net_trans_rule_hw_ib ib;
  1177. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  1178. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  1179. struct mlx4_net_trans_rule_hw_vxlan vxlan;
  1180. };
  1181. };
  1182. enum {
  1183. VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
  1184. VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
  1185. VXLAN_STEER_BY_VSID_VNI = 1 << 2,
  1186. VXLAN_STEER_BY_INNER_MAC = 1 << 3,
  1187. VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
  1188. };
  1189. enum {
  1190. MLX4_OP_MOD_QUERY_TRANSPORT_CI_ERRORS = 0x2,
  1191. };
  1192. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  1193. enum mlx4_net_trans_promisc_mode mode);
  1194. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  1195. enum mlx4_net_trans_promisc_mode mode);
  1196. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  1197. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  1198. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  1199. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  1200. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  1201. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  1202. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  1203. int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
  1204. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  1205. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  1206. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  1207. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  1208. u8 promisc);
  1209. int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
  1210. int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
  1211. u8 ignore_fcs_value);
  1212. int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
  1213. int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val);
  1214. int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv);
  1215. int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
  1216. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  1217. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  1218. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
  1219. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  1220. int npages, u64 iova, u32 *lkey, u32 *rkey);
  1221. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  1222. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  1223. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  1224. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  1225. u32 *lkey, u32 *rkey);
  1226. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  1227. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  1228. int mlx4_test_interrupts(struct mlx4_dev *dev);
  1229. int mlx4_query_diag_counters(struct mlx4_dev *dev, u8 op_modifier,
  1230. const u32 offset[], u32 value[],
  1231. size_t array_len, u8 port);
  1232. u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
  1233. bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
  1234. struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
  1235. int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
  1236. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  1237. int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
  1238. int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
  1239. int mlx4_get_phys_port_id(struct mlx4_dev *dev);
  1240. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  1241. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  1242. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  1243. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  1244. int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
  1245. void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
  1246. int port);
  1247. __be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
  1248. void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
  1249. int mlx4_flow_attach(struct mlx4_dev *dev,
  1250. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  1251. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  1252. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  1253. enum mlx4_net_trans_promisc_mode flow_type);
  1254. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  1255. enum mlx4_net_trans_rule_id id);
  1256. int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
  1257. int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
  1258. int port, int qpn, u16 prio, u64 *reg_id);
  1259. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  1260. int i, int val);
  1261. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  1262. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  1263. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1264. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1265. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  1266. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  1267. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  1268. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  1269. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  1270. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  1271. int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
  1272. int *slave_id);
  1273. int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
  1274. u8 *gid);
  1275. int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
  1276. u32 max_range_qpn);
  1277. cycle_t mlx4_read_clock(struct mlx4_dev *dev);
  1278. struct mlx4_active_ports {
  1279. DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
  1280. };
  1281. /* Returns a bitmap of the physical ports which are assigned to slave */
  1282. struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
  1283. /* Returns the physical port that represents the virtual port of the slave, */
  1284. /* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
  1285. /* mapping is returned. */
  1286. int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
  1287. struct mlx4_slaves_pport {
  1288. DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
  1289. };
  1290. /* Returns a bitmap of all slaves that are assigned to port. */
  1291. struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
  1292. int port);
  1293. /* Returns a bitmap of all slaves that are assigned exactly to all the */
  1294. /* the ports that are set in crit_ports. */
  1295. struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
  1296. struct mlx4_dev *dev,
  1297. const struct mlx4_active_ports *crit_ports);
  1298. /* Returns the slave's virtual port that represents the physical port. */
  1299. int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
  1300. int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
  1301. int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
  1302. int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
  1303. int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port);
  1304. int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
  1305. int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
  1306. int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
  1307. int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
  1308. int enable);
  1309. int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  1310. struct mlx4_mpt_entry ***mpt_entry);
  1311. int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  1312. struct mlx4_mpt_entry **mpt_entry);
  1313. int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
  1314. u32 pdn);
  1315. int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
  1316. struct mlx4_mpt_entry *mpt_entry,
  1317. u32 access);
  1318. void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
  1319. struct mlx4_mpt_entry **mpt_entry);
  1320. void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
  1321. int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
  1322. u64 iova, u64 size, int npages,
  1323. int page_shift, struct mlx4_mpt_entry *mpt_entry);
  1324. int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
  1325. u16 offset, u16 size, u8 *data);
  1326. /* Returns true if running in low memory profile (kdump kernel) */
  1327. static inline bool mlx4_low_memory_profile(void)
  1328. {
  1329. return is_kdump_kernel();
  1330. }
  1331. /* ACCESS REG commands */
  1332. enum mlx4_access_reg_method {
  1333. MLX4_ACCESS_REG_QUERY = 0x1,
  1334. MLX4_ACCESS_REG_WRITE = 0x2,
  1335. };
  1336. /* ACCESS PTYS Reg command */
  1337. enum mlx4_ptys_proto {
  1338. MLX4_PTYS_IB = 1<<0,
  1339. MLX4_PTYS_EN = 1<<2,
  1340. };
  1341. struct mlx4_ptys_reg {
  1342. u8 resrvd1;
  1343. u8 local_port;
  1344. u8 resrvd2;
  1345. u8 proto_mask;
  1346. __be32 resrvd3[2];
  1347. __be32 eth_proto_cap;
  1348. __be16 ib_width_cap;
  1349. __be16 ib_speed_cap;
  1350. __be32 resrvd4;
  1351. __be32 eth_proto_admin;
  1352. __be16 ib_width_admin;
  1353. __be16 ib_speed_admin;
  1354. __be32 resrvd5;
  1355. __be32 eth_proto_oper;
  1356. __be16 ib_width_oper;
  1357. __be16 ib_speed_oper;
  1358. __be32 resrvd6;
  1359. __be32 eth_proto_lp_adv;
  1360. } __packed;
  1361. int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
  1362. enum mlx4_access_reg_method method,
  1363. struct mlx4_ptys_reg *ptys_reg);
  1364. int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
  1365. struct mlx4_clock_params *params);
  1366. static inline int mlx4_to_hw_uar_index(struct mlx4_dev *dev, int index)
  1367. {
  1368. return (index << (PAGE_SHIFT - dev->uar_page_shift));
  1369. }
  1370. static inline int mlx4_get_num_reserved_uar(struct mlx4_dev *dev)
  1371. {
  1372. /* The first 128 UARs are used for EQ doorbells */
  1373. return (128 >> (PAGE_SHIFT - dev->uar_page_shift));
  1374. }
  1375. #endif /* MLX4_DEVICE_H */