igb_main.c 223 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385
  1. /* Intel(R) Gigabit Ethernet Linux driver
  2. * Copyright(c) 2007-2014 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, see <http://www.gnu.org/licenses/>.
  15. *
  16. * The full GNU General Public License is included in this distribution in
  17. * the file called "COPYING".
  18. *
  19. * Contact Information:
  20. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  21. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  22. */
  23. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  24. #include <linux/module.h>
  25. #include <linux/types.h>
  26. #include <linux/init.h>
  27. #include <linux/bitops.h>
  28. #include <linux/vmalloc.h>
  29. #include <linux/pagemap.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/ipv6.h>
  32. #include <linux/slab.h>
  33. #include <net/checksum.h>
  34. #include <net/ip6_checksum.h>
  35. #include <linux/net_tstamp.h>
  36. #include <linux/mii.h>
  37. #include <linux/ethtool.h>
  38. #include <linux/if.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/pci.h>
  41. #include <linux/pci-aspm.h>
  42. #include <linux/delay.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/ip.h>
  45. #include <linux/tcp.h>
  46. #include <linux/sctp.h>
  47. #include <linux/if_ether.h>
  48. #include <linux/aer.h>
  49. #include <linux/prefetch.h>
  50. #include <linux/pm_runtime.h>
  51. #include <linux/etherdevice.h>
  52. #ifdef CONFIG_IGB_DCA
  53. #include <linux/dca.h>
  54. #endif
  55. #include <linux/i2c.h>
  56. #include "igb.h"
  57. #define MAJ 5
  58. #define MIN 4
  59. #define BUILD 0
  60. #define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
  61. __stringify(BUILD) "-k"
  62. char igb_driver_name[] = "igb";
  63. char igb_driver_version[] = DRV_VERSION;
  64. static const char igb_driver_string[] =
  65. "Intel(R) Gigabit Ethernet Network Driver";
  66. static const char igb_copyright[] =
  67. "Copyright (c) 2007-2014 Intel Corporation.";
  68. static const struct e1000_info *igb_info_tbl[] = {
  69. [board_82575] = &e1000_82575_info,
  70. };
  71. static const struct pci_device_id igb_pci_tbl[] = {
  72. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
  73. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
  74. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
  75. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
  76. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
  77. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
  78. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
  79. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
  80. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
  81. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
  82. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
  83. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
  84. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
  85. { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
  86. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
  87. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
  88. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
  89. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
  90. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
  91. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
  92. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
  93. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
  94. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
  95. { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
  96. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
  97. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
  98. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
  99. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
  100. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
  101. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
  102. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
  103. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
  104. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
  105. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
  106. { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
  107. /* required last entry */
  108. {0, }
  109. };
  110. MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
  111. static int igb_setup_all_tx_resources(struct igb_adapter *);
  112. static int igb_setup_all_rx_resources(struct igb_adapter *);
  113. static void igb_free_all_tx_resources(struct igb_adapter *);
  114. static void igb_free_all_rx_resources(struct igb_adapter *);
  115. static void igb_setup_mrqc(struct igb_adapter *);
  116. static int igb_probe(struct pci_dev *, const struct pci_device_id *);
  117. static void igb_remove(struct pci_dev *pdev);
  118. static int igb_sw_init(struct igb_adapter *);
  119. int igb_open(struct net_device *);
  120. int igb_close(struct net_device *);
  121. static void igb_configure(struct igb_adapter *);
  122. static void igb_configure_tx(struct igb_adapter *);
  123. static void igb_configure_rx(struct igb_adapter *);
  124. static void igb_clean_all_tx_rings(struct igb_adapter *);
  125. static void igb_clean_all_rx_rings(struct igb_adapter *);
  126. static void igb_clean_tx_ring(struct igb_ring *);
  127. static void igb_clean_rx_ring(struct igb_ring *);
  128. static void igb_set_rx_mode(struct net_device *);
  129. static void igb_update_phy_info(unsigned long);
  130. static void igb_watchdog(unsigned long);
  131. static void igb_watchdog_task(struct work_struct *);
  132. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
  133. static void igb_get_stats64(struct net_device *dev,
  134. struct rtnl_link_stats64 *stats);
  135. static int igb_change_mtu(struct net_device *, int);
  136. static int igb_set_mac(struct net_device *, void *);
  137. static void igb_set_uta(struct igb_adapter *adapter, bool set);
  138. static irqreturn_t igb_intr(int irq, void *);
  139. static irqreturn_t igb_intr_msi(int irq, void *);
  140. static irqreturn_t igb_msix_other(int irq, void *);
  141. static irqreturn_t igb_msix_ring(int irq, void *);
  142. #ifdef CONFIG_IGB_DCA
  143. static void igb_update_dca(struct igb_q_vector *);
  144. static void igb_setup_dca(struct igb_adapter *);
  145. #endif /* CONFIG_IGB_DCA */
  146. static int igb_poll(struct napi_struct *, int);
  147. static bool igb_clean_tx_irq(struct igb_q_vector *, int);
  148. static int igb_clean_rx_irq(struct igb_q_vector *, int);
  149. static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
  150. static void igb_tx_timeout(struct net_device *);
  151. static void igb_reset_task(struct work_struct *);
  152. static void igb_vlan_mode(struct net_device *netdev,
  153. netdev_features_t features);
  154. static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
  155. static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
  156. static void igb_restore_vlan(struct igb_adapter *);
  157. static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
  158. static void igb_ping_all_vfs(struct igb_adapter *);
  159. static void igb_msg_task(struct igb_adapter *);
  160. static void igb_vmm_control(struct igb_adapter *);
  161. static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
  162. static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
  163. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
  164. static int igb_ndo_set_vf_vlan(struct net_device *netdev,
  165. int vf, u16 vlan, u8 qos, __be16 vlan_proto);
  166. static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
  167. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  168. bool setting);
  169. static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
  170. struct ifla_vf_info *ivi);
  171. static void igb_check_vf_rate_limit(struct igb_adapter *);
  172. static void igb_nfc_filter_exit(struct igb_adapter *adapter);
  173. static void igb_nfc_filter_restore(struct igb_adapter *adapter);
  174. #ifdef CONFIG_PCI_IOV
  175. static int igb_vf_configure(struct igb_adapter *adapter, int vf);
  176. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
  177. static int igb_disable_sriov(struct pci_dev *dev);
  178. static int igb_pci_disable_sriov(struct pci_dev *dev);
  179. #endif
  180. #ifdef CONFIG_PM
  181. #ifdef CONFIG_PM_SLEEP
  182. static int igb_suspend(struct device *);
  183. #endif
  184. static int igb_resume(struct device *);
  185. static int igb_runtime_suspend(struct device *dev);
  186. static int igb_runtime_resume(struct device *dev);
  187. static int igb_runtime_idle(struct device *dev);
  188. static const struct dev_pm_ops igb_pm_ops = {
  189. SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
  190. SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
  191. igb_runtime_idle)
  192. };
  193. #endif
  194. static void igb_shutdown(struct pci_dev *);
  195. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
  196. #ifdef CONFIG_IGB_DCA
  197. static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
  198. static struct notifier_block dca_notifier = {
  199. .notifier_call = igb_notify_dca,
  200. .next = NULL,
  201. .priority = 0
  202. };
  203. #endif
  204. #ifdef CONFIG_NET_POLL_CONTROLLER
  205. /* for netdump / net console */
  206. static void igb_netpoll(struct net_device *);
  207. #endif
  208. #ifdef CONFIG_PCI_IOV
  209. static unsigned int max_vfs;
  210. module_param(max_vfs, uint, 0);
  211. MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
  212. #endif /* CONFIG_PCI_IOV */
  213. static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
  214. pci_channel_state_t);
  215. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
  216. static void igb_io_resume(struct pci_dev *);
  217. static const struct pci_error_handlers igb_err_handler = {
  218. .error_detected = igb_io_error_detected,
  219. .slot_reset = igb_io_slot_reset,
  220. .resume = igb_io_resume,
  221. };
  222. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
  223. static struct pci_driver igb_driver = {
  224. .name = igb_driver_name,
  225. .id_table = igb_pci_tbl,
  226. .probe = igb_probe,
  227. .remove = igb_remove,
  228. #ifdef CONFIG_PM
  229. .driver.pm = &igb_pm_ops,
  230. #endif
  231. .shutdown = igb_shutdown,
  232. .sriov_configure = igb_pci_sriov_configure,
  233. .err_handler = &igb_err_handler
  234. };
  235. MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
  236. MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
  237. MODULE_LICENSE("GPL");
  238. MODULE_VERSION(DRV_VERSION);
  239. #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
  240. static int debug = -1;
  241. module_param(debug, int, 0);
  242. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  243. struct igb_reg_info {
  244. u32 ofs;
  245. char *name;
  246. };
  247. static const struct igb_reg_info igb_reg_info_tbl[] = {
  248. /* General Registers */
  249. {E1000_CTRL, "CTRL"},
  250. {E1000_STATUS, "STATUS"},
  251. {E1000_CTRL_EXT, "CTRL_EXT"},
  252. /* Interrupt Registers */
  253. {E1000_ICR, "ICR"},
  254. /* RX Registers */
  255. {E1000_RCTL, "RCTL"},
  256. {E1000_RDLEN(0), "RDLEN"},
  257. {E1000_RDH(0), "RDH"},
  258. {E1000_RDT(0), "RDT"},
  259. {E1000_RXDCTL(0), "RXDCTL"},
  260. {E1000_RDBAL(0), "RDBAL"},
  261. {E1000_RDBAH(0), "RDBAH"},
  262. /* TX Registers */
  263. {E1000_TCTL, "TCTL"},
  264. {E1000_TDBAL(0), "TDBAL"},
  265. {E1000_TDBAH(0), "TDBAH"},
  266. {E1000_TDLEN(0), "TDLEN"},
  267. {E1000_TDH(0), "TDH"},
  268. {E1000_TDT(0), "TDT"},
  269. {E1000_TXDCTL(0), "TXDCTL"},
  270. {E1000_TDFH, "TDFH"},
  271. {E1000_TDFT, "TDFT"},
  272. {E1000_TDFHS, "TDFHS"},
  273. {E1000_TDFPC, "TDFPC"},
  274. /* List Terminator */
  275. {}
  276. };
  277. /* igb_regdump - register printout routine */
  278. static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
  279. {
  280. int n = 0;
  281. char rname[16];
  282. u32 regs[8];
  283. switch (reginfo->ofs) {
  284. case E1000_RDLEN(0):
  285. for (n = 0; n < 4; n++)
  286. regs[n] = rd32(E1000_RDLEN(n));
  287. break;
  288. case E1000_RDH(0):
  289. for (n = 0; n < 4; n++)
  290. regs[n] = rd32(E1000_RDH(n));
  291. break;
  292. case E1000_RDT(0):
  293. for (n = 0; n < 4; n++)
  294. regs[n] = rd32(E1000_RDT(n));
  295. break;
  296. case E1000_RXDCTL(0):
  297. for (n = 0; n < 4; n++)
  298. regs[n] = rd32(E1000_RXDCTL(n));
  299. break;
  300. case E1000_RDBAL(0):
  301. for (n = 0; n < 4; n++)
  302. regs[n] = rd32(E1000_RDBAL(n));
  303. break;
  304. case E1000_RDBAH(0):
  305. for (n = 0; n < 4; n++)
  306. regs[n] = rd32(E1000_RDBAH(n));
  307. break;
  308. case E1000_TDBAL(0):
  309. for (n = 0; n < 4; n++)
  310. regs[n] = rd32(E1000_RDBAL(n));
  311. break;
  312. case E1000_TDBAH(0):
  313. for (n = 0; n < 4; n++)
  314. regs[n] = rd32(E1000_TDBAH(n));
  315. break;
  316. case E1000_TDLEN(0):
  317. for (n = 0; n < 4; n++)
  318. regs[n] = rd32(E1000_TDLEN(n));
  319. break;
  320. case E1000_TDH(0):
  321. for (n = 0; n < 4; n++)
  322. regs[n] = rd32(E1000_TDH(n));
  323. break;
  324. case E1000_TDT(0):
  325. for (n = 0; n < 4; n++)
  326. regs[n] = rd32(E1000_TDT(n));
  327. break;
  328. case E1000_TXDCTL(0):
  329. for (n = 0; n < 4; n++)
  330. regs[n] = rd32(E1000_TXDCTL(n));
  331. break;
  332. default:
  333. pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
  334. return;
  335. }
  336. snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
  337. pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
  338. regs[2], regs[3]);
  339. }
  340. /* igb_dump - Print registers, Tx-rings and Rx-rings */
  341. static void igb_dump(struct igb_adapter *adapter)
  342. {
  343. struct net_device *netdev = adapter->netdev;
  344. struct e1000_hw *hw = &adapter->hw;
  345. struct igb_reg_info *reginfo;
  346. struct igb_ring *tx_ring;
  347. union e1000_adv_tx_desc *tx_desc;
  348. struct my_u0 { u64 a; u64 b; } *u0;
  349. struct igb_ring *rx_ring;
  350. union e1000_adv_rx_desc *rx_desc;
  351. u32 staterr;
  352. u16 i, n;
  353. if (!netif_msg_hw(adapter))
  354. return;
  355. /* Print netdevice Info */
  356. if (netdev) {
  357. dev_info(&adapter->pdev->dev, "Net device Info\n");
  358. pr_info("Device Name state trans_start\n");
  359. pr_info("%-15s %016lX %016lX\n", netdev->name,
  360. netdev->state, dev_trans_start(netdev));
  361. }
  362. /* Print Registers */
  363. dev_info(&adapter->pdev->dev, "Register Dump\n");
  364. pr_info(" Register Name Value\n");
  365. for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
  366. reginfo->name; reginfo++) {
  367. igb_regdump(hw, reginfo);
  368. }
  369. /* Print TX Ring Summary */
  370. if (!netdev || !netif_running(netdev))
  371. goto exit;
  372. dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
  373. pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
  374. for (n = 0; n < adapter->num_tx_queues; n++) {
  375. struct igb_tx_buffer *buffer_info;
  376. tx_ring = adapter->tx_ring[n];
  377. buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
  378. pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
  379. n, tx_ring->next_to_use, tx_ring->next_to_clean,
  380. (u64)dma_unmap_addr(buffer_info, dma),
  381. dma_unmap_len(buffer_info, len),
  382. buffer_info->next_to_watch,
  383. (u64)buffer_info->time_stamp);
  384. }
  385. /* Print TX Rings */
  386. if (!netif_msg_tx_done(adapter))
  387. goto rx_ring_summary;
  388. dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
  389. /* Transmit Descriptor Formats
  390. *
  391. * Advanced Transmit Descriptor
  392. * +--------------------------------------------------------------+
  393. * 0 | Buffer Address [63:0] |
  394. * +--------------------------------------------------------------+
  395. * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
  396. * +--------------------------------------------------------------+
  397. * 63 46 45 40 39 38 36 35 32 31 24 15 0
  398. */
  399. for (n = 0; n < adapter->num_tx_queues; n++) {
  400. tx_ring = adapter->tx_ring[n];
  401. pr_info("------------------------------------\n");
  402. pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
  403. pr_info("------------------------------------\n");
  404. pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] [bi->dma ] leng ntw timestamp bi->skb\n");
  405. for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
  406. const char *next_desc;
  407. struct igb_tx_buffer *buffer_info;
  408. tx_desc = IGB_TX_DESC(tx_ring, i);
  409. buffer_info = &tx_ring->tx_buffer_info[i];
  410. u0 = (struct my_u0 *)tx_desc;
  411. if (i == tx_ring->next_to_use &&
  412. i == tx_ring->next_to_clean)
  413. next_desc = " NTC/U";
  414. else if (i == tx_ring->next_to_use)
  415. next_desc = " NTU";
  416. else if (i == tx_ring->next_to_clean)
  417. next_desc = " NTC";
  418. else
  419. next_desc = "";
  420. pr_info("T [0x%03X] %016llX %016llX %016llX %04X %p %016llX %p%s\n",
  421. i, le64_to_cpu(u0->a),
  422. le64_to_cpu(u0->b),
  423. (u64)dma_unmap_addr(buffer_info, dma),
  424. dma_unmap_len(buffer_info, len),
  425. buffer_info->next_to_watch,
  426. (u64)buffer_info->time_stamp,
  427. buffer_info->skb, next_desc);
  428. if (netif_msg_pktdata(adapter) && buffer_info->skb)
  429. print_hex_dump(KERN_INFO, "",
  430. DUMP_PREFIX_ADDRESS,
  431. 16, 1, buffer_info->skb->data,
  432. dma_unmap_len(buffer_info, len),
  433. true);
  434. }
  435. }
  436. /* Print RX Rings Summary */
  437. rx_ring_summary:
  438. dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
  439. pr_info("Queue [NTU] [NTC]\n");
  440. for (n = 0; n < adapter->num_rx_queues; n++) {
  441. rx_ring = adapter->rx_ring[n];
  442. pr_info(" %5d %5X %5X\n",
  443. n, rx_ring->next_to_use, rx_ring->next_to_clean);
  444. }
  445. /* Print RX Rings */
  446. if (!netif_msg_rx_status(adapter))
  447. goto exit;
  448. dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
  449. /* Advanced Receive Descriptor (Read) Format
  450. * 63 1 0
  451. * +-----------------------------------------------------+
  452. * 0 | Packet Buffer Address [63:1] |A0/NSE|
  453. * +----------------------------------------------+------+
  454. * 8 | Header Buffer Address [63:1] | DD |
  455. * +-----------------------------------------------------+
  456. *
  457. *
  458. * Advanced Receive Descriptor (Write-Back) Format
  459. *
  460. * 63 48 47 32 31 30 21 20 17 16 4 3 0
  461. * +------------------------------------------------------+
  462. * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
  463. * | Checksum Ident | | | | Type | Type |
  464. * +------------------------------------------------------+
  465. * 8 | VLAN Tag | Length | Extended Error | Extended Status |
  466. * +------------------------------------------------------+
  467. * 63 48 47 32 31 20 19 0
  468. */
  469. for (n = 0; n < adapter->num_rx_queues; n++) {
  470. rx_ring = adapter->rx_ring[n];
  471. pr_info("------------------------------------\n");
  472. pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
  473. pr_info("------------------------------------\n");
  474. pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] [bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
  475. pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
  476. for (i = 0; i < rx_ring->count; i++) {
  477. const char *next_desc;
  478. struct igb_rx_buffer *buffer_info;
  479. buffer_info = &rx_ring->rx_buffer_info[i];
  480. rx_desc = IGB_RX_DESC(rx_ring, i);
  481. u0 = (struct my_u0 *)rx_desc;
  482. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  483. if (i == rx_ring->next_to_use)
  484. next_desc = " NTU";
  485. else if (i == rx_ring->next_to_clean)
  486. next_desc = " NTC";
  487. else
  488. next_desc = "";
  489. if (staterr & E1000_RXD_STAT_DD) {
  490. /* Descriptor Done */
  491. pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
  492. "RWB", i,
  493. le64_to_cpu(u0->a),
  494. le64_to_cpu(u0->b),
  495. next_desc);
  496. } else {
  497. pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
  498. "R ", i,
  499. le64_to_cpu(u0->a),
  500. le64_to_cpu(u0->b),
  501. (u64)buffer_info->dma,
  502. next_desc);
  503. if (netif_msg_pktdata(adapter) &&
  504. buffer_info->dma && buffer_info->page) {
  505. print_hex_dump(KERN_INFO, "",
  506. DUMP_PREFIX_ADDRESS,
  507. 16, 1,
  508. page_address(buffer_info->page) +
  509. buffer_info->page_offset,
  510. IGB_RX_BUFSZ, true);
  511. }
  512. }
  513. }
  514. }
  515. exit:
  516. return;
  517. }
  518. /**
  519. * igb_get_i2c_data - Reads the I2C SDA data bit
  520. * @hw: pointer to hardware structure
  521. * @i2cctl: Current value of I2CCTL register
  522. *
  523. * Returns the I2C data bit value
  524. **/
  525. static int igb_get_i2c_data(void *data)
  526. {
  527. struct igb_adapter *adapter = (struct igb_adapter *)data;
  528. struct e1000_hw *hw = &adapter->hw;
  529. s32 i2cctl = rd32(E1000_I2CPARAMS);
  530. return !!(i2cctl & E1000_I2C_DATA_IN);
  531. }
  532. /**
  533. * igb_set_i2c_data - Sets the I2C data bit
  534. * @data: pointer to hardware structure
  535. * @state: I2C data value (0 or 1) to set
  536. *
  537. * Sets the I2C data bit
  538. **/
  539. static void igb_set_i2c_data(void *data, int state)
  540. {
  541. struct igb_adapter *adapter = (struct igb_adapter *)data;
  542. struct e1000_hw *hw = &adapter->hw;
  543. s32 i2cctl = rd32(E1000_I2CPARAMS);
  544. if (state)
  545. i2cctl |= E1000_I2C_DATA_OUT;
  546. else
  547. i2cctl &= ~E1000_I2C_DATA_OUT;
  548. i2cctl &= ~E1000_I2C_DATA_OE_N;
  549. i2cctl |= E1000_I2C_CLK_OE_N;
  550. wr32(E1000_I2CPARAMS, i2cctl);
  551. wrfl();
  552. }
  553. /**
  554. * igb_set_i2c_clk - Sets the I2C SCL clock
  555. * @data: pointer to hardware structure
  556. * @state: state to set clock
  557. *
  558. * Sets the I2C clock line to state
  559. **/
  560. static void igb_set_i2c_clk(void *data, int state)
  561. {
  562. struct igb_adapter *adapter = (struct igb_adapter *)data;
  563. struct e1000_hw *hw = &adapter->hw;
  564. s32 i2cctl = rd32(E1000_I2CPARAMS);
  565. if (state) {
  566. i2cctl |= E1000_I2C_CLK_OUT;
  567. i2cctl &= ~E1000_I2C_CLK_OE_N;
  568. } else {
  569. i2cctl &= ~E1000_I2C_CLK_OUT;
  570. i2cctl &= ~E1000_I2C_CLK_OE_N;
  571. }
  572. wr32(E1000_I2CPARAMS, i2cctl);
  573. wrfl();
  574. }
  575. /**
  576. * igb_get_i2c_clk - Gets the I2C SCL clock state
  577. * @data: pointer to hardware structure
  578. *
  579. * Gets the I2C clock state
  580. **/
  581. static int igb_get_i2c_clk(void *data)
  582. {
  583. struct igb_adapter *adapter = (struct igb_adapter *)data;
  584. struct e1000_hw *hw = &adapter->hw;
  585. s32 i2cctl = rd32(E1000_I2CPARAMS);
  586. return !!(i2cctl & E1000_I2C_CLK_IN);
  587. }
  588. static const struct i2c_algo_bit_data igb_i2c_algo = {
  589. .setsda = igb_set_i2c_data,
  590. .setscl = igb_set_i2c_clk,
  591. .getsda = igb_get_i2c_data,
  592. .getscl = igb_get_i2c_clk,
  593. .udelay = 5,
  594. .timeout = 20,
  595. };
  596. /**
  597. * igb_get_hw_dev - return device
  598. * @hw: pointer to hardware structure
  599. *
  600. * used by hardware layer to print debugging information
  601. **/
  602. struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
  603. {
  604. struct igb_adapter *adapter = hw->back;
  605. return adapter->netdev;
  606. }
  607. /**
  608. * igb_init_module - Driver Registration Routine
  609. *
  610. * igb_init_module is the first routine called when the driver is
  611. * loaded. All it does is register with the PCI subsystem.
  612. **/
  613. static int __init igb_init_module(void)
  614. {
  615. int ret;
  616. pr_info("%s - version %s\n",
  617. igb_driver_string, igb_driver_version);
  618. pr_info("%s\n", igb_copyright);
  619. #ifdef CONFIG_IGB_DCA
  620. dca_register_notify(&dca_notifier);
  621. #endif
  622. ret = pci_register_driver(&igb_driver);
  623. return ret;
  624. }
  625. module_init(igb_init_module);
  626. /**
  627. * igb_exit_module - Driver Exit Cleanup Routine
  628. *
  629. * igb_exit_module is called just before the driver is removed
  630. * from memory.
  631. **/
  632. static void __exit igb_exit_module(void)
  633. {
  634. #ifdef CONFIG_IGB_DCA
  635. dca_unregister_notify(&dca_notifier);
  636. #endif
  637. pci_unregister_driver(&igb_driver);
  638. }
  639. module_exit(igb_exit_module);
  640. #define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
  641. /**
  642. * igb_cache_ring_register - Descriptor ring to register mapping
  643. * @adapter: board private structure to initialize
  644. *
  645. * Once we know the feature-set enabled for the device, we'll cache
  646. * the register offset the descriptor ring is assigned to.
  647. **/
  648. static void igb_cache_ring_register(struct igb_adapter *adapter)
  649. {
  650. int i = 0, j = 0;
  651. u32 rbase_offset = adapter->vfs_allocated_count;
  652. switch (adapter->hw.mac.type) {
  653. case e1000_82576:
  654. /* The queues are allocated for virtualization such that VF 0
  655. * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
  656. * In order to avoid collision we start at the first free queue
  657. * and continue consuming queues in the same sequence
  658. */
  659. if (adapter->vfs_allocated_count) {
  660. for (; i < adapter->rss_queues; i++)
  661. adapter->rx_ring[i]->reg_idx = rbase_offset +
  662. Q_IDX_82576(i);
  663. }
  664. /* Fall through */
  665. case e1000_82575:
  666. case e1000_82580:
  667. case e1000_i350:
  668. case e1000_i354:
  669. case e1000_i210:
  670. case e1000_i211:
  671. /* Fall through */
  672. default:
  673. for (; i < adapter->num_rx_queues; i++)
  674. adapter->rx_ring[i]->reg_idx = rbase_offset + i;
  675. for (; j < adapter->num_tx_queues; j++)
  676. adapter->tx_ring[j]->reg_idx = rbase_offset + j;
  677. break;
  678. }
  679. }
  680. u32 igb_rd32(struct e1000_hw *hw, u32 reg)
  681. {
  682. struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
  683. u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  684. u32 value = 0;
  685. if (E1000_REMOVED(hw_addr))
  686. return ~value;
  687. value = readl(&hw_addr[reg]);
  688. /* reads should not return all F's */
  689. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  690. struct net_device *netdev = igb->netdev;
  691. hw->hw_addr = NULL;
  692. netif_device_detach(netdev);
  693. netdev_err(netdev, "PCIe link lost, device now detached\n");
  694. }
  695. return value;
  696. }
  697. /**
  698. * igb_write_ivar - configure ivar for given MSI-X vector
  699. * @hw: pointer to the HW structure
  700. * @msix_vector: vector number we are allocating to a given ring
  701. * @index: row index of IVAR register to write within IVAR table
  702. * @offset: column offset of in IVAR, should be multiple of 8
  703. *
  704. * This function is intended to handle the writing of the IVAR register
  705. * for adapters 82576 and newer. The IVAR table consists of 2 columns,
  706. * each containing an cause allocation for an Rx and Tx ring, and a
  707. * variable number of rows depending on the number of queues supported.
  708. **/
  709. static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
  710. int index, int offset)
  711. {
  712. u32 ivar = array_rd32(E1000_IVAR0, index);
  713. /* clear any bits that are currently set */
  714. ivar &= ~((u32)0xFF << offset);
  715. /* write vector and valid bit */
  716. ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
  717. array_wr32(E1000_IVAR0, index, ivar);
  718. }
  719. #define IGB_N0_QUEUE -1
  720. static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
  721. {
  722. struct igb_adapter *adapter = q_vector->adapter;
  723. struct e1000_hw *hw = &adapter->hw;
  724. int rx_queue = IGB_N0_QUEUE;
  725. int tx_queue = IGB_N0_QUEUE;
  726. u32 msixbm = 0;
  727. if (q_vector->rx.ring)
  728. rx_queue = q_vector->rx.ring->reg_idx;
  729. if (q_vector->tx.ring)
  730. tx_queue = q_vector->tx.ring->reg_idx;
  731. switch (hw->mac.type) {
  732. case e1000_82575:
  733. /* The 82575 assigns vectors using a bitmask, which matches the
  734. * bitmask for the EICR/EIMS/EIMC registers. To assign one
  735. * or more queues to a vector, we write the appropriate bits
  736. * into the MSIXBM register for that vector.
  737. */
  738. if (rx_queue > IGB_N0_QUEUE)
  739. msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
  740. if (tx_queue > IGB_N0_QUEUE)
  741. msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
  742. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
  743. msixbm |= E1000_EIMS_OTHER;
  744. array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
  745. q_vector->eims_value = msixbm;
  746. break;
  747. case e1000_82576:
  748. /* 82576 uses a table that essentially consists of 2 columns
  749. * with 8 rows. The ordering is column-major so we use the
  750. * lower 3 bits as the row index, and the 4th bit as the
  751. * column offset.
  752. */
  753. if (rx_queue > IGB_N0_QUEUE)
  754. igb_write_ivar(hw, msix_vector,
  755. rx_queue & 0x7,
  756. (rx_queue & 0x8) << 1);
  757. if (tx_queue > IGB_N0_QUEUE)
  758. igb_write_ivar(hw, msix_vector,
  759. tx_queue & 0x7,
  760. ((tx_queue & 0x8) << 1) + 8);
  761. q_vector->eims_value = BIT(msix_vector);
  762. break;
  763. case e1000_82580:
  764. case e1000_i350:
  765. case e1000_i354:
  766. case e1000_i210:
  767. case e1000_i211:
  768. /* On 82580 and newer adapters the scheme is similar to 82576
  769. * however instead of ordering column-major we have things
  770. * ordered row-major. So we traverse the table by using
  771. * bit 0 as the column offset, and the remaining bits as the
  772. * row index.
  773. */
  774. if (rx_queue > IGB_N0_QUEUE)
  775. igb_write_ivar(hw, msix_vector,
  776. rx_queue >> 1,
  777. (rx_queue & 0x1) << 4);
  778. if (tx_queue > IGB_N0_QUEUE)
  779. igb_write_ivar(hw, msix_vector,
  780. tx_queue >> 1,
  781. ((tx_queue & 0x1) << 4) + 8);
  782. q_vector->eims_value = BIT(msix_vector);
  783. break;
  784. default:
  785. BUG();
  786. break;
  787. }
  788. /* add q_vector eims value to global eims_enable_mask */
  789. adapter->eims_enable_mask |= q_vector->eims_value;
  790. /* configure q_vector to set itr on first interrupt */
  791. q_vector->set_itr = 1;
  792. }
  793. /**
  794. * igb_configure_msix - Configure MSI-X hardware
  795. * @adapter: board private structure to initialize
  796. *
  797. * igb_configure_msix sets up the hardware to properly
  798. * generate MSI-X interrupts.
  799. **/
  800. static void igb_configure_msix(struct igb_adapter *adapter)
  801. {
  802. u32 tmp;
  803. int i, vector = 0;
  804. struct e1000_hw *hw = &adapter->hw;
  805. adapter->eims_enable_mask = 0;
  806. /* set vector for other causes, i.e. link changes */
  807. switch (hw->mac.type) {
  808. case e1000_82575:
  809. tmp = rd32(E1000_CTRL_EXT);
  810. /* enable MSI-X PBA support*/
  811. tmp |= E1000_CTRL_EXT_PBA_CLR;
  812. /* Auto-Mask interrupts upon ICR read. */
  813. tmp |= E1000_CTRL_EXT_EIAME;
  814. tmp |= E1000_CTRL_EXT_IRCA;
  815. wr32(E1000_CTRL_EXT, tmp);
  816. /* enable msix_other interrupt */
  817. array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
  818. adapter->eims_other = E1000_EIMS_OTHER;
  819. break;
  820. case e1000_82576:
  821. case e1000_82580:
  822. case e1000_i350:
  823. case e1000_i354:
  824. case e1000_i210:
  825. case e1000_i211:
  826. /* Turn on MSI-X capability first, or our settings
  827. * won't stick. And it will take days to debug.
  828. */
  829. wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
  830. E1000_GPIE_PBA | E1000_GPIE_EIAME |
  831. E1000_GPIE_NSICR);
  832. /* enable msix_other interrupt */
  833. adapter->eims_other = BIT(vector);
  834. tmp = (vector++ | E1000_IVAR_VALID) << 8;
  835. wr32(E1000_IVAR_MISC, tmp);
  836. break;
  837. default:
  838. /* do nothing, since nothing else supports MSI-X */
  839. break;
  840. } /* switch (hw->mac.type) */
  841. adapter->eims_enable_mask |= adapter->eims_other;
  842. for (i = 0; i < adapter->num_q_vectors; i++)
  843. igb_assign_vector(adapter->q_vector[i], vector++);
  844. wrfl();
  845. }
  846. /**
  847. * igb_request_msix - Initialize MSI-X interrupts
  848. * @adapter: board private structure to initialize
  849. *
  850. * igb_request_msix allocates MSI-X vectors and requests interrupts from the
  851. * kernel.
  852. **/
  853. static int igb_request_msix(struct igb_adapter *adapter)
  854. {
  855. struct net_device *netdev = adapter->netdev;
  856. int i, err = 0, vector = 0, free_vector = 0;
  857. err = request_irq(adapter->msix_entries[vector].vector,
  858. igb_msix_other, 0, netdev->name, adapter);
  859. if (err)
  860. goto err_out;
  861. for (i = 0; i < adapter->num_q_vectors; i++) {
  862. struct igb_q_vector *q_vector = adapter->q_vector[i];
  863. vector++;
  864. q_vector->itr_register = adapter->io_addr + E1000_EITR(vector);
  865. if (q_vector->rx.ring && q_vector->tx.ring)
  866. sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
  867. q_vector->rx.ring->queue_index);
  868. else if (q_vector->tx.ring)
  869. sprintf(q_vector->name, "%s-tx-%u", netdev->name,
  870. q_vector->tx.ring->queue_index);
  871. else if (q_vector->rx.ring)
  872. sprintf(q_vector->name, "%s-rx-%u", netdev->name,
  873. q_vector->rx.ring->queue_index);
  874. else
  875. sprintf(q_vector->name, "%s-unused", netdev->name);
  876. err = request_irq(adapter->msix_entries[vector].vector,
  877. igb_msix_ring, 0, q_vector->name,
  878. q_vector);
  879. if (err)
  880. goto err_free;
  881. }
  882. igb_configure_msix(adapter);
  883. return 0;
  884. err_free:
  885. /* free already assigned IRQs */
  886. free_irq(adapter->msix_entries[free_vector++].vector, adapter);
  887. vector--;
  888. for (i = 0; i < vector; i++) {
  889. free_irq(adapter->msix_entries[free_vector++].vector,
  890. adapter->q_vector[i]);
  891. }
  892. err_out:
  893. return err;
  894. }
  895. /**
  896. * igb_free_q_vector - Free memory allocated for specific interrupt vector
  897. * @adapter: board private structure to initialize
  898. * @v_idx: Index of vector to be freed
  899. *
  900. * This function frees the memory allocated to the q_vector.
  901. **/
  902. static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
  903. {
  904. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  905. adapter->q_vector[v_idx] = NULL;
  906. /* igb_get_stats64() might access the rings on this vector,
  907. * we must wait a grace period before freeing it.
  908. */
  909. if (q_vector)
  910. kfree_rcu(q_vector, rcu);
  911. }
  912. /**
  913. * igb_reset_q_vector - Reset config for interrupt vector
  914. * @adapter: board private structure to initialize
  915. * @v_idx: Index of vector to be reset
  916. *
  917. * If NAPI is enabled it will delete any references to the
  918. * NAPI struct. This is preparation for igb_free_q_vector.
  919. **/
  920. static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
  921. {
  922. struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
  923. /* Coming from igb_set_interrupt_capability, the vectors are not yet
  924. * allocated. So, q_vector is NULL so we should stop here.
  925. */
  926. if (!q_vector)
  927. return;
  928. if (q_vector->tx.ring)
  929. adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
  930. if (q_vector->rx.ring)
  931. adapter->rx_ring[q_vector->rx.ring->queue_index] = NULL;
  932. netif_napi_del(&q_vector->napi);
  933. }
  934. static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
  935. {
  936. int v_idx = adapter->num_q_vectors;
  937. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  938. pci_disable_msix(adapter->pdev);
  939. else if (adapter->flags & IGB_FLAG_HAS_MSI)
  940. pci_disable_msi(adapter->pdev);
  941. while (v_idx--)
  942. igb_reset_q_vector(adapter, v_idx);
  943. }
  944. /**
  945. * igb_free_q_vectors - Free memory allocated for interrupt vectors
  946. * @adapter: board private structure to initialize
  947. *
  948. * This function frees the memory allocated to the q_vectors. In addition if
  949. * NAPI is enabled it will delete any references to the NAPI struct prior
  950. * to freeing the q_vector.
  951. **/
  952. static void igb_free_q_vectors(struct igb_adapter *adapter)
  953. {
  954. int v_idx = adapter->num_q_vectors;
  955. adapter->num_tx_queues = 0;
  956. adapter->num_rx_queues = 0;
  957. adapter->num_q_vectors = 0;
  958. while (v_idx--) {
  959. igb_reset_q_vector(adapter, v_idx);
  960. igb_free_q_vector(adapter, v_idx);
  961. }
  962. }
  963. /**
  964. * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
  965. * @adapter: board private structure to initialize
  966. *
  967. * This function resets the device so that it has 0 Rx queues, Tx queues, and
  968. * MSI-X interrupts allocated.
  969. */
  970. static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
  971. {
  972. igb_free_q_vectors(adapter);
  973. igb_reset_interrupt_capability(adapter);
  974. }
  975. /**
  976. * igb_set_interrupt_capability - set MSI or MSI-X if supported
  977. * @adapter: board private structure to initialize
  978. * @msix: boolean value of MSIX capability
  979. *
  980. * Attempt to configure interrupts using the best available
  981. * capabilities of the hardware and kernel.
  982. **/
  983. static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
  984. {
  985. int err;
  986. int numvecs, i;
  987. if (!msix)
  988. goto msi_only;
  989. adapter->flags |= IGB_FLAG_HAS_MSIX;
  990. /* Number of supported queues. */
  991. adapter->num_rx_queues = adapter->rss_queues;
  992. if (adapter->vfs_allocated_count)
  993. adapter->num_tx_queues = 1;
  994. else
  995. adapter->num_tx_queues = adapter->rss_queues;
  996. /* start with one vector for every Rx queue */
  997. numvecs = adapter->num_rx_queues;
  998. /* if Tx handler is separate add 1 for every Tx queue */
  999. if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
  1000. numvecs += adapter->num_tx_queues;
  1001. /* store the number of vectors reserved for queues */
  1002. adapter->num_q_vectors = numvecs;
  1003. /* add 1 vector for link status interrupts */
  1004. numvecs++;
  1005. for (i = 0; i < numvecs; i++)
  1006. adapter->msix_entries[i].entry = i;
  1007. err = pci_enable_msix_range(adapter->pdev,
  1008. adapter->msix_entries,
  1009. numvecs,
  1010. numvecs);
  1011. if (err > 0)
  1012. return;
  1013. igb_reset_interrupt_capability(adapter);
  1014. /* If we can't do MSI-X, try MSI */
  1015. msi_only:
  1016. adapter->flags &= ~IGB_FLAG_HAS_MSIX;
  1017. #ifdef CONFIG_PCI_IOV
  1018. /* disable SR-IOV for non MSI-X configurations */
  1019. if (adapter->vf_data) {
  1020. struct e1000_hw *hw = &adapter->hw;
  1021. /* disable iov and allow time for transactions to clear */
  1022. pci_disable_sriov(adapter->pdev);
  1023. msleep(500);
  1024. kfree(adapter->vf_data);
  1025. adapter->vf_data = NULL;
  1026. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  1027. wrfl();
  1028. msleep(100);
  1029. dev_info(&adapter->pdev->dev, "IOV Disabled\n");
  1030. }
  1031. #endif
  1032. adapter->vfs_allocated_count = 0;
  1033. adapter->rss_queues = 1;
  1034. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  1035. adapter->num_rx_queues = 1;
  1036. adapter->num_tx_queues = 1;
  1037. adapter->num_q_vectors = 1;
  1038. if (!pci_enable_msi(adapter->pdev))
  1039. adapter->flags |= IGB_FLAG_HAS_MSI;
  1040. }
  1041. static void igb_add_ring(struct igb_ring *ring,
  1042. struct igb_ring_container *head)
  1043. {
  1044. head->ring = ring;
  1045. head->count++;
  1046. }
  1047. /**
  1048. * igb_alloc_q_vector - Allocate memory for a single interrupt vector
  1049. * @adapter: board private structure to initialize
  1050. * @v_count: q_vectors allocated on adapter, used for ring interleaving
  1051. * @v_idx: index of vector in adapter struct
  1052. * @txr_count: total number of Tx rings to allocate
  1053. * @txr_idx: index of first Tx ring to allocate
  1054. * @rxr_count: total number of Rx rings to allocate
  1055. * @rxr_idx: index of first Rx ring to allocate
  1056. *
  1057. * We allocate one q_vector. If allocation fails we return -ENOMEM.
  1058. **/
  1059. static int igb_alloc_q_vector(struct igb_adapter *adapter,
  1060. int v_count, int v_idx,
  1061. int txr_count, int txr_idx,
  1062. int rxr_count, int rxr_idx)
  1063. {
  1064. struct igb_q_vector *q_vector;
  1065. struct igb_ring *ring;
  1066. int ring_count, size;
  1067. /* igb only supports 1 Tx and/or 1 Rx queue per vector */
  1068. if (txr_count > 1 || rxr_count > 1)
  1069. return -ENOMEM;
  1070. ring_count = txr_count + rxr_count;
  1071. size = sizeof(struct igb_q_vector) +
  1072. (sizeof(struct igb_ring) * ring_count);
  1073. /* allocate q_vector and rings */
  1074. q_vector = adapter->q_vector[v_idx];
  1075. if (!q_vector) {
  1076. q_vector = kzalloc(size, GFP_KERNEL);
  1077. } else if (size > ksize(q_vector)) {
  1078. kfree_rcu(q_vector, rcu);
  1079. q_vector = kzalloc(size, GFP_KERNEL);
  1080. } else {
  1081. memset(q_vector, 0, size);
  1082. }
  1083. if (!q_vector)
  1084. return -ENOMEM;
  1085. /* initialize NAPI */
  1086. netif_napi_add(adapter->netdev, &q_vector->napi,
  1087. igb_poll, 64);
  1088. /* tie q_vector and adapter together */
  1089. adapter->q_vector[v_idx] = q_vector;
  1090. q_vector->adapter = adapter;
  1091. /* initialize work limits */
  1092. q_vector->tx.work_limit = adapter->tx_work_limit;
  1093. /* initialize ITR configuration */
  1094. q_vector->itr_register = adapter->io_addr + E1000_EITR(0);
  1095. q_vector->itr_val = IGB_START_ITR;
  1096. /* initialize pointer to rings */
  1097. ring = q_vector->ring;
  1098. /* intialize ITR */
  1099. if (rxr_count) {
  1100. /* rx or rx/tx vector */
  1101. if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
  1102. q_vector->itr_val = adapter->rx_itr_setting;
  1103. } else {
  1104. /* tx only vector */
  1105. if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
  1106. q_vector->itr_val = adapter->tx_itr_setting;
  1107. }
  1108. if (txr_count) {
  1109. /* assign generic ring traits */
  1110. ring->dev = &adapter->pdev->dev;
  1111. ring->netdev = adapter->netdev;
  1112. /* configure backlink on ring */
  1113. ring->q_vector = q_vector;
  1114. /* update q_vector Tx values */
  1115. igb_add_ring(ring, &q_vector->tx);
  1116. /* For 82575, context index must be unique per ring. */
  1117. if (adapter->hw.mac.type == e1000_82575)
  1118. set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
  1119. /* apply Tx specific ring traits */
  1120. ring->count = adapter->tx_ring_count;
  1121. ring->queue_index = txr_idx;
  1122. u64_stats_init(&ring->tx_syncp);
  1123. u64_stats_init(&ring->tx_syncp2);
  1124. /* assign ring to adapter */
  1125. adapter->tx_ring[txr_idx] = ring;
  1126. /* push pointer to next ring */
  1127. ring++;
  1128. }
  1129. if (rxr_count) {
  1130. /* assign generic ring traits */
  1131. ring->dev = &adapter->pdev->dev;
  1132. ring->netdev = adapter->netdev;
  1133. /* configure backlink on ring */
  1134. ring->q_vector = q_vector;
  1135. /* update q_vector Rx values */
  1136. igb_add_ring(ring, &q_vector->rx);
  1137. /* set flag indicating ring supports SCTP checksum offload */
  1138. if (adapter->hw.mac.type >= e1000_82576)
  1139. set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
  1140. /* On i350, i354, i210, and i211, loopback VLAN packets
  1141. * have the tag byte-swapped.
  1142. */
  1143. if (adapter->hw.mac.type >= e1000_i350)
  1144. set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
  1145. /* apply Rx specific ring traits */
  1146. ring->count = adapter->rx_ring_count;
  1147. ring->queue_index = rxr_idx;
  1148. u64_stats_init(&ring->rx_syncp);
  1149. /* assign ring to adapter */
  1150. adapter->rx_ring[rxr_idx] = ring;
  1151. }
  1152. return 0;
  1153. }
  1154. /**
  1155. * igb_alloc_q_vectors - Allocate memory for interrupt vectors
  1156. * @adapter: board private structure to initialize
  1157. *
  1158. * We allocate one q_vector per queue interrupt. If allocation fails we
  1159. * return -ENOMEM.
  1160. **/
  1161. static int igb_alloc_q_vectors(struct igb_adapter *adapter)
  1162. {
  1163. int q_vectors = adapter->num_q_vectors;
  1164. int rxr_remaining = adapter->num_rx_queues;
  1165. int txr_remaining = adapter->num_tx_queues;
  1166. int rxr_idx = 0, txr_idx = 0, v_idx = 0;
  1167. int err;
  1168. if (q_vectors >= (rxr_remaining + txr_remaining)) {
  1169. for (; rxr_remaining; v_idx++) {
  1170. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1171. 0, 0, 1, rxr_idx);
  1172. if (err)
  1173. goto err_out;
  1174. /* update counts and index */
  1175. rxr_remaining--;
  1176. rxr_idx++;
  1177. }
  1178. }
  1179. for (; v_idx < q_vectors; v_idx++) {
  1180. int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
  1181. int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
  1182. err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
  1183. tqpv, txr_idx, rqpv, rxr_idx);
  1184. if (err)
  1185. goto err_out;
  1186. /* update counts and index */
  1187. rxr_remaining -= rqpv;
  1188. txr_remaining -= tqpv;
  1189. rxr_idx++;
  1190. txr_idx++;
  1191. }
  1192. return 0;
  1193. err_out:
  1194. adapter->num_tx_queues = 0;
  1195. adapter->num_rx_queues = 0;
  1196. adapter->num_q_vectors = 0;
  1197. while (v_idx--)
  1198. igb_free_q_vector(adapter, v_idx);
  1199. return -ENOMEM;
  1200. }
  1201. /**
  1202. * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
  1203. * @adapter: board private structure to initialize
  1204. * @msix: boolean value of MSIX capability
  1205. *
  1206. * This function initializes the interrupts and allocates all of the queues.
  1207. **/
  1208. static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
  1209. {
  1210. struct pci_dev *pdev = adapter->pdev;
  1211. int err;
  1212. igb_set_interrupt_capability(adapter, msix);
  1213. err = igb_alloc_q_vectors(adapter);
  1214. if (err) {
  1215. dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
  1216. goto err_alloc_q_vectors;
  1217. }
  1218. igb_cache_ring_register(adapter);
  1219. return 0;
  1220. err_alloc_q_vectors:
  1221. igb_reset_interrupt_capability(adapter);
  1222. return err;
  1223. }
  1224. /**
  1225. * igb_request_irq - initialize interrupts
  1226. * @adapter: board private structure to initialize
  1227. *
  1228. * Attempts to configure interrupts using the best available
  1229. * capabilities of the hardware and kernel.
  1230. **/
  1231. static int igb_request_irq(struct igb_adapter *adapter)
  1232. {
  1233. struct net_device *netdev = adapter->netdev;
  1234. struct pci_dev *pdev = adapter->pdev;
  1235. int err = 0;
  1236. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1237. err = igb_request_msix(adapter);
  1238. if (!err)
  1239. goto request_done;
  1240. /* fall back to MSI */
  1241. igb_free_all_tx_resources(adapter);
  1242. igb_free_all_rx_resources(adapter);
  1243. igb_clear_interrupt_scheme(adapter);
  1244. err = igb_init_interrupt_scheme(adapter, false);
  1245. if (err)
  1246. goto request_done;
  1247. igb_setup_all_tx_resources(adapter);
  1248. igb_setup_all_rx_resources(adapter);
  1249. igb_configure(adapter);
  1250. }
  1251. igb_assign_vector(adapter->q_vector[0], 0);
  1252. if (adapter->flags & IGB_FLAG_HAS_MSI) {
  1253. err = request_irq(pdev->irq, igb_intr_msi, 0,
  1254. netdev->name, adapter);
  1255. if (!err)
  1256. goto request_done;
  1257. /* fall back to legacy interrupts */
  1258. igb_reset_interrupt_capability(adapter);
  1259. adapter->flags &= ~IGB_FLAG_HAS_MSI;
  1260. }
  1261. err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
  1262. netdev->name, adapter);
  1263. if (err)
  1264. dev_err(&pdev->dev, "Error %d getting interrupt\n",
  1265. err);
  1266. request_done:
  1267. return err;
  1268. }
  1269. static void igb_free_irq(struct igb_adapter *adapter)
  1270. {
  1271. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1272. int vector = 0, i;
  1273. free_irq(adapter->msix_entries[vector++].vector, adapter);
  1274. for (i = 0; i < adapter->num_q_vectors; i++)
  1275. free_irq(adapter->msix_entries[vector++].vector,
  1276. adapter->q_vector[i]);
  1277. } else {
  1278. free_irq(adapter->pdev->irq, adapter);
  1279. }
  1280. }
  1281. /**
  1282. * igb_irq_disable - Mask off interrupt generation on the NIC
  1283. * @adapter: board private structure
  1284. **/
  1285. static void igb_irq_disable(struct igb_adapter *adapter)
  1286. {
  1287. struct e1000_hw *hw = &adapter->hw;
  1288. /* we need to be careful when disabling interrupts. The VFs are also
  1289. * mapped into these registers and so clearing the bits can cause
  1290. * issues on the VF drivers so we only need to clear what we set
  1291. */
  1292. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1293. u32 regval = rd32(E1000_EIAM);
  1294. wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
  1295. wr32(E1000_EIMC, adapter->eims_enable_mask);
  1296. regval = rd32(E1000_EIAC);
  1297. wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
  1298. }
  1299. wr32(E1000_IAM, 0);
  1300. wr32(E1000_IMC, ~0);
  1301. wrfl();
  1302. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1303. int i;
  1304. for (i = 0; i < adapter->num_q_vectors; i++)
  1305. synchronize_irq(adapter->msix_entries[i].vector);
  1306. } else {
  1307. synchronize_irq(adapter->pdev->irq);
  1308. }
  1309. }
  1310. /**
  1311. * igb_irq_enable - Enable default interrupt generation settings
  1312. * @adapter: board private structure
  1313. **/
  1314. static void igb_irq_enable(struct igb_adapter *adapter)
  1315. {
  1316. struct e1000_hw *hw = &adapter->hw;
  1317. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  1318. u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
  1319. u32 regval = rd32(E1000_EIAC);
  1320. wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
  1321. regval = rd32(E1000_EIAM);
  1322. wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
  1323. wr32(E1000_EIMS, adapter->eims_enable_mask);
  1324. if (adapter->vfs_allocated_count) {
  1325. wr32(E1000_MBVFIMR, 0xFF);
  1326. ims |= E1000_IMS_VMMB;
  1327. }
  1328. wr32(E1000_IMS, ims);
  1329. } else {
  1330. wr32(E1000_IMS, IMS_ENABLE_MASK |
  1331. E1000_IMS_DRSTA);
  1332. wr32(E1000_IAM, IMS_ENABLE_MASK |
  1333. E1000_IMS_DRSTA);
  1334. }
  1335. }
  1336. static void igb_update_mng_vlan(struct igb_adapter *adapter)
  1337. {
  1338. struct e1000_hw *hw = &adapter->hw;
  1339. u16 pf_id = adapter->vfs_allocated_count;
  1340. u16 vid = adapter->hw.mng_cookie.vlan_id;
  1341. u16 old_vid = adapter->mng_vlan_id;
  1342. if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
  1343. /* add VID to filter table */
  1344. igb_vfta_set(hw, vid, pf_id, true, true);
  1345. adapter->mng_vlan_id = vid;
  1346. } else {
  1347. adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
  1348. }
  1349. if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
  1350. (vid != old_vid) &&
  1351. !test_bit(old_vid, adapter->active_vlans)) {
  1352. /* remove VID from filter table */
  1353. igb_vfta_set(hw, vid, pf_id, false, true);
  1354. }
  1355. }
  1356. /**
  1357. * igb_release_hw_control - release control of the h/w to f/w
  1358. * @adapter: address of board private structure
  1359. *
  1360. * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
  1361. * For ASF and Pass Through versions of f/w this means that the
  1362. * driver is no longer loaded.
  1363. **/
  1364. static void igb_release_hw_control(struct igb_adapter *adapter)
  1365. {
  1366. struct e1000_hw *hw = &adapter->hw;
  1367. u32 ctrl_ext;
  1368. /* Let firmware take over control of h/w */
  1369. ctrl_ext = rd32(E1000_CTRL_EXT);
  1370. wr32(E1000_CTRL_EXT,
  1371. ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
  1372. }
  1373. /**
  1374. * igb_get_hw_control - get control of the h/w from f/w
  1375. * @adapter: address of board private structure
  1376. *
  1377. * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
  1378. * For ASF and Pass Through versions of f/w this means that
  1379. * the driver is loaded.
  1380. **/
  1381. static void igb_get_hw_control(struct igb_adapter *adapter)
  1382. {
  1383. struct e1000_hw *hw = &adapter->hw;
  1384. u32 ctrl_ext;
  1385. /* Let firmware know the driver has taken over */
  1386. ctrl_ext = rd32(E1000_CTRL_EXT);
  1387. wr32(E1000_CTRL_EXT,
  1388. ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
  1389. }
  1390. /**
  1391. * igb_configure - configure the hardware for RX and TX
  1392. * @adapter: private board structure
  1393. **/
  1394. static void igb_configure(struct igb_adapter *adapter)
  1395. {
  1396. struct net_device *netdev = adapter->netdev;
  1397. int i;
  1398. igb_get_hw_control(adapter);
  1399. igb_set_rx_mode(netdev);
  1400. igb_restore_vlan(adapter);
  1401. igb_setup_tctl(adapter);
  1402. igb_setup_mrqc(adapter);
  1403. igb_setup_rctl(adapter);
  1404. igb_nfc_filter_restore(adapter);
  1405. igb_configure_tx(adapter);
  1406. igb_configure_rx(adapter);
  1407. igb_rx_fifo_flush_82575(&adapter->hw);
  1408. /* call igb_desc_unused which always leaves
  1409. * at least 1 descriptor unused to make sure
  1410. * next_to_use != next_to_clean
  1411. */
  1412. for (i = 0; i < adapter->num_rx_queues; i++) {
  1413. struct igb_ring *ring = adapter->rx_ring[i];
  1414. igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
  1415. }
  1416. }
  1417. /**
  1418. * igb_power_up_link - Power up the phy/serdes link
  1419. * @adapter: address of board private structure
  1420. **/
  1421. void igb_power_up_link(struct igb_adapter *adapter)
  1422. {
  1423. igb_reset_phy(&adapter->hw);
  1424. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1425. igb_power_up_phy_copper(&adapter->hw);
  1426. else
  1427. igb_power_up_serdes_link_82575(&adapter->hw);
  1428. igb_setup_link(&adapter->hw);
  1429. }
  1430. /**
  1431. * igb_power_down_link - Power down the phy/serdes link
  1432. * @adapter: address of board private structure
  1433. */
  1434. static void igb_power_down_link(struct igb_adapter *adapter)
  1435. {
  1436. if (adapter->hw.phy.media_type == e1000_media_type_copper)
  1437. igb_power_down_phy_copper_82575(&adapter->hw);
  1438. else
  1439. igb_shutdown_serdes_link_82575(&adapter->hw);
  1440. }
  1441. /**
  1442. * Detect and switch function for Media Auto Sense
  1443. * @adapter: address of the board private structure
  1444. **/
  1445. static void igb_check_swap_media(struct igb_adapter *adapter)
  1446. {
  1447. struct e1000_hw *hw = &adapter->hw;
  1448. u32 ctrl_ext, connsw;
  1449. bool swap_now = false;
  1450. ctrl_ext = rd32(E1000_CTRL_EXT);
  1451. connsw = rd32(E1000_CONNSW);
  1452. /* need to live swap if current media is copper and we have fiber/serdes
  1453. * to go to.
  1454. */
  1455. if ((hw->phy.media_type == e1000_media_type_copper) &&
  1456. (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
  1457. swap_now = true;
  1458. } else if (!(connsw & E1000_CONNSW_SERDESD)) {
  1459. /* copper signal takes time to appear */
  1460. if (adapter->copper_tries < 4) {
  1461. adapter->copper_tries++;
  1462. connsw |= E1000_CONNSW_AUTOSENSE_CONF;
  1463. wr32(E1000_CONNSW, connsw);
  1464. return;
  1465. } else {
  1466. adapter->copper_tries = 0;
  1467. if ((connsw & E1000_CONNSW_PHYSD) &&
  1468. (!(connsw & E1000_CONNSW_PHY_PDN))) {
  1469. swap_now = true;
  1470. connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
  1471. wr32(E1000_CONNSW, connsw);
  1472. }
  1473. }
  1474. }
  1475. if (!swap_now)
  1476. return;
  1477. switch (hw->phy.media_type) {
  1478. case e1000_media_type_copper:
  1479. netdev_info(adapter->netdev,
  1480. "MAS: changing media to fiber/serdes\n");
  1481. ctrl_ext |=
  1482. E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1483. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1484. adapter->copper_tries = 0;
  1485. break;
  1486. case e1000_media_type_internal_serdes:
  1487. case e1000_media_type_fiber:
  1488. netdev_info(adapter->netdev,
  1489. "MAS: changing media to copper\n");
  1490. ctrl_ext &=
  1491. ~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
  1492. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  1493. break;
  1494. default:
  1495. /* shouldn't get here during regular operation */
  1496. netdev_err(adapter->netdev,
  1497. "AMS: Invalid media type found, returning\n");
  1498. break;
  1499. }
  1500. wr32(E1000_CTRL_EXT, ctrl_ext);
  1501. }
  1502. /**
  1503. * igb_up - Open the interface and prepare it to handle traffic
  1504. * @adapter: board private structure
  1505. **/
  1506. int igb_up(struct igb_adapter *adapter)
  1507. {
  1508. struct e1000_hw *hw = &adapter->hw;
  1509. int i;
  1510. /* hardware has been reset, we need to reload some things */
  1511. igb_configure(adapter);
  1512. clear_bit(__IGB_DOWN, &adapter->state);
  1513. for (i = 0; i < adapter->num_q_vectors; i++)
  1514. napi_enable(&(adapter->q_vector[i]->napi));
  1515. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  1516. igb_configure_msix(adapter);
  1517. else
  1518. igb_assign_vector(adapter->q_vector[0], 0);
  1519. /* Clear any pending interrupts. */
  1520. rd32(E1000_ICR);
  1521. igb_irq_enable(adapter);
  1522. /* notify VFs that reset has been completed */
  1523. if (adapter->vfs_allocated_count) {
  1524. u32 reg_data = rd32(E1000_CTRL_EXT);
  1525. reg_data |= E1000_CTRL_EXT_PFRSTD;
  1526. wr32(E1000_CTRL_EXT, reg_data);
  1527. }
  1528. netif_tx_start_all_queues(adapter->netdev);
  1529. /* start the watchdog. */
  1530. hw->mac.get_link_status = 1;
  1531. schedule_work(&adapter->watchdog_task);
  1532. if ((adapter->flags & IGB_FLAG_EEE) &&
  1533. (!hw->dev_spec._82575.eee_disable))
  1534. adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
  1535. return 0;
  1536. }
  1537. void igb_down(struct igb_adapter *adapter)
  1538. {
  1539. struct net_device *netdev = adapter->netdev;
  1540. struct e1000_hw *hw = &adapter->hw;
  1541. u32 tctl, rctl;
  1542. int i;
  1543. /* signal that we're down so the interrupt handler does not
  1544. * reschedule our watchdog timer
  1545. */
  1546. set_bit(__IGB_DOWN, &adapter->state);
  1547. /* disable receives in the hardware */
  1548. rctl = rd32(E1000_RCTL);
  1549. wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
  1550. /* flush and sleep below */
  1551. netif_carrier_off(netdev);
  1552. netif_tx_stop_all_queues(netdev);
  1553. /* disable transmits in the hardware */
  1554. tctl = rd32(E1000_TCTL);
  1555. tctl &= ~E1000_TCTL_EN;
  1556. wr32(E1000_TCTL, tctl);
  1557. /* flush both disables and wait for them to finish */
  1558. wrfl();
  1559. usleep_range(10000, 11000);
  1560. igb_irq_disable(adapter);
  1561. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  1562. for (i = 0; i < adapter->num_q_vectors; i++) {
  1563. if (adapter->q_vector[i]) {
  1564. napi_synchronize(&adapter->q_vector[i]->napi);
  1565. napi_disable(&adapter->q_vector[i]->napi);
  1566. }
  1567. }
  1568. del_timer_sync(&adapter->watchdog_timer);
  1569. del_timer_sync(&adapter->phy_info_timer);
  1570. /* record the stats before reset*/
  1571. spin_lock(&adapter->stats64_lock);
  1572. igb_update_stats(adapter, &adapter->stats64);
  1573. spin_unlock(&adapter->stats64_lock);
  1574. adapter->link_speed = 0;
  1575. adapter->link_duplex = 0;
  1576. if (!pci_channel_offline(adapter->pdev))
  1577. igb_reset(adapter);
  1578. /* clear VLAN promisc flag so VFTA will be updated if necessary */
  1579. adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;
  1580. igb_clean_all_tx_rings(adapter);
  1581. igb_clean_all_rx_rings(adapter);
  1582. #ifdef CONFIG_IGB_DCA
  1583. /* since we reset the hardware DCA settings were cleared */
  1584. igb_setup_dca(adapter);
  1585. #endif
  1586. }
  1587. void igb_reinit_locked(struct igb_adapter *adapter)
  1588. {
  1589. WARN_ON(in_interrupt());
  1590. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  1591. usleep_range(1000, 2000);
  1592. igb_down(adapter);
  1593. igb_up(adapter);
  1594. clear_bit(__IGB_RESETTING, &adapter->state);
  1595. }
  1596. /** igb_enable_mas - Media Autosense re-enable after swap
  1597. *
  1598. * @adapter: adapter struct
  1599. **/
  1600. static void igb_enable_mas(struct igb_adapter *adapter)
  1601. {
  1602. struct e1000_hw *hw = &adapter->hw;
  1603. u32 connsw = rd32(E1000_CONNSW);
  1604. /* configure for SerDes media detect */
  1605. if ((hw->phy.media_type == e1000_media_type_copper) &&
  1606. (!(connsw & E1000_CONNSW_SERDESD))) {
  1607. connsw |= E1000_CONNSW_ENRGSRC;
  1608. connsw |= E1000_CONNSW_AUTOSENSE_EN;
  1609. wr32(E1000_CONNSW, connsw);
  1610. wrfl();
  1611. }
  1612. }
  1613. void igb_reset(struct igb_adapter *adapter)
  1614. {
  1615. struct pci_dev *pdev = adapter->pdev;
  1616. struct e1000_hw *hw = &adapter->hw;
  1617. struct e1000_mac_info *mac = &hw->mac;
  1618. struct e1000_fc_info *fc = &hw->fc;
  1619. u32 pba, hwm;
  1620. /* Repartition Pba for greater than 9k mtu
  1621. * To take effect CTRL.RST is required.
  1622. */
  1623. switch (mac->type) {
  1624. case e1000_i350:
  1625. case e1000_i354:
  1626. case e1000_82580:
  1627. pba = rd32(E1000_RXPBS);
  1628. pba = igb_rxpbs_adjust_82580(pba);
  1629. break;
  1630. case e1000_82576:
  1631. pba = rd32(E1000_RXPBS);
  1632. pba &= E1000_RXPBS_SIZE_MASK_82576;
  1633. break;
  1634. case e1000_82575:
  1635. case e1000_i210:
  1636. case e1000_i211:
  1637. default:
  1638. pba = E1000_PBA_34K;
  1639. break;
  1640. }
  1641. if (mac->type == e1000_82575) {
  1642. u32 min_rx_space, min_tx_space, needed_tx_space;
  1643. /* write Rx PBA so that hardware can report correct Tx PBA */
  1644. wr32(E1000_PBA, pba);
  1645. /* To maintain wire speed transmits, the Tx FIFO should be
  1646. * large enough to accommodate two full transmit packets,
  1647. * rounded up to the next 1KB and expressed in KB. Likewise,
  1648. * the Rx FIFO should be large enough to accommodate at least
  1649. * one full receive packet and is similarly rounded up and
  1650. * expressed in KB.
  1651. */
  1652. min_rx_space = DIV_ROUND_UP(MAX_JUMBO_FRAME_SIZE, 1024);
  1653. /* The Tx FIFO also stores 16 bytes of information about the Tx
  1654. * but don't include Ethernet FCS because hardware appends it.
  1655. * We only need to round down to the nearest 512 byte block
  1656. * count since the value we care about is 2 frames, not 1.
  1657. */
  1658. min_tx_space = adapter->max_frame_size;
  1659. min_tx_space += sizeof(union e1000_adv_tx_desc) - ETH_FCS_LEN;
  1660. min_tx_space = DIV_ROUND_UP(min_tx_space, 512);
  1661. /* upper 16 bits has Tx packet buffer allocation size in KB */
  1662. needed_tx_space = min_tx_space - (rd32(E1000_PBA) >> 16);
  1663. /* If current Tx allocation is less than the min Tx FIFO size,
  1664. * and the min Tx FIFO size is less than the current Rx FIFO
  1665. * allocation, take space away from current Rx allocation.
  1666. */
  1667. if (needed_tx_space < pba) {
  1668. pba -= needed_tx_space;
  1669. /* if short on Rx space, Rx wins and must trump Tx
  1670. * adjustment
  1671. */
  1672. if (pba < min_rx_space)
  1673. pba = min_rx_space;
  1674. }
  1675. /* adjust PBA for jumbo frames */
  1676. wr32(E1000_PBA, pba);
  1677. }
  1678. /* flow control settings
  1679. * The high water mark must be low enough to fit one full frame
  1680. * after transmitting the pause frame. As such we must have enough
  1681. * space to allow for us to complete our current transmit and then
  1682. * receive the frame that is in progress from the link partner.
  1683. * Set it to:
  1684. * - the full Rx FIFO size minus one full Tx plus one full Rx frame
  1685. */
  1686. hwm = (pba << 10) - (adapter->max_frame_size + MAX_JUMBO_FRAME_SIZE);
  1687. fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
  1688. fc->low_water = fc->high_water - 16;
  1689. fc->pause_time = 0xFFFF;
  1690. fc->send_xon = 1;
  1691. fc->current_mode = fc->requested_mode;
  1692. /* disable receive for all VFs and wait one second */
  1693. if (adapter->vfs_allocated_count) {
  1694. int i;
  1695. for (i = 0 ; i < adapter->vfs_allocated_count; i++)
  1696. adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
  1697. /* ping all the active vfs to let them know we are going down */
  1698. igb_ping_all_vfs(adapter);
  1699. /* disable transmits and receives */
  1700. wr32(E1000_VFRE, 0);
  1701. wr32(E1000_VFTE, 0);
  1702. }
  1703. /* Allow time for pending master requests to run */
  1704. hw->mac.ops.reset_hw(hw);
  1705. wr32(E1000_WUC, 0);
  1706. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  1707. /* need to resetup here after media swap */
  1708. adapter->ei.get_invariants(hw);
  1709. adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
  1710. }
  1711. if ((mac->type == e1000_82575) &&
  1712. (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
  1713. igb_enable_mas(adapter);
  1714. }
  1715. if (hw->mac.ops.init_hw(hw))
  1716. dev_err(&pdev->dev, "Hardware Error\n");
  1717. /* Flow control settings reset on hardware reset, so guarantee flow
  1718. * control is off when forcing speed.
  1719. */
  1720. if (!hw->mac.autoneg)
  1721. igb_force_mac_fc(hw);
  1722. igb_init_dmac(adapter, pba);
  1723. #ifdef CONFIG_IGB_HWMON
  1724. /* Re-initialize the thermal sensor on i350 devices. */
  1725. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  1726. if (mac->type == e1000_i350 && hw->bus.func == 0) {
  1727. /* If present, re-initialize the external thermal sensor
  1728. * interface.
  1729. */
  1730. if (adapter->ets)
  1731. mac->ops.init_thermal_sensor_thresh(hw);
  1732. }
  1733. }
  1734. #endif
  1735. /* Re-establish EEE setting */
  1736. if (hw->phy.media_type == e1000_media_type_copper) {
  1737. switch (mac->type) {
  1738. case e1000_i350:
  1739. case e1000_i210:
  1740. case e1000_i211:
  1741. igb_set_eee_i350(hw, true, true);
  1742. break;
  1743. case e1000_i354:
  1744. igb_set_eee_i354(hw, true, true);
  1745. break;
  1746. default:
  1747. break;
  1748. }
  1749. }
  1750. if (!netif_running(adapter->netdev))
  1751. igb_power_down_link(adapter);
  1752. igb_update_mng_vlan(adapter);
  1753. /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
  1754. wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
  1755. /* Re-enable PTP, where applicable. */
  1756. if (adapter->ptp_flags & IGB_PTP_ENABLED)
  1757. igb_ptp_reset(adapter);
  1758. igb_get_phy_info(hw);
  1759. }
  1760. static netdev_features_t igb_fix_features(struct net_device *netdev,
  1761. netdev_features_t features)
  1762. {
  1763. /* Since there is no support for separate Rx/Tx vlan accel
  1764. * enable/disable make sure Tx flag is always in same state as Rx.
  1765. */
  1766. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  1767. features |= NETIF_F_HW_VLAN_CTAG_TX;
  1768. else
  1769. features &= ~NETIF_F_HW_VLAN_CTAG_TX;
  1770. return features;
  1771. }
  1772. static int igb_set_features(struct net_device *netdev,
  1773. netdev_features_t features)
  1774. {
  1775. netdev_features_t changed = netdev->features ^ features;
  1776. struct igb_adapter *adapter = netdev_priv(netdev);
  1777. if (changed & NETIF_F_HW_VLAN_CTAG_RX)
  1778. igb_vlan_mode(netdev, features);
  1779. if (!(changed & (NETIF_F_RXALL | NETIF_F_NTUPLE)))
  1780. return 0;
  1781. if (!(features & NETIF_F_NTUPLE)) {
  1782. struct hlist_node *node2;
  1783. struct igb_nfc_filter *rule;
  1784. spin_lock(&adapter->nfc_lock);
  1785. hlist_for_each_entry_safe(rule, node2,
  1786. &adapter->nfc_filter_list, nfc_node) {
  1787. igb_erase_filter(adapter, rule);
  1788. hlist_del(&rule->nfc_node);
  1789. kfree(rule);
  1790. }
  1791. spin_unlock(&adapter->nfc_lock);
  1792. adapter->nfc_filter_count = 0;
  1793. }
  1794. netdev->features = features;
  1795. if (netif_running(netdev))
  1796. igb_reinit_locked(adapter);
  1797. else
  1798. igb_reset(adapter);
  1799. return 0;
  1800. }
  1801. static int igb_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
  1802. struct net_device *dev,
  1803. const unsigned char *addr, u16 vid,
  1804. u16 flags)
  1805. {
  1806. /* guarantee we can provide a unique filter for the unicast address */
  1807. if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
  1808. struct igb_adapter *adapter = netdev_priv(dev);
  1809. struct e1000_hw *hw = &adapter->hw;
  1810. int vfn = adapter->vfs_allocated_count;
  1811. int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
  1812. if (netdev_uc_count(dev) >= rar_entries)
  1813. return -ENOMEM;
  1814. }
  1815. return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
  1816. }
  1817. #define IGB_MAX_MAC_HDR_LEN 127
  1818. #define IGB_MAX_NETWORK_HDR_LEN 511
  1819. static netdev_features_t
  1820. igb_features_check(struct sk_buff *skb, struct net_device *dev,
  1821. netdev_features_t features)
  1822. {
  1823. unsigned int network_hdr_len, mac_hdr_len;
  1824. /* Make certain the headers can be described by a context descriptor */
  1825. mac_hdr_len = skb_network_header(skb) - skb->data;
  1826. if (unlikely(mac_hdr_len > IGB_MAX_MAC_HDR_LEN))
  1827. return features & ~(NETIF_F_HW_CSUM |
  1828. NETIF_F_SCTP_CRC |
  1829. NETIF_F_HW_VLAN_CTAG_TX |
  1830. NETIF_F_TSO |
  1831. NETIF_F_TSO6);
  1832. network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
  1833. if (unlikely(network_hdr_len > IGB_MAX_NETWORK_HDR_LEN))
  1834. return features & ~(NETIF_F_HW_CSUM |
  1835. NETIF_F_SCTP_CRC |
  1836. NETIF_F_TSO |
  1837. NETIF_F_TSO6);
  1838. /* We can only support IPV4 TSO in tunnels if we can mangle the
  1839. * inner IP ID field, so strip TSO if MANGLEID is not supported.
  1840. */
  1841. if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
  1842. features &= ~NETIF_F_TSO;
  1843. return features;
  1844. }
  1845. static const struct net_device_ops igb_netdev_ops = {
  1846. .ndo_open = igb_open,
  1847. .ndo_stop = igb_close,
  1848. .ndo_start_xmit = igb_xmit_frame,
  1849. .ndo_get_stats64 = igb_get_stats64,
  1850. .ndo_set_rx_mode = igb_set_rx_mode,
  1851. .ndo_set_mac_address = igb_set_mac,
  1852. .ndo_change_mtu = igb_change_mtu,
  1853. .ndo_do_ioctl = igb_ioctl,
  1854. .ndo_tx_timeout = igb_tx_timeout,
  1855. .ndo_validate_addr = eth_validate_addr,
  1856. .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
  1857. .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
  1858. .ndo_set_vf_mac = igb_ndo_set_vf_mac,
  1859. .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
  1860. .ndo_set_vf_rate = igb_ndo_set_vf_bw,
  1861. .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
  1862. .ndo_get_vf_config = igb_ndo_get_vf_config,
  1863. #ifdef CONFIG_NET_POLL_CONTROLLER
  1864. .ndo_poll_controller = igb_netpoll,
  1865. #endif
  1866. .ndo_fix_features = igb_fix_features,
  1867. .ndo_set_features = igb_set_features,
  1868. .ndo_fdb_add = igb_ndo_fdb_add,
  1869. .ndo_features_check = igb_features_check,
  1870. };
  1871. /**
  1872. * igb_set_fw_version - Configure version string for ethtool
  1873. * @adapter: adapter struct
  1874. **/
  1875. void igb_set_fw_version(struct igb_adapter *adapter)
  1876. {
  1877. struct e1000_hw *hw = &adapter->hw;
  1878. struct e1000_fw_version fw;
  1879. igb_get_fw_version(hw, &fw);
  1880. switch (hw->mac.type) {
  1881. case e1000_i210:
  1882. case e1000_i211:
  1883. if (!(igb_get_flash_presence_i210(hw))) {
  1884. snprintf(adapter->fw_version,
  1885. sizeof(adapter->fw_version),
  1886. "%2d.%2d-%d",
  1887. fw.invm_major, fw.invm_minor,
  1888. fw.invm_img_type);
  1889. break;
  1890. }
  1891. /* fall through */
  1892. default:
  1893. /* if option is rom valid, display its version too */
  1894. if (fw.or_valid) {
  1895. snprintf(adapter->fw_version,
  1896. sizeof(adapter->fw_version),
  1897. "%d.%d, 0x%08x, %d.%d.%d",
  1898. fw.eep_major, fw.eep_minor, fw.etrack_id,
  1899. fw.or_major, fw.or_build, fw.or_patch);
  1900. /* no option rom */
  1901. } else if (fw.etrack_id != 0X0000) {
  1902. snprintf(adapter->fw_version,
  1903. sizeof(adapter->fw_version),
  1904. "%d.%d, 0x%08x",
  1905. fw.eep_major, fw.eep_minor, fw.etrack_id);
  1906. } else {
  1907. snprintf(adapter->fw_version,
  1908. sizeof(adapter->fw_version),
  1909. "%d.%d.%d",
  1910. fw.eep_major, fw.eep_minor, fw.eep_build);
  1911. }
  1912. break;
  1913. }
  1914. }
  1915. /**
  1916. * igb_init_mas - init Media Autosense feature if enabled in the NVM
  1917. *
  1918. * @adapter: adapter struct
  1919. **/
  1920. static void igb_init_mas(struct igb_adapter *adapter)
  1921. {
  1922. struct e1000_hw *hw = &adapter->hw;
  1923. u16 eeprom_data;
  1924. hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
  1925. switch (hw->bus.func) {
  1926. case E1000_FUNC_0:
  1927. if (eeprom_data & IGB_MAS_ENABLE_0) {
  1928. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1929. netdev_info(adapter->netdev,
  1930. "MAS: Enabling Media Autosense for port %d\n",
  1931. hw->bus.func);
  1932. }
  1933. break;
  1934. case E1000_FUNC_1:
  1935. if (eeprom_data & IGB_MAS_ENABLE_1) {
  1936. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1937. netdev_info(adapter->netdev,
  1938. "MAS: Enabling Media Autosense for port %d\n",
  1939. hw->bus.func);
  1940. }
  1941. break;
  1942. case E1000_FUNC_2:
  1943. if (eeprom_data & IGB_MAS_ENABLE_2) {
  1944. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1945. netdev_info(adapter->netdev,
  1946. "MAS: Enabling Media Autosense for port %d\n",
  1947. hw->bus.func);
  1948. }
  1949. break;
  1950. case E1000_FUNC_3:
  1951. if (eeprom_data & IGB_MAS_ENABLE_3) {
  1952. adapter->flags |= IGB_FLAG_MAS_ENABLE;
  1953. netdev_info(adapter->netdev,
  1954. "MAS: Enabling Media Autosense for port %d\n",
  1955. hw->bus.func);
  1956. }
  1957. break;
  1958. default:
  1959. /* Shouldn't get here */
  1960. netdev_err(adapter->netdev,
  1961. "MAS: Invalid port configuration, returning\n");
  1962. break;
  1963. }
  1964. }
  1965. /**
  1966. * igb_init_i2c - Init I2C interface
  1967. * @adapter: pointer to adapter structure
  1968. **/
  1969. static s32 igb_init_i2c(struct igb_adapter *adapter)
  1970. {
  1971. s32 status = 0;
  1972. /* I2C interface supported on i350 devices */
  1973. if (adapter->hw.mac.type != e1000_i350)
  1974. return 0;
  1975. /* Initialize the i2c bus which is controlled by the registers.
  1976. * This bus will use the i2c_algo_bit structue that implements
  1977. * the protocol through toggling of the 4 bits in the register.
  1978. */
  1979. adapter->i2c_adap.owner = THIS_MODULE;
  1980. adapter->i2c_algo = igb_i2c_algo;
  1981. adapter->i2c_algo.data = adapter;
  1982. adapter->i2c_adap.algo_data = &adapter->i2c_algo;
  1983. adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
  1984. strlcpy(adapter->i2c_adap.name, "igb BB",
  1985. sizeof(adapter->i2c_adap.name));
  1986. status = i2c_bit_add_bus(&adapter->i2c_adap);
  1987. return status;
  1988. }
  1989. /**
  1990. * igb_probe - Device Initialization Routine
  1991. * @pdev: PCI device information struct
  1992. * @ent: entry in igb_pci_tbl
  1993. *
  1994. * Returns 0 on success, negative on failure
  1995. *
  1996. * igb_probe initializes an adapter identified by a pci_dev structure.
  1997. * The OS initialization, configuring of the adapter private structure,
  1998. * and a hardware reset occur.
  1999. **/
  2000. static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2001. {
  2002. struct net_device *netdev;
  2003. struct igb_adapter *adapter;
  2004. struct e1000_hw *hw;
  2005. u16 eeprom_data = 0;
  2006. s32 ret_val;
  2007. static int global_quad_port_a; /* global quad port a indication */
  2008. const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
  2009. int err, pci_using_dac;
  2010. u8 part_str[E1000_PBANUM_LENGTH];
  2011. /* Catch broken hardware that put the wrong VF device ID in
  2012. * the PCIe SR-IOV capability.
  2013. */
  2014. if (pdev->is_virtfn) {
  2015. WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
  2016. pci_name(pdev), pdev->vendor, pdev->device);
  2017. return -EINVAL;
  2018. }
  2019. err = pci_enable_device_mem(pdev);
  2020. if (err)
  2021. return err;
  2022. pci_using_dac = 0;
  2023. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  2024. if (!err) {
  2025. pci_using_dac = 1;
  2026. } else {
  2027. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  2028. if (err) {
  2029. dev_err(&pdev->dev,
  2030. "No usable DMA configuration, aborting\n");
  2031. goto err_dma;
  2032. }
  2033. }
  2034. err = pci_request_mem_regions(pdev, igb_driver_name);
  2035. if (err)
  2036. goto err_pci_reg;
  2037. pci_enable_pcie_error_reporting(pdev);
  2038. pci_set_master(pdev);
  2039. pci_save_state(pdev);
  2040. err = -ENOMEM;
  2041. netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
  2042. IGB_MAX_TX_QUEUES);
  2043. if (!netdev)
  2044. goto err_alloc_etherdev;
  2045. SET_NETDEV_DEV(netdev, &pdev->dev);
  2046. pci_set_drvdata(pdev, netdev);
  2047. adapter = netdev_priv(netdev);
  2048. adapter->netdev = netdev;
  2049. adapter->pdev = pdev;
  2050. hw = &adapter->hw;
  2051. hw->back = adapter;
  2052. adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  2053. err = -EIO;
  2054. adapter->io_addr = pci_iomap(pdev, 0, 0);
  2055. if (!adapter->io_addr)
  2056. goto err_ioremap;
  2057. /* hw->hw_addr can be altered, we'll use adapter->io_addr for unmap */
  2058. hw->hw_addr = adapter->io_addr;
  2059. netdev->netdev_ops = &igb_netdev_ops;
  2060. igb_set_ethtool_ops(netdev);
  2061. netdev->watchdog_timeo = 5 * HZ;
  2062. strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
  2063. netdev->mem_start = pci_resource_start(pdev, 0);
  2064. netdev->mem_end = pci_resource_end(pdev, 0);
  2065. /* PCI config space info */
  2066. hw->vendor_id = pdev->vendor;
  2067. hw->device_id = pdev->device;
  2068. hw->revision_id = pdev->revision;
  2069. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  2070. hw->subsystem_device_id = pdev->subsystem_device;
  2071. /* Copy the default MAC, PHY and NVM function pointers */
  2072. memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
  2073. memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
  2074. memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
  2075. /* Initialize skew-specific constants */
  2076. err = ei->get_invariants(hw);
  2077. if (err)
  2078. goto err_sw_init;
  2079. /* setup the private structure */
  2080. err = igb_sw_init(adapter);
  2081. if (err)
  2082. goto err_sw_init;
  2083. igb_get_bus_info_pcie(hw);
  2084. hw->phy.autoneg_wait_to_complete = false;
  2085. /* Copper options */
  2086. if (hw->phy.media_type == e1000_media_type_copper) {
  2087. hw->phy.mdix = AUTO_ALL_MODES;
  2088. hw->phy.disable_polarity_correction = false;
  2089. hw->phy.ms_type = e1000_ms_hw_default;
  2090. }
  2091. if (igb_check_reset_block(hw))
  2092. dev_info(&pdev->dev,
  2093. "PHY reset is blocked due to SOL/IDER session.\n");
  2094. /* features is initialized to 0 in allocation, it might have bits
  2095. * set by igb_sw_init so we should use an or instead of an
  2096. * assignment.
  2097. */
  2098. netdev->features |= NETIF_F_SG |
  2099. NETIF_F_TSO |
  2100. NETIF_F_TSO6 |
  2101. NETIF_F_RXHASH |
  2102. NETIF_F_RXCSUM |
  2103. NETIF_F_HW_CSUM;
  2104. if (hw->mac.type >= e1000_82576)
  2105. netdev->features |= NETIF_F_SCTP_CRC;
  2106. #define IGB_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
  2107. NETIF_F_GSO_GRE_CSUM | \
  2108. NETIF_F_GSO_IPXIP4 | \
  2109. NETIF_F_GSO_IPXIP6 | \
  2110. NETIF_F_GSO_UDP_TUNNEL | \
  2111. NETIF_F_GSO_UDP_TUNNEL_CSUM)
  2112. netdev->gso_partial_features = IGB_GSO_PARTIAL_FEATURES;
  2113. netdev->features |= NETIF_F_GSO_PARTIAL | IGB_GSO_PARTIAL_FEATURES;
  2114. /* copy netdev features into list of user selectable features */
  2115. netdev->hw_features |= netdev->features |
  2116. NETIF_F_HW_VLAN_CTAG_RX |
  2117. NETIF_F_HW_VLAN_CTAG_TX |
  2118. NETIF_F_RXALL;
  2119. if (hw->mac.type >= e1000_i350)
  2120. netdev->hw_features |= NETIF_F_NTUPLE;
  2121. if (pci_using_dac)
  2122. netdev->features |= NETIF_F_HIGHDMA;
  2123. netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
  2124. netdev->mpls_features |= NETIF_F_HW_CSUM;
  2125. netdev->hw_enc_features |= netdev->vlan_features;
  2126. /* set this bit last since it cannot be part of vlan_features */
  2127. netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
  2128. NETIF_F_HW_VLAN_CTAG_RX |
  2129. NETIF_F_HW_VLAN_CTAG_TX;
  2130. netdev->priv_flags |= IFF_SUPP_NOFCS;
  2131. netdev->priv_flags |= IFF_UNICAST_FLT;
  2132. /* MTU range: 68 - 9216 */
  2133. netdev->min_mtu = ETH_MIN_MTU;
  2134. netdev->max_mtu = MAX_STD_JUMBO_FRAME_SIZE;
  2135. adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
  2136. /* before reading the NVM, reset the controller to put the device in a
  2137. * known good starting state
  2138. */
  2139. hw->mac.ops.reset_hw(hw);
  2140. /* make sure the NVM is good , i211/i210 parts can have special NVM
  2141. * that doesn't contain a checksum
  2142. */
  2143. switch (hw->mac.type) {
  2144. case e1000_i210:
  2145. case e1000_i211:
  2146. if (igb_get_flash_presence_i210(hw)) {
  2147. if (hw->nvm.ops.validate(hw) < 0) {
  2148. dev_err(&pdev->dev,
  2149. "The NVM Checksum Is Not Valid\n");
  2150. err = -EIO;
  2151. goto err_eeprom;
  2152. }
  2153. }
  2154. break;
  2155. default:
  2156. if (hw->nvm.ops.validate(hw) < 0) {
  2157. dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
  2158. err = -EIO;
  2159. goto err_eeprom;
  2160. }
  2161. break;
  2162. }
  2163. if (eth_platform_get_mac_address(&pdev->dev, hw->mac.addr)) {
  2164. /* copy the MAC address out of the NVM */
  2165. if (hw->mac.ops.read_mac_addr(hw))
  2166. dev_err(&pdev->dev, "NVM Read Error\n");
  2167. }
  2168. memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
  2169. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2170. dev_err(&pdev->dev, "Invalid MAC Address\n");
  2171. err = -EIO;
  2172. goto err_eeprom;
  2173. }
  2174. /* get firmware version for ethtool -i */
  2175. igb_set_fw_version(adapter);
  2176. /* configure RXPBSIZE and TXPBSIZE */
  2177. if (hw->mac.type == e1000_i210) {
  2178. wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
  2179. wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
  2180. }
  2181. setup_timer(&adapter->watchdog_timer, igb_watchdog,
  2182. (unsigned long) adapter);
  2183. setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
  2184. (unsigned long) adapter);
  2185. INIT_WORK(&adapter->reset_task, igb_reset_task);
  2186. INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
  2187. /* Initialize link properties that are user-changeable */
  2188. adapter->fc_autoneg = true;
  2189. hw->mac.autoneg = true;
  2190. hw->phy.autoneg_advertised = 0x2f;
  2191. hw->fc.requested_mode = e1000_fc_default;
  2192. hw->fc.current_mode = e1000_fc_default;
  2193. igb_validate_mdi_setting(hw);
  2194. /* By default, support wake on port A */
  2195. if (hw->bus.func == 0)
  2196. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2197. /* Check the NVM for wake support on non-port A ports */
  2198. if (hw->mac.type >= e1000_82580)
  2199. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
  2200. NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
  2201. &eeprom_data);
  2202. else if (hw->bus.func == 1)
  2203. hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
  2204. if (eeprom_data & IGB_EEPROM_APME)
  2205. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2206. /* now that we have the eeprom settings, apply the special cases where
  2207. * the eeprom may be wrong or the board simply won't support wake on
  2208. * lan on a particular port
  2209. */
  2210. switch (pdev->device) {
  2211. case E1000_DEV_ID_82575GB_QUAD_COPPER:
  2212. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2213. break;
  2214. case E1000_DEV_ID_82575EB_FIBER_SERDES:
  2215. case E1000_DEV_ID_82576_FIBER:
  2216. case E1000_DEV_ID_82576_SERDES:
  2217. /* Wake events only supported on port A for dual fiber
  2218. * regardless of eeprom setting
  2219. */
  2220. if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
  2221. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2222. break;
  2223. case E1000_DEV_ID_82576_QUAD_COPPER:
  2224. case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
  2225. /* if quad port adapter, disable WoL on all but port A */
  2226. if (global_quad_port_a != 0)
  2227. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2228. else
  2229. adapter->flags |= IGB_FLAG_QUAD_PORT_A;
  2230. /* Reset for multiple quad port adapters */
  2231. if (++global_quad_port_a == 4)
  2232. global_quad_port_a = 0;
  2233. break;
  2234. default:
  2235. /* If the device can't wake, don't set software support */
  2236. if (!device_can_wakeup(&adapter->pdev->dev))
  2237. adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
  2238. }
  2239. /* initialize the wol settings based on the eeprom settings */
  2240. if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
  2241. adapter->wol |= E1000_WUFC_MAG;
  2242. /* Some vendors want WoL disabled by default, but still supported */
  2243. if ((hw->mac.type == e1000_i350) &&
  2244. (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  2245. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2246. adapter->wol = 0;
  2247. }
  2248. /* Some vendors want the ability to Use the EEPROM setting as
  2249. * enable/disable only, and not for capability
  2250. */
  2251. if (((hw->mac.type == e1000_i350) ||
  2252. (hw->mac.type == e1000_i354)) &&
  2253. (pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)) {
  2254. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2255. adapter->wol = 0;
  2256. }
  2257. if (hw->mac.type == e1000_i350) {
  2258. if (((pdev->subsystem_device == 0x5001) ||
  2259. (pdev->subsystem_device == 0x5002)) &&
  2260. (hw->bus.func == 0)) {
  2261. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2262. adapter->wol = 0;
  2263. }
  2264. if (pdev->subsystem_device == 0x1F52)
  2265. adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
  2266. }
  2267. device_set_wakeup_enable(&adapter->pdev->dev,
  2268. adapter->flags & IGB_FLAG_WOL_SUPPORTED);
  2269. /* reset the hardware with the new settings */
  2270. igb_reset(adapter);
  2271. /* Init the I2C interface */
  2272. err = igb_init_i2c(adapter);
  2273. if (err) {
  2274. dev_err(&pdev->dev, "failed to init i2c interface\n");
  2275. goto err_eeprom;
  2276. }
  2277. /* let the f/w know that the h/w is now under the control of the
  2278. * driver.
  2279. */
  2280. igb_get_hw_control(adapter);
  2281. strcpy(netdev->name, "eth%d");
  2282. err = register_netdev(netdev);
  2283. if (err)
  2284. goto err_register;
  2285. /* carrier off reporting is important to ethtool even BEFORE open */
  2286. netif_carrier_off(netdev);
  2287. #ifdef CONFIG_IGB_DCA
  2288. if (dca_add_requester(&pdev->dev) == 0) {
  2289. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  2290. dev_info(&pdev->dev, "DCA enabled\n");
  2291. igb_setup_dca(adapter);
  2292. }
  2293. #endif
  2294. #ifdef CONFIG_IGB_HWMON
  2295. /* Initialize the thermal sensor on i350 devices. */
  2296. if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
  2297. u16 ets_word;
  2298. /* Read the NVM to determine if this i350 device supports an
  2299. * external thermal sensor.
  2300. */
  2301. hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
  2302. if (ets_word != 0x0000 && ets_word != 0xFFFF)
  2303. adapter->ets = true;
  2304. else
  2305. adapter->ets = false;
  2306. if (igb_sysfs_init(adapter))
  2307. dev_err(&pdev->dev,
  2308. "failed to allocate sysfs resources\n");
  2309. } else {
  2310. adapter->ets = false;
  2311. }
  2312. #endif
  2313. /* Check if Media Autosense is enabled */
  2314. adapter->ei = *ei;
  2315. if (hw->dev_spec._82575.mas_capable)
  2316. igb_init_mas(adapter);
  2317. /* do hw tstamp init after resetting */
  2318. igb_ptp_init(adapter);
  2319. dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
  2320. /* print bus type/speed/width info, not applicable to i354 */
  2321. if (hw->mac.type != e1000_i354) {
  2322. dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
  2323. netdev->name,
  2324. ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
  2325. (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
  2326. "unknown"),
  2327. ((hw->bus.width == e1000_bus_width_pcie_x4) ?
  2328. "Width x4" :
  2329. (hw->bus.width == e1000_bus_width_pcie_x2) ?
  2330. "Width x2" :
  2331. (hw->bus.width == e1000_bus_width_pcie_x1) ?
  2332. "Width x1" : "unknown"), netdev->dev_addr);
  2333. }
  2334. if ((hw->mac.type >= e1000_i210 ||
  2335. igb_get_flash_presence_i210(hw))) {
  2336. ret_val = igb_read_part_string(hw, part_str,
  2337. E1000_PBANUM_LENGTH);
  2338. } else {
  2339. ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
  2340. }
  2341. if (ret_val)
  2342. strcpy(part_str, "Unknown");
  2343. dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
  2344. dev_info(&pdev->dev,
  2345. "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
  2346. (adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
  2347. (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
  2348. adapter->num_rx_queues, adapter->num_tx_queues);
  2349. if (hw->phy.media_type == e1000_media_type_copper) {
  2350. switch (hw->mac.type) {
  2351. case e1000_i350:
  2352. case e1000_i210:
  2353. case e1000_i211:
  2354. /* Enable EEE for internal copper PHY devices */
  2355. err = igb_set_eee_i350(hw, true, true);
  2356. if ((!err) &&
  2357. (!hw->dev_spec._82575.eee_disable)) {
  2358. adapter->eee_advert =
  2359. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2360. adapter->flags |= IGB_FLAG_EEE;
  2361. }
  2362. break;
  2363. case e1000_i354:
  2364. if ((rd32(E1000_CTRL_EXT) &
  2365. E1000_CTRL_EXT_LINK_MODE_SGMII)) {
  2366. err = igb_set_eee_i354(hw, true, true);
  2367. if ((!err) &&
  2368. (!hw->dev_spec._82575.eee_disable)) {
  2369. adapter->eee_advert =
  2370. MDIO_EEE_100TX | MDIO_EEE_1000T;
  2371. adapter->flags |= IGB_FLAG_EEE;
  2372. }
  2373. }
  2374. break;
  2375. default:
  2376. break;
  2377. }
  2378. }
  2379. pm_runtime_put_noidle(&pdev->dev);
  2380. return 0;
  2381. err_register:
  2382. igb_release_hw_control(adapter);
  2383. memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
  2384. err_eeprom:
  2385. if (!igb_check_reset_block(hw))
  2386. igb_reset_phy(hw);
  2387. if (hw->flash_address)
  2388. iounmap(hw->flash_address);
  2389. err_sw_init:
  2390. kfree(adapter->shadow_vfta);
  2391. igb_clear_interrupt_scheme(adapter);
  2392. #ifdef CONFIG_PCI_IOV
  2393. igb_disable_sriov(pdev);
  2394. #endif
  2395. pci_iounmap(pdev, adapter->io_addr);
  2396. err_ioremap:
  2397. free_netdev(netdev);
  2398. err_alloc_etherdev:
  2399. pci_release_mem_regions(pdev);
  2400. err_pci_reg:
  2401. err_dma:
  2402. pci_disable_device(pdev);
  2403. return err;
  2404. }
  2405. #ifdef CONFIG_PCI_IOV
  2406. static int igb_disable_sriov(struct pci_dev *pdev)
  2407. {
  2408. struct net_device *netdev = pci_get_drvdata(pdev);
  2409. struct igb_adapter *adapter = netdev_priv(netdev);
  2410. struct e1000_hw *hw = &adapter->hw;
  2411. /* reclaim resources allocated to VFs */
  2412. if (adapter->vf_data) {
  2413. /* disable iov and allow time for transactions to clear */
  2414. if (pci_vfs_assigned(pdev)) {
  2415. dev_warn(&pdev->dev,
  2416. "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
  2417. return -EPERM;
  2418. } else {
  2419. pci_disable_sriov(pdev);
  2420. msleep(500);
  2421. }
  2422. kfree(adapter->vf_data);
  2423. adapter->vf_data = NULL;
  2424. adapter->vfs_allocated_count = 0;
  2425. wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
  2426. wrfl();
  2427. msleep(100);
  2428. dev_info(&pdev->dev, "IOV Disabled\n");
  2429. /* Re-enable DMA Coalescing flag since IOV is turned off */
  2430. adapter->flags |= IGB_FLAG_DMAC;
  2431. }
  2432. return 0;
  2433. }
  2434. static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
  2435. {
  2436. struct net_device *netdev = pci_get_drvdata(pdev);
  2437. struct igb_adapter *adapter = netdev_priv(netdev);
  2438. int old_vfs = pci_num_vf(pdev);
  2439. int err = 0;
  2440. int i;
  2441. if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
  2442. err = -EPERM;
  2443. goto out;
  2444. }
  2445. if (!num_vfs)
  2446. goto out;
  2447. if (old_vfs) {
  2448. dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
  2449. old_vfs, max_vfs);
  2450. adapter->vfs_allocated_count = old_vfs;
  2451. } else
  2452. adapter->vfs_allocated_count = num_vfs;
  2453. adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
  2454. sizeof(struct vf_data_storage), GFP_KERNEL);
  2455. /* if allocation failed then we do not support SR-IOV */
  2456. if (!adapter->vf_data) {
  2457. adapter->vfs_allocated_count = 0;
  2458. dev_err(&pdev->dev,
  2459. "Unable to allocate memory for VF Data Storage\n");
  2460. err = -ENOMEM;
  2461. goto out;
  2462. }
  2463. /* only call pci_enable_sriov() if no VFs are allocated already */
  2464. if (!old_vfs) {
  2465. err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
  2466. if (err)
  2467. goto err_out;
  2468. }
  2469. dev_info(&pdev->dev, "%d VFs allocated\n",
  2470. adapter->vfs_allocated_count);
  2471. for (i = 0; i < adapter->vfs_allocated_count; i++)
  2472. igb_vf_configure(adapter, i);
  2473. /* DMA Coalescing is not supported in IOV mode. */
  2474. adapter->flags &= ~IGB_FLAG_DMAC;
  2475. goto out;
  2476. err_out:
  2477. kfree(adapter->vf_data);
  2478. adapter->vf_data = NULL;
  2479. adapter->vfs_allocated_count = 0;
  2480. out:
  2481. return err;
  2482. }
  2483. #endif
  2484. /**
  2485. * igb_remove_i2c - Cleanup I2C interface
  2486. * @adapter: pointer to adapter structure
  2487. **/
  2488. static void igb_remove_i2c(struct igb_adapter *adapter)
  2489. {
  2490. /* free the adapter bus structure */
  2491. i2c_del_adapter(&adapter->i2c_adap);
  2492. }
  2493. /**
  2494. * igb_remove - Device Removal Routine
  2495. * @pdev: PCI device information struct
  2496. *
  2497. * igb_remove is called by the PCI subsystem to alert the driver
  2498. * that it should release a PCI device. The could be caused by a
  2499. * Hot-Plug event, or because the driver is going to be removed from
  2500. * memory.
  2501. **/
  2502. static void igb_remove(struct pci_dev *pdev)
  2503. {
  2504. struct net_device *netdev = pci_get_drvdata(pdev);
  2505. struct igb_adapter *adapter = netdev_priv(netdev);
  2506. struct e1000_hw *hw = &adapter->hw;
  2507. pm_runtime_get_noresume(&pdev->dev);
  2508. #ifdef CONFIG_IGB_HWMON
  2509. igb_sysfs_exit(adapter);
  2510. #endif
  2511. igb_remove_i2c(adapter);
  2512. igb_ptp_stop(adapter);
  2513. /* The watchdog timer may be rescheduled, so explicitly
  2514. * disable watchdog from being rescheduled.
  2515. */
  2516. set_bit(__IGB_DOWN, &adapter->state);
  2517. del_timer_sync(&adapter->watchdog_timer);
  2518. del_timer_sync(&adapter->phy_info_timer);
  2519. cancel_work_sync(&adapter->reset_task);
  2520. cancel_work_sync(&adapter->watchdog_task);
  2521. #ifdef CONFIG_IGB_DCA
  2522. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  2523. dev_info(&pdev->dev, "DCA disabled\n");
  2524. dca_remove_requester(&pdev->dev);
  2525. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  2526. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  2527. }
  2528. #endif
  2529. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  2530. * would have already happened in close and is redundant.
  2531. */
  2532. igb_release_hw_control(adapter);
  2533. #ifdef CONFIG_PCI_IOV
  2534. igb_disable_sriov(pdev);
  2535. #endif
  2536. unregister_netdev(netdev);
  2537. igb_clear_interrupt_scheme(adapter);
  2538. pci_iounmap(pdev, adapter->io_addr);
  2539. if (hw->flash_address)
  2540. iounmap(hw->flash_address);
  2541. pci_release_mem_regions(pdev);
  2542. kfree(adapter->shadow_vfta);
  2543. free_netdev(netdev);
  2544. pci_disable_pcie_error_reporting(pdev);
  2545. pci_disable_device(pdev);
  2546. }
  2547. /**
  2548. * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
  2549. * @adapter: board private structure to initialize
  2550. *
  2551. * This function initializes the vf specific data storage and then attempts to
  2552. * allocate the VFs. The reason for ordering it this way is because it is much
  2553. * mor expensive time wise to disable SR-IOV than it is to allocate and free
  2554. * the memory for the VFs.
  2555. **/
  2556. static void igb_probe_vfs(struct igb_adapter *adapter)
  2557. {
  2558. #ifdef CONFIG_PCI_IOV
  2559. struct pci_dev *pdev = adapter->pdev;
  2560. struct e1000_hw *hw = &adapter->hw;
  2561. /* Virtualization features not supported on i210 family. */
  2562. if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
  2563. return;
  2564. /* Of the below we really only want the effect of getting
  2565. * IGB_FLAG_HAS_MSIX set (if available), without which
  2566. * igb_enable_sriov() has no effect.
  2567. */
  2568. igb_set_interrupt_capability(adapter, true);
  2569. igb_reset_interrupt_capability(adapter);
  2570. pci_sriov_set_totalvfs(pdev, 7);
  2571. igb_enable_sriov(pdev, max_vfs);
  2572. #endif /* CONFIG_PCI_IOV */
  2573. }
  2574. static void igb_init_queue_configuration(struct igb_adapter *adapter)
  2575. {
  2576. struct e1000_hw *hw = &adapter->hw;
  2577. u32 max_rss_queues;
  2578. /* Determine the maximum number of RSS queues supported. */
  2579. switch (hw->mac.type) {
  2580. case e1000_i211:
  2581. max_rss_queues = IGB_MAX_RX_QUEUES_I211;
  2582. break;
  2583. case e1000_82575:
  2584. case e1000_i210:
  2585. max_rss_queues = IGB_MAX_RX_QUEUES_82575;
  2586. break;
  2587. case e1000_i350:
  2588. /* I350 cannot do RSS and SR-IOV at the same time */
  2589. if (!!adapter->vfs_allocated_count) {
  2590. max_rss_queues = 1;
  2591. break;
  2592. }
  2593. /* fall through */
  2594. case e1000_82576:
  2595. if (!!adapter->vfs_allocated_count) {
  2596. max_rss_queues = 2;
  2597. break;
  2598. }
  2599. /* fall through */
  2600. case e1000_82580:
  2601. case e1000_i354:
  2602. default:
  2603. max_rss_queues = IGB_MAX_RX_QUEUES;
  2604. break;
  2605. }
  2606. adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
  2607. igb_set_flag_queue_pairs(adapter, max_rss_queues);
  2608. }
  2609. void igb_set_flag_queue_pairs(struct igb_adapter *adapter,
  2610. const u32 max_rss_queues)
  2611. {
  2612. struct e1000_hw *hw = &adapter->hw;
  2613. /* Determine if we need to pair queues. */
  2614. switch (hw->mac.type) {
  2615. case e1000_82575:
  2616. case e1000_i211:
  2617. /* Device supports enough interrupts without queue pairing. */
  2618. break;
  2619. case e1000_82576:
  2620. case e1000_82580:
  2621. case e1000_i350:
  2622. case e1000_i354:
  2623. case e1000_i210:
  2624. default:
  2625. /* If rss_queues > half of max_rss_queues, pair the queues in
  2626. * order to conserve interrupts due to limited supply.
  2627. */
  2628. if (adapter->rss_queues > (max_rss_queues / 2))
  2629. adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
  2630. else
  2631. adapter->flags &= ~IGB_FLAG_QUEUE_PAIRS;
  2632. break;
  2633. }
  2634. }
  2635. /**
  2636. * igb_sw_init - Initialize general software structures (struct igb_adapter)
  2637. * @adapter: board private structure to initialize
  2638. *
  2639. * igb_sw_init initializes the Adapter private data structure.
  2640. * Fields are initialized based on PCI device information and
  2641. * OS network device settings (MTU size).
  2642. **/
  2643. static int igb_sw_init(struct igb_adapter *adapter)
  2644. {
  2645. struct e1000_hw *hw = &adapter->hw;
  2646. struct net_device *netdev = adapter->netdev;
  2647. struct pci_dev *pdev = adapter->pdev;
  2648. pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
  2649. /* set default ring sizes */
  2650. adapter->tx_ring_count = IGB_DEFAULT_TXD;
  2651. adapter->rx_ring_count = IGB_DEFAULT_RXD;
  2652. /* set default ITR values */
  2653. adapter->rx_itr_setting = IGB_DEFAULT_ITR;
  2654. adapter->tx_itr_setting = IGB_DEFAULT_ITR;
  2655. /* set default work limits */
  2656. adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
  2657. adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
  2658. VLAN_HLEN;
  2659. adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  2660. spin_lock_init(&adapter->nfc_lock);
  2661. spin_lock_init(&adapter->stats64_lock);
  2662. #ifdef CONFIG_PCI_IOV
  2663. switch (hw->mac.type) {
  2664. case e1000_82576:
  2665. case e1000_i350:
  2666. if (max_vfs > 7) {
  2667. dev_warn(&pdev->dev,
  2668. "Maximum of 7 VFs per PF, using max\n");
  2669. max_vfs = adapter->vfs_allocated_count = 7;
  2670. } else
  2671. adapter->vfs_allocated_count = max_vfs;
  2672. if (adapter->vfs_allocated_count)
  2673. dev_warn(&pdev->dev,
  2674. "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
  2675. break;
  2676. default:
  2677. break;
  2678. }
  2679. #endif /* CONFIG_PCI_IOV */
  2680. /* Assume MSI-X interrupts, will be checked during IRQ allocation */
  2681. adapter->flags |= IGB_FLAG_HAS_MSIX;
  2682. igb_probe_vfs(adapter);
  2683. igb_init_queue_configuration(adapter);
  2684. /* Setup and initialize a copy of the hw vlan table array */
  2685. adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
  2686. GFP_ATOMIC);
  2687. /* This call may decrease the number of queues */
  2688. if (igb_init_interrupt_scheme(adapter, true)) {
  2689. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  2690. return -ENOMEM;
  2691. }
  2692. /* Explicitly disable IRQ since the NIC can be in any state. */
  2693. igb_irq_disable(adapter);
  2694. if (hw->mac.type >= e1000_i350)
  2695. adapter->flags &= ~IGB_FLAG_DMAC;
  2696. set_bit(__IGB_DOWN, &adapter->state);
  2697. return 0;
  2698. }
  2699. /**
  2700. * igb_open - Called when a network interface is made active
  2701. * @netdev: network interface device structure
  2702. *
  2703. * Returns 0 on success, negative value on failure
  2704. *
  2705. * The open entry point is called when a network interface is made
  2706. * active by the system (IFF_UP). At this point all resources needed
  2707. * for transmit and receive operations are allocated, the interrupt
  2708. * handler is registered with the OS, the watchdog timer is started,
  2709. * and the stack is notified that the interface is ready.
  2710. **/
  2711. static int __igb_open(struct net_device *netdev, bool resuming)
  2712. {
  2713. struct igb_adapter *adapter = netdev_priv(netdev);
  2714. struct e1000_hw *hw = &adapter->hw;
  2715. struct pci_dev *pdev = adapter->pdev;
  2716. int err;
  2717. int i;
  2718. /* disallow open during test */
  2719. if (test_bit(__IGB_TESTING, &adapter->state)) {
  2720. WARN_ON(resuming);
  2721. return -EBUSY;
  2722. }
  2723. if (!resuming)
  2724. pm_runtime_get_sync(&pdev->dev);
  2725. netif_carrier_off(netdev);
  2726. /* allocate transmit descriptors */
  2727. err = igb_setup_all_tx_resources(adapter);
  2728. if (err)
  2729. goto err_setup_tx;
  2730. /* allocate receive descriptors */
  2731. err = igb_setup_all_rx_resources(adapter);
  2732. if (err)
  2733. goto err_setup_rx;
  2734. igb_power_up_link(adapter);
  2735. /* before we allocate an interrupt, we must be ready to handle it.
  2736. * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
  2737. * as soon as we call pci_request_irq, so we have to setup our
  2738. * clean_rx handler before we do so.
  2739. */
  2740. igb_configure(adapter);
  2741. err = igb_request_irq(adapter);
  2742. if (err)
  2743. goto err_req_irq;
  2744. /* Notify the stack of the actual queue counts. */
  2745. err = netif_set_real_num_tx_queues(adapter->netdev,
  2746. adapter->num_tx_queues);
  2747. if (err)
  2748. goto err_set_queues;
  2749. err = netif_set_real_num_rx_queues(adapter->netdev,
  2750. adapter->num_rx_queues);
  2751. if (err)
  2752. goto err_set_queues;
  2753. /* From here on the code is the same as igb_up() */
  2754. clear_bit(__IGB_DOWN, &adapter->state);
  2755. for (i = 0; i < adapter->num_q_vectors; i++)
  2756. napi_enable(&(adapter->q_vector[i]->napi));
  2757. /* Clear any pending interrupts. */
  2758. rd32(E1000_ICR);
  2759. igb_irq_enable(adapter);
  2760. /* notify VFs that reset has been completed */
  2761. if (adapter->vfs_allocated_count) {
  2762. u32 reg_data = rd32(E1000_CTRL_EXT);
  2763. reg_data |= E1000_CTRL_EXT_PFRSTD;
  2764. wr32(E1000_CTRL_EXT, reg_data);
  2765. }
  2766. netif_tx_start_all_queues(netdev);
  2767. if (!resuming)
  2768. pm_runtime_put(&pdev->dev);
  2769. /* start the watchdog. */
  2770. hw->mac.get_link_status = 1;
  2771. schedule_work(&adapter->watchdog_task);
  2772. return 0;
  2773. err_set_queues:
  2774. igb_free_irq(adapter);
  2775. err_req_irq:
  2776. igb_release_hw_control(adapter);
  2777. igb_power_down_link(adapter);
  2778. igb_free_all_rx_resources(adapter);
  2779. err_setup_rx:
  2780. igb_free_all_tx_resources(adapter);
  2781. err_setup_tx:
  2782. igb_reset(adapter);
  2783. if (!resuming)
  2784. pm_runtime_put(&pdev->dev);
  2785. return err;
  2786. }
  2787. int igb_open(struct net_device *netdev)
  2788. {
  2789. return __igb_open(netdev, false);
  2790. }
  2791. /**
  2792. * igb_close - Disables a network interface
  2793. * @netdev: network interface device structure
  2794. *
  2795. * Returns 0, this is not allowed to fail
  2796. *
  2797. * The close entry point is called when an interface is de-activated
  2798. * by the OS. The hardware is still under the driver's control, but
  2799. * needs to be disabled. A global MAC reset is issued to stop the
  2800. * hardware, and all transmit and receive resources are freed.
  2801. **/
  2802. static int __igb_close(struct net_device *netdev, bool suspending)
  2803. {
  2804. struct igb_adapter *adapter = netdev_priv(netdev);
  2805. struct pci_dev *pdev = adapter->pdev;
  2806. WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
  2807. if (!suspending)
  2808. pm_runtime_get_sync(&pdev->dev);
  2809. igb_down(adapter);
  2810. igb_free_irq(adapter);
  2811. igb_nfc_filter_exit(adapter);
  2812. igb_free_all_tx_resources(adapter);
  2813. igb_free_all_rx_resources(adapter);
  2814. if (!suspending)
  2815. pm_runtime_put_sync(&pdev->dev);
  2816. return 0;
  2817. }
  2818. int igb_close(struct net_device *netdev)
  2819. {
  2820. if (netif_device_present(netdev))
  2821. return __igb_close(netdev, false);
  2822. return 0;
  2823. }
  2824. /**
  2825. * igb_setup_tx_resources - allocate Tx resources (Descriptors)
  2826. * @tx_ring: tx descriptor ring (for a specific queue) to setup
  2827. *
  2828. * Return 0 on success, negative on failure
  2829. **/
  2830. int igb_setup_tx_resources(struct igb_ring *tx_ring)
  2831. {
  2832. struct device *dev = tx_ring->dev;
  2833. int size;
  2834. size = sizeof(struct igb_tx_buffer) * tx_ring->count;
  2835. tx_ring->tx_buffer_info = vzalloc(size);
  2836. if (!tx_ring->tx_buffer_info)
  2837. goto err;
  2838. /* round up to nearest 4K */
  2839. tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
  2840. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2841. tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
  2842. &tx_ring->dma, GFP_KERNEL);
  2843. if (!tx_ring->desc)
  2844. goto err;
  2845. tx_ring->next_to_use = 0;
  2846. tx_ring->next_to_clean = 0;
  2847. return 0;
  2848. err:
  2849. vfree(tx_ring->tx_buffer_info);
  2850. tx_ring->tx_buffer_info = NULL;
  2851. dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
  2852. return -ENOMEM;
  2853. }
  2854. /**
  2855. * igb_setup_all_tx_resources - wrapper to allocate Tx resources
  2856. * (Descriptors) for all queues
  2857. * @adapter: board private structure
  2858. *
  2859. * Return 0 on success, negative on failure
  2860. **/
  2861. static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
  2862. {
  2863. struct pci_dev *pdev = adapter->pdev;
  2864. int i, err = 0;
  2865. for (i = 0; i < adapter->num_tx_queues; i++) {
  2866. err = igb_setup_tx_resources(adapter->tx_ring[i]);
  2867. if (err) {
  2868. dev_err(&pdev->dev,
  2869. "Allocation for Tx Queue %u failed\n", i);
  2870. for (i--; i >= 0; i--)
  2871. igb_free_tx_resources(adapter->tx_ring[i]);
  2872. break;
  2873. }
  2874. }
  2875. return err;
  2876. }
  2877. /**
  2878. * igb_setup_tctl - configure the transmit control registers
  2879. * @adapter: Board private structure
  2880. **/
  2881. void igb_setup_tctl(struct igb_adapter *adapter)
  2882. {
  2883. struct e1000_hw *hw = &adapter->hw;
  2884. u32 tctl;
  2885. /* disable queue 0 which is enabled by default on 82575 and 82576 */
  2886. wr32(E1000_TXDCTL(0), 0);
  2887. /* Program the Transmit Control Register */
  2888. tctl = rd32(E1000_TCTL);
  2889. tctl &= ~E1000_TCTL_CT;
  2890. tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
  2891. (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
  2892. igb_config_collision_dist(hw);
  2893. /* Enable transmits */
  2894. tctl |= E1000_TCTL_EN;
  2895. wr32(E1000_TCTL, tctl);
  2896. }
  2897. /**
  2898. * igb_configure_tx_ring - Configure transmit ring after Reset
  2899. * @adapter: board private structure
  2900. * @ring: tx ring to configure
  2901. *
  2902. * Configure a transmit ring after a reset.
  2903. **/
  2904. void igb_configure_tx_ring(struct igb_adapter *adapter,
  2905. struct igb_ring *ring)
  2906. {
  2907. struct e1000_hw *hw = &adapter->hw;
  2908. u32 txdctl = 0;
  2909. u64 tdba = ring->dma;
  2910. int reg_idx = ring->reg_idx;
  2911. /* disable the queue */
  2912. wr32(E1000_TXDCTL(reg_idx), 0);
  2913. wrfl();
  2914. mdelay(10);
  2915. wr32(E1000_TDLEN(reg_idx),
  2916. ring->count * sizeof(union e1000_adv_tx_desc));
  2917. wr32(E1000_TDBAL(reg_idx),
  2918. tdba & 0x00000000ffffffffULL);
  2919. wr32(E1000_TDBAH(reg_idx), tdba >> 32);
  2920. ring->tail = adapter->io_addr + E1000_TDT(reg_idx);
  2921. wr32(E1000_TDH(reg_idx), 0);
  2922. writel(0, ring->tail);
  2923. txdctl |= IGB_TX_PTHRESH;
  2924. txdctl |= IGB_TX_HTHRESH << 8;
  2925. txdctl |= IGB_TX_WTHRESH << 16;
  2926. txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
  2927. wr32(E1000_TXDCTL(reg_idx), txdctl);
  2928. }
  2929. /**
  2930. * igb_configure_tx - Configure transmit Unit after Reset
  2931. * @adapter: board private structure
  2932. *
  2933. * Configure the Tx unit of the MAC after a reset.
  2934. **/
  2935. static void igb_configure_tx(struct igb_adapter *adapter)
  2936. {
  2937. int i;
  2938. for (i = 0; i < adapter->num_tx_queues; i++)
  2939. igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
  2940. }
  2941. /**
  2942. * igb_setup_rx_resources - allocate Rx resources (Descriptors)
  2943. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  2944. *
  2945. * Returns 0 on success, negative on failure
  2946. **/
  2947. int igb_setup_rx_resources(struct igb_ring *rx_ring)
  2948. {
  2949. struct device *dev = rx_ring->dev;
  2950. int size;
  2951. size = sizeof(struct igb_rx_buffer) * rx_ring->count;
  2952. rx_ring->rx_buffer_info = vzalloc(size);
  2953. if (!rx_ring->rx_buffer_info)
  2954. goto err;
  2955. /* Round up to nearest 4K */
  2956. rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
  2957. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2958. rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
  2959. &rx_ring->dma, GFP_KERNEL);
  2960. if (!rx_ring->desc)
  2961. goto err;
  2962. rx_ring->next_to_alloc = 0;
  2963. rx_ring->next_to_clean = 0;
  2964. rx_ring->next_to_use = 0;
  2965. return 0;
  2966. err:
  2967. vfree(rx_ring->rx_buffer_info);
  2968. rx_ring->rx_buffer_info = NULL;
  2969. dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
  2970. return -ENOMEM;
  2971. }
  2972. /**
  2973. * igb_setup_all_rx_resources - wrapper to allocate Rx resources
  2974. * (Descriptors) for all queues
  2975. * @adapter: board private structure
  2976. *
  2977. * Return 0 on success, negative on failure
  2978. **/
  2979. static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
  2980. {
  2981. struct pci_dev *pdev = adapter->pdev;
  2982. int i, err = 0;
  2983. for (i = 0; i < adapter->num_rx_queues; i++) {
  2984. err = igb_setup_rx_resources(adapter->rx_ring[i]);
  2985. if (err) {
  2986. dev_err(&pdev->dev,
  2987. "Allocation for Rx Queue %u failed\n", i);
  2988. for (i--; i >= 0; i--)
  2989. igb_free_rx_resources(adapter->rx_ring[i]);
  2990. break;
  2991. }
  2992. }
  2993. return err;
  2994. }
  2995. /**
  2996. * igb_setup_mrqc - configure the multiple receive queue control registers
  2997. * @adapter: Board private structure
  2998. **/
  2999. static void igb_setup_mrqc(struct igb_adapter *adapter)
  3000. {
  3001. struct e1000_hw *hw = &adapter->hw;
  3002. u32 mrqc, rxcsum;
  3003. u32 j, num_rx_queues;
  3004. u32 rss_key[10];
  3005. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  3006. for (j = 0; j < 10; j++)
  3007. wr32(E1000_RSSRK(j), rss_key[j]);
  3008. num_rx_queues = adapter->rss_queues;
  3009. switch (hw->mac.type) {
  3010. case e1000_82576:
  3011. /* 82576 supports 2 RSS queues for SR-IOV */
  3012. if (adapter->vfs_allocated_count)
  3013. num_rx_queues = 2;
  3014. break;
  3015. default:
  3016. break;
  3017. }
  3018. if (adapter->rss_indir_tbl_init != num_rx_queues) {
  3019. for (j = 0; j < IGB_RETA_SIZE; j++)
  3020. adapter->rss_indir_tbl[j] =
  3021. (j * num_rx_queues) / IGB_RETA_SIZE;
  3022. adapter->rss_indir_tbl_init = num_rx_queues;
  3023. }
  3024. igb_write_rss_indir_tbl(adapter);
  3025. /* Disable raw packet checksumming so that RSS hash is placed in
  3026. * descriptor on writeback. No need to enable TCP/UDP/IP checksum
  3027. * offloads as they are enabled by default
  3028. */
  3029. rxcsum = rd32(E1000_RXCSUM);
  3030. rxcsum |= E1000_RXCSUM_PCSD;
  3031. if (adapter->hw.mac.type >= e1000_82576)
  3032. /* Enable Receive Checksum Offload for SCTP */
  3033. rxcsum |= E1000_RXCSUM_CRCOFL;
  3034. /* Don't need to set TUOFL or IPOFL, they default to 1 */
  3035. wr32(E1000_RXCSUM, rxcsum);
  3036. /* Generate RSS hash based on packet types, TCP/UDP
  3037. * port numbers and/or IPv4/v6 src and dst addresses
  3038. */
  3039. mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
  3040. E1000_MRQC_RSS_FIELD_IPV4_TCP |
  3041. E1000_MRQC_RSS_FIELD_IPV6 |
  3042. E1000_MRQC_RSS_FIELD_IPV6_TCP |
  3043. E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
  3044. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
  3045. mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
  3046. if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
  3047. mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
  3048. /* If VMDq is enabled then we set the appropriate mode for that, else
  3049. * we default to RSS so that an RSS hash is calculated per packet even
  3050. * if we are only using one queue
  3051. */
  3052. if (adapter->vfs_allocated_count) {
  3053. if (hw->mac.type > e1000_82575) {
  3054. /* Set the default pool for the PF's first queue */
  3055. u32 vtctl = rd32(E1000_VT_CTL);
  3056. vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
  3057. E1000_VT_CTL_DISABLE_DEF_POOL);
  3058. vtctl |= adapter->vfs_allocated_count <<
  3059. E1000_VT_CTL_DEFAULT_POOL_SHIFT;
  3060. wr32(E1000_VT_CTL, vtctl);
  3061. }
  3062. if (adapter->rss_queues > 1)
  3063. mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_MQ;
  3064. else
  3065. mrqc |= E1000_MRQC_ENABLE_VMDQ;
  3066. } else {
  3067. if (hw->mac.type != e1000_i211)
  3068. mrqc |= E1000_MRQC_ENABLE_RSS_MQ;
  3069. }
  3070. igb_vmm_control(adapter);
  3071. wr32(E1000_MRQC, mrqc);
  3072. }
  3073. /**
  3074. * igb_setup_rctl - configure the receive control registers
  3075. * @adapter: Board private structure
  3076. **/
  3077. void igb_setup_rctl(struct igb_adapter *adapter)
  3078. {
  3079. struct e1000_hw *hw = &adapter->hw;
  3080. u32 rctl;
  3081. rctl = rd32(E1000_RCTL);
  3082. rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
  3083. rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
  3084. rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
  3085. (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
  3086. /* enable stripping of CRC. It's unlikely this will break BMC
  3087. * redirection as it did with e1000. Newer features require
  3088. * that the HW strips the CRC.
  3089. */
  3090. rctl |= E1000_RCTL_SECRC;
  3091. /* disable store bad packets and clear size bits. */
  3092. rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
  3093. /* enable LPE to allow for reception of jumbo frames */
  3094. rctl |= E1000_RCTL_LPE;
  3095. /* disable queue 0 to prevent tail write w/o re-config */
  3096. wr32(E1000_RXDCTL(0), 0);
  3097. /* Attention!!! For SR-IOV PF driver operations you must enable
  3098. * queue drop for all VF and PF queues to prevent head of line blocking
  3099. * if an un-trusted VF does not provide descriptors to hardware.
  3100. */
  3101. if (adapter->vfs_allocated_count) {
  3102. /* set all queue drop enable bits */
  3103. wr32(E1000_QDE, ALL_QUEUES);
  3104. }
  3105. /* This is useful for sniffing bad packets. */
  3106. if (adapter->netdev->features & NETIF_F_RXALL) {
  3107. /* UPE and MPE will be handled by normal PROMISC logic
  3108. * in e1000e_set_rx_mode
  3109. */
  3110. rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
  3111. E1000_RCTL_BAM | /* RX All Bcast Pkts */
  3112. E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
  3113. rctl &= ~(E1000_RCTL_DPF | /* Allow filtered pause */
  3114. E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
  3115. /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
  3116. * and that breaks VLANs.
  3117. */
  3118. }
  3119. wr32(E1000_RCTL, rctl);
  3120. }
  3121. static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
  3122. int vfn)
  3123. {
  3124. struct e1000_hw *hw = &adapter->hw;
  3125. u32 vmolr;
  3126. if (size > MAX_JUMBO_FRAME_SIZE)
  3127. size = MAX_JUMBO_FRAME_SIZE;
  3128. vmolr = rd32(E1000_VMOLR(vfn));
  3129. vmolr &= ~E1000_VMOLR_RLPML_MASK;
  3130. vmolr |= size | E1000_VMOLR_LPE;
  3131. wr32(E1000_VMOLR(vfn), vmolr);
  3132. return 0;
  3133. }
  3134. static inline void igb_set_vf_vlan_strip(struct igb_adapter *adapter,
  3135. int vfn, bool enable)
  3136. {
  3137. struct e1000_hw *hw = &adapter->hw;
  3138. u32 val, reg;
  3139. if (hw->mac.type < e1000_82576)
  3140. return;
  3141. if (hw->mac.type == e1000_i350)
  3142. reg = E1000_DVMOLR(vfn);
  3143. else
  3144. reg = E1000_VMOLR(vfn);
  3145. val = rd32(reg);
  3146. if (enable)
  3147. val |= E1000_VMOLR_STRVLAN;
  3148. else
  3149. val &= ~(E1000_VMOLR_STRVLAN);
  3150. wr32(reg, val);
  3151. }
  3152. static inline void igb_set_vmolr(struct igb_adapter *adapter,
  3153. int vfn, bool aupe)
  3154. {
  3155. struct e1000_hw *hw = &adapter->hw;
  3156. u32 vmolr;
  3157. /* This register exists only on 82576 and newer so if we are older then
  3158. * we should exit and do nothing
  3159. */
  3160. if (hw->mac.type < e1000_82576)
  3161. return;
  3162. vmolr = rd32(E1000_VMOLR(vfn));
  3163. if (aupe)
  3164. vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
  3165. else
  3166. vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
  3167. /* clear all bits that might not be set */
  3168. vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
  3169. if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
  3170. vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
  3171. /* for VMDq only allow the VFs and pool 0 to accept broadcast and
  3172. * multicast packets
  3173. */
  3174. if (vfn <= adapter->vfs_allocated_count)
  3175. vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
  3176. wr32(E1000_VMOLR(vfn), vmolr);
  3177. }
  3178. /**
  3179. * igb_configure_rx_ring - Configure a receive ring after Reset
  3180. * @adapter: board private structure
  3181. * @ring: receive ring to be configured
  3182. *
  3183. * Configure the Rx unit of the MAC after a reset.
  3184. **/
  3185. void igb_configure_rx_ring(struct igb_adapter *adapter,
  3186. struct igb_ring *ring)
  3187. {
  3188. struct e1000_hw *hw = &adapter->hw;
  3189. union e1000_adv_rx_desc *rx_desc;
  3190. u64 rdba = ring->dma;
  3191. int reg_idx = ring->reg_idx;
  3192. u32 srrctl = 0, rxdctl = 0;
  3193. /* disable the queue */
  3194. wr32(E1000_RXDCTL(reg_idx), 0);
  3195. /* Set DMA base address registers */
  3196. wr32(E1000_RDBAL(reg_idx),
  3197. rdba & 0x00000000ffffffffULL);
  3198. wr32(E1000_RDBAH(reg_idx), rdba >> 32);
  3199. wr32(E1000_RDLEN(reg_idx),
  3200. ring->count * sizeof(union e1000_adv_rx_desc));
  3201. /* initialize head and tail */
  3202. ring->tail = adapter->io_addr + E1000_RDT(reg_idx);
  3203. wr32(E1000_RDH(reg_idx), 0);
  3204. writel(0, ring->tail);
  3205. /* set descriptor configuration */
  3206. srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
  3207. srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
  3208. srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
  3209. if (hw->mac.type >= e1000_82580)
  3210. srrctl |= E1000_SRRCTL_TIMESTAMP;
  3211. /* Only set Drop Enable if we are supporting multiple queues */
  3212. if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
  3213. srrctl |= E1000_SRRCTL_DROP_EN;
  3214. wr32(E1000_SRRCTL(reg_idx), srrctl);
  3215. /* set filtering for VMDQ pools */
  3216. igb_set_vmolr(adapter, reg_idx & 0x7, true);
  3217. rxdctl |= IGB_RX_PTHRESH;
  3218. rxdctl |= IGB_RX_HTHRESH << 8;
  3219. rxdctl |= IGB_RX_WTHRESH << 16;
  3220. /* initialize Rx descriptor 0 */
  3221. rx_desc = IGB_RX_DESC(ring, 0);
  3222. rx_desc->wb.upper.length = 0;
  3223. /* enable receive descriptor fetching */
  3224. rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
  3225. wr32(E1000_RXDCTL(reg_idx), rxdctl);
  3226. }
  3227. /**
  3228. * igb_configure_rx - Configure receive Unit after Reset
  3229. * @adapter: board private structure
  3230. *
  3231. * Configure the Rx unit of the MAC after a reset.
  3232. **/
  3233. static void igb_configure_rx(struct igb_adapter *adapter)
  3234. {
  3235. int i;
  3236. /* set the correct pool for the PF default MAC address in entry 0 */
  3237. igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
  3238. adapter->vfs_allocated_count);
  3239. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  3240. * the Base and Length of the Rx Descriptor Ring
  3241. */
  3242. for (i = 0; i < adapter->num_rx_queues; i++)
  3243. igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
  3244. }
  3245. /**
  3246. * igb_free_tx_resources - Free Tx Resources per Queue
  3247. * @tx_ring: Tx descriptor ring for a specific queue
  3248. *
  3249. * Free all transmit software resources
  3250. **/
  3251. void igb_free_tx_resources(struct igb_ring *tx_ring)
  3252. {
  3253. igb_clean_tx_ring(tx_ring);
  3254. vfree(tx_ring->tx_buffer_info);
  3255. tx_ring->tx_buffer_info = NULL;
  3256. /* if not set, then don't free */
  3257. if (!tx_ring->desc)
  3258. return;
  3259. dma_free_coherent(tx_ring->dev, tx_ring->size,
  3260. tx_ring->desc, tx_ring->dma);
  3261. tx_ring->desc = NULL;
  3262. }
  3263. /**
  3264. * igb_free_all_tx_resources - Free Tx Resources for All Queues
  3265. * @adapter: board private structure
  3266. *
  3267. * Free all transmit software resources
  3268. **/
  3269. static void igb_free_all_tx_resources(struct igb_adapter *adapter)
  3270. {
  3271. int i;
  3272. for (i = 0; i < adapter->num_tx_queues; i++)
  3273. if (adapter->tx_ring[i])
  3274. igb_free_tx_resources(adapter->tx_ring[i]);
  3275. }
  3276. void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
  3277. struct igb_tx_buffer *tx_buffer)
  3278. {
  3279. if (tx_buffer->skb) {
  3280. dev_kfree_skb_any(tx_buffer->skb);
  3281. if (dma_unmap_len(tx_buffer, len))
  3282. dma_unmap_single(ring->dev,
  3283. dma_unmap_addr(tx_buffer, dma),
  3284. dma_unmap_len(tx_buffer, len),
  3285. DMA_TO_DEVICE);
  3286. } else if (dma_unmap_len(tx_buffer, len)) {
  3287. dma_unmap_page(ring->dev,
  3288. dma_unmap_addr(tx_buffer, dma),
  3289. dma_unmap_len(tx_buffer, len),
  3290. DMA_TO_DEVICE);
  3291. }
  3292. tx_buffer->next_to_watch = NULL;
  3293. tx_buffer->skb = NULL;
  3294. dma_unmap_len_set(tx_buffer, len, 0);
  3295. /* buffer_info must be completely set up in the transmit path */
  3296. }
  3297. /**
  3298. * igb_clean_tx_ring - Free Tx Buffers
  3299. * @tx_ring: ring to be cleaned
  3300. **/
  3301. static void igb_clean_tx_ring(struct igb_ring *tx_ring)
  3302. {
  3303. struct igb_tx_buffer *buffer_info;
  3304. unsigned long size;
  3305. u16 i;
  3306. if (!tx_ring->tx_buffer_info)
  3307. return;
  3308. /* Free all the Tx ring sk_buffs */
  3309. for (i = 0; i < tx_ring->count; i++) {
  3310. buffer_info = &tx_ring->tx_buffer_info[i];
  3311. igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
  3312. }
  3313. netdev_tx_reset_queue(txring_txq(tx_ring));
  3314. size = sizeof(struct igb_tx_buffer) * tx_ring->count;
  3315. memset(tx_ring->tx_buffer_info, 0, size);
  3316. /* Zero out the descriptor ring */
  3317. memset(tx_ring->desc, 0, tx_ring->size);
  3318. tx_ring->next_to_use = 0;
  3319. tx_ring->next_to_clean = 0;
  3320. }
  3321. /**
  3322. * igb_clean_all_tx_rings - Free Tx Buffers for all queues
  3323. * @adapter: board private structure
  3324. **/
  3325. static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
  3326. {
  3327. int i;
  3328. for (i = 0; i < adapter->num_tx_queues; i++)
  3329. if (adapter->tx_ring[i])
  3330. igb_clean_tx_ring(adapter->tx_ring[i]);
  3331. }
  3332. /**
  3333. * igb_free_rx_resources - Free Rx Resources
  3334. * @rx_ring: ring to clean the resources from
  3335. *
  3336. * Free all receive software resources
  3337. **/
  3338. void igb_free_rx_resources(struct igb_ring *rx_ring)
  3339. {
  3340. igb_clean_rx_ring(rx_ring);
  3341. vfree(rx_ring->rx_buffer_info);
  3342. rx_ring->rx_buffer_info = NULL;
  3343. /* if not set, then don't free */
  3344. if (!rx_ring->desc)
  3345. return;
  3346. dma_free_coherent(rx_ring->dev, rx_ring->size,
  3347. rx_ring->desc, rx_ring->dma);
  3348. rx_ring->desc = NULL;
  3349. }
  3350. /**
  3351. * igb_free_all_rx_resources - Free Rx Resources for All Queues
  3352. * @adapter: board private structure
  3353. *
  3354. * Free all receive software resources
  3355. **/
  3356. static void igb_free_all_rx_resources(struct igb_adapter *adapter)
  3357. {
  3358. int i;
  3359. for (i = 0; i < adapter->num_rx_queues; i++)
  3360. if (adapter->rx_ring[i])
  3361. igb_free_rx_resources(adapter->rx_ring[i]);
  3362. }
  3363. /**
  3364. * igb_clean_rx_ring - Free Rx Buffers per Queue
  3365. * @rx_ring: ring to free buffers from
  3366. **/
  3367. static void igb_clean_rx_ring(struct igb_ring *rx_ring)
  3368. {
  3369. unsigned long size;
  3370. u16 i;
  3371. if (rx_ring->skb)
  3372. dev_kfree_skb(rx_ring->skb);
  3373. rx_ring->skb = NULL;
  3374. if (!rx_ring->rx_buffer_info)
  3375. return;
  3376. /* Free all the Rx ring sk_buffs */
  3377. for (i = 0; i < rx_ring->count; i++) {
  3378. struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
  3379. if (!buffer_info->page)
  3380. continue;
  3381. /* Invalidate cache lines that may have been written to by
  3382. * device so that we avoid corrupting memory.
  3383. */
  3384. dma_sync_single_range_for_cpu(rx_ring->dev,
  3385. buffer_info->dma,
  3386. buffer_info->page_offset,
  3387. IGB_RX_BUFSZ,
  3388. DMA_FROM_DEVICE);
  3389. /* free resources associated with mapping */
  3390. dma_unmap_page_attrs(rx_ring->dev,
  3391. buffer_info->dma,
  3392. PAGE_SIZE,
  3393. DMA_FROM_DEVICE,
  3394. IGB_RX_DMA_ATTR);
  3395. __page_frag_cache_drain(buffer_info->page,
  3396. buffer_info->pagecnt_bias);
  3397. buffer_info->page = NULL;
  3398. }
  3399. size = sizeof(struct igb_rx_buffer) * rx_ring->count;
  3400. memset(rx_ring->rx_buffer_info, 0, size);
  3401. rx_ring->next_to_alloc = 0;
  3402. rx_ring->next_to_clean = 0;
  3403. rx_ring->next_to_use = 0;
  3404. }
  3405. /**
  3406. * igb_clean_all_rx_rings - Free Rx Buffers for all queues
  3407. * @adapter: board private structure
  3408. **/
  3409. static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
  3410. {
  3411. int i;
  3412. for (i = 0; i < adapter->num_rx_queues; i++)
  3413. if (adapter->rx_ring[i])
  3414. igb_clean_rx_ring(adapter->rx_ring[i]);
  3415. }
  3416. /**
  3417. * igb_set_mac - Change the Ethernet Address of the NIC
  3418. * @netdev: network interface device structure
  3419. * @p: pointer to an address structure
  3420. *
  3421. * Returns 0 on success, negative on failure
  3422. **/
  3423. static int igb_set_mac(struct net_device *netdev, void *p)
  3424. {
  3425. struct igb_adapter *adapter = netdev_priv(netdev);
  3426. struct e1000_hw *hw = &adapter->hw;
  3427. struct sockaddr *addr = p;
  3428. if (!is_valid_ether_addr(addr->sa_data))
  3429. return -EADDRNOTAVAIL;
  3430. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  3431. memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
  3432. /* set the correct pool for the new PF MAC address in entry 0 */
  3433. igb_rar_set_qsel(adapter, hw->mac.addr, 0,
  3434. adapter->vfs_allocated_count);
  3435. return 0;
  3436. }
  3437. /**
  3438. * igb_write_mc_addr_list - write multicast addresses to MTA
  3439. * @netdev: network interface device structure
  3440. *
  3441. * Writes multicast address list to the MTA hash table.
  3442. * Returns: -ENOMEM on failure
  3443. * 0 on no addresses written
  3444. * X on writing X addresses to MTA
  3445. **/
  3446. static int igb_write_mc_addr_list(struct net_device *netdev)
  3447. {
  3448. struct igb_adapter *adapter = netdev_priv(netdev);
  3449. struct e1000_hw *hw = &adapter->hw;
  3450. struct netdev_hw_addr *ha;
  3451. u8 *mta_list;
  3452. int i;
  3453. if (netdev_mc_empty(netdev)) {
  3454. /* nothing to program, so clear mc list */
  3455. igb_update_mc_addr_list(hw, NULL, 0);
  3456. igb_restore_vf_multicasts(adapter);
  3457. return 0;
  3458. }
  3459. mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
  3460. if (!mta_list)
  3461. return -ENOMEM;
  3462. /* The shared function expects a packed array of only addresses. */
  3463. i = 0;
  3464. netdev_for_each_mc_addr(ha, netdev)
  3465. memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
  3466. igb_update_mc_addr_list(hw, mta_list, i);
  3467. kfree(mta_list);
  3468. return netdev_mc_count(netdev);
  3469. }
  3470. /**
  3471. * igb_write_uc_addr_list - write unicast addresses to RAR table
  3472. * @netdev: network interface device structure
  3473. *
  3474. * Writes unicast address list to the RAR table.
  3475. * Returns: -ENOMEM on failure/insufficient address space
  3476. * 0 on no addresses written
  3477. * X on writing X addresses to the RAR table
  3478. **/
  3479. static int igb_write_uc_addr_list(struct net_device *netdev)
  3480. {
  3481. struct igb_adapter *adapter = netdev_priv(netdev);
  3482. struct e1000_hw *hw = &adapter->hw;
  3483. unsigned int vfn = adapter->vfs_allocated_count;
  3484. unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
  3485. int count = 0;
  3486. /* return ENOMEM indicating insufficient memory for addresses */
  3487. if (netdev_uc_count(netdev) > rar_entries)
  3488. return -ENOMEM;
  3489. if (!netdev_uc_empty(netdev) && rar_entries) {
  3490. struct netdev_hw_addr *ha;
  3491. netdev_for_each_uc_addr(ha, netdev) {
  3492. if (!rar_entries)
  3493. break;
  3494. igb_rar_set_qsel(adapter, ha->addr,
  3495. rar_entries--,
  3496. vfn);
  3497. count++;
  3498. }
  3499. }
  3500. /* write the addresses in reverse order to avoid write combining */
  3501. for (; rar_entries > 0 ; rar_entries--) {
  3502. wr32(E1000_RAH(rar_entries), 0);
  3503. wr32(E1000_RAL(rar_entries), 0);
  3504. }
  3505. wrfl();
  3506. return count;
  3507. }
  3508. static int igb_vlan_promisc_enable(struct igb_adapter *adapter)
  3509. {
  3510. struct e1000_hw *hw = &adapter->hw;
  3511. u32 i, pf_id;
  3512. switch (hw->mac.type) {
  3513. case e1000_i210:
  3514. case e1000_i211:
  3515. case e1000_i350:
  3516. /* VLAN filtering needed for VLAN prio filter */
  3517. if (adapter->netdev->features & NETIF_F_NTUPLE)
  3518. break;
  3519. /* fall through */
  3520. case e1000_82576:
  3521. case e1000_82580:
  3522. case e1000_i354:
  3523. /* VLAN filtering needed for pool filtering */
  3524. if (adapter->vfs_allocated_count)
  3525. break;
  3526. /* fall through */
  3527. default:
  3528. return 1;
  3529. }
  3530. /* We are already in VLAN promisc, nothing to do */
  3531. if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
  3532. return 0;
  3533. if (!adapter->vfs_allocated_count)
  3534. goto set_vfta;
  3535. /* Add PF to all active pools */
  3536. pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
  3537. for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
  3538. u32 vlvf = rd32(E1000_VLVF(i));
  3539. vlvf |= BIT(pf_id);
  3540. wr32(E1000_VLVF(i), vlvf);
  3541. }
  3542. set_vfta:
  3543. /* Set all bits in the VLAN filter table array */
  3544. for (i = E1000_VLAN_FILTER_TBL_SIZE; i--;)
  3545. hw->mac.ops.write_vfta(hw, i, ~0U);
  3546. /* Set flag so we don't redo unnecessary work */
  3547. adapter->flags |= IGB_FLAG_VLAN_PROMISC;
  3548. return 0;
  3549. }
  3550. #define VFTA_BLOCK_SIZE 8
  3551. static void igb_scrub_vfta(struct igb_adapter *adapter, u32 vfta_offset)
  3552. {
  3553. struct e1000_hw *hw = &adapter->hw;
  3554. u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
  3555. u32 vid_start = vfta_offset * 32;
  3556. u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
  3557. u32 i, vid, word, bits, pf_id;
  3558. /* guarantee that we don't scrub out management VLAN */
  3559. vid = adapter->mng_vlan_id;
  3560. if (vid >= vid_start && vid < vid_end)
  3561. vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
  3562. if (!adapter->vfs_allocated_count)
  3563. goto set_vfta;
  3564. pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
  3565. for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
  3566. u32 vlvf = rd32(E1000_VLVF(i));
  3567. /* pull VLAN ID from VLVF */
  3568. vid = vlvf & VLAN_VID_MASK;
  3569. /* only concern ourselves with a certain range */
  3570. if (vid < vid_start || vid >= vid_end)
  3571. continue;
  3572. if (vlvf & E1000_VLVF_VLANID_ENABLE) {
  3573. /* record VLAN ID in VFTA */
  3574. vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
  3575. /* if PF is part of this then continue */
  3576. if (test_bit(vid, adapter->active_vlans))
  3577. continue;
  3578. }
  3579. /* remove PF from the pool */
  3580. bits = ~BIT(pf_id);
  3581. bits &= rd32(E1000_VLVF(i));
  3582. wr32(E1000_VLVF(i), bits);
  3583. }
  3584. set_vfta:
  3585. /* extract values from active_vlans and write back to VFTA */
  3586. for (i = VFTA_BLOCK_SIZE; i--;) {
  3587. vid = (vfta_offset + i) * 32;
  3588. word = vid / BITS_PER_LONG;
  3589. bits = vid % BITS_PER_LONG;
  3590. vfta[i] |= adapter->active_vlans[word] >> bits;
  3591. hw->mac.ops.write_vfta(hw, vfta_offset + i, vfta[i]);
  3592. }
  3593. }
  3594. static void igb_vlan_promisc_disable(struct igb_adapter *adapter)
  3595. {
  3596. u32 i;
  3597. /* We are not in VLAN promisc, nothing to do */
  3598. if (!(adapter->flags & IGB_FLAG_VLAN_PROMISC))
  3599. return;
  3600. /* Set flag so we don't redo unnecessary work */
  3601. adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;
  3602. for (i = 0; i < E1000_VLAN_FILTER_TBL_SIZE; i += VFTA_BLOCK_SIZE)
  3603. igb_scrub_vfta(adapter, i);
  3604. }
  3605. /**
  3606. * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
  3607. * @netdev: network interface device structure
  3608. *
  3609. * The set_rx_mode entry point is called whenever the unicast or multicast
  3610. * address lists or the network interface flags are updated. This routine is
  3611. * responsible for configuring the hardware for proper unicast, multicast,
  3612. * promiscuous mode, and all-multi behavior.
  3613. **/
  3614. static void igb_set_rx_mode(struct net_device *netdev)
  3615. {
  3616. struct igb_adapter *adapter = netdev_priv(netdev);
  3617. struct e1000_hw *hw = &adapter->hw;
  3618. unsigned int vfn = adapter->vfs_allocated_count;
  3619. u32 rctl = 0, vmolr = 0;
  3620. int count;
  3621. /* Check for Promiscuous and All Multicast modes */
  3622. if (netdev->flags & IFF_PROMISC) {
  3623. rctl |= E1000_RCTL_UPE | E1000_RCTL_MPE;
  3624. vmolr |= E1000_VMOLR_MPME;
  3625. /* enable use of UTA filter to force packets to default pool */
  3626. if (hw->mac.type == e1000_82576)
  3627. vmolr |= E1000_VMOLR_ROPE;
  3628. } else {
  3629. if (netdev->flags & IFF_ALLMULTI) {
  3630. rctl |= E1000_RCTL_MPE;
  3631. vmolr |= E1000_VMOLR_MPME;
  3632. } else {
  3633. /* Write addresses to the MTA, if the attempt fails
  3634. * then we should just turn on promiscuous mode so
  3635. * that we can at least receive multicast traffic
  3636. */
  3637. count = igb_write_mc_addr_list(netdev);
  3638. if (count < 0) {
  3639. rctl |= E1000_RCTL_MPE;
  3640. vmolr |= E1000_VMOLR_MPME;
  3641. } else if (count) {
  3642. vmolr |= E1000_VMOLR_ROMPE;
  3643. }
  3644. }
  3645. }
  3646. /* Write addresses to available RAR registers, if there is not
  3647. * sufficient space to store all the addresses then enable
  3648. * unicast promiscuous mode
  3649. */
  3650. count = igb_write_uc_addr_list(netdev);
  3651. if (count < 0) {
  3652. rctl |= E1000_RCTL_UPE;
  3653. vmolr |= E1000_VMOLR_ROPE;
  3654. }
  3655. /* enable VLAN filtering by default */
  3656. rctl |= E1000_RCTL_VFE;
  3657. /* disable VLAN filtering for modes that require it */
  3658. if ((netdev->flags & IFF_PROMISC) ||
  3659. (netdev->features & NETIF_F_RXALL)) {
  3660. /* if we fail to set all rules then just clear VFE */
  3661. if (igb_vlan_promisc_enable(adapter))
  3662. rctl &= ~E1000_RCTL_VFE;
  3663. } else {
  3664. igb_vlan_promisc_disable(adapter);
  3665. }
  3666. /* update state of unicast, multicast, and VLAN filtering modes */
  3667. rctl |= rd32(E1000_RCTL) & ~(E1000_RCTL_UPE | E1000_RCTL_MPE |
  3668. E1000_RCTL_VFE);
  3669. wr32(E1000_RCTL, rctl);
  3670. /* In order to support SR-IOV and eventually VMDq it is necessary to set
  3671. * the VMOLR to enable the appropriate modes. Without this workaround
  3672. * we will have issues with VLAN tag stripping not being done for frames
  3673. * that are only arriving because we are the default pool
  3674. */
  3675. if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
  3676. return;
  3677. /* set UTA to appropriate mode */
  3678. igb_set_uta(adapter, !!(vmolr & E1000_VMOLR_ROPE));
  3679. vmolr |= rd32(E1000_VMOLR(vfn)) &
  3680. ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
  3681. /* enable Rx jumbo frames, no need for restriction */
  3682. vmolr &= ~E1000_VMOLR_RLPML_MASK;
  3683. vmolr |= MAX_JUMBO_FRAME_SIZE | E1000_VMOLR_LPE;
  3684. wr32(E1000_VMOLR(vfn), vmolr);
  3685. wr32(E1000_RLPML, MAX_JUMBO_FRAME_SIZE);
  3686. igb_restore_vf_multicasts(adapter);
  3687. }
  3688. static void igb_check_wvbr(struct igb_adapter *adapter)
  3689. {
  3690. struct e1000_hw *hw = &adapter->hw;
  3691. u32 wvbr = 0;
  3692. switch (hw->mac.type) {
  3693. case e1000_82576:
  3694. case e1000_i350:
  3695. wvbr = rd32(E1000_WVBR);
  3696. if (!wvbr)
  3697. return;
  3698. break;
  3699. default:
  3700. break;
  3701. }
  3702. adapter->wvbr |= wvbr;
  3703. }
  3704. #define IGB_STAGGERED_QUEUE_OFFSET 8
  3705. static void igb_spoof_check(struct igb_adapter *adapter)
  3706. {
  3707. int j;
  3708. if (!adapter->wvbr)
  3709. return;
  3710. for (j = 0; j < adapter->vfs_allocated_count; j++) {
  3711. if (adapter->wvbr & BIT(j) ||
  3712. adapter->wvbr & BIT(j + IGB_STAGGERED_QUEUE_OFFSET)) {
  3713. dev_warn(&adapter->pdev->dev,
  3714. "Spoof event(s) detected on VF %d\n", j);
  3715. adapter->wvbr &=
  3716. ~(BIT(j) |
  3717. BIT(j + IGB_STAGGERED_QUEUE_OFFSET));
  3718. }
  3719. }
  3720. }
  3721. /* Need to wait a few seconds after link up to get diagnostic information from
  3722. * the phy
  3723. */
  3724. static void igb_update_phy_info(unsigned long data)
  3725. {
  3726. struct igb_adapter *adapter = (struct igb_adapter *) data;
  3727. igb_get_phy_info(&adapter->hw);
  3728. }
  3729. /**
  3730. * igb_has_link - check shared code for link and determine up/down
  3731. * @adapter: pointer to driver private info
  3732. **/
  3733. bool igb_has_link(struct igb_adapter *adapter)
  3734. {
  3735. struct e1000_hw *hw = &adapter->hw;
  3736. bool link_active = false;
  3737. /* get_link_status is set on LSC (link status) interrupt or
  3738. * rx sequence error interrupt. get_link_status will stay
  3739. * false until the e1000_check_for_link establishes link
  3740. * for copper adapters ONLY
  3741. */
  3742. switch (hw->phy.media_type) {
  3743. case e1000_media_type_copper:
  3744. if (!hw->mac.get_link_status)
  3745. return true;
  3746. case e1000_media_type_internal_serdes:
  3747. hw->mac.ops.check_for_link(hw);
  3748. link_active = !hw->mac.get_link_status;
  3749. break;
  3750. default:
  3751. case e1000_media_type_unknown:
  3752. break;
  3753. }
  3754. if (((hw->mac.type == e1000_i210) ||
  3755. (hw->mac.type == e1000_i211)) &&
  3756. (hw->phy.id == I210_I_PHY_ID)) {
  3757. if (!netif_carrier_ok(adapter->netdev)) {
  3758. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3759. } else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
  3760. adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
  3761. adapter->link_check_timeout = jiffies;
  3762. }
  3763. }
  3764. return link_active;
  3765. }
  3766. static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
  3767. {
  3768. bool ret = false;
  3769. u32 ctrl_ext, thstat;
  3770. /* check for thermal sensor event on i350 copper only */
  3771. if (hw->mac.type == e1000_i350) {
  3772. thstat = rd32(E1000_THSTAT);
  3773. ctrl_ext = rd32(E1000_CTRL_EXT);
  3774. if ((hw->phy.media_type == e1000_media_type_copper) &&
  3775. !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
  3776. ret = !!(thstat & event);
  3777. }
  3778. return ret;
  3779. }
  3780. /**
  3781. * igb_check_lvmmc - check for malformed packets received
  3782. * and indicated in LVMMC register
  3783. * @adapter: pointer to adapter
  3784. **/
  3785. static void igb_check_lvmmc(struct igb_adapter *adapter)
  3786. {
  3787. struct e1000_hw *hw = &adapter->hw;
  3788. u32 lvmmc;
  3789. lvmmc = rd32(E1000_LVMMC);
  3790. if (lvmmc) {
  3791. if (unlikely(net_ratelimit())) {
  3792. netdev_warn(adapter->netdev,
  3793. "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
  3794. lvmmc);
  3795. }
  3796. }
  3797. }
  3798. /**
  3799. * igb_watchdog - Timer Call-back
  3800. * @data: pointer to adapter cast into an unsigned long
  3801. **/
  3802. static void igb_watchdog(unsigned long data)
  3803. {
  3804. struct igb_adapter *adapter = (struct igb_adapter *)data;
  3805. /* Do the rest outside of interrupt context */
  3806. schedule_work(&adapter->watchdog_task);
  3807. }
  3808. static void igb_watchdog_task(struct work_struct *work)
  3809. {
  3810. struct igb_adapter *adapter = container_of(work,
  3811. struct igb_adapter,
  3812. watchdog_task);
  3813. struct e1000_hw *hw = &adapter->hw;
  3814. struct e1000_phy_info *phy = &hw->phy;
  3815. struct net_device *netdev = adapter->netdev;
  3816. u32 link;
  3817. int i;
  3818. u32 connsw;
  3819. u16 phy_data, retry_count = 20;
  3820. link = igb_has_link(adapter);
  3821. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
  3822. if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
  3823. adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
  3824. else
  3825. link = false;
  3826. }
  3827. /* Force link down if we have fiber to swap to */
  3828. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3829. if (hw->phy.media_type == e1000_media_type_copper) {
  3830. connsw = rd32(E1000_CONNSW);
  3831. if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
  3832. link = 0;
  3833. }
  3834. }
  3835. if (link) {
  3836. /* Perform a reset if the media type changed. */
  3837. if (hw->dev_spec._82575.media_changed) {
  3838. hw->dev_spec._82575.media_changed = false;
  3839. adapter->flags |= IGB_FLAG_MEDIA_RESET;
  3840. igb_reset(adapter);
  3841. }
  3842. /* Cancel scheduled suspend requests. */
  3843. pm_runtime_resume(netdev->dev.parent);
  3844. if (!netif_carrier_ok(netdev)) {
  3845. u32 ctrl;
  3846. hw->mac.ops.get_speed_and_duplex(hw,
  3847. &adapter->link_speed,
  3848. &adapter->link_duplex);
  3849. ctrl = rd32(E1000_CTRL);
  3850. /* Links status message must follow this format */
  3851. netdev_info(netdev,
  3852. "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
  3853. netdev->name,
  3854. adapter->link_speed,
  3855. adapter->link_duplex == FULL_DUPLEX ?
  3856. "Full" : "Half",
  3857. (ctrl & E1000_CTRL_TFCE) &&
  3858. (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
  3859. (ctrl & E1000_CTRL_RFCE) ? "RX" :
  3860. (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
  3861. /* disable EEE if enabled */
  3862. if ((adapter->flags & IGB_FLAG_EEE) &&
  3863. (adapter->link_duplex == HALF_DUPLEX)) {
  3864. dev_info(&adapter->pdev->dev,
  3865. "EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
  3866. adapter->hw.dev_spec._82575.eee_disable = true;
  3867. adapter->flags &= ~IGB_FLAG_EEE;
  3868. }
  3869. /* check if SmartSpeed worked */
  3870. igb_check_downshift(hw);
  3871. if (phy->speed_downgraded)
  3872. netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
  3873. /* check for thermal sensor event */
  3874. if (igb_thermal_sensor_event(hw,
  3875. E1000_THSTAT_LINK_THROTTLE))
  3876. netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
  3877. /* adjust timeout factor according to speed/duplex */
  3878. adapter->tx_timeout_factor = 1;
  3879. switch (adapter->link_speed) {
  3880. case SPEED_10:
  3881. adapter->tx_timeout_factor = 14;
  3882. break;
  3883. case SPEED_100:
  3884. /* maybe add some timeout factor ? */
  3885. break;
  3886. }
  3887. if (adapter->link_speed != SPEED_1000)
  3888. goto no_wait;
  3889. /* wait for Remote receiver status OK */
  3890. retry_read_status:
  3891. if (!igb_read_phy_reg(hw, PHY_1000T_STATUS,
  3892. &phy_data)) {
  3893. if (!(phy_data & SR_1000T_REMOTE_RX_STATUS) &&
  3894. retry_count) {
  3895. msleep(100);
  3896. retry_count--;
  3897. goto retry_read_status;
  3898. } else if (!retry_count) {
  3899. dev_err(&adapter->pdev->dev, "exceed max 2 second\n");
  3900. }
  3901. } else {
  3902. dev_err(&adapter->pdev->dev, "read 1000Base-T Status Reg\n");
  3903. }
  3904. no_wait:
  3905. netif_carrier_on(netdev);
  3906. igb_ping_all_vfs(adapter);
  3907. igb_check_vf_rate_limit(adapter);
  3908. /* link state has changed, schedule phy info update */
  3909. if (!test_bit(__IGB_DOWN, &adapter->state))
  3910. mod_timer(&adapter->phy_info_timer,
  3911. round_jiffies(jiffies + 2 * HZ));
  3912. }
  3913. } else {
  3914. if (netif_carrier_ok(netdev)) {
  3915. adapter->link_speed = 0;
  3916. adapter->link_duplex = 0;
  3917. /* check for thermal sensor event */
  3918. if (igb_thermal_sensor_event(hw,
  3919. E1000_THSTAT_PWR_DOWN)) {
  3920. netdev_err(netdev, "The network adapter was stopped because it overheated\n");
  3921. }
  3922. /* Links status message must follow this format */
  3923. netdev_info(netdev, "igb: %s NIC Link is Down\n",
  3924. netdev->name);
  3925. netif_carrier_off(netdev);
  3926. igb_ping_all_vfs(adapter);
  3927. /* link state has changed, schedule phy info update */
  3928. if (!test_bit(__IGB_DOWN, &adapter->state))
  3929. mod_timer(&adapter->phy_info_timer,
  3930. round_jiffies(jiffies + 2 * HZ));
  3931. /* link is down, time to check for alternate media */
  3932. if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
  3933. igb_check_swap_media(adapter);
  3934. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3935. schedule_work(&adapter->reset_task);
  3936. /* return immediately */
  3937. return;
  3938. }
  3939. }
  3940. pm_schedule_suspend(netdev->dev.parent,
  3941. MSEC_PER_SEC * 5);
  3942. /* also check for alternate media here */
  3943. } else if (!netif_carrier_ok(netdev) &&
  3944. (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
  3945. igb_check_swap_media(adapter);
  3946. if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
  3947. schedule_work(&adapter->reset_task);
  3948. /* return immediately */
  3949. return;
  3950. }
  3951. }
  3952. }
  3953. spin_lock(&adapter->stats64_lock);
  3954. igb_update_stats(adapter, &adapter->stats64);
  3955. spin_unlock(&adapter->stats64_lock);
  3956. for (i = 0; i < adapter->num_tx_queues; i++) {
  3957. struct igb_ring *tx_ring = adapter->tx_ring[i];
  3958. if (!netif_carrier_ok(netdev)) {
  3959. /* We've lost link, so the controller stops DMA,
  3960. * but we've got queued Tx work that's never going
  3961. * to get done, so reset controller to flush Tx.
  3962. * (Do the reset outside of interrupt context).
  3963. */
  3964. if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
  3965. adapter->tx_timeout_count++;
  3966. schedule_work(&adapter->reset_task);
  3967. /* return immediately since reset is imminent */
  3968. return;
  3969. }
  3970. }
  3971. /* Force detection of hung controller every watchdog period */
  3972. set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  3973. }
  3974. /* Cause software interrupt to ensure Rx ring is cleaned */
  3975. if (adapter->flags & IGB_FLAG_HAS_MSIX) {
  3976. u32 eics = 0;
  3977. for (i = 0; i < adapter->num_q_vectors; i++)
  3978. eics |= adapter->q_vector[i]->eims_value;
  3979. wr32(E1000_EICS, eics);
  3980. } else {
  3981. wr32(E1000_ICS, E1000_ICS_RXDMT0);
  3982. }
  3983. igb_spoof_check(adapter);
  3984. igb_ptp_rx_hang(adapter);
  3985. /* Check LVMMC register on i350/i354 only */
  3986. if ((adapter->hw.mac.type == e1000_i350) ||
  3987. (adapter->hw.mac.type == e1000_i354))
  3988. igb_check_lvmmc(adapter);
  3989. /* Reset the timer */
  3990. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  3991. if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
  3992. mod_timer(&adapter->watchdog_timer,
  3993. round_jiffies(jiffies + HZ));
  3994. else
  3995. mod_timer(&adapter->watchdog_timer,
  3996. round_jiffies(jiffies + 2 * HZ));
  3997. }
  3998. }
  3999. enum latency_range {
  4000. lowest_latency = 0,
  4001. low_latency = 1,
  4002. bulk_latency = 2,
  4003. latency_invalid = 255
  4004. };
  4005. /**
  4006. * igb_update_ring_itr - update the dynamic ITR value based on packet size
  4007. * @q_vector: pointer to q_vector
  4008. *
  4009. * Stores a new ITR value based on strictly on packet size. This
  4010. * algorithm is less sophisticated than that used in igb_update_itr,
  4011. * due to the difficulty of synchronizing statistics across multiple
  4012. * receive rings. The divisors and thresholds used by this function
  4013. * were determined based on theoretical maximum wire speed and testing
  4014. * data, in order to minimize response time while increasing bulk
  4015. * throughput.
  4016. * This functionality is controlled by ethtool's coalescing settings.
  4017. * NOTE: This function is called only when operating in a multiqueue
  4018. * receive environment.
  4019. **/
  4020. static void igb_update_ring_itr(struct igb_q_vector *q_vector)
  4021. {
  4022. int new_val = q_vector->itr_val;
  4023. int avg_wire_size = 0;
  4024. struct igb_adapter *adapter = q_vector->adapter;
  4025. unsigned int packets;
  4026. /* For non-gigabit speeds, just fix the interrupt rate at 4000
  4027. * ints/sec - ITR timer value of 120 ticks.
  4028. */
  4029. if (adapter->link_speed != SPEED_1000) {
  4030. new_val = IGB_4K_ITR;
  4031. goto set_itr_val;
  4032. }
  4033. packets = q_vector->rx.total_packets;
  4034. if (packets)
  4035. avg_wire_size = q_vector->rx.total_bytes / packets;
  4036. packets = q_vector->tx.total_packets;
  4037. if (packets)
  4038. avg_wire_size = max_t(u32, avg_wire_size,
  4039. q_vector->tx.total_bytes / packets);
  4040. /* if avg_wire_size isn't set no work was done */
  4041. if (!avg_wire_size)
  4042. goto clear_counts;
  4043. /* Add 24 bytes to size to account for CRC, preamble, and gap */
  4044. avg_wire_size += 24;
  4045. /* Don't starve jumbo frames */
  4046. avg_wire_size = min(avg_wire_size, 3000);
  4047. /* Give a little boost to mid-size frames */
  4048. if ((avg_wire_size > 300) && (avg_wire_size < 1200))
  4049. new_val = avg_wire_size / 3;
  4050. else
  4051. new_val = avg_wire_size / 2;
  4052. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  4053. if (new_val < IGB_20K_ITR &&
  4054. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  4055. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  4056. new_val = IGB_20K_ITR;
  4057. set_itr_val:
  4058. if (new_val != q_vector->itr_val) {
  4059. q_vector->itr_val = new_val;
  4060. q_vector->set_itr = 1;
  4061. }
  4062. clear_counts:
  4063. q_vector->rx.total_bytes = 0;
  4064. q_vector->rx.total_packets = 0;
  4065. q_vector->tx.total_bytes = 0;
  4066. q_vector->tx.total_packets = 0;
  4067. }
  4068. /**
  4069. * igb_update_itr - update the dynamic ITR value based on statistics
  4070. * @q_vector: pointer to q_vector
  4071. * @ring_container: ring info to update the itr for
  4072. *
  4073. * Stores a new ITR value based on packets and byte
  4074. * counts during the last interrupt. The advantage of per interrupt
  4075. * computation is faster updates and more accurate ITR for the current
  4076. * traffic pattern. Constants in this function were computed
  4077. * based on theoretical maximum wire speed and thresholds were set based
  4078. * on testing data as well as attempting to minimize response time
  4079. * while increasing bulk throughput.
  4080. * This functionality is controlled by ethtool's coalescing settings.
  4081. * NOTE: These calculations are only valid when operating in a single-
  4082. * queue environment.
  4083. **/
  4084. static void igb_update_itr(struct igb_q_vector *q_vector,
  4085. struct igb_ring_container *ring_container)
  4086. {
  4087. unsigned int packets = ring_container->total_packets;
  4088. unsigned int bytes = ring_container->total_bytes;
  4089. u8 itrval = ring_container->itr;
  4090. /* no packets, exit with status unchanged */
  4091. if (packets == 0)
  4092. return;
  4093. switch (itrval) {
  4094. case lowest_latency:
  4095. /* handle TSO and jumbo frames */
  4096. if (bytes/packets > 8000)
  4097. itrval = bulk_latency;
  4098. else if ((packets < 5) && (bytes > 512))
  4099. itrval = low_latency;
  4100. break;
  4101. case low_latency: /* 50 usec aka 20000 ints/s */
  4102. if (bytes > 10000) {
  4103. /* this if handles the TSO accounting */
  4104. if (bytes/packets > 8000)
  4105. itrval = bulk_latency;
  4106. else if ((packets < 10) || ((bytes/packets) > 1200))
  4107. itrval = bulk_latency;
  4108. else if ((packets > 35))
  4109. itrval = lowest_latency;
  4110. } else if (bytes/packets > 2000) {
  4111. itrval = bulk_latency;
  4112. } else if (packets <= 2 && bytes < 512) {
  4113. itrval = lowest_latency;
  4114. }
  4115. break;
  4116. case bulk_latency: /* 250 usec aka 4000 ints/s */
  4117. if (bytes > 25000) {
  4118. if (packets > 35)
  4119. itrval = low_latency;
  4120. } else if (bytes < 1500) {
  4121. itrval = low_latency;
  4122. }
  4123. break;
  4124. }
  4125. /* clear work counters since we have the values we need */
  4126. ring_container->total_bytes = 0;
  4127. ring_container->total_packets = 0;
  4128. /* write updated itr to ring container */
  4129. ring_container->itr = itrval;
  4130. }
  4131. static void igb_set_itr(struct igb_q_vector *q_vector)
  4132. {
  4133. struct igb_adapter *adapter = q_vector->adapter;
  4134. u32 new_itr = q_vector->itr_val;
  4135. u8 current_itr = 0;
  4136. /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
  4137. if (adapter->link_speed != SPEED_1000) {
  4138. current_itr = 0;
  4139. new_itr = IGB_4K_ITR;
  4140. goto set_itr_now;
  4141. }
  4142. igb_update_itr(q_vector, &q_vector->tx);
  4143. igb_update_itr(q_vector, &q_vector->rx);
  4144. current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
  4145. /* conservative mode (itr 3) eliminates the lowest_latency setting */
  4146. if (current_itr == lowest_latency &&
  4147. ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
  4148. (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
  4149. current_itr = low_latency;
  4150. switch (current_itr) {
  4151. /* counts and packets in update_itr are dependent on these numbers */
  4152. case lowest_latency:
  4153. new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
  4154. break;
  4155. case low_latency:
  4156. new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
  4157. break;
  4158. case bulk_latency:
  4159. new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
  4160. break;
  4161. default:
  4162. break;
  4163. }
  4164. set_itr_now:
  4165. if (new_itr != q_vector->itr_val) {
  4166. /* this attempts to bias the interrupt rate towards Bulk
  4167. * by adding intermediate steps when interrupt rate is
  4168. * increasing
  4169. */
  4170. new_itr = new_itr > q_vector->itr_val ?
  4171. max((new_itr * q_vector->itr_val) /
  4172. (new_itr + (q_vector->itr_val >> 2)),
  4173. new_itr) : new_itr;
  4174. /* Don't write the value here; it resets the adapter's
  4175. * internal timer, and causes us to delay far longer than
  4176. * we should between interrupts. Instead, we write the ITR
  4177. * value at the beginning of the next interrupt so the timing
  4178. * ends up being correct.
  4179. */
  4180. q_vector->itr_val = new_itr;
  4181. q_vector->set_itr = 1;
  4182. }
  4183. }
  4184. static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
  4185. u32 type_tucmd, u32 mss_l4len_idx)
  4186. {
  4187. struct e1000_adv_tx_context_desc *context_desc;
  4188. u16 i = tx_ring->next_to_use;
  4189. context_desc = IGB_TX_CTXTDESC(tx_ring, i);
  4190. i++;
  4191. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  4192. /* set bits to identify this as an advanced context descriptor */
  4193. type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
  4194. /* For 82575, context index must be unique per ring. */
  4195. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  4196. mss_l4len_idx |= tx_ring->reg_idx << 4;
  4197. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  4198. context_desc->seqnum_seed = 0;
  4199. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
  4200. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  4201. }
  4202. static int igb_tso(struct igb_ring *tx_ring,
  4203. struct igb_tx_buffer *first,
  4204. u8 *hdr_len)
  4205. {
  4206. u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
  4207. struct sk_buff *skb = first->skb;
  4208. union {
  4209. struct iphdr *v4;
  4210. struct ipv6hdr *v6;
  4211. unsigned char *hdr;
  4212. } ip;
  4213. union {
  4214. struct tcphdr *tcp;
  4215. unsigned char *hdr;
  4216. } l4;
  4217. u32 paylen, l4_offset;
  4218. int err;
  4219. if (skb->ip_summed != CHECKSUM_PARTIAL)
  4220. return 0;
  4221. if (!skb_is_gso(skb))
  4222. return 0;
  4223. err = skb_cow_head(skb, 0);
  4224. if (err < 0)
  4225. return err;
  4226. ip.hdr = skb_network_header(skb);
  4227. l4.hdr = skb_checksum_start(skb);
  4228. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  4229. type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
  4230. /* initialize outer IP header fields */
  4231. if (ip.v4->version == 4) {
  4232. unsigned char *csum_start = skb_checksum_start(skb);
  4233. unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);
  4234. /* IP header will have to cancel out any data that
  4235. * is not a part of the outer IP header
  4236. */
  4237. ip.v4->check = csum_fold(csum_partial(trans_start,
  4238. csum_start - trans_start,
  4239. 0));
  4240. type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
  4241. ip.v4->tot_len = 0;
  4242. first->tx_flags |= IGB_TX_FLAGS_TSO |
  4243. IGB_TX_FLAGS_CSUM |
  4244. IGB_TX_FLAGS_IPV4;
  4245. } else {
  4246. ip.v6->payload_len = 0;
  4247. first->tx_flags |= IGB_TX_FLAGS_TSO |
  4248. IGB_TX_FLAGS_CSUM;
  4249. }
  4250. /* determine offset of inner transport header */
  4251. l4_offset = l4.hdr - skb->data;
  4252. /* compute length of segmentation header */
  4253. *hdr_len = (l4.tcp->doff * 4) + l4_offset;
  4254. /* remove payload length from inner checksum */
  4255. paylen = skb->len - l4_offset;
  4256. csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
  4257. /* update gso size and bytecount with header size */
  4258. first->gso_segs = skb_shinfo(skb)->gso_segs;
  4259. first->bytecount += (first->gso_segs - 1) * *hdr_len;
  4260. /* MSS L4LEN IDX */
  4261. mss_l4len_idx = (*hdr_len - l4_offset) << E1000_ADVTXD_L4LEN_SHIFT;
  4262. mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
  4263. /* VLAN MACLEN IPLEN */
  4264. vlan_macip_lens = l4.hdr - ip.hdr;
  4265. vlan_macip_lens |= (ip.hdr - skb->data) << E1000_ADVTXD_MACLEN_SHIFT;
  4266. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4267. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
  4268. return 1;
  4269. }
  4270. static inline bool igb_ipv6_csum_is_sctp(struct sk_buff *skb)
  4271. {
  4272. unsigned int offset = 0;
  4273. ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);
  4274. return offset == skb_checksum_start_offset(skb);
  4275. }
  4276. static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
  4277. {
  4278. struct sk_buff *skb = first->skb;
  4279. u32 vlan_macip_lens = 0;
  4280. u32 type_tucmd = 0;
  4281. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  4282. csum_failed:
  4283. if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
  4284. return;
  4285. goto no_csum;
  4286. }
  4287. switch (skb->csum_offset) {
  4288. case offsetof(struct tcphdr, check):
  4289. type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
  4290. /* fall through */
  4291. case offsetof(struct udphdr, check):
  4292. break;
  4293. case offsetof(struct sctphdr, checksum):
  4294. /* validate that this is actually an SCTP request */
  4295. if (((first->protocol == htons(ETH_P_IP)) &&
  4296. (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
  4297. ((first->protocol == htons(ETH_P_IPV6)) &&
  4298. igb_ipv6_csum_is_sctp(skb))) {
  4299. type_tucmd = E1000_ADVTXD_TUCMD_L4T_SCTP;
  4300. break;
  4301. }
  4302. default:
  4303. skb_checksum_help(skb);
  4304. goto csum_failed;
  4305. }
  4306. /* update TX checksum flag */
  4307. first->tx_flags |= IGB_TX_FLAGS_CSUM;
  4308. vlan_macip_lens = skb_checksum_start_offset(skb) -
  4309. skb_network_offset(skb);
  4310. no_csum:
  4311. vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
  4312. vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
  4313. igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, 0);
  4314. }
  4315. #define IGB_SET_FLAG(_input, _flag, _result) \
  4316. ((_flag <= _result) ? \
  4317. ((u32)(_input & _flag) * (_result / _flag)) : \
  4318. ((u32)(_input & _flag) / (_flag / _result)))
  4319. static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
  4320. {
  4321. /* set type for advanced descriptor with frame checksum insertion */
  4322. u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
  4323. E1000_ADVTXD_DCMD_DEXT |
  4324. E1000_ADVTXD_DCMD_IFCS;
  4325. /* set HW vlan bit if vlan is present */
  4326. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
  4327. (E1000_ADVTXD_DCMD_VLE));
  4328. /* set segmentation bits for TSO */
  4329. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
  4330. (E1000_ADVTXD_DCMD_TSE));
  4331. /* set timestamp bit if present */
  4332. cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
  4333. (E1000_ADVTXD_MAC_TSTAMP));
  4334. /* insert frame checksum */
  4335. cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
  4336. return cmd_type;
  4337. }
  4338. static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
  4339. union e1000_adv_tx_desc *tx_desc,
  4340. u32 tx_flags, unsigned int paylen)
  4341. {
  4342. u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
  4343. /* 82575 requires a unique index per ring */
  4344. if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
  4345. olinfo_status |= tx_ring->reg_idx << 4;
  4346. /* insert L4 checksum */
  4347. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4348. IGB_TX_FLAGS_CSUM,
  4349. (E1000_TXD_POPTS_TXSM << 8));
  4350. /* insert IPv4 checksum */
  4351. olinfo_status |= IGB_SET_FLAG(tx_flags,
  4352. IGB_TX_FLAGS_IPV4,
  4353. (E1000_TXD_POPTS_IXSM << 8));
  4354. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  4355. }
  4356. static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4357. {
  4358. struct net_device *netdev = tx_ring->netdev;
  4359. netif_stop_subqueue(netdev, tx_ring->queue_index);
  4360. /* Herbert's original patch had:
  4361. * smp_mb__after_netif_stop_queue();
  4362. * but since that doesn't exist yet, just open code it.
  4363. */
  4364. smp_mb();
  4365. /* We need to check again in a case another CPU has just
  4366. * made room available.
  4367. */
  4368. if (igb_desc_unused(tx_ring) < size)
  4369. return -EBUSY;
  4370. /* A reprieve! */
  4371. netif_wake_subqueue(netdev, tx_ring->queue_index);
  4372. u64_stats_update_begin(&tx_ring->tx_syncp2);
  4373. tx_ring->tx_stats.restart_queue2++;
  4374. u64_stats_update_end(&tx_ring->tx_syncp2);
  4375. return 0;
  4376. }
  4377. static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
  4378. {
  4379. if (igb_desc_unused(tx_ring) >= size)
  4380. return 0;
  4381. return __igb_maybe_stop_tx(tx_ring, size);
  4382. }
  4383. static void igb_tx_map(struct igb_ring *tx_ring,
  4384. struct igb_tx_buffer *first,
  4385. const u8 hdr_len)
  4386. {
  4387. struct sk_buff *skb = first->skb;
  4388. struct igb_tx_buffer *tx_buffer;
  4389. union e1000_adv_tx_desc *tx_desc;
  4390. struct skb_frag_struct *frag;
  4391. dma_addr_t dma;
  4392. unsigned int data_len, size;
  4393. u32 tx_flags = first->tx_flags;
  4394. u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
  4395. u16 i = tx_ring->next_to_use;
  4396. tx_desc = IGB_TX_DESC(tx_ring, i);
  4397. igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
  4398. size = skb_headlen(skb);
  4399. data_len = skb->data_len;
  4400. dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
  4401. tx_buffer = first;
  4402. for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
  4403. if (dma_mapping_error(tx_ring->dev, dma))
  4404. goto dma_error;
  4405. /* record length, and DMA address */
  4406. dma_unmap_len_set(tx_buffer, len, size);
  4407. dma_unmap_addr_set(tx_buffer, dma, dma);
  4408. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4409. while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
  4410. tx_desc->read.cmd_type_len =
  4411. cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
  4412. i++;
  4413. tx_desc++;
  4414. if (i == tx_ring->count) {
  4415. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4416. i = 0;
  4417. }
  4418. tx_desc->read.olinfo_status = 0;
  4419. dma += IGB_MAX_DATA_PER_TXD;
  4420. size -= IGB_MAX_DATA_PER_TXD;
  4421. tx_desc->read.buffer_addr = cpu_to_le64(dma);
  4422. }
  4423. if (likely(!data_len))
  4424. break;
  4425. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
  4426. i++;
  4427. tx_desc++;
  4428. if (i == tx_ring->count) {
  4429. tx_desc = IGB_TX_DESC(tx_ring, 0);
  4430. i = 0;
  4431. }
  4432. tx_desc->read.olinfo_status = 0;
  4433. size = skb_frag_size(frag);
  4434. data_len -= size;
  4435. dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
  4436. size, DMA_TO_DEVICE);
  4437. tx_buffer = &tx_ring->tx_buffer_info[i];
  4438. }
  4439. /* write last descriptor with RS and EOP bits */
  4440. cmd_type |= size | IGB_TXD_DCMD;
  4441. tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
  4442. netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
  4443. /* set the timestamp */
  4444. first->time_stamp = jiffies;
  4445. /* Force memory writes to complete before letting h/w know there
  4446. * are new descriptors to fetch. (Only applicable for weak-ordered
  4447. * memory model archs, such as IA-64).
  4448. *
  4449. * We also need this memory barrier to make certain all of the
  4450. * status bits have been updated before next_to_watch is written.
  4451. */
  4452. wmb();
  4453. /* set next_to_watch value indicating a packet is present */
  4454. first->next_to_watch = tx_desc;
  4455. i++;
  4456. if (i == tx_ring->count)
  4457. i = 0;
  4458. tx_ring->next_to_use = i;
  4459. /* Make sure there is space in the ring for the next send. */
  4460. igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
  4461. if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
  4462. writel(i, tx_ring->tail);
  4463. /* we need this if more than one processor can write to our tail
  4464. * at a time, it synchronizes IO on IA64/Altix systems
  4465. */
  4466. mmiowb();
  4467. }
  4468. return;
  4469. dma_error:
  4470. dev_err(tx_ring->dev, "TX DMA map failed\n");
  4471. /* clear dma mappings for failed tx_buffer_info map */
  4472. for (;;) {
  4473. tx_buffer = &tx_ring->tx_buffer_info[i];
  4474. igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
  4475. if (tx_buffer == first)
  4476. break;
  4477. if (i == 0)
  4478. i = tx_ring->count;
  4479. i--;
  4480. }
  4481. tx_ring->next_to_use = i;
  4482. }
  4483. netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
  4484. struct igb_ring *tx_ring)
  4485. {
  4486. struct igb_tx_buffer *first;
  4487. int tso;
  4488. u32 tx_flags = 0;
  4489. unsigned short f;
  4490. u16 count = TXD_USE_COUNT(skb_headlen(skb));
  4491. __be16 protocol = vlan_get_protocol(skb);
  4492. u8 hdr_len = 0;
  4493. /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
  4494. * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
  4495. * + 2 desc gap to keep tail from touching head,
  4496. * + 1 desc for context descriptor,
  4497. * otherwise try next time
  4498. */
  4499. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  4500. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  4501. if (igb_maybe_stop_tx(tx_ring, count + 3)) {
  4502. /* this is a hard error */
  4503. return NETDEV_TX_BUSY;
  4504. }
  4505. /* record the location of the first descriptor for this packet */
  4506. first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
  4507. first->skb = skb;
  4508. first->bytecount = skb->len;
  4509. first->gso_segs = 1;
  4510. if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
  4511. struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
  4512. if (!test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
  4513. &adapter->state)) {
  4514. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  4515. tx_flags |= IGB_TX_FLAGS_TSTAMP;
  4516. adapter->ptp_tx_skb = skb_get(skb);
  4517. adapter->ptp_tx_start = jiffies;
  4518. if (adapter->hw.mac.type == e1000_82576)
  4519. schedule_work(&adapter->ptp_tx_work);
  4520. }
  4521. }
  4522. skb_tx_timestamp(skb);
  4523. if (skb_vlan_tag_present(skb)) {
  4524. tx_flags |= IGB_TX_FLAGS_VLAN;
  4525. tx_flags |= (skb_vlan_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
  4526. }
  4527. /* record initial flags and protocol */
  4528. first->tx_flags = tx_flags;
  4529. first->protocol = protocol;
  4530. tso = igb_tso(tx_ring, first, &hdr_len);
  4531. if (tso < 0)
  4532. goto out_drop;
  4533. else if (!tso)
  4534. igb_tx_csum(tx_ring, first);
  4535. igb_tx_map(tx_ring, first, hdr_len);
  4536. return NETDEV_TX_OK;
  4537. out_drop:
  4538. igb_unmap_and_free_tx_resource(tx_ring, first);
  4539. return NETDEV_TX_OK;
  4540. }
  4541. static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
  4542. struct sk_buff *skb)
  4543. {
  4544. unsigned int r_idx = skb->queue_mapping;
  4545. if (r_idx >= adapter->num_tx_queues)
  4546. r_idx = r_idx % adapter->num_tx_queues;
  4547. return adapter->tx_ring[r_idx];
  4548. }
  4549. static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
  4550. struct net_device *netdev)
  4551. {
  4552. struct igb_adapter *adapter = netdev_priv(netdev);
  4553. /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
  4554. * in order to meet this minimum size requirement.
  4555. */
  4556. if (skb_put_padto(skb, 17))
  4557. return NETDEV_TX_OK;
  4558. return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
  4559. }
  4560. /**
  4561. * igb_tx_timeout - Respond to a Tx Hang
  4562. * @netdev: network interface device structure
  4563. **/
  4564. static void igb_tx_timeout(struct net_device *netdev)
  4565. {
  4566. struct igb_adapter *adapter = netdev_priv(netdev);
  4567. struct e1000_hw *hw = &adapter->hw;
  4568. /* Do the reset outside of interrupt context */
  4569. adapter->tx_timeout_count++;
  4570. if (hw->mac.type >= e1000_82580)
  4571. hw->dev_spec._82575.global_device_reset = true;
  4572. schedule_work(&adapter->reset_task);
  4573. wr32(E1000_EICS,
  4574. (adapter->eims_enable_mask & ~adapter->eims_other));
  4575. }
  4576. static void igb_reset_task(struct work_struct *work)
  4577. {
  4578. struct igb_adapter *adapter;
  4579. adapter = container_of(work, struct igb_adapter, reset_task);
  4580. igb_dump(adapter);
  4581. netdev_err(adapter->netdev, "Reset adapter\n");
  4582. igb_reinit_locked(adapter);
  4583. }
  4584. /**
  4585. * igb_get_stats64 - Get System Network Statistics
  4586. * @netdev: network interface device structure
  4587. * @stats: rtnl_link_stats64 pointer
  4588. **/
  4589. static void igb_get_stats64(struct net_device *netdev,
  4590. struct rtnl_link_stats64 *stats)
  4591. {
  4592. struct igb_adapter *adapter = netdev_priv(netdev);
  4593. spin_lock(&adapter->stats64_lock);
  4594. igb_update_stats(adapter, &adapter->stats64);
  4595. memcpy(stats, &adapter->stats64, sizeof(*stats));
  4596. spin_unlock(&adapter->stats64_lock);
  4597. }
  4598. /**
  4599. * igb_change_mtu - Change the Maximum Transfer Unit
  4600. * @netdev: network interface device structure
  4601. * @new_mtu: new value for maximum frame size
  4602. *
  4603. * Returns 0 on success, negative on failure
  4604. **/
  4605. static int igb_change_mtu(struct net_device *netdev, int new_mtu)
  4606. {
  4607. struct igb_adapter *adapter = netdev_priv(netdev);
  4608. struct pci_dev *pdev = adapter->pdev;
  4609. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  4610. /* adjust max frame to be at least the size of a standard frame */
  4611. if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
  4612. max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
  4613. while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
  4614. usleep_range(1000, 2000);
  4615. /* igb_down has a dependency on max_frame_size */
  4616. adapter->max_frame_size = max_frame;
  4617. if (netif_running(netdev))
  4618. igb_down(adapter);
  4619. dev_info(&pdev->dev, "changing MTU from %d to %d\n",
  4620. netdev->mtu, new_mtu);
  4621. netdev->mtu = new_mtu;
  4622. if (netif_running(netdev))
  4623. igb_up(adapter);
  4624. else
  4625. igb_reset(adapter);
  4626. clear_bit(__IGB_RESETTING, &adapter->state);
  4627. return 0;
  4628. }
  4629. /**
  4630. * igb_update_stats - Update the board statistics counters
  4631. * @adapter: board private structure
  4632. **/
  4633. void igb_update_stats(struct igb_adapter *adapter,
  4634. struct rtnl_link_stats64 *net_stats)
  4635. {
  4636. struct e1000_hw *hw = &adapter->hw;
  4637. struct pci_dev *pdev = adapter->pdev;
  4638. u32 reg, mpc;
  4639. int i;
  4640. u64 bytes, packets;
  4641. unsigned int start;
  4642. u64 _bytes, _packets;
  4643. /* Prevent stats update while adapter is being reset, or if the pci
  4644. * connection is down.
  4645. */
  4646. if (adapter->link_speed == 0)
  4647. return;
  4648. if (pci_channel_offline(pdev))
  4649. return;
  4650. bytes = 0;
  4651. packets = 0;
  4652. rcu_read_lock();
  4653. for (i = 0; i < adapter->num_rx_queues; i++) {
  4654. struct igb_ring *ring = adapter->rx_ring[i];
  4655. u32 rqdpc = rd32(E1000_RQDPC(i));
  4656. if (hw->mac.type >= e1000_i210)
  4657. wr32(E1000_RQDPC(i), 0);
  4658. if (rqdpc) {
  4659. ring->rx_stats.drops += rqdpc;
  4660. net_stats->rx_fifo_errors += rqdpc;
  4661. }
  4662. do {
  4663. start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
  4664. _bytes = ring->rx_stats.bytes;
  4665. _packets = ring->rx_stats.packets;
  4666. } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
  4667. bytes += _bytes;
  4668. packets += _packets;
  4669. }
  4670. net_stats->rx_bytes = bytes;
  4671. net_stats->rx_packets = packets;
  4672. bytes = 0;
  4673. packets = 0;
  4674. for (i = 0; i < adapter->num_tx_queues; i++) {
  4675. struct igb_ring *ring = adapter->tx_ring[i];
  4676. do {
  4677. start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
  4678. _bytes = ring->tx_stats.bytes;
  4679. _packets = ring->tx_stats.packets;
  4680. } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
  4681. bytes += _bytes;
  4682. packets += _packets;
  4683. }
  4684. net_stats->tx_bytes = bytes;
  4685. net_stats->tx_packets = packets;
  4686. rcu_read_unlock();
  4687. /* read stats registers */
  4688. adapter->stats.crcerrs += rd32(E1000_CRCERRS);
  4689. adapter->stats.gprc += rd32(E1000_GPRC);
  4690. adapter->stats.gorc += rd32(E1000_GORCL);
  4691. rd32(E1000_GORCH); /* clear GORCL */
  4692. adapter->stats.bprc += rd32(E1000_BPRC);
  4693. adapter->stats.mprc += rd32(E1000_MPRC);
  4694. adapter->stats.roc += rd32(E1000_ROC);
  4695. adapter->stats.prc64 += rd32(E1000_PRC64);
  4696. adapter->stats.prc127 += rd32(E1000_PRC127);
  4697. adapter->stats.prc255 += rd32(E1000_PRC255);
  4698. adapter->stats.prc511 += rd32(E1000_PRC511);
  4699. adapter->stats.prc1023 += rd32(E1000_PRC1023);
  4700. adapter->stats.prc1522 += rd32(E1000_PRC1522);
  4701. adapter->stats.symerrs += rd32(E1000_SYMERRS);
  4702. adapter->stats.sec += rd32(E1000_SEC);
  4703. mpc = rd32(E1000_MPC);
  4704. adapter->stats.mpc += mpc;
  4705. net_stats->rx_fifo_errors += mpc;
  4706. adapter->stats.scc += rd32(E1000_SCC);
  4707. adapter->stats.ecol += rd32(E1000_ECOL);
  4708. adapter->stats.mcc += rd32(E1000_MCC);
  4709. adapter->stats.latecol += rd32(E1000_LATECOL);
  4710. adapter->stats.dc += rd32(E1000_DC);
  4711. adapter->stats.rlec += rd32(E1000_RLEC);
  4712. adapter->stats.xonrxc += rd32(E1000_XONRXC);
  4713. adapter->stats.xontxc += rd32(E1000_XONTXC);
  4714. adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
  4715. adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
  4716. adapter->stats.fcruc += rd32(E1000_FCRUC);
  4717. adapter->stats.gptc += rd32(E1000_GPTC);
  4718. adapter->stats.gotc += rd32(E1000_GOTCL);
  4719. rd32(E1000_GOTCH); /* clear GOTCL */
  4720. adapter->stats.rnbc += rd32(E1000_RNBC);
  4721. adapter->stats.ruc += rd32(E1000_RUC);
  4722. adapter->stats.rfc += rd32(E1000_RFC);
  4723. adapter->stats.rjc += rd32(E1000_RJC);
  4724. adapter->stats.tor += rd32(E1000_TORH);
  4725. adapter->stats.tot += rd32(E1000_TOTH);
  4726. adapter->stats.tpr += rd32(E1000_TPR);
  4727. adapter->stats.ptc64 += rd32(E1000_PTC64);
  4728. adapter->stats.ptc127 += rd32(E1000_PTC127);
  4729. adapter->stats.ptc255 += rd32(E1000_PTC255);
  4730. adapter->stats.ptc511 += rd32(E1000_PTC511);
  4731. adapter->stats.ptc1023 += rd32(E1000_PTC1023);
  4732. adapter->stats.ptc1522 += rd32(E1000_PTC1522);
  4733. adapter->stats.mptc += rd32(E1000_MPTC);
  4734. adapter->stats.bptc += rd32(E1000_BPTC);
  4735. adapter->stats.tpt += rd32(E1000_TPT);
  4736. adapter->stats.colc += rd32(E1000_COLC);
  4737. adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
  4738. /* read internal phy specific stats */
  4739. reg = rd32(E1000_CTRL_EXT);
  4740. if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
  4741. adapter->stats.rxerrc += rd32(E1000_RXERRC);
  4742. /* this stat has invalid values on i210/i211 */
  4743. if ((hw->mac.type != e1000_i210) &&
  4744. (hw->mac.type != e1000_i211))
  4745. adapter->stats.tncrs += rd32(E1000_TNCRS);
  4746. }
  4747. adapter->stats.tsctc += rd32(E1000_TSCTC);
  4748. adapter->stats.tsctfc += rd32(E1000_TSCTFC);
  4749. adapter->stats.iac += rd32(E1000_IAC);
  4750. adapter->stats.icrxoc += rd32(E1000_ICRXOC);
  4751. adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
  4752. adapter->stats.icrxatc += rd32(E1000_ICRXATC);
  4753. adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
  4754. adapter->stats.ictxatc += rd32(E1000_ICTXATC);
  4755. adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
  4756. adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
  4757. adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
  4758. /* Fill out the OS statistics structure */
  4759. net_stats->multicast = adapter->stats.mprc;
  4760. net_stats->collisions = adapter->stats.colc;
  4761. /* Rx Errors */
  4762. /* RLEC on some newer hardware can be incorrect so build
  4763. * our own version based on RUC and ROC
  4764. */
  4765. net_stats->rx_errors = adapter->stats.rxerrc +
  4766. adapter->stats.crcerrs + adapter->stats.algnerrc +
  4767. adapter->stats.ruc + adapter->stats.roc +
  4768. adapter->stats.cexterr;
  4769. net_stats->rx_length_errors = adapter->stats.ruc +
  4770. adapter->stats.roc;
  4771. net_stats->rx_crc_errors = adapter->stats.crcerrs;
  4772. net_stats->rx_frame_errors = adapter->stats.algnerrc;
  4773. net_stats->rx_missed_errors = adapter->stats.mpc;
  4774. /* Tx Errors */
  4775. net_stats->tx_errors = adapter->stats.ecol +
  4776. adapter->stats.latecol;
  4777. net_stats->tx_aborted_errors = adapter->stats.ecol;
  4778. net_stats->tx_window_errors = adapter->stats.latecol;
  4779. net_stats->tx_carrier_errors = adapter->stats.tncrs;
  4780. /* Tx Dropped needs to be maintained elsewhere */
  4781. /* Management Stats */
  4782. adapter->stats.mgptc += rd32(E1000_MGTPTC);
  4783. adapter->stats.mgprc += rd32(E1000_MGTPRC);
  4784. adapter->stats.mgpdc += rd32(E1000_MGTPDC);
  4785. /* OS2BMC Stats */
  4786. reg = rd32(E1000_MANC);
  4787. if (reg & E1000_MANC_EN_BMC2OS) {
  4788. adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
  4789. adapter->stats.o2bspc += rd32(E1000_O2BSPC);
  4790. adapter->stats.b2ospc += rd32(E1000_B2OSPC);
  4791. adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
  4792. }
  4793. }
  4794. static void igb_tsync_interrupt(struct igb_adapter *adapter)
  4795. {
  4796. struct e1000_hw *hw = &adapter->hw;
  4797. struct ptp_clock_event event;
  4798. struct timespec64 ts;
  4799. u32 ack = 0, tsauxc, sec, nsec, tsicr = rd32(E1000_TSICR);
  4800. if (tsicr & TSINTR_SYS_WRAP) {
  4801. event.type = PTP_CLOCK_PPS;
  4802. if (adapter->ptp_caps.pps)
  4803. ptp_clock_event(adapter->ptp_clock, &event);
  4804. else
  4805. dev_err(&adapter->pdev->dev, "unexpected SYS WRAP");
  4806. ack |= TSINTR_SYS_WRAP;
  4807. }
  4808. if (tsicr & E1000_TSICR_TXTS) {
  4809. /* retrieve hardware timestamp */
  4810. schedule_work(&adapter->ptp_tx_work);
  4811. ack |= E1000_TSICR_TXTS;
  4812. }
  4813. if (tsicr & TSINTR_TT0) {
  4814. spin_lock(&adapter->tmreg_lock);
  4815. ts = timespec64_add(adapter->perout[0].start,
  4816. adapter->perout[0].period);
  4817. /* u32 conversion of tv_sec is safe until y2106 */
  4818. wr32(E1000_TRGTTIML0, ts.tv_nsec);
  4819. wr32(E1000_TRGTTIMH0, (u32)ts.tv_sec);
  4820. tsauxc = rd32(E1000_TSAUXC);
  4821. tsauxc |= TSAUXC_EN_TT0;
  4822. wr32(E1000_TSAUXC, tsauxc);
  4823. adapter->perout[0].start = ts;
  4824. spin_unlock(&adapter->tmreg_lock);
  4825. ack |= TSINTR_TT0;
  4826. }
  4827. if (tsicr & TSINTR_TT1) {
  4828. spin_lock(&adapter->tmreg_lock);
  4829. ts = timespec64_add(adapter->perout[1].start,
  4830. adapter->perout[1].period);
  4831. wr32(E1000_TRGTTIML1, ts.tv_nsec);
  4832. wr32(E1000_TRGTTIMH1, (u32)ts.tv_sec);
  4833. tsauxc = rd32(E1000_TSAUXC);
  4834. tsauxc |= TSAUXC_EN_TT1;
  4835. wr32(E1000_TSAUXC, tsauxc);
  4836. adapter->perout[1].start = ts;
  4837. spin_unlock(&adapter->tmreg_lock);
  4838. ack |= TSINTR_TT1;
  4839. }
  4840. if (tsicr & TSINTR_AUTT0) {
  4841. nsec = rd32(E1000_AUXSTMPL0);
  4842. sec = rd32(E1000_AUXSTMPH0);
  4843. event.type = PTP_CLOCK_EXTTS;
  4844. event.index = 0;
  4845. event.timestamp = sec * 1000000000ULL + nsec;
  4846. ptp_clock_event(adapter->ptp_clock, &event);
  4847. ack |= TSINTR_AUTT0;
  4848. }
  4849. if (tsicr & TSINTR_AUTT1) {
  4850. nsec = rd32(E1000_AUXSTMPL1);
  4851. sec = rd32(E1000_AUXSTMPH1);
  4852. event.type = PTP_CLOCK_EXTTS;
  4853. event.index = 1;
  4854. event.timestamp = sec * 1000000000ULL + nsec;
  4855. ptp_clock_event(adapter->ptp_clock, &event);
  4856. ack |= TSINTR_AUTT1;
  4857. }
  4858. /* acknowledge the interrupts */
  4859. wr32(E1000_TSICR, ack);
  4860. }
  4861. static irqreturn_t igb_msix_other(int irq, void *data)
  4862. {
  4863. struct igb_adapter *adapter = data;
  4864. struct e1000_hw *hw = &adapter->hw;
  4865. u32 icr = rd32(E1000_ICR);
  4866. /* reading ICR causes bit 31 of EICR to be cleared */
  4867. if (icr & E1000_ICR_DRSTA)
  4868. schedule_work(&adapter->reset_task);
  4869. if (icr & E1000_ICR_DOUTSYNC) {
  4870. /* HW is reporting DMA is out of sync */
  4871. adapter->stats.doosync++;
  4872. /* The DMA Out of Sync is also indication of a spoof event
  4873. * in IOV mode. Check the Wrong VM Behavior register to
  4874. * see if it is really a spoof event.
  4875. */
  4876. igb_check_wvbr(adapter);
  4877. }
  4878. /* Check for a mailbox event */
  4879. if (icr & E1000_ICR_VMMB)
  4880. igb_msg_task(adapter);
  4881. if (icr & E1000_ICR_LSC) {
  4882. hw->mac.get_link_status = 1;
  4883. /* guard against interrupt when we're going down */
  4884. if (!test_bit(__IGB_DOWN, &adapter->state))
  4885. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  4886. }
  4887. if (icr & E1000_ICR_TS)
  4888. igb_tsync_interrupt(adapter);
  4889. wr32(E1000_EIMS, adapter->eims_other);
  4890. return IRQ_HANDLED;
  4891. }
  4892. static void igb_write_itr(struct igb_q_vector *q_vector)
  4893. {
  4894. struct igb_adapter *adapter = q_vector->adapter;
  4895. u32 itr_val = q_vector->itr_val & 0x7FFC;
  4896. if (!q_vector->set_itr)
  4897. return;
  4898. if (!itr_val)
  4899. itr_val = 0x4;
  4900. if (adapter->hw.mac.type == e1000_82575)
  4901. itr_val |= itr_val << 16;
  4902. else
  4903. itr_val |= E1000_EITR_CNT_IGNR;
  4904. writel(itr_val, q_vector->itr_register);
  4905. q_vector->set_itr = 0;
  4906. }
  4907. static irqreturn_t igb_msix_ring(int irq, void *data)
  4908. {
  4909. struct igb_q_vector *q_vector = data;
  4910. /* Write the ITR value calculated from the previous interrupt. */
  4911. igb_write_itr(q_vector);
  4912. napi_schedule(&q_vector->napi);
  4913. return IRQ_HANDLED;
  4914. }
  4915. #ifdef CONFIG_IGB_DCA
  4916. static void igb_update_tx_dca(struct igb_adapter *adapter,
  4917. struct igb_ring *tx_ring,
  4918. int cpu)
  4919. {
  4920. struct e1000_hw *hw = &adapter->hw;
  4921. u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
  4922. if (hw->mac.type != e1000_82575)
  4923. txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
  4924. /* We can enable relaxed ordering for reads, but not writes when
  4925. * DCA is enabled. This is due to a known issue in some chipsets
  4926. * which will cause the DCA tag to be cleared.
  4927. */
  4928. txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
  4929. E1000_DCA_TXCTRL_DATA_RRO_EN |
  4930. E1000_DCA_TXCTRL_DESC_DCA_EN;
  4931. wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
  4932. }
  4933. static void igb_update_rx_dca(struct igb_adapter *adapter,
  4934. struct igb_ring *rx_ring,
  4935. int cpu)
  4936. {
  4937. struct e1000_hw *hw = &adapter->hw;
  4938. u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
  4939. if (hw->mac.type != e1000_82575)
  4940. rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
  4941. /* We can enable relaxed ordering for reads, but not writes when
  4942. * DCA is enabled. This is due to a known issue in some chipsets
  4943. * which will cause the DCA tag to be cleared.
  4944. */
  4945. rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
  4946. E1000_DCA_RXCTRL_DESC_DCA_EN;
  4947. wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
  4948. }
  4949. static void igb_update_dca(struct igb_q_vector *q_vector)
  4950. {
  4951. struct igb_adapter *adapter = q_vector->adapter;
  4952. int cpu = get_cpu();
  4953. if (q_vector->cpu == cpu)
  4954. goto out_no_update;
  4955. if (q_vector->tx.ring)
  4956. igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
  4957. if (q_vector->rx.ring)
  4958. igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
  4959. q_vector->cpu = cpu;
  4960. out_no_update:
  4961. put_cpu();
  4962. }
  4963. static void igb_setup_dca(struct igb_adapter *adapter)
  4964. {
  4965. struct e1000_hw *hw = &adapter->hw;
  4966. int i;
  4967. if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
  4968. return;
  4969. /* Always use CB2 mode, difference is masked in the CB driver. */
  4970. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
  4971. for (i = 0; i < adapter->num_q_vectors; i++) {
  4972. adapter->q_vector[i]->cpu = -1;
  4973. igb_update_dca(adapter->q_vector[i]);
  4974. }
  4975. }
  4976. static int __igb_notify_dca(struct device *dev, void *data)
  4977. {
  4978. struct net_device *netdev = dev_get_drvdata(dev);
  4979. struct igb_adapter *adapter = netdev_priv(netdev);
  4980. struct pci_dev *pdev = adapter->pdev;
  4981. struct e1000_hw *hw = &adapter->hw;
  4982. unsigned long event = *(unsigned long *)data;
  4983. switch (event) {
  4984. case DCA_PROVIDER_ADD:
  4985. /* if already enabled, don't do it again */
  4986. if (adapter->flags & IGB_FLAG_DCA_ENABLED)
  4987. break;
  4988. if (dca_add_requester(dev) == 0) {
  4989. adapter->flags |= IGB_FLAG_DCA_ENABLED;
  4990. dev_info(&pdev->dev, "DCA enabled\n");
  4991. igb_setup_dca(adapter);
  4992. break;
  4993. }
  4994. /* Fall Through since DCA is disabled. */
  4995. case DCA_PROVIDER_REMOVE:
  4996. if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
  4997. /* without this a class_device is left
  4998. * hanging around in the sysfs model
  4999. */
  5000. dca_remove_requester(dev);
  5001. dev_info(&pdev->dev, "DCA disabled\n");
  5002. adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
  5003. wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
  5004. }
  5005. break;
  5006. }
  5007. return 0;
  5008. }
  5009. static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
  5010. void *p)
  5011. {
  5012. int ret_val;
  5013. ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
  5014. __igb_notify_dca);
  5015. return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
  5016. }
  5017. #endif /* CONFIG_IGB_DCA */
  5018. #ifdef CONFIG_PCI_IOV
  5019. static int igb_vf_configure(struct igb_adapter *adapter, int vf)
  5020. {
  5021. unsigned char mac_addr[ETH_ALEN];
  5022. eth_zero_addr(mac_addr);
  5023. igb_set_vf_mac(adapter, vf, mac_addr);
  5024. /* By default spoof check is enabled for all VFs */
  5025. adapter->vf_data[vf].spoofchk_enabled = true;
  5026. return 0;
  5027. }
  5028. #endif
  5029. static void igb_ping_all_vfs(struct igb_adapter *adapter)
  5030. {
  5031. struct e1000_hw *hw = &adapter->hw;
  5032. u32 ping;
  5033. int i;
  5034. for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
  5035. ping = E1000_PF_CONTROL_MSG;
  5036. if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
  5037. ping |= E1000_VT_MSGTYPE_CTS;
  5038. igb_write_mbx(hw, &ping, 1, i);
  5039. }
  5040. }
  5041. static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  5042. {
  5043. struct e1000_hw *hw = &adapter->hw;
  5044. u32 vmolr = rd32(E1000_VMOLR(vf));
  5045. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5046. vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
  5047. IGB_VF_FLAG_MULTI_PROMISC);
  5048. vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  5049. if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
  5050. vmolr |= E1000_VMOLR_MPME;
  5051. vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
  5052. *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
  5053. } else {
  5054. /* if we have hashes and we are clearing a multicast promisc
  5055. * flag we need to write the hashes to the MTA as this step
  5056. * was previously skipped
  5057. */
  5058. if (vf_data->num_vf_mc_hashes > 30) {
  5059. vmolr |= E1000_VMOLR_MPME;
  5060. } else if (vf_data->num_vf_mc_hashes) {
  5061. int j;
  5062. vmolr |= E1000_VMOLR_ROMPE;
  5063. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  5064. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  5065. }
  5066. }
  5067. wr32(E1000_VMOLR(vf), vmolr);
  5068. /* there are flags left unprocessed, likely not supported */
  5069. if (*msgbuf & E1000_VT_MSGINFO_MASK)
  5070. return -EINVAL;
  5071. return 0;
  5072. }
  5073. static int igb_set_vf_multicasts(struct igb_adapter *adapter,
  5074. u32 *msgbuf, u32 vf)
  5075. {
  5076. int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  5077. u16 *hash_list = (u16 *)&msgbuf[1];
  5078. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5079. int i;
  5080. /* salt away the number of multicast addresses assigned
  5081. * to this VF for later use to restore when the PF multi cast
  5082. * list changes
  5083. */
  5084. vf_data->num_vf_mc_hashes = n;
  5085. /* only up to 30 hash values supported */
  5086. if (n > 30)
  5087. n = 30;
  5088. /* store the hashes for later use */
  5089. for (i = 0; i < n; i++)
  5090. vf_data->vf_mc_hashes[i] = hash_list[i];
  5091. /* Flush and reset the mta with the new values */
  5092. igb_set_rx_mode(adapter->netdev);
  5093. return 0;
  5094. }
  5095. static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
  5096. {
  5097. struct e1000_hw *hw = &adapter->hw;
  5098. struct vf_data_storage *vf_data;
  5099. int i, j;
  5100. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  5101. u32 vmolr = rd32(E1000_VMOLR(i));
  5102. vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
  5103. vf_data = &adapter->vf_data[i];
  5104. if ((vf_data->num_vf_mc_hashes > 30) ||
  5105. (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
  5106. vmolr |= E1000_VMOLR_MPME;
  5107. } else if (vf_data->num_vf_mc_hashes) {
  5108. vmolr |= E1000_VMOLR_ROMPE;
  5109. for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
  5110. igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
  5111. }
  5112. wr32(E1000_VMOLR(i), vmolr);
  5113. }
  5114. }
  5115. static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
  5116. {
  5117. struct e1000_hw *hw = &adapter->hw;
  5118. u32 pool_mask, vlvf_mask, i;
  5119. /* create mask for VF and other pools */
  5120. pool_mask = E1000_VLVF_POOLSEL_MASK;
  5121. vlvf_mask = BIT(E1000_VLVF_POOLSEL_SHIFT + vf);
  5122. /* drop PF from pool bits */
  5123. pool_mask &= ~BIT(E1000_VLVF_POOLSEL_SHIFT +
  5124. adapter->vfs_allocated_count);
  5125. /* Find the vlan filter for this id */
  5126. for (i = E1000_VLVF_ARRAY_SIZE; i--;) {
  5127. u32 vlvf = rd32(E1000_VLVF(i));
  5128. u32 vfta_mask, vid, vfta;
  5129. /* remove the vf from the pool */
  5130. if (!(vlvf & vlvf_mask))
  5131. continue;
  5132. /* clear out bit from VLVF */
  5133. vlvf ^= vlvf_mask;
  5134. /* if other pools are present, just remove ourselves */
  5135. if (vlvf & pool_mask)
  5136. goto update_vlvfb;
  5137. /* if PF is present, leave VFTA */
  5138. if (vlvf & E1000_VLVF_POOLSEL_MASK)
  5139. goto update_vlvf;
  5140. vid = vlvf & E1000_VLVF_VLANID_MASK;
  5141. vfta_mask = BIT(vid % 32);
  5142. /* clear bit from VFTA */
  5143. vfta = adapter->shadow_vfta[vid / 32];
  5144. if (vfta & vfta_mask)
  5145. hw->mac.ops.write_vfta(hw, vid / 32, vfta ^ vfta_mask);
  5146. update_vlvf:
  5147. /* clear pool selection enable */
  5148. if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
  5149. vlvf &= E1000_VLVF_POOLSEL_MASK;
  5150. else
  5151. vlvf = 0;
  5152. update_vlvfb:
  5153. /* clear pool bits */
  5154. wr32(E1000_VLVF(i), vlvf);
  5155. }
  5156. }
  5157. static int igb_find_vlvf_entry(struct e1000_hw *hw, u32 vlan)
  5158. {
  5159. u32 vlvf;
  5160. int idx;
  5161. /* short cut the special case */
  5162. if (vlan == 0)
  5163. return 0;
  5164. /* Search for the VLAN id in the VLVF entries */
  5165. for (idx = E1000_VLVF_ARRAY_SIZE; --idx;) {
  5166. vlvf = rd32(E1000_VLVF(idx));
  5167. if ((vlvf & VLAN_VID_MASK) == vlan)
  5168. break;
  5169. }
  5170. return idx;
  5171. }
  5172. static void igb_update_pf_vlvf(struct igb_adapter *adapter, u32 vid)
  5173. {
  5174. struct e1000_hw *hw = &adapter->hw;
  5175. u32 bits, pf_id;
  5176. int idx;
  5177. idx = igb_find_vlvf_entry(hw, vid);
  5178. if (!idx)
  5179. return;
  5180. /* See if any other pools are set for this VLAN filter
  5181. * entry other than the PF.
  5182. */
  5183. pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
  5184. bits = ~BIT(pf_id) & E1000_VLVF_POOLSEL_MASK;
  5185. bits &= rd32(E1000_VLVF(idx));
  5186. /* Disable the filter so this falls into the default pool. */
  5187. if (!bits) {
  5188. if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
  5189. wr32(E1000_VLVF(idx), BIT(pf_id));
  5190. else
  5191. wr32(E1000_VLVF(idx), 0);
  5192. }
  5193. }
  5194. static s32 igb_set_vf_vlan(struct igb_adapter *adapter, u32 vid,
  5195. bool add, u32 vf)
  5196. {
  5197. int pf_id = adapter->vfs_allocated_count;
  5198. struct e1000_hw *hw = &adapter->hw;
  5199. int err;
  5200. /* If VLAN overlaps with one the PF is currently monitoring make
  5201. * sure that we are able to allocate a VLVF entry. This may be
  5202. * redundant but it guarantees PF will maintain visibility to
  5203. * the VLAN.
  5204. */
  5205. if (add && test_bit(vid, adapter->active_vlans)) {
  5206. err = igb_vfta_set(hw, vid, pf_id, true, false);
  5207. if (err)
  5208. return err;
  5209. }
  5210. err = igb_vfta_set(hw, vid, vf, add, false);
  5211. if (add && !err)
  5212. return err;
  5213. /* If we failed to add the VF VLAN or we are removing the VF VLAN
  5214. * we may need to drop the PF pool bit in order to allow us to free
  5215. * up the VLVF resources.
  5216. */
  5217. if (test_bit(vid, adapter->active_vlans) ||
  5218. (adapter->flags & IGB_FLAG_VLAN_PROMISC))
  5219. igb_update_pf_vlvf(adapter, vid);
  5220. return err;
  5221. }
  5222. static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
  5223. {
  5224. struct e1000_hw *hw = &adapter->hw;
  5225. if (vid)
  5226. wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
  5227. else
  5228. wr32(E1000_VMVIR(vf), 0);
  5229. }
  5230. static int igb_enable_port_vlan(struct igb_adapter *adapter, int vf,
  5231. u16 vlan, u8 qos)
  5232. {
  5233. int err;
  5234. err = igb_set_vf_vlan(adapter, vlan, true, vf);
  5235. if (err)
  5236. return err;
  5237. igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
  5238. igb_set_vmolr(adapter, vf, !vlan);
  5239. /* revoke access to previous VLAN */
  5240. if (vlan != adapter->vf_data[vf].pf_vlan)
  5241. igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
  5242. false, vf);
  5243. adapter->vf_data[vf].pf_vlan = vlan;
  5244. adapter->vf_data[vf].pf_qos = qos;
  5245. igb_set_vf_vlan_strip(adapter, vf, true);
  5246. dev_info(&adapter->pdev->dev,
  5247. "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
  5248. if (test_bit(__IGB_DOWN, &adapter->state)) {
  5249. dev_warn(&adapter->pdev->dev,
  5250. "The VF VLAN has been set, but the PF device is not up.\n");
  5251. dev_warn(&adapter->pdev->dev,
  5252. "Bring the PF device up before attempting to use the VF device.\n");
  5253. }
  5254. return err;
  5255. }
  5256. static int igb_disable_port_vlan(struct igb_adapter *adapter, int vf)
  5257. {
  5258. /* Restore tagless access via VLAN 0 */
  5259. igb_set_vf_vlan(adapter, 0, true, vf);
  5260. igb_set_vmvir(adapter, 0, vf);
  5261. igb_set_vmolr(adapter, vf, true);
  5262. /* Remove any PF assigned VLAN */
  5263. if (adapter->vf_data[vf].pf_vlan)
  5264. igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
  5265. false, vf);
  5266. adapter->vf_data[vf].pf_vlan = 0;
  5267. adapter->vf_data[vf].pf_qos = 0;
  5268. igb_set_vf_vlan_strip(adapter, vf, false);
  5269. return 0;
  5270. }
  5271. static int igb_ndo_set_vf_vlan(struct net_device *netdev, int vf,
  5272. u16 vlan, u8 qos, __be16 vlan_proto)
  5273. {
  5274. struct igb_adapter *adapter = netdev_priv(netdev);
  5275. if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
  5276. return -EINVAL;
  5277. if (vlan_proto != htons(ETH_P_8021Q))
  5278. return -EPROTONOSUPPORT;
  5279. return (vlan || qos) ? igb_enable_port_vlan(adapter, vf, vlan, qos) :
  5280. igb_disable_port_vlan(adapter, vf);
  5281. }
  5282. static int igb_set_vf_vlan_msg(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
  5283. {
  5284. int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
  5285. int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
  5286. int ret;
  5287. if (adapter->vf_data[vf].pf_vlan)
  5288. return -1;
  5289. /* VLAN 0 is a special case, don't allow it to be removed */
  5290. if (!vid && !add)
  5291. return 0;
  5292. ret = igb_set_vf_vlan(adapter, vid, !!add, vf);
  5293. if (!ret)
  5294. igb_set_vf_vlan_strip(adapter, vf, !!vid);
  5295. return ret;
  5296. }
  5297. static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
  5298. {
  5299. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5300. /* clear flags - except flag that indicates PF has set the MAC */
  5301. vf_data->flags &= IGB_VF_FLAG_PF_SET_MAC;
  5302. vf_data->last_nack = jiffies;
  5303. /* reset vlans for device */
  5304. igb_clear_vf_vfta(adapter, vf);
  5305. igb_set_vf_vlan(adapter, vf_data->pf_vlan, true, vf);
  5306. igb_set_vmvir(adapter, vf_data->pf_vlan |
  5307. (vf_data->pf_qos << VLAN_PRIO_SHIFT), vf);
  5308. igb_set_vmolr(adapter, vf, !vf_data->pf_vlan);
  5309. igb_set_vf_vlan_strip(adapter, vf, !!(vf_data->pf_vlan));
  5310. /* reset multicast table array for vf */
  5311. adapter->vf_data[vf].num_vf_mc_hashes = 0;
  5312. /* Flush and reset the mta with the new values */
  5313. igb_set_rx_mode(adapter->netdev);
  5314. }
  5315. static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
  5316. {
  5317. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5318. /* clear mac address as we were hotplug removed/added */
  5319. if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
  5320. eth_zero_addr(vf_mac);
  5321. /* process remaining reset events */
  5322. igb_vf_reset(adapter, vf);
  5323. }
  5324. static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
  5325. {
  5326. struct e1000_hw *hw = &adapter->hw;
  5327. unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
  5328. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  5329. u32 reg, msgbuf[3];
  5330. u8 *addr = (u8 *)(&msgbuf[1]);
  5331. /* process all the same items cleared in a function level reset */
  5332. igb_vf_reset(adapter, vf);
  5333. /* set vf mac address */
  5334. igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
  5335. /* enable transmit and receive for vf */
  5336. reg = rd32(E1000_VFTE);
  5337. wr32(E1000_VFTE, reg | BIT(vf));
  5338. reg = rd32(E1000_VFRE);
  5339. wr32(E1000_VFRE, reg | BIT(vf));
  5340. adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
  5341. /* reply to reset with ack and vf mac address */
  5342. if (!is_zero_ether_addr(vf_mac)) {
  5343. msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
  5344. memcpy(addr, vf_mac, ETH_ALEN);
  5345. } else {
  5346. msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_NACK;
  5347. }
  5348. igb_write_mbx(hw, msgbuf, 3, vf);
  5349. }
  5350. static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
  5351. {
  5352. /* The VF MAC Address is stored in a packed array of bytes
  5353. * starting at the second 32 bit word of the msg array
  5354. */
  5355. unsigned char *addr = (char *)&msg[1];
  5356. int err = -1;
  5357. if (is_valid_ether_addr(addr))
  5358. err = igb_set_vf_mac(adapter, vf, addr);
  5359. return err;
  5360. }
  5361. static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
  5362. {
  5363. struct e1000_hw *hw = &adapter->hw;
  5364. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5365. u32 msg = E1000_VT_MSGTYPE_NACK;
  5366. /* if device isn't clear to send it shouldn't be reading either */
  5367. if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
  5368. time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
  5369. igb_write_mbx(hw, &msg, 1, vf);
  5370. vf_data->last_nack = jiffies;
  5371. }
  5372. }
  5373. static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
  5374. {
  5375. struct pci_dev *pdev = adapter->pdev;
  5376. u32 msgbuf[E1000_VFMAILBOX_SIZE];
  5377. struct e1000_hw *hw = &adapter->hw;
  5378. struct vf_data_storage *vf_data = &adapter->vf_data[vf];
  5379. s32 retval;
  5380. retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
  5381. if (retval) {
  5382. /* if receive failed revoke VF CTS stats and restart init */
  5383. dev_err(&pdev->dev, "Error receiving message from VF\n");
  5384. vf_data->flags &= ~IGB_VF_FLAG_CTS;
  5385. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5386. return;
  5387. goto out;
  5388. }
  5389. /* this is a message we already processed, do nothing */
  5390. if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
  5391. return;
  5392. /* until the vf completes a reset it should not be
  5393. * allowed to start any configuration.
  5394. */
  5395. if (msgbuf[0] == E1000_VF_RESET) {
  5396. igb_vf_reset_msg(adapter, vf);
  5397. return;
  5398. }
  5399. if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
  5400. if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
  5401. return;
  5402. retval = -1;
  5403. goto out;
  5404. }
  5405. switch ((msgbuf[0] & 0xFFFF)) {
  5406. case E1000_VF_SET_MAC_ADDR:
  5407. retval = -EINVAL;
  5408. if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
  5409. retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
  5410. else
  5411. dev_warn(&pdev->dev,
  5412. "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
  5413. vf);
  5414. break;
  5415. case E1000_VF_SET_PROMISC:
  5416. retval = igb_set_vf_promisc(adapter, msgbuf, vf);
  5417. break;
  5418. case E1000_VF_SET_MULTICAST:
  5419. retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
  5420. break;
  5421. case E1000_VF_SET_LPE:
  5422. retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
  5423. break;
  5424. case E1000_VF_SET_VLAN:
  5425. retval = -1;
  5426. if (vf_data->pf_vlan)
  5427. dev_warn(&pdev->dev,
  5428. "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
  5429. vf);
  5430. else
  5431. retval = igb_set_vf_vlan_msg(adapter, msgbuf, vf);
  5432. break;
  5433. default:
  5434. dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
  5435. retval = -1;
  5436. break;
  5437. }
  5438. msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
  5439. out:
  5440. /* notify the VF of the results of what it sent us */
  5441. if (retval)
  5442. msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
  5443. else
  5444. msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
  5445. igb_write_mbx(hw, msgbuf, 1, vf);
  5446. }
  5447. static void igb_msg_task(struct igb_adapter *adapter)
  5448. {
  5449. struct e1000_hw *hw = &adapter->hw;
  5450. u32 vf;
  5451. for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
  5452. /* process any reset requests */
  5453. if (!igb_check_for_rst(hw, vf))
  5454. igb_vf_reset_event(adapter, vf);
  5455. /* process any messages pending */
  5456. if (!igb_check_for_msg(hw, vf))
  5457. igb_rcv_msg_from_vf(adapter, vf);
  5458. /* process any acks */
  5459. if (!igb_check_for_ack(hw, vf))
  5460. igb_rcv_ack_from_vf(adapter, vf);
  5461. }
  5462. }
  5463. /**
  5464. * igb_set_uta - Set unicast filter table address
  5465. * @adapter: board private structure
  5466. * @set: boolean indicating if we are setting or clearing bits
  5467. *
  5468. * The unicast table address is a register array of 32-bit registers.
  5469. * The table is meant to be used in a way similar to how the MTA is used
  5470. * however due to certain limitations in the hardware it is necessary to
  5471. * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
  5472. * enable bit to allow vlan tag stripping when promiscuous mode is enabled
  5473. **/
  5474. static void igb_set_uta(struct igb_adapter *adapter, bool set)
  5475. {
  5476. struct e1000_hw *hw = &adapter->hw;
  5477. u32 uta = set ? ~0 : 0;
  5478. int i;
  5479. /* we only need to do this if VMDq is enabled */
  5480. if (!adapter->vfs_allocated_count)
  5481. return;
  5482. for (i = hw->mac.uta_reg_count; i--;)
  5483. array_wr32(E1000_UTA, i, uta);
  5484. }
  5485. /**
  5486. * igb_intr_msi - Interrupt Handler
  5487. * @irq: interrupt number
  5488. * @data: pointer to a network interface device structure
  5489. **/
  5490. static irqreturn_t igb_intr_msi(int irq, void *data)
  5491. {
  5492. struct igb_adapter *adapter = data;
  5493. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5494. struct e1000_hw *hw = &adapter->hw;
  5495. /* read ICR disables interrupts using IAM */
  5496. u32 icr = rd32(E1000_ICR);
  5497. igb_write_itr(q_vector);
  5498. if (icr & E1000_ICR_DRSTA)
  5499. schedule_work(&adapter->reset_task);
  5500. if (icr & E1000_ICR_DOUTSYNC) {
  5501. /* HW is reporting DMA is out of sync */
  5502. adapter->stats.doosync++;
  5503. }
  5504. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5505. hw->mac.get_link_status = 1;
  5506. if (!test_bit(__IGB_DOWN, &adapter->state))
  5507. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5508. }
  5509. if (icr & E1000_ICR_TS)
  5510. igb_tsync_interrupt(adapter);
  5511. napi_schedule(&q_vector->napi);
  5512. return IRQ_HANDLED;
  5513. }
  5514. /**
  5515. * igb_intr - Legacy Interrupt Handler
  5516. * @irq: interrupt number
  5517. * @data: pointer to a network interface device structure
  5518. **/
  5519. static irqreturn_t igb_intr(int irq, void *data)
  5520. {
  5521. struct igb_adapter *adapter = data;
  5522. struct igb_q_vector *q_vector = adapter->q_vector[0];
  5523. struct e1000_hw *hw = &adapter->hw;
  5524. /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
  5525. * need for the IMC write
  5526. */
  5527. u32 icr = rd32(E1000_ICR);
  5528. /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
  5529. * not set, then the adapter didn't send an interrupt
  5530. */
  5531. if (!(icr & E1000_ICR_INT_ASSERTED))
  5532. return IRQ_NONE;
  5533. igb_write_itr(q_vector);
  5534. if (icr & E1000_ICR_DRSTA)
  5535. schedule_work(&adapter->reset_task);
  5536. if (icr & E1000_ICR_DOUTSYNC) {
  5537. /* HW is reporting DMA is out of sync */
  5538. adapter->stats.doosync++;
  5539. }
  5540. if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
  5541. hw->mac.get_link_status = 1;
  5542. /* guard against interrupt when we're going down */
  5543. if (!test_bit(__IGB_DOWN, &adapter->state))
  5544. mod_timer(&adapter->watchdog_timer, jiffies + 1);
  5545. }
  5546. if (icr & E1000_ICR_TS)
  5547. igb_tsync_interrupt(adapter);
  5548. napi_schedule(&q_vector->napi);
  5549. return IRQ_HANDLED;
  5550. }
  5551. static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
  5552. {
  5553. struct igb_adapter *adapter = q_vector->adapter;
  5554. struct e1000_hw *hw = &adapter->hw;
  5555. if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
  5556. (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
  5557. if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
  5558. igb_set_itr(q_vector);
  5559. else
  5560. igb_update_ring_itr(q_vector);
  5561. }
  5562. if (!test_bit(__IGB_DOWN, &adapter->state)) {
  5563. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  5564. wr32(E1000_EIMS, q_vector->eims_value);
  5565. else
  5566. igb_irq_enable(adapter);
  5567. }
  5568. }
  5569. /**
  5570. * igb_poll - NAPI Rx polling callback
  5571. * @napi: napi polling structure
  5572. * @budget: count of how many packets we should handle
  5573. **/
  5574. static int igb_poll(struct napi_struct *napi, int budget)
  5575. {
  5576. struct igb_q_vector *q_vector = container_of(napi,
  5577. struct igb_q_vector,
  5578. napi);
  5579. bool clean_complete = true;
  5580. int work_done = 0;
  5581. #ifdef CONFIG_IGB_DCA
  5582. if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
  5583. igb_update_dca(q_vector);
  5584. #endif
  5585. if (q_vector->tx.ring)
  5586. clean_complete = igb_clean_tx_irq(q_vector, budget);
  5587. if (q_vector->rx.ring) {
  5588. int cleaned = igb_clean_rx_irq(q_vector, budget);
  5589. work_done += cleaned;
  5590. if (cleaned >= budget)
  5591. clean_complete = false;
  5592. }
  5593. /* If all work not completed, return budget and keep polling */
  5594. if (!clean_complete)
  5595. return budget;
  5596. /* If not enough Rx work done, exit the polling mode */
  5597. napi_complete_done(napi, work_done);
  5598. igb_ring_irq_enable(q_vector);
  5599. return 0;
  5600. }
  5601. /**
  5602. * igb_clean_tx_irq - Reclaim resources after transmit completes
  5603. * @q_vector: pointer to q_vector containing needed info
  5604. * @napi_budget: Used to determine if we are in netpoll
  5605. *
  5606. * returns true if ring is completely cleaned
  5607. **/
  5608. static bool igb_clean_tx_irq(struct igb_q_vector *q_vector, int napi_budget)
  5609. {
  5610. struct igb_adapter *adapter = q_vector->adapter;
  5611. struct igb_ring *tx_ring = q_vector->tx.ring;
  5612. struct igb_tx_buffer *tx_buffer;
  5613. union e1000_adv_tx_desc *tx_desc;
  5614. unsigned int total_bytes = 0, total_packets = 0;
  5615. unsigned int budget = q_vector->tx.work_limit;
  5616. unsigned int i = tx_ring->next_to_clean;
  5617. if (test_bit(__IGB_DOWN, &adapter->state))
  5618. return true;
  5619. tx_buffer = &tx_ring->tx_buffer_info[i];
  5620. tx_desc = IGB_TX_DESC(tx_ring, i);
  5621. i -= tx_ring->count;
  5622. do {
  5623. union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
  5624. /* if next_to_watch is not set then there is no work pending */
  5625. if (!eop_desc)
  5626. break;
  5627. /* prevent any other reads prior to eop_desc */
  5628. read_barrier_depends();
  5629. /* if DD is not set pending work has not been completed */
  5630. if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
  5631. break;
  5632. /* clear next_to_watch to prevent false hangs */
  5633. tx_buffer->next_to_watch = NULL;
  5634. /* update the statistics for this packet */
  5635. total_bytes += tx_buffer->bytecount;
  5636. total_packets += tx_buffer->gso_segs;
  5637. /* free the skb */
  5638. napi_consume_skb(tx_buffer->skb, napi_budget);
  5639. /* unmap skb header data */
  5640. dma_unmap_single(tx_ring->dev,
  5641. dma_unmap_addr(tx_buffer, dma),
  5642. dma_unmap_len(tx_buffer, len),
  5643. DMA_TO_DEVICE);
  5644. /* clear tx_buffer data */
  5645. tx_buffer->skb = NULL;
  5646. dma_unmap_len_set(tx_buffer, len, 0);
  5647. /* clear last DMA location and unmap remaining buffers */
  5648. while (tx_desc != eop_desc) {
  5649. tx_buffer++;
  5650. tx_desc++;
  5651. i++;
  5652. if (unlikely(!i)) {
  5653. i -= tx_ring->count;
  5654. tx_buffer = tx_ring->tx_buffer_info;
  5655. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5656. }
  5657. /* unmap any remaining paged data */
  5658. if (dma_unmap_len(tx_buffer, len)) {
  5659. dma_unmap_page(tx_ring->dev,
  5660. dma_unmap_addr(tx_buffer, dma),
  5661. dma_unmap_len(tx_buffer, len),
  5662. DMA_TO_DEVICE);
  5663. dma_unmap_len_set(tx_buffer, len, 0);
  5664. }
  5665. }
  5666. /* move us one more past the eop_desc for start of next pkt */
  5667. tx_buffer++;
  5668. tx_desc++;
  5669. i++;
  5670. if (unlikely(!i)) {
  5671. i -= tx_ring->count;
  5672. tx_buffer = tx_ring->tx_buffer_info;
  5673. tx_desc = IGB_TX_DESC(tx_ring, 0);
  5674. }
  5675. /* issue prefetch for next Tx descriptor */
  5676. prefetch(tx_desc);
  5677. /* update budget accounting */
  5678. budget--;
  5679. } while (likely(budget));
  5680. netdev_tx_completed_queue(txring_txq(tx_ring),
  5681. total_packets, total_bytes);
  5682. i += tx_ring->count;
  5683. tx_ring->next_to_clean = i;
  5684. u64_stats_update_begin(&tx_ring->tx_syncp);
  5685. tx_ring->tx_stats.bytes += total_bytes;
  5686. tx_ring->tx_stats.packets += total_packets;
  5687. u64_stats_update_end(&tx_ring->tx_syncp);
  5688. q_vector->tx.total_bytes += total_bytes;
  5689. q_vector->tx.total_packets += total_packets;
  5690. if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
  5691. struct e1000_hw *hw = &adapter->hw;
  5692. /* Detect a transmit hang in hardware, this serializes the
  5693. * check with the clearing of time_stamp and movement of i
  5694. */
  5695. clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
  5696. if (tx_buffer->next_to_watch &&
  5697. time_after(jiffies, tx_buffer->time_stamp +
  5698. (adapter->tx_timeout_factor * HZ)) &&
  5699. !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
  5700. /* detected Tx unit hang */
  5701. dev_err(tx_ring->dev,
  5702. "Detected Tx Unit Hang\n"
  5703. " Tx Queue <%d>\n"
  5704. " TDH <%x>\n"
  5705. " TDT <%x>\n"
  5706. " next_to_use <%x>\n"
  5707. " next_to_clean <%x>\n"
  5708. "buffer_info[next_to_clean]\n"
  5709. " time_stamp <%lx>\n"
  5710. " next_to_watch <%p>\n"
  5711. " jiffies <%lx>\n"
  5712. " desc.status <%x>\n",
  5713. tx_ring->queue_index,
  5714. rd32(E1000_TDH(tx_ring->reg_idx)),
  5715. readl(tx_ring->tail),
  5716. tx_ring->next_to_use,
  5717. tx_ring->next_to_clean,
  5718. tx_buffer->time_stamp,
  5719. tx_buffer->next_to_watch,
  5720. jiffies,
  5721. tx_buffer->next_to_watch->wb.status);
  5722. netif_stop_subqueue(tx_ring->netdev,
  5723. tx_ring->queue_index);
  5724. /* we are about to reset, no point in enabling stuff */
  5725. return true;
  5726. }
  5727. }
  5728. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  5729. if (unlikely(total_packets &&
  5730. netif_carrier_ok(tx_ring->netdev) &&
  5731. igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
  5732. /* Make sure that anybody stopping the queue after this
  5733. * sees the new next_to_clean.
  5734. */
  5735. smp_mb();
  5736. if (__netif_subqueue_stopped(tx_ring->netdev,
  5737. tx_ring->queue_index) &&
  5738. !(test_bit(__IGB_DOWN, &adapter->state))) {
  5739. netif_wake_subqueue(tx_ring->netdev,
  5740. tx_ring->queue_index);
  5741. u64_stats_update_begin(&tx_ring->tx_syncp);
  5742. tx_ring->tx_stats.restart_queue++;
  5743. u64_stats_update_end(&tx_ring->tx_syncp);
  5744. }
  5745. }
  5746. return !!budget;
  5747. }
  5748. /**
  5749. * igb_reuse_rx_page - page flip buffer and store it back on the ring
  5750. * @rx_ring: rx descriptor ring to store buffers on
  5751. * @old_buff: donor buffer to have page reused
  5752. *
  5753. * Synchronizes page for reuse by the adapter
  5754. **/
  5755. static void igb_reuse_rx_page(struct igb_ring *rx_ring,
  5756. struct igb_rx_buffer *old_buff)
  5757. {
  5758. struct igb_rx_buffer *new_buff;
  5759. u16 nta = rx_ring->next_to_alloc;
  5760. new_buff = &rx_ring->rx_buffer_info[nta];
  5761. /* update, and store next to alloc */
  5762. nta++;
  5763. rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
  5764. /* transfer page from old buffer to new buffer */
  5765. *new_buff = *old_buff;
  5766. }
  5767. static inline bool igb_page_is_reserved(struct page *page)
  5768. {
  5769. return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
  5770. }
  5771. static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
  5772. struct page *page,
  5773. unsigned int truesize)
  5774. {
  5775. unsigned int pagecnt_bias = rx_buffer->pagecnt_bias--;
  5776. /* avoid re-using remote pages */
  5777. if (unlikely(igb_page_is_reserved(page)))
  5778. return false;
  5779. #if (PAGE_SIZE < 8192)
  5780. /* if we are only owner of page we can reuse it */
  5781. if (unlikely(page_ref_count(page) != pagecnt_bias))
  5782. return false;
  5783. /* flip page offset to other buffer */
  5784. rx_buffer->page_offset ^= IGB_RX_BUFSZ;
  5785. #else
  5786. /* move offset up to the next cache line */
  5787. rx_buffer->page_offset += truesize;
  5788. if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
  5789. return false;
  5790. #endif
  5791. /* If we have drained the page fragment pool we need to update
  5792. * the pagecnt_bias and page count so that we fully restock the
  5793. * number of references the driver holds.
  5794. */
  5795. if (unlikely(pagecnt_bias == 1)) {
  5796. page_ref_add(page, USHRT_MAX);
  5797. rx_buffer->pagecnt_bias = USHRT_MAX;
  5798. }
  5799. return true;
  5800. }
  5801. /**
  5802. * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
  5803. * @rx_ring: rx descriptor ring to transact packets on
  5804. * @rx_buffer: buffer containing page to add
  5805. * @rx_desc: descriptor containing length of buffer written by hardware
  5806. * @skb: sk_buff to place the data into
  5807. *
  5808. * This function will add the data contained in rx_buffer->page to the skb.
  5809. * This is done either through a direct copy if the data in the buffer is
  5810. * less than the skb header size, otherwise it will just attach the page as
  5811. * a frag to the skb.
  5812. *
  5813. * The function will then update the page offset if necessary and return
  5814. * true if the buffer can be reused by the adapter.
  5815. **/
  5816. static bool igb_add_rx_frag(struct igb_ring *rx_ring,
  5817. struct igb_rx_buffer *rx_buffer,
  5818. unsigned int size,
  5819. union e1000_adv_rx_desc *rx_desc,
  5820. struct sk_buff *skb)
  5821. {
  5822. struct page *page = rx_buffer->page;
  5823. unsigned char *va = page_address(page) + rx_buffer->page_offset;
  5824. #if (PAGE_SIZE < 8192)
  5825. unsigned int truesize = IGB_RX_BUFSZ;
  5826. #else
  5827. unsigned int truesize = SKB_DATA_ALIGN(size);
  5828. #endif
  5829. unsigned int pull_len;
  5830. if (unlikely(skb_is_nonlinear(skb)))
  5831. goto add_tail_frag;
  5832. if (unlikely(igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))) {
  5833. igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
  5834. va += IGB_TS_HDR_LEN;
  5835. size -= IGB_TS_HDR_LEN;
  5836. }
  5837. if (likely(size <= IGB_RX_HDR_LEN)) {
  5838. memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
  5839. /* page is not reserved, we can reuse buffer as-is */
  5840. if (likely(!igb_page_is_reserved(page)))
  5841. return true;
  5842. /* this page cannot be reused so discard it */
  5843. return false;
  5844. }
  5845. /* we need the header to contain the greater of either ETH_HLEN or
  5846. * 60 bytes if the skb->len is less than 60 for skb_pad.
  5847. */
  5848. pull_len = eth_get_headlen(va, IGB_RX_HDR_LEN);
  5849. /* align pull length to size of long to optimize memcpy performance */
  5850. memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
  5851. /* update all of the pointers */
  5852. va += pull_len;
  5853. size -= pull_len;
  5854. add_tail_frag:
  5855. skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
  5856. (unsigned long)va & ~PAGE_MASK, size, truesize);
  5857. return igb_can_reuse_rx_page(rx_buffer, page, truesize);
  5858. }
  5859. static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
  5860. union e1000_adv_rx_desc *rx_desc,
  5861. struct sk_buff *skb)
  5862. {
  5863. unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
  5864. struct igb_rx_buffer *rx_buffer;
  5865. struct page *page;
  5866. rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
  5867. page = rx_buffer->page;
  5868. prefetchw(page);
  5869. /* we are reusing so sync this buffer for CPU use */
  5870. dma_sync_single_range_for_cpu(rx_ring->dev,
  5871. rx_buffer->dma,
  5872. rx_buffer->page_offset,
  5873. size,
  5874. DMA_FROM_DEVICE);
  5875. if (likely(!skb)) {
  5876. void *page_addr = page_address(page) +
  5877. rx_buffer->page_offset;
  5878. /* prefetch first cache line of first page */
  5879. prefetch(page_addr);
  5880. #if L1_CACHE_BYTES < 128
  5881. prefetch(page_addr + L1_CACHE_BYTES);
  5882. #endif
  5883. /* allocate a skb to store the frags */
  5884. skb = napi_alloc_skb(&rx_ring->q_vector->napi, IGB_RX_HDR_LEN);
  5885. if (unlikely(!skb)) {
  5886. rx_ring->rx_stats.alloc_failed++;
  5887. return NULL;
  5888. }
  5889. /* we will be copying header into skb->data in
  5890. * pskb_may_pull so it is in our interest to prefetch
  5891. * it now to avoid a possible cache miss
  5892. */
  5893. prefetchw(skb->data);
  5894. }
  5895. /* pull page into skb */
  5896. if (igb_add_rx_frag(rx_ring, rx_buffer, size, rx_desc, skb)) {
  5897. /* hand second half of page back to the ring */
  5898. igb_reuse_rx_page(rx_ring, rx_buffer);
  5899. } else {
  5900. /* We are not reusing the buffer so unmap it and free
  5901. * any references we are holding to it
  5902. */
  5903. dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
  5904. PAGE_SIZE, DMA_FROM_DEVICE,
  5905. IGB_RX_DMA_ATTR);
  5906. __page_frag_cache_drain(page, rx_buffer->pagecnt_bias);
  5907. }
  5908. /* clear contents of rx_buffer */
  5909. rx_buffer->page = NULL;
  5910. return skb;
  5911. }
  5912. static inline void igb_rx_checksum(struct igb_ring *ring,
  5913. union e1000_adv_rx_desc *rx_desc,
  5914. struct sk_buff *skb)
  5915. {
  5916. skb_checksum_none_assert(skb);
  5917. /* Ignore Checksum bit is set */
  5918. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
  5919. return;
  5920. /* Rx checksum disabled via ethtool */
  5921. if (!(ring->netdev->features & NETIF_F_RXCSUM))
  5922. return;
  5923. /* TCP/UDP checksum error bit is set */
  5924. if (igb_test_staterr(rx_desc,
  5925. E1000_RXDEXT_STATERR_TCPE |
  5926. E1000_RXDEXT_STATERR_IPE)) {
  5927. /* work around errata with sctp packets where the TCPE aka
  5928. * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
  5929. * packets, (aka let the stack check the crc32c)
  5930. */
  5931. if (!((skb->len == 60) &&
  5932. test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
  5933. u64_stats_update_begin(&ring->rx_syncp);
  5934. ring->rx_stats.csum_err++;
  5935. u64_stats_update_end(&ring->rx_syncp);
  5936. }
  5937. /* let the stack verify checksum errors */
  5938. return;
  5939. }
  5940. /* It must be a TCP or UDP packet with a valid checksum */
  5941. if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
  5942. E1000_RXD_STAT_UDPCS))
  5943. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5944. dev_dbg(ring->dev, "cksum success: bits %08X\n",
  5945. le32_to_cpu(rx_desc->wb.upper.status_error));
  5946. }
  5947. static inline void igb_rx_hash(struct igb_ring *ring,
  5948. union e1000_adv_rx_desc *rx_desc,
  5949. struct sk_buff *skb)
  5950. {
  5951. if (ring->netdev->features & NETIF_F_RXHASH)
  5952. skb_set_hash(skb,
  5953. le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
  5954. PKT_HASH_TYPE_L3);
  5955. }
  5956. /**
  5957. * igb_is_non_eop - process handling of non-EOP buffers
  5958. * @rx_ring: Rx ring being processed
  5959. * @rx_desc: Rx descriptor for current buffer
  5960. * @skb: current socket buffer containing buffer in progress
  5961. *
  5962. * This function updates next to clean. If the buffer is an EOP buffer
  5963. * this function exits returning false, otherwise it will place the
  5964. * sk_buff in the next buffer to be chained and return true indicating
  5965. * that this is in fact a non-EOP buffer.
  5966. **/
  5967. static bool igb_is_non_eop(struct igb_ring *rx_ring,
  5968. union e1000_adv_rx_desc *rx_desc)
  5969. {
  5970. u32 ntc = rx_ring->next_to_clean + 1;
  5971. /* fetch, update, and store next to clean */
  5972. ntc = (ntc < rx_ring->count) ? ntc : 0;
  5973. rx_ring->next_to_clean = ntc;
  5974. prefetch(IGB_RX_DESC(rx_ring, ntc));
  5975. if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
  5976. return false;
  5977. return true;
  5978. }
  5979. /**
  5980. * igb_cleanup_headers - Correct corrupted or empty headers
  5981. * @rx_ring: rx descriptor ring packet is being transacted on
  5982. * @rx_desc: pointer to the EOP Rx descriptor
  5983. * @skb: pointer to current skb being fixed
  5984. *
  5985. * Address the case where we are pulling data in on pages only
  5986. * and as such no data is present in the skb header.
  5987. *
  5988. * In addition if skb is not at least 60 bytes we need to pad it so that
  5989. * it is large enough to qualify as a valid Ethernet frame.
  5990. *
  5991. * Returns true if an error was encountered and skb was freed.
  5992. **/
  5993. static bool igb_cleanup_headers(struct igb_ring *rx_ring,
  5994. union e1000_adv_rx_desc *rx_desc,
  5995. struct sk_buff *skb)
  5996. {
  5997. if (unlikely((igb_test_staterr(rx_desc,
  5998. E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
  5999. struct net_device *netdev = rx_ring->netdev;
  6000. if (!(netdev->features & NETIF_F_RXALL)) {
  6001. dev_kfree_skb_any(skb);
  6002. return true;
  6003. }
  6004. }
  6005. /* if eth_skb_pad returns an error the skb was freed */
  6006. if (eth_skb_pad(skb))
  6007. return true;
  6008. return false;
  6009. }
  6010. /**
  6011. * igb_process_skb_fields - Populate skb header fields from Rx descriptor
  6012. * @rx_ring: rx descriptor ring packet is being transacted on
  6013. * @rx_desc: pointer to the EOP Rx descriptor
  6014. * @skb: pointer to current skb being populated
  6015. *
  6016. * This function checks the ring, descriptor, and packet information in
  6017. * order to populate the hash, checksum, VLAN, timestamp, protocol, and
  6018. * other fields within the skb.
  6019. **/
  6020. static void igb_process_skb_fields(struct igb_ring *rx_ring,
  6021. union e1000_adv_rx_desc *rx_desc,
  6022. struct sk_buff *skb)
  6023. {
  6024. struct net_device *dev = rx_ring->netdev;
  6025. igb_rx_hash(rx_ring, rx_desc, skb);
  6026. igb_rx_checksum(rx_ring, rx_desc, skb);
  6027. if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
  6028. !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
  6029. igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
  6030. if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
  6031. igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
  6032. u16 vid;
  6033. if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
  6034. test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
  6035. vid = be16_to_cpu(rx_desc->wb.upper.vlan);
  6036. else
  6037. vid = le16_to_cpu(rx_desc->wb.upper.vlan);
  6038. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
  6039. }
  6040. skb_record_rx_queue(skb, rx_ring->queue_index);
  6041. skb->protocol = eth_type_trans(skb, rx_ring->netdev);
  6042. }
  6043. static int igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
  6044. {
  6045. struct igb_ring *rx_ring = q_vector->rx.ring;
  6046. struct sk_buff *skb = rx_ring->skb;
  6047. unsigned int total_bytes = 0, total_packets = 0;
  6048. u16 cleaned_count = igb_desc_unused(rx_ring);
  6049. while (likely(total_packets < budget)) {
  6050. union e1000_adv_rx_desc *rx_desc;
  6051. /* return some buffers to hardware, one at a time is too slow */
  6052. if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
  6053. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  6054. cleaned_count = 0;
  6055. }
  6056. rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
  6057. if (!rx_desc->wb.upper.length)
  6058. break;
  6059. /* This memory barrier is needed to keep us from reading
  6060. * any other fields out of the rx_desc until we know the
  6061. * descriptor has been written back
  6062. */
  6063. dma_rmb();
  6064. /* retrieve a buffer from the ring */
  6065. skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
  6066. /* exit if we failed to retrieve a buffer */
  6067. if (!skb)
  6068. break;
  6069. cleaned_count++;
  6070. /* fetch next buffer in frame if non-eop */
  6071. if (igb_is_non_eop(rx_ring, rx_desc))
  6072. continue;
  6073. /* verify the packet layout is correct */
  6074. if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
  6075. skb = NULL;
  6076. continue;
  6077. }
  6078. /* probably a little skewed due to removing CRC */
  6079. total_bytes += skb->len;
  6080. /* populate checksum, timestamp, VLAN, and protocol */
  6081. igb_process_skb_fields(rx_ring, rx_desc, skb);
  6082. napi_gro_receive(&q_vector->napi, skb);
  6083. /* reset skb pointer */
  6084. skb = NULL;
  6085. /* update budget accounting */
  6086. total_packets++;
  6087. }
  6088. /* place incomplete frames back on ring for completion */
  6089. rx_ring->skb = skb;
  6090. u64_stats_update_begin(&rx_ring->rx_syncp);
  6091. rx_ring->rx_stats.packets += total_packets;
  6092. rx_ring->rx_stats.bytes += total_bytes;
  6093. u64_stats_update_end(&rx_ring->rx_syncp);
  6094. q_vector->rx.total_packets += total_packets;
  6095. q_vector->rx.total_bytes += total_bytes;
  6096. if (cleaned_count)
  6097. igb_alloc_rx_buffers(rx_ring, cleaned_count);
  6098. return total_packets;
  6099. }
  6100. static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
  6101. struct igb_rx_buffer *bi)
  6102. {
  6103. struct page *page = bi->page;
  6104. dma_addr_t dma;
  6105. /* since we are recycling buffers we should seldom need to alloc */
  6106. if (likely(page))
  6107. return true;
  6108. /* alloc new page for storage */
  6109. page = dev_alloc_page();
  6110. if (unlikely(!page)) {
  6111. rx_ring->rx_stats.alloc_failed++;
  6112. return false;
  6113. }
  6114. /* map page for use */
  6115. dma = dma_map_page_attrs(rx_ring->dev, page, 0, PAGE_SIZE,
  6116. DMA_FROM_DEVICE, IGB_RX_DMA_ATTR);
  6117. /* if mapping failed free memory back to system since
  6118. * there isn't much point in holding memory we can't use
  6119. */
  6120. if (dma_mapping_error(rx_ring->dev, dma)) {
  6121. __free_page(page);
  6122. rx_ring->rx_stats.alloc_failed++;
  6123. return false;
  6124. }
  6125. bi->dma = dma;
  6126. bi->page = page;
  6127. bi->page_offset = 0;
  6128. bi->pagecnt_bias = 1;
  6129. return true;
  6130. }
  6131. /**
  6132. * igb_alloc_rx_buffers - Replace used receive buffers; packet split
  6133. * @adapter: address of board private structure
  6134. **/
  6135. void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
  6136. {
  6137. union e1000_adv_rx_desc *rx_desc;
  6138. struct igb_rx_buffer *bi;
  6139. u16 i = rx_ring->next_to_use;
  6140. /* nothing to do */
  6141. if (!cleaned_count)
  6142. return;
  6143. rx_desc = IGB_RX_DESC(rx_ring, i);
  6144. bi = &rx_ring->rx_buffer_info[i];
  6145. i -= rx_ring->count;
  6146. do {
  6147. if (!igb_alloc_mapped_page(rx_ring, bi))
  6148. break;
  6149. /* sync the buffer for use by the device */
  6150. dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
  6151. bi->page_offset,
  6152. IGB_RX_BUFSZ,
  6153. DMA_FROM_DEVICE);
  6154. /* Refresh the desc even if buffer_addrs didn't change
  6155. * because each write-back erases this info.
  6156. */
  6157. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
  6158. rx_desc++;
  6159. bi++;
  6160. i++;
  6161. if (unlikely(!i)) {
  6162. rx_desc = IGB_RX_DESC(rx_ring, 0);
  6163. bi = rx_ring->rx_buffer_info;
  6164. i -= rx_ring->count;
  6165. }
  6166. /* clear the length for the next_to_use descriptor */
  6167. rx_desc->wb.upper.length = 0;
  6168. cleaned_count--;
  6169. } while (cleaned_count);
  6170. i += rx_ring->count;
  6171. if (rx_ring->next_to_use != i) {
  6172. /* record the next descriptor to use */
  6173. rx_ring->next_to_use = i;
  6174. /* update next to alloc since we have filled the ring */
  6175. rx_ring->next_to_alloc = i;
  6176. /* Force memory writes to complete before letting h/w
  6177. * know there are new descriptors to fetch. (Only
  6178. * applicable for weak-ordered memory model archs,
  6179. * such as IA-64).
  6180. */
  6181. wmb();
  6182. writel(i, rx_ring->tail);
  6183. }
  6184. }
  6185. /**
  6186. * igb_mii_ioctl -
  6187. * @netdev:
  6188. * @ifreq:
  6189. * @cmd:
  6190. **/
  6191. static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  6192. {
  6193. struct igb_adapter *adapter = netdev_priv(netdev);
  6194. struct mii_ioctl_data *data = if_mii(ifr);
  6195. if (adapter->hw.phy.media_type != e1000_media_type_copper)
  6196. return -EOPNOTSUPP;
  6197. switch (cmd) {
  6198. case SIOCGMIIPHY:
  6199. data->phy_id = adapter->hw.phy.addr;
  6200. break;
  6201. case SIOCGMIIREG:
  6202. if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  6203. &data->val_out))
  6204. return -EIO;
  6205. break;
  6206. case SIOCSMIIREG:
  6207. default:
  6208. return -EOPNOTSUPP;
  6209. }
  6210. return 0;
  6211. }
  6212. /**
  6213. * igb_ioctl -
  6214. * @netdev:
  6215. * @ifreq:
  6216. * @cmd:
  6217. **/
  6218. static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  6219. {
  6220. switch (cmd) {
  6221. case SIOCGMIIPHY:
  6222. case SIOCGMIIREG:
  6223. case SIOCSMIIREG:
  6224. return igb_mii_ioctl(netdev, ifr, cmd);
  6225. case SIOCGHWTSTAMP:
  6226. return igb_ptp_get_ts_config(netdev, ifr);
  6227. case SIOCSHWTSTAMP:
  6228. return igb_ptp_set_ts_config(netdev, ifr);
  6229. default:
  6230. return -EOPNOTSUPP;
  6231. }
  6232. }
  6233. void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6234. {
  6235. struct igb_adapter *adapter = hw->back;
  6236. pci_read_config_word(adapter->pdev, reg, value);
  6237. }
  6238. void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
  6239. {
  6240. struct igb_adapter *adapter = hw->back;
  6241. pci_write_config_word(adapter->pdev, reg, *value);
  6242. }
  6243. s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6244. {
  6245. struct igb_adapter *adapter = hw->back;
  6246. if (pcie_capability_read_word(adapter->pdev, reg, value))
  6247. return -E1000_ERR_CONFIG;
  6248. return 0;
  6249. }
  6250. s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
  6251. {
  6252. struct igb_adapter *adapter = hw->back;
  6253. if (pcie_capability_write_word(adapter->pdev, reg, *value))
  6254. return -E1000_ERR_CONFIG;
  6255. return 0;
  6256. }
  6257. static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
  6258. {
  6259. struct igb_adapter *adapter = netdev_priv(netdev);
  6260. struct e1000_hw *hw = &adapter->hw;
  6261. u32 ctrl, rctl;
  6262. bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
  6263. if (enable) {
  6264. /* enable VLAN tag insert/strip */
  6265. ctrl = rd32(E1000_CTRL);
  6266. ctrl |= E1000_CTRL_VME;
  6267. wr32(E1000_CTRL, ctrl);
  6268. /* Disable CFI check */
  6269. rctl = rd32(E1000_RCTL);
  6270. rctl &= ~E1000_RCTL_CFIEN;
  6271. wr32(E1000_RCTL, rctl);
  6272. } else {
  6273. /* disable VLAN tag insert/strip */
  6274. ctrl = rd32(E1000_CTRL);
  6275. ctrl &= ~E1000_CTRL_VME;
  6276. wr32(E1000_CTRL, ctrl);
  6277. }
  6278. igb_set_vf_vlan_strip(adapter, adapter->vfs_allocated_count, enable);
  6279. }
  6280. static int igb_vlan_rx_add_vid(struct net_device *netdev,
  6281. __be16 proto, u16 vid)
  6282. {
  6283. struct igb_adapter *adapter = netdev_priv(netdev);
  6284. struct e1000_hw *hw = &adapter->hw;
  6285. int pf_id = adapter->vfs_allocated_count;
  6286. /* add the filter since PF can receive vlans w/o entry in vlvf */
  6287. if (!vid || !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
  6288. igb_vfta_set(hw, vid, pf_id, true, !!vid);
  6289. set_bit(vid, adapter->active_vlans);
  6290. return 0;
  6291. }
  6292. static int igb_vlan_rx_kill_vid(struct net_device *netdev,
  6293. __be16 proto, u16 vid)
  6294. {
  6295. struct igb_adapter *adapter = netdev_priv(netdev);
  6296. int pf_id = adapter->vfs_allocated_count;
  6297. struct e1000_hw *hw = &adapter->hw;
  6298. /* remove VID from filter table */
  6299. if (vid && !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
  6300. igb_vfta_set(hw, vid, pf_id, false, true);
  6301. clear_bit(vid, adapter->active_vlans);
  6302. return 0;
  6303. }
  6304. static void igb_restore_vlan(struct igb_adapter *adapter)
  6305. {
  6306. u16 vid = 1;
  6307. igb_vlan_mode(adapter->netdev, adapter->netdev->features);
  6308. igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
  6309. for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
  6310. igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
  6311. }
  6312. int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
  6313. {
  6314. struct pci_dev *pdev = adapter->pdev;
  6315. struct e1000_mac_info *mac = &adapter->hw.mac;
  6316. mac->autoneg = 0;
  6317. /* Make sure dplx is at most 1 bit and lsb of speed is not set
  6318. * for the switch() below to work
  6319. */
  6320. if ((spd & 1) || (dplx & ~1))
  6321. goto err_inval;
  6322. /* Fiber NIC's only allow 1000 gbps Full duplex
  6323. * and 100Mbps Full duplex for 100baseFx sfp
  6324. */
  6325. if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
  6326. switch (spd + dplx) {
  6327. case SPEED_10 + DUPLEX_HALF:
  6328. case SPEED_10 + DUPLEX_FULL:
  6329. case SPEED_100 + DUPLEX_HALF:
  6330. goto err_inval;
  6331. default:
  6332. break;
  6333. }
  6334. }
  6335. switch (spd + dplx) {
  6336. case SPEED_10 + DUPLEX_HALF:
  6337. mac->forced_speed_duplex = ADVERTISE_10_HALF;
  6338. break;
  6339. case SPEED_10 + DUPLEX_FULL:
  6340. mac->forced_speed_duplex = ADVERTISE_10_FULL;
  6341. break;
  6342. case SPEED_100 + DUPLEX_HALF:
  6343. mac->forced_speed_duplex = ADVERTISE_100_HALF;
  6344. break;
  6345. case SPEED_100 + DUPLEX_FULL:
  6346. mac->forced_speed_duplex = ADVERTISE_100_FULL;
  6347. break;
  6348. case SPEED_1000 + DUPLEX_FULL:
  6349. mac->autoneg = 1;
  6350. adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
  6351. break;
  6352. case SPEED_1000 + DUPLEX_HALF: /* not supported */
  6353. default:
  6354. goto err_inval;
  6355. }
  6356. /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
  6357. adapter->hw.phy.mdix = AUTO_ALL_MODES;
  6358. return 0;
  6359. err_inval:
  6360. dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
  6361. return -EINVAL;
  6362. }
  6363. static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
  6364. bool runtime)
  6365. {
  6366. struct net_device *netdev = pci_get_drvdata(pdev);
  6367. struct igb_adapter *adapter = netdev_priv(netdev);
  6368. struct e1000_hw *hw = &adapter->hw;
  6369. u32 ctrl, rctl, status;
  6370. u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
  6371. #ifdef CONFIG_PM
  6372. int retval = 0;
  6373. #endif
  6374. rtnl_lock();
  6375. netif_device_detach(netdev);
  6376. if (netif_running(netdev))
  6377. __igb_close(netdev, true);
  6378. igb_ptp_suspend(adapter);
  6379. igb_clear_interrupt_scheme(adapter);
  6380. rtnl_unlock();
  6381. #ifdef CONFIG_PM
  6382. retval = pci_save_state(pdev);
  6383. if (retval)
  6384. return retval;
  6385. #endif
  6386. status = rd32(E1000_STATUS);
  6387. if (status & E1000_STATUS_LU)
  6388. wufc &= ~E1000_WUFC_LNKC;
  6389. if (wufc) {
  6390. igb_setup_rctl(adapter);
  6391. igb_set_rx_mode(netdev);
  6392. /* turn on all-multi mode if wake on multicast is enabled */
  6393. if (wufc & E1000_WUFC_MC) {
  6394. rctl = rd32(E1000_RCTL);
  6395. rctl |= E1000_RCTL_MPE;
  6396. wr32(E1000_RCTL, rctl);
  6397. }
  6398. ctrl = rd32(E1000_CTRL);
  6399. /* advertise wake from D3Cold */
  6400. #define E1000_CTRL_ADVD3WUC 0x00100000
  6401. /* phy power management enable */
  6402. #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
  6403. ctrl |= E1000_CTRL_ADVD3WUC;
  6404. wr32(E1000_CTRL, ctrl);
  6405. /* Allow time for pending master requests to run */
  6406. igb_disable_pcie_master(hw);
  6407. wr32(E1000_WUC, E1000_WUC_PME_EN);
  6408. wr32(E1000_WUFC, wufc);
  6409. } else {
  6410. wr32(E1000_WUC, 0);
  6411. wr32(E1000_WUFC, 0);
  6412. }
  6413. *enable_wake = wufc || adapter->en_mng_pt;
  6414. if (!*enable_wake)
  6415. igb_power_down_link(adapter);
  6416. else
  6417. igb_power_up_link(adapter);
  6418. /* Release control of h/w to f/w. If f/w is AMT enabled, this
  6419. * would have already happened in close and is redundant.
  6420. */
  6421. igb_release_hw_control(adapter);
  6422. pci_disable_device(pdev);
  6423. return 0;
  6424. }
  6425. #ifdef CONFIG_PM
  6426. #ifdef CONFIG_PM_SLEEP
  6427. static int igb_suspend(struct device *dev)
  6428. {
  6429. int retval;
  6430. bool wake;
  6431. struct pci_dev *pdev = to_pci_dev(dev);
  6432. retval = __igb_shutdown(pdev, &wake, 0);
  6433. if (retval)
  6434. return retval;
  6435. if (wake) {
  6436. pci_prepare_to_sleep(pdev);
  6437. } else {
  6438. pci_wake_from_d3(pdev, false);
  6439. pci_set_power_state(pdev, PCI_D3hot);
  6440. }
  6441. return 0;
  6442. }
  6443. #endif /* CONFIG_PM_SLEEP */
  6444. static int igb_resume(struct device *dev)
  6445. {
  6446. struct pci_dev *pdev = to_pci_dev(dev);
  6447. struct net_device *netdev = pci_get_drvdata(pdev);
  6448. struct igb_adapter *adapter = netdev_priv(netdev);
  6449. struct e1000_hw *hw = &adapter->hw;
  6450. u32 err;
  6451. pci_set_power_state(pdev, PCI_D0);
  6452. pci_restore_state(pdev);
  6453. pci_save_state(pdev);
  6454. if (!pci_device_is_present(pdev))
  6455. return -ENODEV;
  6456. err = pci_enable_device_mem(pdev);
  6457. if (err) {
  6458. dev_err(&pdev->dev,
  6459. "igb: Cannot enable PCI device from suspend\n");
  6460. return err;
  6461. }
  6462. pci_set_master(pdev);
  6463. pci_enable_wake(pdev, PCI_D3hot, 0);
  6464. pci_enable_wake(pdev, PCI_D3cold, 0);
  6465. if (igb_init_interrupt_scheme(adapter, true)) {
  6466. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6467. return -ENOMEM;
  6468. }
  6469. igb_reset(adapter);
  6470. /* let the f/w know that the h/w is now under the control of the
  6471. * driver.
  6472. */
  6473. igb_get_hw_control(adapter);
  6474. wr32(E1000_WUS, ~0);
  6475. rtnl_lock();
  6476. if (!err && netif_running(netdev))
  6477. err = __igb_open(netdev, true);
  6478. if (!err)
  6479. netif_device_attach(netdev);
  6480. rtnl_unlock();
  6481. return err;
  6482. }
  6483. static int igb_runtime_idle(struct device *dev)
  6484. {
  6485. struct pci_dev *pdev = to_pci_dev(dev);
  6486. struct net_device *netdev = pci_get_drvdata(pdev);
  6487. struct igb_adapter *adapter = netdev_priv(netdev);
  6488. if (!igb_has_link(adapter))
  6489. pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
  6490. return -EBUSY;
  6491. }
  6492. static int igb_runtime_suspend(struct device *dev)
  6493. {
  6494. struct pci_dev *pdev = to_pci_dev(dev);
  6495. int retval;
  6496. bool wake;
  6497. retval = __igb_shutdown(pdev, &wake, 1);
  6498. if (retval)
  6499. return retval;
  6500. if (wake) {
  6501. pci_prepare_to_sleep(pdev);
  6502. } else {
  6503. pci_wake_from_d3(pdev, false);
  6504. pci_set_power_state(pdev, PCI_D3hot);
  6505. }
  6506. return 0;
  6507. }
  6508. static int igb_runtime_resume(struct device *dev)
  6509. {
  6510. return igb_resume(dev);
  6511. }
  6512. #endif /* CONFIG_PM */
  6513. static void igb_shutdown(struct pci_dev *pdev)
  6514. {
  6515. bool wake;
  6516. __igb_shutdown(pdev, &wake, 0);
  6517. if (system_state == SYSTEM_POWER_OFF) {
  6518. pci_wake_from_d3(pdev, wake);
  6519. pci_set_power_state(pdev, PCI_D3hot);
  6520. }
  6521. }
  6522. #ifdef CONFIG_PCI_IOV
  6523. static int igb_sriov_reinit(struct pci_dev *dev)
  6524. {
  6525. struct net_device *netdev = pci_get_drvdata(dev);
  6526. struct igb_adapter *adapter = netdev_priv(netdev);
  6527. struct pci_dev *pdev = adapter->pdev;
  6528. rtnl_lock();
  6529. if (netif_running(netdev))
  6530. igb_close(netdev);
  6531. else
  6532. igb_reset(adapter);
  6533. igb_clear_interrupt_scheme(adapter);
  6534. igb_init_queue_configuration(adapter);
  6535. if (igb_init_interrupt_scheme(adapter, true)) {
  6536. rtnl_unlock();
  6537. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  6538. return -ENOMEM;
  6539. }
  6540. if (netif_running(netdev))
  6541. igb_open(netdev);
  6542. rtnl_unlock();
  6543. return 0;
  6544. }
  6545. static int igb_pci_disable_sriov(struct pci_dev *dev)
  6546. {
  6547. int err = igb_disable_sriov(dev);
  6548. if (!err)
  6549. err = igb_sriov_reinit(dev);
  6550. return err;
  6551. }
  6552. static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
  6553. {
  6554. int err = igb_enable_sriov(dev, num_vfs);
  6555. if (err)
  6556. goto out;
  6557. err = igb_sriov_reinit(dev);
  6558. if (!err)
  6559. return num_vfs;
  6560. out:
  6561. return err;
  6562. }
  6563. #endif
  6564. static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
  6565. {
  6566. #ifdef CONFIG_PCI_IOV
  6567. if (num_vfs == 0)
  6568. return igb_pci_disable_sriov(dev);
  6569. else
  6570. return igb_pci_enable_sriov(dev, num_vfs);
  6571. #endif
  6572. return 0;
  6573. }
  6574. #ifdef CONFIG_NET_POLL_CONTROLLER
  6575. /* Polling 'interrupt' - used by things like netconsole to send skbs
  6576. * without having to re-enable interrupts. It's not called while
  6577. * the interrupt routine is executing.
  6578. */
  6579. static void igb_netpoll(struct net_device *netdev)
  6580. {
  6581. struct igb_adapter *adapter = netdev_priv(netdev);
  6582. struct e1000_hw *hw = &adapter->hw;
  6583. struct igb_q_vector *q_vector;
  6584. int i;
  6585. for (i = 0; i < adapter->num_q_vectors; i++) {
  6586. q_vector = adapter->q_vector[i];
  6587. if (adapter->flags & IGB_FLAG_HAS_MSIX)
  6588. wr32(E1000_EIMC, q_vector->eims_value);
  6589. else
  6590. igb_irq_disable(adapter);
  6591. napi_schedule(&q_vector->napi);
  6592. }
  6593. }
  6594. #endif /* CONFIG_NET_POLL_CONTROLLER */
  6595. /**
  6596. * igb_io_error_detected - called when PCI error is detected
  6597. * @pdev: Pointer to PCI device
  6598. * @state: The current pci connection state
  6599. *
  6600. * This function is called after a PCI bus error affecting
  6601. * this device has been detected.
  6602. **/
  6603. static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
  6604. pci_channel_state_t state)
  6605. {
  6606. struct net_device *netdev = pci_get_drvdata(pdev);
  6607. struct igb_adapter *adapter = netdev_priv(netdev);
  6608. netif_device_detach(netdev);
  6609. if (state == pci_channel_io_perm_failure)
  6610. return PCI_ERS_RESULT_DISCONNECT;
  6611. if (netif_running(netdev))
  6612. igb_down(adapter);
  6613. pci_disable_device(pdev);
  6614. /* Request a slot slot reset. */
  6615. return PCI_ERS_RESULT_NEED_RESET;
  6616. }
  6617. /**
  6618. * igb_io_slot_reset - called after the pci bus has been reset.
  6619. * @pdev: Pointer to PCI device
  6620. *
  6621. * Restart the card from scratch, as if from a cold-boot. Implementation
  6622. * resembles the first-half of the igb_resume routine.
  6623. **/
  6624. static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
  6625. {
  6626. struct net_device *netdev = pci_get_drvdata(pdev);
  6627. struct igb_adapter *adapter = netdev_priv(netdev);
  6628. struct e1000_hw *hw = &adapter->hw;
  6629. pci_ers_result_t result;
  6630. int err;
  6631. if (pci_enable_device_mem(pdev)) {
  6632. dev_err(&pdev->dev,
  6633. "Cannot re-enable PCI device after reset.\n");
  6634. result = PCI_ERS_RESULT_DISCONNECT;
  6635. } else {
  6636. pci_set_master(pdev);
  6637. pci_restore_state(pdev);
  6638. pci_save_state(pdev);
  6639. pci_enable_wake(pdev, PCI_D3hot, 0);
  6640. pci_enable_wake(pdev, PCI_D3cold, 0);
  6641. /* In case of PCI error, adapter lose its HW address
  6642. * so we should re-assign it here.
  6643. */
  6644. hw->hw_addr = adapter->io_addr;
  6645. igb_reset(adapter);
  6646. wr32(E1000_WUS, ~0);
  6647. result = PCI_ERS_RESULT_RECOVERED;
  6648. }
  6649. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  6650. if (err) {
  6651. dev_err(&pdev->dev,
  6652. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  6653. err);
  6654. /* non-fatal, continue */
  6655. }
  6656. return result;
  6657. }
  6658. /**
  6659. * igb_io_resume - called when traffic can start flowing again.
  6660. * @pdev: Pointer to PCI device
  6661. *
  6662. * This callback is called when the error recovery driver tells us that
  6663. * its OK to resume normal operation. Implementation resembles the
  6664. * second-half of the igb_resume routine.
  6665. */
  6666. static void igb_io_resume(struct pci_dev *pdev)
  6667. {
  6668. struct net_device *netdev = pci_get_drvdata(pdev);
  6669. struct igb_adapter *adapter = netdev_priv(netdev);
  6670. if (netif_running(netdev)) {
  6671. if (igb_up(adapter)) {
  6672. dev_err(&pdev->dev, "igb_up failed after reset\n");
  6673. return;
  6674. }
  6675. }
  6676. netif_device_attach(netdev);
  6677. /* let the f/w know that the h/w is now under the control of the
  6678. * driver.
  6679. */
  6680. igb_get_hw_control(adapter);
  6681. }
  6682. static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
  6683. u8 qsel)
  6684. {
  6685. struct e1000_hw *hw = &adapter->hw;
  6686. u32 rar_low, rar_high;
  6687. /* HW expects these to be in network order when they are plugged
  6688. * into the registers which are little endian. In order to guarantee
  6689. * that ordering we need to do an leXX_to_cpup here in order to be
  6690. * ready for the byteswap that occurs with writel
  6691. */
  6692. rar_low = le32_to_cpup((__le32 *)(addr));
  6693. rar_high = le16_to_cpup((__le16 *)(addr + 4));
  6694. /* Indicate to hardware the Address is Valid. */
  6695. rar_high |= E1000_RAH_AV;
  6696. if (hw->mac.type == e1000_82575)
  6697. rar_high |= E1000_RAH_POOL_1 * qsel;
  6698. else
  6699. rar_high |= E1000_RAH_POOL_1 << qsel;
  6700. wr32(E1000_RAL(index), rar_low);
  6701. wrfl();
  6702. wr32(E1000_RAH(index), rar_high);
  6703. wrfl();
  6704. }
  6705. static int igb_set_vf_mac(struct igb_adapter *adapter,
  6706. int vf, unsigned char *mac_addr)
  6707. {
  6708. struct e1000_hw *hw = &adapter->hw;
  6709. /* VF MAC addresses start at end of receive addresses and moves
  6710. * towards the first, as a result a collision should not be possible
  6711. */
  6712. int rar_entry = hw->mac.rar_entry_count - (vf + 1);
  6713. memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
  6714. igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
  6715. return 0;
  6716. }
  6717. static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
  6718. {
  6719. struct igb_adapter *adapter = netdev_priv(netdev);
  6720. if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
  6721. return -EINVAL;
  6722. adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
  6723. dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
  6724. dev_info(&adapter->pdev->dev,
  6725. "Reload the VF driver to make this change effective.");
  6726. if (test_bit(__IGB_DOWN, &adapter->state)) {
  6727. dev_warn(&adapter->pdev->dev,
  6728. "The VF MAC address has been set, but the PF device is not up.\n");
  6729. dev_warn(&adapter->pdev->dev,
  6730. "Bring the PF device up before attempting to use the VF device.\n");
  6731. }
  6732. return igb_set_vf_mac(adapter, vf, mac);
  6733. }
  6734. static int igb_link_mbps(int internal_link_speed)
  6735. {
  6736. switch (internal_link_speed) {
  6737. case SPEED_100:
  6738. return 100;
  6739. case SPEED_1000:
  6740. return 1000;
  6741. default:
  6742. return 0;
  6743. }
  6744. }
  6745. static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
  6746. int link_speed)
  6747. {
  6748. int rf_dec, rf_int;
  6749. u32 bcnrc_val;
  6750. if (tx_rate != 0) {
  6751. /* Calculate the rate factor values to set */
  6752. rf_int = link_speed / tx_rate;
  6753. rf_dec = (link_speed - (rf_int * tx_rate));
  6754. rf_dec = (rf_dec * BIT(E1000_RTTBCNRC_RF_INT_SHIFT)) /
  6755. tx_rate;
  6756. bcnrc_val = E1000_RTTBCNRC_RS_ENA;
  6757. bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
  6758. E1000_RTTBCNRC_RF_INT_MASK);
  6759. bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
  6760. } else {
  6761. bcnrc_val = 0;
  6762. }
  6763. wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
  6764. /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
  6765. * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
  6766. */
  6767. wr32(E1000_RTTBCNRM, 0x14);
  6768. wr32(E1000_RTTBCNRC, bcnrc_val);
  6769. }
  6770. static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
  6771. {
  6772. int actual_link_speed, i;
  6773. bool reset_rate = false;
  6774. /* VF TX rate limit was not set or not supported */
  6775. if ((adapter->vf_rate_link_speed == 0) ||
  6776. (adapter->hw.mac.type != e1000_82576))
  6777. return;
  6778. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6779. if (actual_link_speed != adapter->vf_rate_link_speed) {
  6780. reset_rate = true;
  6781. adapter->vf_rate_link_speed = 0;
  6782. dev_info(&adapter->pdev->dev,
  6783. "Link speed has been changed. VF Transmit rate is disabled\n");
  6784. }
  6785. for (i = 0; i < adapter->vfs_allocated_count; i++) {
  6786. if (reset_rate)
  6787. adapter->vf_data[i].tx_rate = 0;
  6788. igb_set_vf_rate_limit(&adapter->hw, i,
  6789. adapter->vf_data[i].tx_rate,
  6790. actual_link_speed);
  6791. }
  6792. }
  6793. static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
  6794. int min_tx_rate, int max_tx_rate)
  6795. {
  6796. struct igb_adapter *adapter = netdev_priv(netdev);
  6797. struct e1000_hw *hw = &adapter->hw;
  6798. int actual_link_speed;
  6799. if (hw->mac.type != e1000_82576)
  6800. return -EOPNOTSUPP;
  6801. if (min_tx_rate)
  6802. return -EINVAL;
  6803. actual_link_speed = igb_link_mbps(adapter->link_speed);
  6804. if ((vf >= adapter->vfs_allocated_count) ||
  6805. (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
  6806. (max_tx_rate < 0) ||
  6807. (max_tx_rate > actual_link_speed))
  6808. return -EINVAL;
  6809. adapter->vf_rate_link_speed = actual_link_speed;
  6810. adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
  6811. igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
  6812. return 0;
  6813. }
  6814. static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
  6815. bool setting)
  6816. {
  6817. struct igb_adapter *adapter = netdev_priv(netdev);
  6818. struct e1000_hw *hw = &adapter->hw;
  6819. u32 reg_val, reg_offset;
  6820. if (!adapter->vfs_allocated_count)
  6821. return -EOPNOTSUPP;
  6822. if (vf >= adapter->vfs_allocated_count)
  6823. return -EINVAL;
  6824. reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
  6825. reg_val = rd32(reg_offset);
  6826. if (setting)
  6827. reg_val |= (BIT(vf) |
  6828. BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
  6829. else
  6830. reg_val &= ~(BIT(vf) |
  6831. BIT(vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT));
  6832. wr32(reg_offset, reg_val);
  6833. adapter->vf_data[vf].spoofchk_enabled = setting;
  6834. return 0;
  6835. }
  6836. static int igb_ndo_get_vf_config(struct net_device *netdev,
  6837. int vf, struct ifla_vf_info *ivi)
  6838. {
  6839. struct igb_adapter *adapter = netdev_priv(netdev);
  6840. if (vf >= adapter->vfs_allocated_count)
  6841. return -EINVAL;
  6842. ivi->vf = vf;
  6843. memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
  6844. ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
  6845. ivi->min_tx_rate = 0;
  6846. ivi->vlan = adapter->vf_data[vf].pf_vlan;
  6847. ivi->qos = adapter->vf_data[vf].pf_qos;
  6848. ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
  6849. return 0;
  6850. }
  6851. static void igb_vmm_control(struct igb_adapter *adapter)
  6852. {
  6853. struct e1000_hw *hw = &adapter->hw;
  6854. u32 reg;
  6855. switch (hw->mac.type) {
  6856. case e1000_82575:
  6857. case e1000_i210:
  6858. case e1000_i211:
  6859. case e1000_i354:
  6860. default:
  6861. /* replication is not supported for 82575 */
  6862. return;
  6863. case e1000_82576:
  6864. /* notify HW that the MAC is adding vlan tags */
  6865. reg = rd32(E1000_DTXCTL);
  6866. reg |= E1000_DTXCTL_VLAN_ADDED;
  6867. wr32(E1000_DTXCTL, reg);
  6868. /* Fall through */
  6869. case e1000_82580:
  6870. /* enable replication vlan tag stripping */
  6871. reg = rd32(E1000_RPLOLR);
  6872. reg |= E1000_RPLOLR_STRVLAN;
  6873. wr32(E1000_RPLOLR, reg);
  6874. /* Fall through */
  6875. case e1000_i350:
  6876. /* none of the above registers are supported by i350 */
  6877. break;
  6878. }
  6879. if (adapter->vfs_allocated_count) {
  6880. igb_vmdq_set_loopback_pf(hw, true);
  6881. igb_vmdq_set_replication_pf(hw, true);
  6882. igb_vmdq_set_anti_spoofing_pf(hw, true,
  6883. adapter->vfs_allocated_count);
  6884. } else {
  6885. igb_vmdq_set_loopback_pf(hw, false);
  6886. igb_vmdq_set_replication_pf(hw, false);
  6887. }
  6888. }
  6889. static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
  6890. {
  6891. struct e1000_hw *hw = &adapter->hw;
  6892. u32 dmac_thr;
  6893. u16 hwm;
  6894. if (hw->mac.type > e1000_82580) {
  6895. if (adapter->flags & IGB_FLAG_DMAC) {
  6896. u32 reg;
  6897. /* force threshold to 0. */
  6898. wr32(E1000_DMCTXTH, 0);
  6899. /* DMA Coalescing high water mark needs to be greater
  6900. * than the Rx threshold. Set hwm to PBA - max frame
  6901. * size in 16B units, capping it at PBA - 6KB.
  6902. */
  6903. hwm = 64 * (pba - 6);
  6904. reg = rd32(E1000_FCRTC);
  6905. reg &= ~E1000_FCRTC_RTH_COAL_MASK;
  6906. reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
  6907. & E1000_FCRTC_RTH_COAL_MASK);
  6908. wr32(E1000_FCRTC, reg);
  6909. /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
  6910. * frame size, capping it at PBA - 10KB.
  6911. */
  6912. dmac_thr = pba - 10;
  6913. reg = rd32(E1000_DMACR);
  6914. reg &= ~E1000_DMACR_DMACTHR_MASK;
  6915. reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
  6916. & E1000_DMACR_DMACTHR_MASK);
  6917. /* transition to L0x or L1 if available..*/
  6918. reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
  6919. /* watchdog timer= +-1000 usec in 32usec intervals */
  6920. reg |= (1000 >> 5);
  6921. /* Disable BMC-to-OS Watchdog Enable */
  6922. if (hw->mac.type != e1000_i354)
  6923. reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
  6924. wr32(E1000_DMACR, reg);
  6925. /* no lower threshold to disable
  6926. * coalescing(smart fifb)-UTRESH=0
  6927. */
  6928. wr32(E1000_DMCRTRH, 0);
  6929. reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
  6930. wr32(E1000_DMCTLX, reg);
  6931. /* free space in tx packet buffer to wake from
  6932. * DMA coal
  6933. */
  6934. wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
  6935. (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
  6936. /* make low power state decision controlled
  6937. * by DMA coal
  6938. */
  6939. reg = rd32(E1000_PCIEMISC);
  6940. reg &= ~E1000_PCIEMISC_LX_DECISION;
  6941. wr32(E1000_PCIEMISC, reg);
  6942. } /* endif adapter->dmac is not disabled */
  6943. } else if (hw->mac.type == e1000_82580) {
  6944. u32 reg = rd32(E1000_PCIEMISC);
  6945. wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
  6946. wr32(E1000_DMACR, 0);
  6947. }
  6948. }
  6949. /**
  6950. * igb_read_i2c_byte - Reads 8 bit word over I2C
  6951. * @hw: pointer to hardware structure
  6952. * @byte_offset: byte offset to read
  6953. * @dev_addr: device address
  6954. * @data: value read
  6955. *
  6956. * Performs byte read operation over I2C interface at
  6957. * a specified device address.
  6958. **/
  6959. s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  6960. u8 dev_addr, u8 *data)
  6961. {
  6962. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  6963. struct i2c_client *this_client = adapter->i2c_client;
  6964. s32 status;
  6965. u16 swfw_mask = 0;
  6966. if (!this_client)
  6967. return E1000_ERR_I2C;
  6968. swfw_mask = E1000_SWFW_PHY0_SM;
  6969. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  6970. return E1000_ERR_SWFW_SYNC;
  6971. status = i2c_smbus_read_byte_data(this_client, byte_offset);
  6972. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  6973. if (status < 0)
  6974. return E1000_ERR_I2C;
  6975. else {
  6976. *data = status;
  6977. return 0;
  6978. }
  6979. }
  6980. /**
  6981. * igb_write_i2c_byte - Writes 8 bit word over I2C
  6982. * @hw: pointer to hardware structure
  6983. * @byte_offset: byte offset to write
  6984. * @dev_addr: device address
  6985. * @data: value to write
  6986. *
  6987. * Performs byte write operation over I2C interface at
  6988. * a specified device address.
  6989. **/
  6990. s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
  6991. u8 dev_addr, u8 data)
  6992. {
  6993. struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
  6994. struct i2c_client *this_client = adapter->i2c_client;
  6995. s32 status;
  6996. u16 swfw_mask = E1000_SWFW_PHY0_SM;
  6997. if (!this_client)
  6998. return E1000_ERR_I2C;
  6999. if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
  7000. return E1000_ERR_SWFW_SYNC;
  7001. status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
  7002. hw->mac.ops.release_swfw_sync(hw, swfw_mask);
  7003. if (status)
  7004. return E1000_ERR_I2C;
  7005. else
  7006. return 0;
  7007. }
  7008. int igb_reinit_queues(struct igb_adapter *adapter)
  7009. {
  7010. struct net_device *netdev = adapter->netdev;
  7011. struct pci_dev *pdev = adapter->pdev;
  7012. int err = 0;
  7013. if (netif_running(netdev))
  7014. igb_close(netdev);
  7015. igb_reset_interrupt_capability(adapter);
  7016. if (igb_init_interrupt_scheme(adapter, true)) {
  7017. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  7018. return -ENOMEM;
  7019. }
  7020. if (netif_running(netdev))
  7021. err = igb_open(netdev);
  7022. return err;
  7023. }
  7024. static void igb_nfc_filter_exit(struct igb_adapter *adapter)
  7025. {
  7026. struct igb_nfc_filter *rule;
  7027. spin_lock(&adapter->nfc_lock);
  7028. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
  7029. igb_erase_filter(adapter, rule);
  7030. spin_unlock(&adapter->nfc_lock);
  7031. }
  7032. static void igb_nfc_filter_restore(struct igb_adapter *adapter)
  7033. {
  7034. struct igb_nfc_filter *rule;
  7035. spin_lock(&adapter->nfc_lock);
  7036. hlist_for_each_entry(rule, &adapter->nfc_filter_list, nfc_node)
  7037. igb_add_filter(adapter, rule);
  7038. spin_unlock(&adapter->nfc_lock);
  7039. }
  7040. /* igb_main.c */