device.h 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/if_ether.h>
  35. #include <linux/pci.h>
  36. #include <linux/completion.h>
  37. #include <linux/radix-tree.h>
  38. #include <linux/cpu_rmap.h>
  39. #include <linux/crash_dump.h>
  40. #include <linux/atomic.h>
  41. #include <linux/clocksource.h>
  42. #define MAX_MSIX_P_PORT 17
  43. #define MAX_MSIX 64
  44. #define MSIX_LEGACY_SZ 4
  45. #define MIN_MSIX_P_PORT 5
  46. #define MLX4_NUM_UP 8
  47. #define MLX4_NUM_TC 8
  48. #define MLX4_MAX_100M_UNITS_VAL 255 /*
  49. * work around: can't set values
  50. * greater then this value when
  51. * using 100 Mbps units.
  52. */
  53. #define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
  54. #define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
  55. #define MLX4_RATELIMIT_DEFAULT 0x00ff
  56. #define MLX4_ROCE_MAX_GIDS 128
  57. #define MLX4_ROCE_PF_GIDS 16
  58. enum {
  59. MLX4_FLAG_MSI_X = 1 << 0,
  60. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  61. MLX4_FLAG_MASTER = 1 << 2,
  62. MLX4_FLAG_SLAVE = 1 << 3,
  63. MLX4_FLAG_SRIOV = 1 << 4,
  64. MLX4_FLAG_OLD_REG_MAC = 1 << 6,
  65. };
  66. enum {
  67. MLX4_PORT_CAP_IS_SM = 1 << 1,
  68. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  69. };
  70. enum {
  71. MLX4_MAX_PORTS = 2,
  72. MLX4_MAX_PORT_PKEYS = 128
  73. };
  74. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  75. * These qkeys must not be allowed for general use. This is a 64k range,
  76. * and to test for violation, we use the mask (protect against future chg).
  77. */
  78. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  79. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  80. enum {
  81. MLX4_BOARD_ID_LEN = 64
  82. };
  83. enum {
  84. MLX4_MAX_NUM_PF = 16,
  85. MLX4_MAX_NUM_VF = 126,
  86. MLX4_MAX_NUM_VF_P_PORT = 64,
  87. MLX4_MFUNC_MAX = 80,
  88. MLX4_MAX_EQ_NUM = 1024,
  89. MLX4_MFUNC_EQ_NUM = 4,
  90. MLX4_MFUNC_MAX_EQES = 8,
  91. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  92. };
  93. /* Driver supports 3 diffrent device methods to manage traffic steering:
  94. * -device managed - High level API for ib and eth flow steering. FW is
  95. * managing flow steering tables.
  96. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  97. * - A0 steering mode - Limited low level API for eth. In case of IB,
  98. * B0 mode is in use.
  99. */
  100. enum {
  101. MLX4_STEERING_MODE_A0,
  102. MLX4_STEERING_MODE_B0,
  103. MLX4_STEERING_MODE_DEVICE_MANAGED
  104. };
  105. enum {
  106. MLX4_STEERING_DMFS_A0_DEFAULT,
  107. MLX4_STEERING_DMFS_A0_DYNAMIC,
  108. MLX4_STEERING_DMFS_A0_STATIC,
  109. MLX4_STEERING_DMFS_A0_DISABLE,
  110. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
  111. };
  112. static inline const char *mlx4_steering_mode_str(int steering_mode)
  113. {
  114. switch (steering_mode) {
  115. case MLX4_STEERING_MODE_A0:
  116. return "A0 steering";
  117. case MLX4_STEERING_MODE_B0:
  118. return "B0 steering";
  119. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  120. return "Device managed flow steering";
  121. default:
  122. return "Unrecognize steering mode";
  123. }
  124. }
  125. enum {
  126. MLX4_TUNNEL_OFFLOAD_MODE_NONE,
  127. MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
  128. };
  129. enum {
  130. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  131. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  132. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  133. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  134. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  135. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  136. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  137. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  138. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  139. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  140. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  141. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  142. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  143. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  144. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  145. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  146. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  147. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  148. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  149. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  150. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  151. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  152. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  153. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  154. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  155. MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
  156. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  157. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  158. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  159. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  160. };
  161. enum {
  162. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  163. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  164. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  165. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
  166. MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
  167. MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
  168. MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
  169. MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
  170. MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
  171. MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
  172. MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
  173. MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
  174. MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
  175. MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
  176. MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
  177. MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
  178. MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
  179. MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
  180. MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
  181. MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19
  182. };
  183. enum {
  184. MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
  185. MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
  186. };
  187. /* bit enums for an 8-bit flags field indicating special use
  188. * QPs which require special handling in qp_reserve_range.
  189. * Currently, this only includes QPs used by the ETH interface,
  190. * where we expect to use blueflame. These QPs must not have
  191. * bits 6 and 7 set in their qp number.
  192. *
  193. * This enum may use only bits 0..7.
  194. */
  195. enum {
  196. MLX4_RESERVE_A0_QP = 1 << 6,
  197. MLX4_RESERVE_ETH_BF_QP = 1 << 7,
  198. };
  199. enum {
  200. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  201. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
  202. MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
  203. MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
  204. };
  205. enum {
  206. MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
  207. };
  208. enum {
  209. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
  210. MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
  211. MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
  212. };
  213. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  214. enum {
  215. MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
  216. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  217. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  218. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  219. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  220. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  221. MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
  222. };
  223. enum mlx4_event {
  224. MLX4_EVENT_TYPE_COMP = 0x00,
  225. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  226. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  227. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  228. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  229. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  230. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  231. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  232. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  233. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  234. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  235. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  236. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  237. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  238. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  239. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  240. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  241. MLX4_EVENT_TYPE_CMD = 0x0a,
  242. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  243. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  244. MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
  245. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  246. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  247. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  248. MLX4_EVENT_TYPE_NONE = 0xff,
  249. };
  250. enum {
  251. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  252. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  253. };
  254. enum {
  255. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  256. };
  257. enum slave_port_state {
  258. SLAVE_PORT_DOWN = 0,
  259. SLAVE_PENDING_UP,
  260. SLAVE_PORT_UP,
  261. };
  262. enum slave_port_gen_event {
  263. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  264. SLAVE_PORT_GEN_EVENT_UP,
  265. SLAVE_PORT_GEN_EVENT_NONE,
  266. };
  267. enum slave_port_state_event {
  268. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  269. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  270. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  271. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  272. };
  273. enum {
  274. MLX4_PERM_LOCAL_READ = 1 << 10,
  275. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  276. MLX4_PERM_REMOTE_READ = 1 << 12,
  277. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  278. MLX4_PERM_ATOMIC = 1 << 14,
  279. MLX4_PERM_BIND_MW = 1 << 15,
  280. MLX4_PERM_MASK = 0xFC00
  281. };
  282. enum {
  283. MLX4_OPCODE_NOP = 0x00,
  284. MLX4_OPCODE_SEND_INVAL = 0x01,
  285. MLX4_OPCODE_RDMA_WRITE = 0x08,
  286. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  287. MLX4_OPCODE_SEND = 0x0a,
  288. MLX4_OPCODE_SEND_IMM = 0x0b,
  289. MLX4_OPCODE_LSO = 0x0e,
  290. MLX4_OPCODE_RDMA_READ = 0x10,
  291. MLX4_OPCODE_ATOMIC_CS = 0x11,
  292. MLX4_OPCODE_ATOMIC_FA = 0x12,
  293. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  294. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  295. MLX4_OPCODE_BIND_MW = 0x18,
  296. MLX4_OPCODE_FMR = 0x19,
  297. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  298. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  299. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  300. MLX4_RECV_OPCODE_SEND = 0x01,
  301. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  302. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  303. MLX4_CQE_OPCODE_ERROR = 0x1e,
  304. MLX4_CQE_OPCODE_RESIZE = 0x16,
  305. };
  306. enum {
  307. MLX4_STAT_RATE_OFFSET = 5
  308. };
  309. enum mlx4_protocol {
  310. MLX4_PROT_IB_IPV6 = 0,
  311. MLX4_PROT_ETH,
  312. MLX4_PROT_IB_IPV4,
  313. MLX4_PROT_FCOE
  314. };
  315. enum {
  316. MLX4_MTT_FLAG_PRESENT = 1
  317. };
  318. enum mlx4_qp_region {
  319. MLX4_QP_REGION_FW = 0,
  320. MLX4_QP_REGION_RSS_RAW_ETH,
  321. MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
  322. MLX4_QP_REGION_ETH_ADDR,
  323. MLX4_QP_REGION_FC_ADDR,
  324. MLX4_QP_REGION_FC_EXCH,
  325. MLX4_NUM_QP_REGION
  326. };
  327. enum mlx4_port_type {
  328. MLX4_PORT_TYPE_NONE = 0,
  329. MLX4_PORT_TYPE_IB = 1,
  330. MLX4_PORT_TYPE_ETH = 2,
  331. MLX4_PORT_TYPE_AUTO = 3
  332. };
  333. enum mlx4_special_vlan_idx {
  334. MLX4_NO_VLAN_IDX = 0,
  335. MLX4_VLAN_MISS_IDX,
  336. MLX4_VLAN_REGULAR
  337. };
  338. enum mlx4_steer_type {
  339. MLX4_MC_STEER = 0,
  340. MLX4_UC_STEER,
  341. MLX4_NUM_STEERS
  342. };
  343. enum {
  344. MLX4_NUM_FEXCH = 64 * 1024,
  345. };
  346. enum {
  347. MLX4_MAX_FAST_REG_PAGES = 511,
  348. };
  349. enum {
  350. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  351. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  352. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  353. };
  354. /* Port mgmt change event handling */
  355. enum {
  356. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  357. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  358. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  359. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  360. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  361. };
  362. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  363. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  364. enum mlx4_module_id {
  365. MLX4_MODULE_ID_SFP = 0x3,
  366. MLX4_MODULE_ID_QSFP = 0xC,
  367. MLX4_MODULE_ID_QSFP_PLUS = 0xD,
  368. MLX4_MODULE_ID_QSFP28 = 0x11,
  369. };
  370. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  371. {
  372. return (major << 32) | (minor << 16) | subminor;
  373. }
  374. struct mlx4_phys_caps {
  375. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  376. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  377. u32 num_phys_eqs;
  378. u32 base_sqpn;
  379. u32 base_proxy_sqpn;
  380. u32 base_tunnel_sqpn;
  381. };
  382. struct mlx4_caps {
  383. u64 fw_ver;
  384. u32 function;
  385. int num_ports;
  386. int vl_cap[MLX4_MAX_PORTS + 1];
  387. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  388. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  389. u64 def_mac[MLX4_MAX_PORTS + 1];
  390. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  391. int gid_table_len[MLX4_MAX_PORTS + 1];
  392. int pkey_table_len[MLX4_MAX_PORTS + 1];
  393. int trans_type[MLX4_MAX_PORTS + 1];
  394. int vendor_oui[MLX4_MAX_PORTS + 1];
  395. int wavelength[MLX4_MAX_PORTS + 1];
  396. u64 trans_code[MLX4_MAX_PORTS + 1];
  397. int local_ca_ack_delay;
  398. int num_uars;
  399. u32 uar_page_size;
  400. int bf_reg_size;
  401. int bf_regs_per_page;
  402. int max_sq_sg;
  403. int max_rq_sg;
  404. int num_qps;
  405. int max_wqes;
  406. int max_sq_desc_sz;
  407. int max_rq_desc_sz;
  408. int max_qp_init_rdma;
  409. int max_qp_dest_rdma;
  410. u32 *qp0_qkey;
  411. u32 *qp0_proxy;
  412. u32 *qp1_proxy;
  413. u32 *qp0_tunnel;
  414. u32 *qp1_tunnel;
  415. int num_srqs;
  416. int max_srq_wqes;
  417. int max_srq_sge;
  418. int reserved_srqs;
  419. int num_cqs;
  420. int max_cqes;
  421. int reserved_cqs;
  422. int num_sys_eqs;
  423. int num_eqs;
  424. int reserved_eqs;
  425. int num_comp_vectors;
  426. int comp_pool;
  427. int num_mpts;
  428. int max_fmr_maps;
  429. int num_mtts;
  430. int fmr_reserved_mtts;
  431. int reserved_mtts;
  432. int reserved_mrws;
  433. int reserved_uars;
  434. int num_mgms;
  435. int num_amgms;
  436. int reserved_mcgs;
  437. int num_qp_per_mgm;
  438. int steering_mode;
  439. int dmfs_high_steer_mode;
  440. int fs_log_max_ucast_qp_range_size;
  441. int num_pds;
  442. int reserved_pds;
  443. int max_xrcds;
  444. int reserved_xrcds;
  445. int mtt_entry_sz;
  446. u32 max_msg_sz;
  447. u32 page_size_cap;
  448. u64 flags;
  449. u64 flags2;
  450. u32 bmme_flags;
  451. u32 reserved_lkey;
  452. u16 stat_rate_support;
  453. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  454. int max_gso_sz;
  455. int max_rss_tbl_sz;
  456. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  457. int reserved_qps;
  458. int reserved_qps_base[MLX4_NUM_QP_REGION];
  459. int log_num_macs;
  460. int log_num_vlans;
  461. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  462. u8 supported_type[MLX4_MAX_PORTS + 1];
  463. u8 suggested_type[MLX4_MAX_PORTS + 1];
  464. u8 default_sense[MLX4_MAX_PORTS + 1];
  465. u32 port_mask[MLX4_MAX_PORTS + 1];
  466. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  467. u32 max_counters;
  468. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  469. u16 sqp_demux;
  470. u32 eqe_size;
  471. u32 cqe_size;
  472. u8 eqe_factor;
  473. u32 userspace_caps; /* userspace must be aware of these */
  474. u32 function_caps; /* VFs must be aware of these */
  475. u16 hca_core_clock;
  476. u64 phys_port_id[MLX4_MAX_PORTS + 1];
  477. int tunnel_offload_mode;
  478. u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
  479. u8 alloc_res_qp_mask;
  480. u32 dmfs_high_rate_qpn_base;
  481. u32 dmfs_high_rate_qpn_range;
  482. };
  483. struct mlx4_buf_list {
  484. void *buf;
  485. dma_addr_t map;
  486. };
  487. struct mlx4_buf {
  488. struct mlx4_buf_list direct;
  489. struct mlx4_buf_list *page_list;
  490. int nbufs;
  491. int npages;
  492. int page_shift;
  493. };
  494. struct mlx4_mtt {
  495. u32 offset;
  496. int order;
  497. int page_shift;
  498. };
  499. enum {
  500. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  501. };
  502. struct mlx4_db_pgdir {
  503. struct list_head list;
  504. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  505. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  506. unsigned long *bits[2];
  507. __be32 *db_page;
  508. dma_addr_t db_dma;
  509. };
  510. struct mlx4_ib_user_db_page;
  511. struct mlx4_db {
  512. __be32 *db;
  513. union {
  514. struct mlx4_db_pgdir *pgdir;
  515. struct mlx4_ib_user_db_page *user_page;
  516. } u;
  517. dma_addr_t dma;
  518. int index;
  519. int order;
  520. };
  521. struct mlx4_hwq_resources {
  522. struct mlx4_db db;
  523. struct mlx4_mtt mtt;
  524. struct mlx4_buf buf;
  525. };
  526. struct mlx4_mr {
  527. struct mlx4_mtt mtt;
  528. u64 iova;
  529. u64 size;
  530. u32 key;
  531. u32 pd;
  532. u32 access;
  533. int enabled;
  534. };
  535. enum mlx4_mw_type {
  536. MLX4_MW_TYPE_1 = 1,
  537. MLX4_MW_TYPE_2 = 2,
  538. };
  539. struct mlx4_mw {
  540. u32 key;
  541. u32 pd;
  542. enum mlx4_mw_type type;
  543. int enabled;
  544. };
  545. struct mlx4_fmr {
  546. struct mlx4_mr mr;
  547. struct mlx4_mpt_entry *mpt;
  548. __be64 *mtts;
  549. dma_addr_t dma_handle;
  550. int max_pages;
  551. int max_maps;
  552. int maps;
  553. u8 page_shift;
  554. };
  555. struct mlx4_uar {
  556. unsigned long pfn;
  557. int index;
  558. struct list_head bf_list;
  559. unsigned free_bf_bmap;
  560. void __iomem *map;
  561. void __iomem *bf_map;
  562. };
  563. struct mlx4_bf {
  564. unsigned int offset;
  565. int buf_size;
  566. struct mlx4_uar *uar;
  567. void __iomem *reg;
  568. };
  569. struct mlx4_cq {
  570. void (*comp) (struct mlx4_cq *);
  571. void (*event) (struct mlx4_cq *, enum mlx4_event);
  572. struct mlx4_uar *uar;
  573. u32 cons_index;
  574. u16 irq;
  575. __be32 *set_ci_db;
  576. __be32 *arm_db;
  577. int arm_sn;
  578. int cqn;
  579. unsigned vector;
  580. atomic_t refcount;
  581. struct completion free;
  582. struct {
  583. struct list_head list;
  584. void (*comp)(struct mlx4_cq *);
  585. void *priv;
  586. } tasklet_ctx;
  587. };
  588. struct mlx4_qp {
  589. void (*event) (struct mlx4_qp *, enum mlx4_event);
  590. int qpn;
  591. atomic_t refcount;
  592. struct completion free;
  593. };
  594. struct mlx4_srq {
  595. void (*event) (struct mlx4_srq *, enum mlx4_event);
  596. int srqn;
  597. int max;
  598. int max_gs;
  599. int wqe_shift;
  600. atomic_t refcount;
  601. struct completion free;
  602. };
  603. struct mlx4_av {
  604. __be32 port_pd;
  605. u8 reserved1;
  606. u8 g_slid;
  607. __be16 dlid;
  608. u8 reserved2;
  609. u8 gid_index;
  610. u8 stat_rate;
  611. u8 hop_limit;
  612. __be32 sl_tclass_flowlabel;
  613. u8 dgid[16];
  614. };
  615. struct mlx4_eth_av {
  616. __be32 port_pd;
  617. u8 reserved1;
  618. u8 smac_idx;
  619. u16 reserved2;
  620. u8 reserved3;
  621. u8 gid_index;
  622. u8 stat_rate;
  623. u8 hop_limit;
  624. __be32 sl_tclass_flowlabel;
  625. u8 dgid[16];
  626. u8 s_mac[6];
  627. u8 reserved4[2];
  628. __be16 vlan;
  629. u8 mac[ETH_ALEN];
  630. };
  631. union mlx4_ext_av {
  632. struct mlx4_av ib;
  633. struct mlx4_eth_av eth;
  634. };
  635. struct mlx4_counter {
  636. u8 reserved1[3];
  637. u8 counter_mode;
  638. __be32 num_ifc;
  639. u32 reserved2[2];
  640. __be64 rx_frames;
  641. __be64 rx_bytes;
  642. __be64 tx_frames;
  643. __be64 tx_bytes;
  644. };
  645. struct mlx4_quotas {
  646. int qp;
  647. int cq;
  648. int srq;
  649. int mpt;
  650. int mtt;
  651. int counter;
  652. int xrcd;
  653. };
  654. struct mlx4_vf_dev {
  655. u8 min_port;
  656. u8 n_ports;
  657. };
  658. struct mlx4_dev {
  659. struct pci_dev *pdev;
  660. unsigned long flags;
  661. unsigned long num_slaves;
  662. struct mlx4_caps caps;
  663. struct mlx4_phys_caps phys_caps;
  664. struct mlx4_quotas quotas;
  665. struct radix_tree_root qp_table_tree;
  666. u8 rev_id;
  667. char board_id[MLX4_BOARD_ID_LEN];
  668. int num_vfs;
  669. int numa_node;
  670. int oper_log_mgm_entry_size;
  671. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  672. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  673. struct mlx4_vf_dev *dev_vfs;
  674. int nvfs[MLX4_MAX_PORTS + 1];
  675. };
  676. struct mlx4_eqe {
  677. u8 reserved1;
  678. u8 type;
  679. u8 reserved2;
  680. u8 subtype;
  681. union {
  682. u32 raw[6];
  683. struct {
  684. __be32 cqn;
  685. } __packed comp;
  686. struct {
  687. u16 reserved1;
  688. __be16 token;
  689. u32 reserved2;
  690. u8 reserved3[3];
  691. u8 status;
  692. __be64 out_param;
  693. } __packed cmd;
  694. struct {
  695. __be32 qpn;
  696. } __packed qp;
  697. struct {
  698. __be32 srqn;
  699. } __packed srq;
  700. struct {
  701. __be32 cqn;
  702. u32 reserved1;
  703. u8 reserved2[3];
  704. u8 syndrome;
  705. } __packed cq_err;
  706. struct {
  707. u32 reserved1[2];
  708. __be32 port;
  709. } __packed port_change;
  710. struct {
  711. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  712. u32 reserved;
  713. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  714. } __packed comm_channel_arm;
  715. struct {
  716. u8 port;
  717. u8 reserved[3];
  718. __be64 mac;
  719. } __packed mac_update;
  720. struct {
  721. __be32 slave_id;
  722. } __packed flr_event;
  723. struct {
  724. __be16 current_temperature;
  725. __be16 warning_threshold;
  726. } __packed warming;
  727. struct {
  728. u8 reserved[3];
  729. u8 port;
  730. union {
  731. struct {
  732. __be16 mstr_sm_lid;
  733. __be16 port_lid;
  734. __be32 changed_attr;
  735. u8 reserved[3];
  736. u8 mstr_sm_sl;
  737. __be64 gid_prefix;
  738. } __packed port_info;
  739. struct {
  740. __be32 block_ptr;
  741. __be32 tbl_entries_mask;
  742. } __packed tbl_change_info;
  743. } params;
  744. } __packed port_mgmt_change;
  745. } event;
  746. u8 slave_id;
  747. u8 reserved3[2];
  748. u8 owner;
  749. } __packed;
  750. struct mlx4_init_port_param {
  751. int set_guid0;
  752. int set_node_guid;
  753. int set_si_guid;
  754. u16 mtu;
  755. int port_width_cap;
  756. u16 vl_cap;
  757. u16 max_gid;
  758. u16 max_pkey;
  759. u64 guid0;
  760. u64 node_guid;
  761. u64 si_guid;
  762. };
  763. #define MAD_IFC_DATA_SZ 192
  764. /* MAD IFC Mailbox */
  765. struct mlx4_mad_ifc {
  766. u8 base_version;
  767. u8 mgmt_class;
  768. u8 class_version;
  769. u8 method;
  770. __be16 status;
  771. __be16 class_specific;
  772. __be64 tid;
  773. __be16 attr_id;
  774. __be16 resv;
  775. __be32 attr_mod;
  776. __be64 mkey;
  777. __be16 dr_slid;
  778. __be16 dr_dlid;
  779. u8 reserved[28];
  780. u8 data[MAD_IFC_DATA_SZ];
  781. } __packed;
  782. #define mlx4_foreach_port(port, dev, type) \
  783. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  784. if ((type) == (dev)->caps.port_mask[(port)])
  785. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  786. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  787. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  788. #define mlx4_foreach_ib_transport_port(port, dev) \
  789. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  790. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  791. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  792. #define MLX4_INVALID_SLAVE_ID 0xFF
  793. void handle_port_mgmt_change_event(struct work_struct *work);
  794. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  795. {
  796. return dev->caps.function;
  797. }
  798. static inline int mlx4_is_master(struct mlx4_dev *dev)
  799. {
  800. return dev->flags & MLX4_FLAG_MASTER;
  801. }
  802. static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
  803. {
  804. return dev->phys_caps.base_sqpn + 8 +
  805. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
  806. }
  807. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  808. {
  809. return (qpn < dev->phys_caps.base_sqpn + 8 +
  810. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
  811. qpn >= dev->phys_caps.base_sqpn) ||
  812. (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
  813. }
  814. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  815. {
  816. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  817. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  818. return 1;
  819. return 0;
  820. }
  821. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  822. {
  823. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  824. }
  825. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  826. {
  827. return dev->flags & MLX4_FLAG_SLAVE;
  828. }
  829. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  830. struct mlx4_buf *buf, gfp_t gfp);
  831. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  832. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  833. {
  834. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  835. return buf->direct.buf + offset;
  836. else
  837. return buf->page_list[offset >> PAGE_SHIFT].buf +
  838. (offset & (PAGE_SIZE - 1));
  839. }
  840. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  841. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  842. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  843. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  844. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  845. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  846. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
  847. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  848. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  849. struct mlx4_mtt *mtt);
  850. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  851. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  852. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  853. int npages, int page_shift, struct mlx4_mr *mr);
  854. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  855. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  856. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  857. struct mlx4_mw *mw);
  858. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
  859. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
  860. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  861. int start_index, int npages, u64 *page_list);
  862. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  863. struct mlx4_buf *buf, gfp_t gfp);
  864. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
  865. gfp_t gfp);
  866. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  867. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  868. int size, int max_direct);
  869. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  870. int size);
  871. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  872. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  873. unsigned vector, int collapsed, int timestamp_en);
  874. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  875. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
  876. int *base, u8 flags);
  877. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  878. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
  879. gfp_t gfp);
  880. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  881. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  882. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  883. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  884. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  885. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  886. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  887. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  888. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  889. int block_mcast_loopback, enum mlx4_protocol prot);
  890. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  891. enum mlx4_protocol prot);
  892. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  893. u8 port, int block_mcast_loopback,
  894. enum mlx4_protocol protocol, u64 *reg_id);
  895. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  896. enum mlx4_protocol protocol, u64 reg_id);
  897. enum {
  898. MLX4_DOMAIN_UVERBS = 0x1000,
  899. MLX4_DOMAIN_ETHTOOL = 0x2000,
  900. MLX4_DOMAIN_RFS = 0x3000,
  901. MLX4_DOMAIN_NIC = 0x5000,
  902. };
  903. enum mlx4_net_trans_rule_id {
  904. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  905. MLX4_NET_TRANS_RULE_ID_IB,
  906. MLX4_NET_TRANS_RULE_ID_IPV6,
  907. MLX4_NET_TRANS_RULE_ID_IPV4,
  908. MLX4_NET_TRANS_RULE_ID_TCP,
  909. MLX4_NET_TRANS_RULE_ID_UDP,
  910. MLX4_NET_TRANS_RULE_ID_VXLAN,
  911. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  912. };
  913. extern const u16 __sw_id_hw[];
  914. static inline int map_hw_to_sw_id(u16 header_id)
  915. {
  916. int i;
  917. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  918. if (header_id == __sw_id_hw[i])
  919. return i;
  920. }
  921. return -EINVAL;
  922. }
  923. enum mlx4_net_trans_promisc_mode {
  924. MLX4_FS_REGULAR = 1,
  925. MLX4_FS_ALL_DEFAULT,
  926. MLX4_FS_MC_DEFAULT,
  927. MLX4_FS_UC_SNIFFER,
  928. MLX4_FS_MC_SNIFFER,
  929. MLX4_FS_MODE_NUM, /* should be last */
  930. };
  931. struct mlx4_spec_eth {
  932. u8 dst_mac[ETH_ALEN];
  933. u8 dst_mac_msk[ETH_ALEN];
  934. u8 src_mac[ETH_ALEN];
  935. u8 src_mac_msk[ETH_ALEN];
  936. u8 ether_type_enable;
  937. __be16 ether_type;
  938. __be16 vlan_id_msk;
  939. __be16 vlan_id;
  940. };
  941. struct mlx4_spec_tcp_udp {
  942. __be16 dst_port;
  943. __be16 dst_port_msk;
  944. __be16 src_port;
  945. __be16 src_port_msk;
  946. };
  947. struct mlx4_spec_ipv4 {
  948. __be32 dst_ip;
  949. __be32 dst_ip_msk;
  950. __be32 src_ip;
  951. __be32 src_ip_msk;
  952. };
  953. struct mlx4_spec_ib {
  954. __be32 l3_qpn;
  955. __be32 qpn_msk;
  956. u8 dst_gid[16];
  957. u8 dst_gid_msk[16];
  958. };
  959. struct mlx4_spec_vxlan {
  960. __be32 vni;
  961. __be32 vni_mask;
  962. };
  963. struct mlx4_spec_list {
  964. struct list_head list;
  965. enum mlx4_net_trans_rule_id id;
  966. union {
  967. struct mlx4_spec_eth eth;
  968. struct mlx4_spec_ib ib;
  969. struct mlx4_spec_ipv4 ipv4;
  970. struct mlx4_spec_tcp_udp tcp_udp;
  971. struct mlx4_spec_vxlan vxlan;
  972. };
  973. };
  974. enum mlx4_net_trans_hw_rule_queue {
  975. MLX4_NET_TRANS_Q_FIFO,
  976. MLX4_NET_TRANS_Q_LIFO,
  977. };
  978. struct mlx4_net_trans_rule {
  979. struct list_head list;
  980. enum mlx4_net_trans_hw_rule_queue queue_mode;
  981. bool exclusive;
  982. bool allow_loopback;
  983. enum mlx4_net_trans_promisc_mode promisc_mode;
  984. u8 port;
  985. u16 priority;
  986. u32 qpn;
  987. };
  988. struct mlx4_net_trans_rule_hw_ctrl {
  989. __be16 prio;
  990. u8 type;
  991. u8 flags;
  992. u8 rsvd1;
  993. u8 funcid;
  994. u8 vep;
  995. u8 port;
  996. __be32 qpn;
  997. __be32 rsvd2;
  998. };
  999. struct mlx4_net_trans_rule_hw_ib {
  1000. u8 size;
  1001. u8 rsvd1;
  1002. __be16 id;
  1003. u32 rsvd2;
  1004. __be32 l3_qpn;
  1005. __be32 qpn_mask;
  1006. u8 dst_gid[16];
  1007. u8 dst_gid_msk[16];
  1008. } __packed;
  1009. struct mlx4_net_trans_rule_hw_eth {
  1010. u8 size;
  1011. u8 rsvd;
  1012. __be16 id;
  1013. u8 rsvd1[6];
  1014. u8 dst_mac[6];
  1015. u16 rsvd2;
  1016. u8 dst_mac_msk[6];
  1017. u16 rsvd3;
  1018. u8 src_mac[6];
  1019. u16 rsvd4;
  1020. u8 src_mac_msk[6];
  1021. u8 rsvd5;
  1022. u8 ether_type_enable;
  1023. __be16 ether_type;
  1024. __be16 vlan_tag_msk;
  1025. __be16 vlan_tag;
  1026. } __packed;
  1027. struct mlx4_net_trans_rule_hw_tcp_udp {
  1028. u8 size;
  1029. u8 rsvd;
  1030. __be16 id;
  1031. __be16 rsvd1[3];
  1032. __be16 dst_port;
  1033. __be16 rsvd2;
  1034. __be16 dst_port_msk;
  1035. __be16 rsvd3;
  1036. __be16 src_port;
  1037. __be16 rsvd4;
  1038. __be16 src_port_msk;
  1039. } __packed;
  1040. struct mlx4_net_trans_rule_hw_ipv4 {
  1041. u8 size;
  1042. u8 rsvd;
  1043. __be16 id;
  1044. __be32 rsvd1;
  1045. __be32 dst_ip;
  1046. __be32 dst_ip_msk;
  1047. __be32 src_ip;
  1048. __be32 src_ip_msk;
  1049. } __packed;
  1050. struct mlx4_net_trans_rule_hw_vxlan {
  1051. u8 size;
  1052. u8 rsvd;
  1053. __be16 id;
  1054. __be32 rsvd1;
  1055. __be32 vni;
  1056. __be32 vni_mask;
  1057. } __packed;
  1058. struct _rule_hw {
  1059. union {
  1060. struct {
  1061. u8 size;
  1062. u8 rsvd;
  1063. __be16 id;
  1064. };
  1065. struct mlx4_net_trans_rule_hw_eth eth;
  1066. struct mlx4_net_trans_rule_hw_ib ib;
  1067. struct mlx4_net_trans_rule_hw_ipv4 ipv4;
  1068. struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
  1069. struct mlx4_net_trans_rule_hw_vxlan vxlan;
  1070. };
  1071. };
  1072. enum {
  1073. VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
  1074. VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
  1075. VXLAN_STEER_BY_VSID_VNI = 1 << 2,
  1076. VXLAN_STEER_BY_INNER_MAC = 1 << 3,
  1077. VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
  1078. };
  1079. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  1080. enum mlx4_net_trans_promisc_mode mode);
  1081. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  1082. enum mlx4_net_trans_promisc_mode mode);
  1083. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  1084. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  1085. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  1086. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  1087. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  1088. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  1089. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  1090. int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
  1091. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  1092. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  1093. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  1094. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  1095. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  1096. u8 promisc);
  1097. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  1098. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  1099. u8 *pg, u16 *ratelimit);
  1100. int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
  1101. int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
  1102. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  1103. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  1104. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
  1105. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  1106. int npages, u64 iova, u32 *lkey, u32 *rkey);
  1107. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  1108. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  1109. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  1110. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  1111. u32 *lkey, u32 *rkey);
  1112. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  1113. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  1114. int mlx4_test_interrupts(struct mlx4_dev *dev);
  1115. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1116. int *vector);
  1117. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  1118. int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
  1119. int mlx4_get_phys_port_id(struct mlx4_dev *dev);
  1120. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  1121. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  1122. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  1123. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  1124. int mlx4_flow_attach(struct mlx4_dev *dev,
  1125. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  1126. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  1127. int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
  1128. enum mlx4_net_trans_promisc_mode flow_type);
  1129. int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
  1130. enum mlx4_net_trans_rule_id id);
  1131. int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
  1132. int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
  1133. int port, int qpn, u16 prio, u64 *reg_id);
  1134. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  1135. int i, int val);
  1136. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  1137. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  1138. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1139. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  1140. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  1141. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  1142. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  1143. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  1144. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  1145. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  1146. int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
  1147. int *slave_id);
  1148. int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
  1149. u8 *gid);
  1150. int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
  1151. u32 max_range_qpn);
  1152. cycle_t mlx4_read_clock(struct mlx4_dev *dev);
  1153. struct mlx4_active_ports {
  1154. DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
  1155. };
  1156. /* Returns a bitmap of the physical ports which are assigned to slave */
  1157. struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
  1158. /* Returns the physical port that represents the virtual port of the slave, */
  1159. /* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
  1160. /* mapping is returned. */
  1161. int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
  1162. struct mlx4_slaves_pport {
  1163. DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
  1164. };
  1165. /* Returns a bitmap of all slaves that are assigned to port. */
  1166. struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
  1167. int port);
  1168. /* Returns a bitmap of all slaves that are assigned exactly to all the */
  1169. /* the ports that are set in crit_ports. */
  1170. struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
  1171. struct mlx4_dev *dev,
  1172. const struct mlx4_active_ports *crit_ports);
  1173. /* Returns the slave's virtual port that represents the physical port. */
  1174. int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
  1175. int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
  1176. int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
  1177. int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
  1178. int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
  1179. int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
  1180. int enable);
  1181. int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  1182. struct mlx4_mpt_entry ***mpt_entry);
  1183. int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
  1184. struct mlx4_mpt_entry **mpt_entry);
  1185. int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
  1186. u32 pdn);
  1187. int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
  1188. struct mlx4_mpt_entry *mpt_entry,
  1189. u32 access);
  1190. void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
  1191. struct mlx4_mpt_entry **mpt_entry);
  1192. void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
  1193. int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
  1194. u64 iova, u64 size, int npages,
  1195. int page_shift, struct mlx4_mpt_entry *mpt_entry);
  1196. int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
  1197. u16 offset, u16 size, u8 *data);
  1198. /* Returns true if running in low memory profile (kdump kernel) */
  1199. static inline bool mlx4_low_memory_profile(void)
  1200. {
  1201. return is_kdump_kernel();
  1202. }
  1203. /* ACCESS REG commands */
  1204. enum mlx4_access_reg_method {
  1205. MLX4_ACCESS_REG_QUERY = 0x1,
  1206. MLX4_ACCESS_REG_WRITE = 0x2,
  1207. };
  1208. /* ACCESS PTYS Reg command */
  1209. enum mlx4_ptys_proto {
  1210. MLX4_PTYS_IB = 1<<0,
  1211. MLX4_PTYS_EN = 1<<2,
  1212. };
  1213. struct mlx4_ptys_reg {
  1214. u8 resrvd1;
  1215. u8 local_port;
  1216. u8 resrvd2;
  1217. u8 proto_mask;
  1218. __be32 resrvd3[2];
  1219. __be32 eth_proto_cap;
  1220. __be16 ib_width_cap;
  1221. __be16 ib_speed_cap;
  1222. __be32 resrvd4;
  1223. __be32 eth_proto_admin;
  1224. __be16 ib_width_admin;
  1225. __be16 ib_speed_admin;
  1226. __be32 resrvd5;
  1227. __be32 eth_proto_oper;
  1228. __be16 ib_width_oper;
  1229. __be16 ib_speed_oper;
  1230. __be32 resrvd6;
  1231. __be32 eth_proto_lp_adv;
  1232. } __packed;
  1233. int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
  1234. enum mlx4_access_reg_method method,
  1235. struct mlx4_ptys_reg *ptys_reg);
  1236. #endif /* MLX4_DEVICE_H */