gmc_v8_0.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "gmc_v8_0.h"
  27. #include "amdgpu_ucode.h"
  28. #include "gmc/gmc_8_1_d.h"
  29. #include "gmc/gmc_8_1_sh_mask.h"
  30. #include "bif/bif_5_0_d.h"
  31. #include "bif/bif_5_0_sh_mask.h"
  32. #include "oss/oss_3_0_d.h"
  33. #include "oss/oss_3_0_sh_mask.h"
  34. #include "vid.h"
  35. #include "vi.h"
  36. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev);
  37. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  38. static int gmc_v8_0_wait_for_idle(void *handle);
  39. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  40. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  41. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  42. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  43. static const u32 golden_settings_tonga_a11[] =
  44. {
  45. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  46. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  47. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  48. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  49. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  50. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  51. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  52. };
  53. static const u32 tonga_mgcg_cgcg_init[] =
  54. {
  55. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  56. };
  57. static const u32 golden_settings_fiji_a10[] =
  58. {
  59. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  62. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  63. };
  64. static const u32 fiji_mgcg_cgcg_init[] =
  65. {
  66. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  67. };
  68. static const u32 golden_settings_polaris11_a11[] =
  69. {
  70. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  73. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  74. };
  75. static const u32 golden_settings_polaris10_a11[] =
  76. {
  77. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  78. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  79. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  81. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  82. };
  83. static const u32 cz_mgcg_cgcg_init[] =
  84. {
  85. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  86. };
  87. static const u32 stoney_mgcg_cgcg_init[] =
  88. {
  89. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  90. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  91. };
  92. static const u32 golden_settings_stoney_common[] =
  93. {
  94. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  95. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  96. };
  97. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  98. {
  99. switch (adev->asic_type) {
  100. case CHIP_FIJI:
  101. amdgpu_program_register_sequence(adev,
  102. fiji_mgcg_cgcg_init,
  103. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  104. amdgpu_program_register_sequence(adev,
  105. golden_settings_fiji_a10,
  106. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  107. break;
  108. case CHIP_TONGA:
  109. amdgpu_program_register_sequence(adev,
  110. tonga_mgcg_cgcg_init,
  111. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  112. amdgpu_program_register_sequence(adev,
  113. golden_settings_tonga_a11,
  114. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  115. break;
  116. case CHIP_POLARIS11:
  117. case CHIP_POLARIS12:
  118. amdgpu_program_register_sequence(adev,
  119. golden_settings_polaris11_a11,
  120. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  121. break;
  122. case CHIP_POLARIS10:
  123. amdgpu_program_register_sequence(adev,
  124. golden_settings_polaris10_a11,
  125. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  126. break;
  127. case CHIP_CARRIZO:
  128. amdgpu_program_register_sequence(adev,
  129. cz_mgcg_cgcg_init,
  130. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  131. break;
  132. case CHIP_STONEY:
  133. amdgpu_program_register_sequence(adev,
  134. stoney_mgcg_cgcg_init,
  135. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  136. amdgpu_program_register_sequence(adev,
  137. golden_settings_stoney_common,
  138. (const u32)ARRAY_SIZE(golden_settings_stoney_common));
  139. break;
  140. default:
  141. break;
  142. }
  143. }
  144. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev,
  145. struct amdgpu_mode_mc_save *save)
  146. {
  147. u32 blackout;
  148. if (adev->mode_info.num_crtc)
  149. amdgpu_display_stop_mc_access(adev, save);
  150. gmc_v8_0_wait_for_idle(adev);
  151. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  152. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  153. /* Block CPU access */
  154. WREG32(mmBIF_FB_EN, 0);
  155. /* blackout the MC */
  156. blackout = REG_SET_FIELD(blackout,
  157. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  158. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  159. }
  160. /* wait for the MC to settle */
  161. udelay(100);
  162. }
  163. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev,
  164. struct amdgpu_mode_mc_save *save)
  165. {
  166. u32 tmp;
  167. /* unblackout the MC */
  168. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  169. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  170. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  171. /* allow CPU access */
  172. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  173. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  174. WREG32(mmBIF_FB_EN, tmp);
  175. if (adev->mode_info.num_crtc)
  176. amdgpu_display_resume_mc_access(adev, save);
  177. }
  178. /**
  179. * gmc_v8_0_init_microcode - load ucode images from disk
  180. *
  181. * @adev: amdgpu_device pointer
  182. *
  183. * Use the firmware interface to load the ucode images into
  184. * the driver (not loaded into hw).
  185. * Returns 0 on success, error on failure.
  186. */
  187. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  188. {
  189. const char *chip_name;
  190. char fw_name[30];
  191. int err;
  192. DRM_DEBUG("\n");
  193. switch (adev->asic_type) {
  194. case CHIP_TONGA:
  195. chip_name = "tonga";
  196. break;
  197. case CHIP_POLARIS11:
  198. chip_name = "polaris11";
  199. break;
  200. case CHIP_POLARIS10:
  201. chip_name = "polaris10";
  202. break;
  203. case CHIP_POLARIS12:
  204. chip_name = "polaris12";
  205. break;
  206. case CHIP_FIJI:
  207. case CHIP_CARRIZO:
  208. case CHIP_STONEY:
  209. return 0;
  210. default: BUG();
  211. }
  212. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  213. err = request_firmware(&adev->mc.fw, fw_name, adev->dev);
  214. if (err)
  215. goto out;
  216. err = amdgpu_ucode_validate(adev->mc.fw);
  217. out:
  218. if (err) {
  219. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  220. release_firmware(adev->mc.fw);
  221. adev->mc.fw = NULL;
  222. }
  223. return err;
  224. }
  225. /**
  226. * gmc_v8_0_mc_load_microcode - load MC ucode into the hw
  227. *
  228. * @adev: amdgpu_device pointer
  229. *
  230. * Load the GDDR MC ucode into the hw (CIK).
  231. * Returns 0 on success, error on failure.
  232. */
  233. static int gmc_v8_0_mc_load_microcode(struct amdgpu_device *adev)
  234. {
  235. const struct mc_firmware_header_v1_0 *hdr;
  236. const __le32 *fw_data = NULL;
  237. const __le32 *io_mc_regs = NULL;
  238. u32 running;
  239. int i, ucode_size, regs_size;
  240. if (!adev->mc.fw)
  241. return -EINVAL;
  242. /* Skip MC ucode loading on SR-IOV capable boards.
  243. * vbios does this for us in asic_init in that case.
  244. * Skip MC ucode loading on VF, because hypervisor will do that
  245. * for this adaptor.
  246. */
  247. if (amdgpu_sriov_bios(adev))
  248. return 0;
  249. hdr = (const struct mc_firmware_header_v1_0 *)adev->mc.fw->data;
  250. amdgpu_ucode_print_mc_hdr(&hdr->header);
  251. adev->mc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  252. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  253. io_mc_regs = (const __le32 *)
  254. (adev->mc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  255. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  256. fw_data = (const __le32 *)
  257. (adev->mc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  258. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  259. if (running == 0) {
  260. /* reset the engine and set to writable */
  261. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  262. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  263. /* load mc io regs */
  264. for (i = 0; i < regs_size; i++) {
  265. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  266. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  267. }
  268. /* load the MC ucode */
  269. for (i = 0; i < ucode_size; i++)
  270. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  271. /* put the engine back into the active state */
  272. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  273. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  274. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  275. /* wait for training to complete */
  276. for (i = 0; i < adev->usec_timeout; i++) {
  277. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  278. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  279. break;
  280. udelay(1);
  281. }
  282. for (i = 0; i < adev->usec_timeout; i++) {
  283. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  284. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  285. break;
  286. udelay(1);
  287. }
  288. }
  289. return 0;
  290. }
  291. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  292. struct amdgpu_mc *mc)
  293. {
  294. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  295. /* leave room for at least 1024M GTT */
  296. dev_warn(adev->dev, "limiting VRAM\n");
  297. mc->real_vram_size = 0xFFC0000000ULL;
  298. mc->mc_vram_size = 0xFFC0000000ULL;
  299. }
  300. amdgpu_vram_location(adev, &adev->mc, 0);
  301. adev->mc.gtt_base_align = 0;
  302. amdgpu_gtt_location(adev, mc);
  303. }
  304. /**
  305. * gmc_v8_0_mc_program - program the GPU memory controller
  306. *
  307. * @adev: amdgpu_device pointer
  308. *
  309. * Set the location of vram, gart, and AGP in the GPU's
  310. * physical address space (CIK).
  311. */
  312. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  313. {
  314. struct amdgpu_mode_mc_save save;
  315. u32 tmp;
  316. int i, j;
  317. /* Initialize HDP */
  318. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  319. WREG32((0xb05 + j), 0x00000000);
  320. WREG32((0xb06 + j), 0x00000000);
  321. WREG32((0xb07 + j), 0x00000000);
  322. WREG32((0xb08 + j), 0x00000000);
  323. WREG32((0xb09 + j), 0x00000000);
  324. }
  325. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  326. if (adev->mode_info.num_crtc)
  327. amdgpu_display_set_vga_render_state(adev, false);
  328. gmc_v8_0_mc_stop(adev, &save);
  329. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  330. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  331. }
  332. /* Update configuration */
  333. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  334. adev->mc.vram_start >> 12);
  335. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  336. adev->mc.vram_end >> 12);
  337. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  338. adev->vram_scratch.gpu_addr >> 12);
  339. tmp = ((adev->mc.vram_end >> 24) & 0xFFFF) << 16;
  340. tmp |= ((adev->mc.vram_start >> 24) & 0xFFFF);
  341. WREG32(mmMC_VM_FB_LOCATION, tmp);
  342. /* XXX double check these! */
  343. WREG32(mmHDP_NONSURFACE_BASE, (adev->mc.vram_start >> 8));
  344. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  345. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  346. WREG32(mmMC_VM_AGP_BASE, 0);
  347. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  348. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  349. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  350. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  351. }
  352. gmc_v8_0_mc_resume(adev, &save);
  353. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  354. tmp = RREG32(mmHDP_MISC_CNTL);
  355. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  356. WREG32(mmHDP_MISC_CNTL, tmp);
  357. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  358. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  359. }
  360. /**
  361. * gmc_v8_0_mc_init - initialize the memory controller driver params
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Look up the amount of vram, vram width, and decide how to place
  366. * vram and gart within the GPU's physical address space (CIK).
  367. * Returns 0 for success.
  368. */
  369. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  370. {
  371. u32 tmp;
  372. int chansize, numchan;
  373. /* Get VRAM informations */
  374. tmp = RREG32(mmMC_ARB_RAMCFG);
  375. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  376. chansize = 64;
  377. } else {
  378. chansize = 32;
  379. }
  380. tmp = RREG32(mmMC_SHARED_CHMAP);
  381. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  382. case 0:
  383. default:
  384. numchan = 1;
  385. break;
  386. case 1:
  387. numchan = 2;
  388. break;
  389. case 2:
  390. numchan = 4;
  391. break;
  392. case 3:
  393. numchan = 8;
  394. break;
  395. case 4:
  396. numchan = 3;
  397. break;
  398. case 5:
  399. numchan = 6;
  400. break;
  401. case 6:
  402. numchan = 10;
  403. break;
  404. case 7:
  405. numchan = 12;
  406. break;
  407. case 8:
  408. numchan = 16;
  409. break;
  410. }
  411. adev->mc.vram_width = numchan * chansize;
  412. /* Could aper size report 0 ? */
  413. adev->mc.aper_base = pci_resource_start(adev->pdev, 0);
  414. adev->mc.aper_size = pci_resource_len(adev->pdev, 0);
  415. /* size in MB on si */
  416. adev->mc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  417. adev->mc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  418. #ifdef CONFIG_X86_64
  419. if (adev->flags & AMD_IS_APU) {
  420. adev->mc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  421. adev->mc.aper_size = adev->mc.real_vram_size;
  422. }
  423. #endif
  424. /* In case the PCI BAR is larger than the actual amount of vram */
  425. adev->mc.visible_vram_size = adev->mc.aper_size;
  426. if (adev->mc.visible_vram_size > adev->mc.real_vram_size)
  427. adev->mc.visible_vram_size = adev->mc.real_vram_size;
  428. /* unless the user had overridden it, set the gart
  429. * size equal to the 1024 or vram, whichever is larger.
  430. */
  431. if (amdgpu_gart_size == -1)
  432. adev->mc.gtt_size = max((1024ULL << 20), adev->mc.mc_vram_size);
  433. else
  434. adev->mc.gtt_size = (uint64_t)amdgpu_gart_size << 20;
  435. gmc_v8_0_vram_gtt_location(adev, &adev->mc);
  436. return 0;
  437. }
  438. /*
  439. * GART
  440. * VMID 0 is the physical GPU addresses as used by the kernel.
  441. * VMIDs 1-15 are used for userspace clients and are handled
  442. * by the amdgpu vm/hsa code.
  443. */
  444. /**
  445. * gmc_v8_0_gart_flush_gpu_tlb - gart tlb flush callback
  446. *
  447. * @adev: amdgpu_device pointer
  448. * @vmid: vm instance to flush
  449. *
  450. * Flush the TLB for the requested page table (CIK).
  451. */
  452. static void gmc_v8_0_gart_flush_gpu_tlb(struct amdgpu_device *adev,
  453. uint32_t vmid)
  454. {
  455. /* flush hdp cache */
  456. WREG32(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  457. /* bits 0-15 are the VM contexts0-15 */
  458. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  459. }
  460. /**
  461. * gmc_v8_0_gart_set_pte_pde - update the page tables using MMIO
  462. *
  463. * @adev: amdgpu_device pointer
  464. * @cpu_pt_addr: cpu address of the page table
  465. * @gpu_page_idx: entry in the page table to update
  466. * @addr: dst addr to write into pte/pde
  467. * @flags: access flags
  468. *
  469. * Update the page tables using the CPU.
  470. */
  471. static int gmc_v8_0_gart_set_pte_pde(struct amdgpu_device *adev,
  472. void *cpu_pt_addr,
  473. uint32_t gpu_page_idx,
  474. uint64_t addr,
  475. uint32_t flags)
  476. {
  477. void __iomem *ptr = (void *)cpu_pt_addr;
  478. uint64_t value;
  479. /*
  480. * PTE format on VI:
  481. * 63:40 reserved
  482. * 39:12 4k physical page base address
  483. * 11:7 fragment
  484. * 6 write
  485. * 5 read
  486. * 4 exe
  487. * 3 reserved
  488. * 2 snooped
  489. * 1 system
  490. * 0 valid
  491. *
  492. * PDE format on VI:
  493. * 63:59 block fragment size
  494. * 58:40 reserved
  495. * 39:1 physical base address of PTE
  496. * bits 5:1 must be 0.
  497. * 0 valid
  498. */
  499. value = addr & 0x000000FFFFFFF000ULL;
  500. value |= flags;
  501. writeq(value, ptr + (gpu_page_idx * 8));
  502. return 0;
  503. }
  504. /**
  505. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  506. *
  507. * @adev: amdgpu_device pointer
  508. * @value: true redirects VM faults to the default page
  509. */
  510. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  511. bool value)
  512. {
  513. u32 tmp;
  514. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  515. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  516. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  517. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  518. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  519. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  520. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  521. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  522. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  523. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  524. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  525. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  526. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  527. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  528. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  529. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  530. }
  531. /**
  532. * gmc_v8_0_set_prt - set PRT VM fault
  533. *
  534. * @adev: amdgpu_device pointer
  535. * @enable: enable/disable VM fault handling for PRT
  536. */
  537. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  538. {
  539. u32 tmp;
  540. if (enable && !adev->mc.prt_warning) {
  541. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  542. adev->mc.prt_warning = true;
  543. }
  544. tmp = RREG32(mmVM_PRT_CNTL);
  545. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  546. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  547. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  548. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  549. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  550. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  551. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  552. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  553. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  554. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  555. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  556. L1_TLB_STORE_INVALID_ENTRIES, enable);
  557. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  558. MASK_PDE0_FAULT, enable);
  559. WREG32(mmVM_PRT_CNTL, tmp);
  560. if (enable) {
  561. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  562. uint32_t high = adev->vm_manager.max_pfn;
  563. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  564. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  565. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  566. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  567. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  568. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  569. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  570. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  571. } else {
  572. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  573. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  574. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  575. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  576. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  577. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  578. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  579. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  580. }
  581. }
  582. /**
  583. * gmc_v8_0_gart_enable - gart enable
  584. *
  585. * @adev: amdgpu_device pointer
  586. *
  587. * This sets up the TLBs, programs the page tables for VMID0,
  588. * sets up the hw for VMIDs 1-15 which are allocated on
  589. * demand, and sets up the global locations for the LDS, GDS,
  590. * and GPUVM for FSA64 clients (CIK).
  591. * Returns 0 for success, errors for failure.
  592. */
  593. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  594. {
  595. int r, i;
  596. u32 tmp;
  597. if (adev->gart.robj == NULL) {
  598. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  599. return -EINVAL;
  600. }
  601. r = amdgpu_gart_table_vram_pin(adev);
  602. if (r)
  603. return r;
  604. /* Setup TLB control */
  605. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  606. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  607. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  608. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  609. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  610. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  611. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  612. /* Setup L2 cache */
  613. tmp = RREG32(mmVM_L2_CNTL);
  614. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  615. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  616. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  617. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  618. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  619. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  620. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  621. WREG32(mmVM_L2_CNTL, tmp);
  622. tmp = RREG32(mmVM_L2_CNTL2);
  623. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  624. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  625. WREG32(mmVM_L2_CNTL2, tmp);
  626. tmp = RREG32(mmVM_L2_CNTL3);
  627. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  628. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 4);
  629. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, 4);
  630. WREG32(mmVM_L2_CNTL3, tmp);
  631. /* XXX: set to enable PTE/PDE in system memory */
  632. tmp = RREG32(mmVM_L2_CNTL4);
  633. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  634. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  635. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  636. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  637. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  638. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  639. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  640. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  641. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  642. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  643. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  644. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  645. WREG32(mmVM_L2_CNTL4, tmp);
  646. /* setup context0 */
  647. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->mc.gtt_start >> 12);
  648. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->mc.gtt_end >> 12);
  649. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  650. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  651. (u32)(adev->dummy_page.addr >> 12));
  652. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  653. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  654. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  655. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  656. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  657. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  658. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  659. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  660. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  661. /* empty context1-15 */
  662. /* FIXME start with 4G, once using 2 level pt switch to full
  663. * vm size space
  664. */
  665. /* set vm size, must be a multiple of 4 */
  666. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  667. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  668. for (i = 1; i < 16; i++) {
  669. if (i < 8)
  670. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  671. adev->gart.table_addr >> 12);
  672. else
  673. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  674. adev->gart.table_addr >> 12);
  675. }
  676. /* enable context1-15 */
  677. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  678. (u32)(adev->dummy_page.addr >> 12));
  679. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  680. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  681. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  682. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  683. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  684. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  685. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  686. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  687. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  688. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  689. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  690. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  691. amdgpu_vm_block_size - 9);
  692. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  693. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  694. gmc_v8_0_set_fault_enable_default(adev, false);
  695. else
  696. gmc_v8_0_set_fault_enable_default(adev, true);
  697. gmc_v8_0_gart_flush_gpu_tlb(adev, 0);
  698. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  699. (unsigned)(adev->mc.gtt_size >> 20),
  700. (unsigned long long)adev->gart.table_addr);
  701. adev->gart.ready = true;
  702. return 0;
  703. }
  704. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  705. {
  706. int r;
  707. if (adev->gart.robj) {
  708. WARN(1, "R600 PCIE GART already initialized\n");
  709. return 0;
  710. }
  711. /* Initialize common gart structure */
  712. r = amdgpu_gart_init(adev);
  713. if (r)
  714. return r;
  715. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  716. return amdgpu_gart_table_vram_alloc(adev);
  717. }
  718. /**
  719. * gmc_v8_0_gart_disable - gart disable
  720. *
  721. * @adev: amdgpu_device pointer
  722. *
  723. * This disables all VM page table (CIK).
  724. */
  725. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  726. {
  727. u32 tmp;
  728. /* Disable all tables */
  729. WREG32(mmVM_CONTEXT0_CNTL, 0);
  730. WREG32(mmVM_CONTEXT1_CNTL, 0);
  731. /* Setup TLB control */
  732. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  733. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  734. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  735. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  736. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  737. /* Setup L2 cache */
  738. tmp = RREG32(mmVM_L2_CNTL);
  739. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  740. WREG32(mmVM_L2_CNTL, tmp);
  741. WREG32(mmVM_L2_CNTL2, 0);
  742. amdgpu_gart_table_vram_unpin(adev);
  743. }
  744. /**
  745. * gmc_v8_0_gart_fini - vm fini callback
  746. *
  747. * @adev: amdgpu_device pointer
  748. *
  749. * Tears down the driver GART/VM setup (CIK).
  750. */
  751. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  752. {
  753. amdgpu_gart_table_vram_free(adev);
  754. amdgpu_gart_fini(adev);
  755. }
  756. /*
  757. * vm
  758. * VMID 0 is the physical GPU addresses as used by the kernel.
  759. * VMIDs 1-15 are used for userspace clients and are handled
  760. * by the amdgpu vm/hsa code.
  761. */
  762. /**
  763. * gmc_v8_0_vm_init - cik vm init callback
  764. *
  765. * @adev: amdgpu_device pointer
  766. *
  767. * Inits cik specific vm parameters (number of VMs, base of vram for
  768. * VMIDs 1-15) (CIK).
  769. * Returns 0 for success.
  770. */
  771. static int gmc_v8_0_vm_init(struct amdgpu_device *adev)
  772. {
  773. /*
  774. * number of VMs
  775. * VMID 0 is reserved for System
  776. * amdgpu graphics/compute will use VMIDs 1-7
  777. * amdkfd will use VMIDs 8-15
  778. */
  779. adev->vm_manager.num_ids = AMDGPU_NUM_OF_VMIDS;
  780. amdgpu_vm_manager_init(adev);
  781. /* base offset of vram pages */
  782. if (adev->flags & AMD_IS_APU) {
  783. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  784. tmp <<= 22;
  785. adev->vm_manager.vram_base_offset = tmp;
  786. } else
  787. adev->vm_manager.vram_base_offset = 0;
  788. return 0;
  789. }
  790. /**
  791. * gmc_v8_0_vm_fini - cik vm fini callback
  792. *
  793. * @adev: amdgpu_device pointer
  794. *
  795. * Tear down any asic specific VM setup (CIK).
  796. */
  797. static void gmc_v8_0_vm_fini(struct amdgpu_device *adev)
  798. {
  799. }
  800. /**
  801. * gmc_v8_0_vm_decode_fault - print human readable fault info
  802. *
  803. * @adev: amdgpu_device pointer
  804. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  805. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  806. *
  807. * Print human readable fault information (CIK).
  808. */
  809. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev,
  810. u32 status, u32 addr, u32 mc_client)
  811. {
  812. u32 mc_id;
  813. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  814. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  815. PROTECTIONS);
  816. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  817. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  818. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  819. MEMORY_CLIENT_ID);
  820. dev_err(adev->dev, "VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  821. protections, vmid, addr,
  822. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  823. MEMORY_CLIENT_RW) ?
  824. "write" : "read", block, mc_client, mc_id);
  825. }
  826. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  827. {
  828. switch (mc_seq_vram_type) {
  829. case MC_SEQ_MISC0__MT__GDDR1:
  830. return AMDGPU_VRAM_TYPE_GDDR1;
  831. case MC_SEQ_MISC0__MT__DDR2:
  832. return AMDGPU_VRAM_TYPE_DDR2;
  833. case MC_SEQ_MISC0__MT__GDDR3:
  834. return AMDGPU_VRAM_TYPE_GDDR3;
  835. case MC_SEQ_MISC0__MT__GDDR4:
  836. return AMDGPU_VRAM_TYPE_GDDR4;
  837. case MC_SEQ_MISC0__MT__GDDR5:
  838. return AMDGPU_VRAM_TYPE_GDDR5;
  839. case MC_SEQ_MISC0__MT__HBM:
  840. return AMDGPU_VRAM_TYPE_HBM;
  841. case MC_SEQ_MISC0__MT__DDR3:
  842. return AMDGPU_VRAM_TYPE_DDR3;
  843. default:
  844. return AMDGPU_VRAM_TYPE_UNKNOWN;
  845. }
  846. }
  847. static int gmc_v8_0_early_init(void *handle)
  848. {
  849. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  850. gmc_v8_0_set_gart_funcs(adev);
  851. gmc_v8_0_set_irq_funcs(adev);
  852. return 0;
  853. }
  854. static int gmc_v8_0_late_init(void *handle)
  855. {
  856. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  857. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  858. return amdgpu_irq_get(adev, &adev->mc.vm_fault, 0);
  859. else
  860. return 0;
  861. }
  862. #define mmMC_SEQ_MISC0_FIJI 0xA71
  863. static int gmc_v8_0_sw_init(void *handle)
  864. {
  865. int r;
  866. int dma_bits;
  867. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  868. if (adev->flags & AMD_IS_APU) {
  869. adev->mc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  870. } else {
  871. u32 tmp;
  872. if (adev->asic_type == CHIP_FIJI)
  873. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  874. else
  875. tmp = RREG32(mmMC_SEQ_MISC0);
  876. tmp &= MC_SEQ_MISC0__MT__MASK;
  877. adev->mc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  878. }
  879. r = amdgpu_irq_add_id(adev, 146, &adev->mc.vm_fault);
  880. if (r)
  881. return r;
  882. r = amdgpu_irq_add_id(adev, 147, &adev->mc.vm_fault);
  883. if (r)
  884. return r;
  885. /* Adjust VM size here.
  886. * Currently set to 4GB ((1 << 20) 4k pages).
  887. * Max GPUVM size for cayman and SI is 40 bits.
  888. */
  889. adev->vm_manager.max_pfn = amdgpu_vm_size << 18;
  890. /* Set the internal MC address mask
  891. * This is the max address of the GPU's
  892. * internal address space.
  893. */
  894. adev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  895. /* set DMA mask + need_dma32 flags.
  896. * PCIE - can handle 40-bits.
  897. * IGP - can handle 40-bits
  898. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  899. */
  900. adev->need_dma32 = false;
  901. dma_bits = adev->need_dma32 ? 32 : 40;
  902. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  903. if (r) {
  904. adev->need_dma32 = true;
  905. dma_bits = 32;
  906. pr_warn("amdgpu: No suitable DMA available\n");
  907. }
  908. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  909. if (r) {
  910. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  911. pr_warn("amdgpu: No coherent DMA available\n");
  912. }
  913. r = gmc_v8_0_init_microcode(adev);
  914. if (r) {
  915. DRM_ERROR("Failed to load mc firmware!\n");
  916. return r;
  917. }
  918. r = gmc_v8_0_mc_init(adev);
  919. if (r)
  920. return r;
  921. /* Memory manager */
  922. r = amdgpu_bo_init(adev);
  923. if (r)
  924. return r;
  925. r = gmc_v8_0_gart_init(adev);
  926. if (r)
  927. return r;
  928. if (!adev->vm_manager.enabled) {
  929. r = gmc_v8_0_vm_init(adev);
  930. if (r) {
  931. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  932. return r;
  933. }
  934. adev->vm_manager.enabled = true;
  935. }
  936. return r;
  937. }
  938. static int gmc_v8_0_sw_fini(void *handle)
  939. {
  940. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  941. if (adev->vm_manager.enabled) {
  942. amdgpu_vm_manager_fini(adev);
  943. gmc_v8_0_vm_fini(adev);
  944. adev->vm_manager.enabled = false;
  945. }
  946. gmc_v8_0_gart_fini(adev);
  947. amdgpu_gem_force_release(adev);
  948. amdgpu_bo_fini(adev);
  949. return 0;
  950. }
  951. static int gmc_v8_0_hw_init(void *handle)
  952. {
  953. int r;
  954. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  955. gmc_v8_0_init_golden_registers(adev);
  956. gmc_v8_0_mc_program(adev);
  957. if (adev->asic_type == CHIP_TONGA) {
  958. r = gmc_v8_0_mc_load_microcode(adev);
  959. if (r) {
  960. DRM_ERROR("Failed to load MC firmware!\n");
  961. return r;
  962. }
  963. }
  964. r = gmc_v8_0_gart_enable(adev);
  965. if (r)
  966. return r;
  967. return r;
  968. }
  969. static int gmc_v8_0_hw_fini(void *handle)
  970. {
  971. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  972. amdgpu_irq_put(adev, &adev->mc.vm_fault, 0);
  973. gmc_v8_0_gart_disable(adev);
  974. return 0;
  975. }
  976. static int gmc_v8_0_suspend(void *handle)
  977. {
  978. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  979. if (adev->vm_manager.enabled) {
  980. gmc_v8_0_vm_fini(adev);
  981. adev->vm_manager.enabled = false;
  982. }
  983. gmc_v8_0_hw_fini(adev);
  984. return 0;
  985. }
  986. static int gmc_v8_0_resume(void *handle)
  987. {
  988. int r;
  989. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  990. r = gmc_v8_0_hw_init(adev);
  991. if (r)
  992. return r;
  993. if (!adev->vm_manager.enabled) {
  994. r = gmc_v8_0_vm_init(adev);
  995. if (r) {
  996. dev_err(adev->dev, "vm manager initialization failed (%d).\n", r);
  997. return r;
  998. }
  999. adev->vm_manager.enabled = true;
  1000. }
  1001. return r;
  1002. }
  1003. static bool gmc_v8_0_is_idle(void *handle)
  1004. {
  1005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1006. u32 tmp = RREG32(mmSRBM_STATUS);
  1007. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1008. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1009. return false;
  1010. return true;
  1011. }
  1012. static int gmc_v8_0_wait_for_idle(void *handle)
  1013. {
  1014. unsigned i;
  1015. u32 tmp;
  1016. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1017. for (i = 0; i < adev->usec_timeout; i++) {
  1018. /* read MC_STATUS */
  1019. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1020. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1021. SRBM_STATUS__MCC_BUSY_MASK |
  1022. SRBM_STATUS__MCD_BUSY_MASK |
  1023. SRBM_STATUS__VMC_BUSY_MASK |
  1024. SRBM_STATUS__VMC1_BUSY_MASK);
  1025. if (!tmp)
  1026. return 0;
  1027. udelay(1);
  1028. }
  1029. return -ETIMEDOUT;
  1030. }
  1031. static bool gmc_v8_0_check_soft_reset(void *handle)
  1032. {
  1033. u32 srbm_soft_reset = 0;
  1034. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1035. u32 tmp = RREG32(mmSRBM_STATUS);
  1036. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1037. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1038. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1039. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1040. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1041. if (!(adev->flags & AMD_IS_APU))
  1042. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1043. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1044. }
  1045. if (srbm_soft_reset) {
  1046. adev->mc.srbm_soft_reset = srbm_soft_reset;
  1047. return true;
  1048. } else {
  1049. adev->mc.srbm_soft_reset = 0;
  1050. return false;
  1051. }
  1052. }
  1053. static int gmc_v8_0_pre_soft_reset(void *handle)
  1054. {
  1055. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1056. if (!adev->mc.srbm_soft_reset)
  1057. return 0;
  1058. gmc_v8_0_mc_stop(adev, &adev->mc.save);
  1059. if (gmc_v8_0_wait_for_idle(adev)) {
  1060. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1061. }
  1062. return 0;
  1063. }
  1064. static int gmc_v8_0_soft_reset(void *handle)
  1065. {
  1066. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1067. u32 srbm_soft_reset;
  1068. if (!adev->mc.srbm_soft_reset)
  1069. return 0;
  1070. srbm_soft_reset = adev->mc.srbm_soft_reset;
  1071. if (srbm_soft_reset) {
  1072. u32 tmp;
  1073. tmp = RREG32(mmSRBM_SOFT_RESET);
  1074. tmp |= srbm_soft_reset;
  1075. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1076. WREG32(mmSRBM_SOFT_RESET, tmp);
  1077. tmp = RREG32(mmSRBM_SOFT_RESET);
  1078. udelay(50);
  1079. tmp &= ~srbm_soft_reset;
  1080. WREG32(mmSRBM_SOFT_RESET, tmp);
  1081. tmp = RREG32(mmSRBM_SOFT_RESET);
  1082. /* Wait a little for things to settle down */
  1083. udelay(50);
  1084. }
  1085. return 0;
  1086. }
  1087. static int gmc_v8_0_post_soft_reset(void *handle)
  1088. {
  1089. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1090. if (!adev->mc.srbm_soft_reset)
  1091. return 0;
  1092. gmc_v8_0_mc_resume(adev, &adev->mc.save);
  1093. return 0;
  1094. }
  1095. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1096. struct amdgpu_irq_src *src,
  1097. unsigned type,
  1098. enum amdgpu_interrupt_state state)
  1099. {
  1100. u32 tmp;
  1101. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1102. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1103. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1104. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1105. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1106. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1107. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1108. switch (state) {
  1109. case AMDGPU_IRQ_STATE_DISABLE:
  1110. /* system context */
  1111. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1112. tmp &= ~bits;
  1113. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1114. /* VMs */
  1115. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1116. tmp &= ~bits;
  1117. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1118. break;
  1119. case AMDGPU_IRQ_STATE_ENABLE:
  1120. /* system context */
  1121. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1122. tmp |= bits;
  1123. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1124. /* VMs */
  1125. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1126. tmp |= bits;
  1127. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1128. break;
  1129. default:
  1130. break;
  1131. }
  1132. return 0;
  1133. }
  1134. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1135. struct amdgpu_irq_src *source,
  1136. struct amdgpu_iv_entry *entry)
  1137. {
  1138. u32 addr, status, mc_client;
  1139. if (amdgpu_sriov_vf(adev)) {
  1140. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1141. entry->src_id, entry->src_data);
  1142. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1143. return 0;
  1144. }
  1145. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1146. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1147. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1148. /* reset addr and status */
  1149. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1150. if (!addr && !status)
  1151. return 0;
  1152. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1153. gmc_v8_0_set_fault_enable_default(adev, false);
  1154. if (printk_ratelimit()) {
  1155. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1156. entry->src_id, entry->src_data);
  1157. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1158. addr);
  1159. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1160. status);
  1161. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client);
  1162. }
  1163. return 0;
  1164. }
  1165. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1166. bool enable)
  1167. {
  1168. uint32_t data;
  1169. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1170. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1171. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1172. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1173. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1174. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1175. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1176. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1177. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1178. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1179. data = RREG32(mmMC_XPB_CLK_GAT);
  1180. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1181. WREG32(mmMC_XPB_CLK_GAT, data);
  1182. data = RREG32(mmATC_MISC_CG);
  1183. data |= ATC_MISC_CG__ENABLE_MASK;
  1184. WREG32(mmATC_MISC_CG, data);
  1185. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1186. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1187. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1188. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1189. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1190. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1191. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1192. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1193. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1194. data = RREG32(mmVM_L2_CG);
  1195. data |= VM_L2_CG__ENABLE_MASK;
  1196. WREG32(mmVM_L2_CG, data);
  1197. } else {
  1198. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1199. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1200. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1201. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1202. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1203. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1204. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1205. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1206. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1207. data = RREG32(mmMC_XPB_CLK_GAT);
  1208. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1209. WREG32(mmMC_XPB_CLK_GAT, data);
  1210. data = RREG32(mmATC_MISC_CG);
  1211. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1212. WREG32(mmATC_MISC_CG, data);
  1213. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1214. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1215. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1216. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1217. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1218. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1219. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1220. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1221. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1222. data = RREG32(mmVM_L2_CG);
  1223. data &= ~VM_L2_CG__ENABLE_MASK;
  1224. WREG32(mmVM_L2_CG, data);
  1225. }
  1226. }
  1227. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1228. bool enable)
  1229. {
  1230. uint32_t data;
  1231. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1232. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1233. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1234. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1235. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1236. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1237. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1238. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1239. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1240. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1241. data = RREG32(mmMC_XPB_CLK_GAT);
  1242. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1243. WREG32(mmMC_XPB_CLK_GAT, data);
  1244. data = RREG32(mmATC_MISC_CG);
  1245. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1246. WREG32(mmATC_MISC_CG, data);
  1247. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1248. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1249. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1250. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1251. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1252. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1253. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1254. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1255. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1256. data = RREG32(mmVM_L2_CG);
  1257. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1258. WREG32(mmVM_L2_CG, data);
  1259. } else {
  1260. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1261. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1262. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1263. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1264. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1265. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1266. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1267. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1268. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1269. data = RREG32(mmMC_XPB_CLK_GAT);
  1270. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1271. WREG32(mmMC_XPB_CLK_GAT, data);
  1272. data = RREG32(mmATC_MISC_CG);
  1273. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1274. WREG32(mmATC_MISC_CG, data);
  1275. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1276. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1277. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1278. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1279. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1280. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1281. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1282. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1283. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1284. data = RREG32(mmVM_L2_CG);
  1285. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1286. WREG32(mmVM_L2_CG, data);
  1287. }
  1288. }
  1289. static int gmc_v8_0_set_clockgating_state(void *handle,
  1290. enum amd_clockgating_state state)
  1291. {
  1292. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1293. if (amdgpu_sriov_vf(adev))
  1294. return 0;
  1295. switch (adev->asic_type) {
  1296. case CHIP_FIJI:
  1297. fiji_update_mc_medium_grain_clock_gating(adev,
  1298. state == AMD_CG_STATE_GATE ? true : false);
  1299. fiji_update_mc_light_sleep(adev,
  1300. state == AMD_CG_STATE_GATE ? true : false);
  1301. break;
  1302. default:
  1303. break;
  1304. }
  1305. return 0;
  1306. }
  1307. static int gmc_v8_0_set_powergating_state(void *handle,
  1308. enum amd_powergating_state state)
  1309. {
  1310. return 0;
  1311. }
  1312. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1313. {
  1314. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1315. int data;
  1316. if (amdgpu_sriov_vf(adev))
  1317. *flags = 0;
  1318. /* AMD_CG_SUPPORT_MC_MGCG */
  1319. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1320. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1321. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1322. /* AMD_CG_SUPPORT_MC_LS */
  1323. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1324. *flags |= AMD_CG_SUPPORT_MC_LS;
  1325. }
  1326. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1327. .name = "gmc_v8_0",
  1328. .early_init = gmc_v8_0_early_init,
  1329. .late_init = gmc_v8_0_late_init,
  1330. .sw_init = gmc_v8_0_sw_init,
  1331. .sw_fini = gmc_v8_0_sw_fini,
  1332. .hw_init = gmc_v8_0_hw_init,
  1333. .hw_fini = gmc_v8_0_hw_fini,
  1334. .suspend = gmc_v8_0_suspend,
  1335. .resume = gmc_v8_0_resume,
  1336. .is_idle = gmc_v8_0_is_idle,
  1337. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1338. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1339. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1340. .soft_reset = gmc_v8_0_soft_reset,
  1341. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1342. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1343. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1344. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1345. };
  1346. static const struct amdgpu_gart_funcs gmc_v8_0_gart_funcs = {
  1347. .flush_gpu_tlb = gmc_v8_0_gart_flush_gpu_tlb,
  1348. .set_pte_pde = gmc_v8_0_gart_set_pte_pde,
  1349. .set_prt = gmc_v8_0_set_prt,
  1350. };
  1351. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1352. .set = gmc_v8_0_vm_fault_interrupt_state,
  1353. .process = gmc_v8_0_process_interrupt,
  1354. };
  1355. static void gmc_v8_0_set_gart_funcs(struct amdgpu_device *adev)
  1356. {
  1357. if (adev->gart.gart_funcs == NULL)
  1358. adev->gart.gart_funcs = &gmc_v8_0_gart_funcs;
  1359. }
  1360. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1361. {
  1362. adev->mc.vm_fault.num_types = 1;
  1363. adev->mc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1364. }
  1365. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1366. {
  1367. .type = AMD_IP_BLOCK_TYPE_GMC,
  1368. .major = 8,
  1369. .minor = 0,
  1370. .rev = 0,
  1371. .funcs = &gmc_v8_0_ip_funcs,
  1372. };
  1373. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1374. {
  1375. .type = AMD_IP_BLOCK_TYPE_GMC,
  1376. .major = 8,
  1377. .minor = 1,
  1378. .rev = 0,
  1379. .funcs = &gmc_v8_0_ip_funcs,
  1380. };
  1381. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1382. {
  1383. .type = AMD_IP_BLOCK_TYPE_GMC,
  1384. .major = 8,
  1385. .minor = 5,
  1386. .rev = 0,
  1387. .funcs = &gmc_v8_0_ip_funcs,
  1388. };