dss.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/io.h>
  26. #include <linux/export.h>
  27. #include <linux/err.h>
  28. #include <linux/delay.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/clk.h>
  31. #include <linux/pinctrl/consumer.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/pm_runtime.h>
  34. #include <linux/gfp.h>
  35. #include <linux/sizes.h>
  36. #include <linux/mfd/syscon.h>
  37. #include <linux/regmap.h>
  38. #include <linux/of.h>
  39. #include <linux/regulator/consumer.h>
  40. #include <linux/suspend.h>
  41. #include <linux/component.h>
  42. #include "omapdss.h"
  43. #include "dss.h"
  44. #include "dss_features.h"
  45. #define DSS_SZ_REGS SZ_512
  46. struct dss_reg {
  47. u16 idx;
  48. };
  49. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  50. #define DSS_REVISION DSS_REG(0x0000)
  51. #define DSS_SYSCONFIG DSS_REG(0x0010)
  52. #define DSS_SYSSTATUS DSS_REG(0x0014)
  53. #define DSS_CONTROL DSS_REG(0x0040)
  54. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  55. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  56. #define DSS_SDI_STATUS DSS_REG(0x005C)
  57. #define REG_GET(idx, start, end) \
  58. FLD_GET(dss_read_reg(idx), start, end)
  59. #define REG_FLD_MOD(idx, val, start, end) \
  60. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  61. struct dss_features {
  62. u8 fck_div_max;
  63. u8 dss_fck_multiplier;
  64. const char *parent_clk_name;
  65. const enum omap_display_type *ports;
  66. int num_ports;
  67. int (*dpi_select_source)(int port, enum omap_channel channel);
  68. int (*select_lcd_source)(enum omap_channel channel,
  69. enum dss_clk_source clk_src);
  70. };
  71. static struct {
  72. struct platform_device *pdev;
  73. void __iomem *base;
  74. struct regmap *syscon_pll_ctrl;
  75. u32 syscon_pll_ctrl_offset;
  76. struct clk *parent_clk;
  77. struct clk *dss_clk;
  78. unsigned long dss_clk_rate;
  79. unsigned long cache_req_pck;
  80. unsigned long cache_prate;
  81. struct dispc_clock_info cache_dispc_cinfo;
  82. enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  83. enum dss_clk_source dispc_clk_source;
  84. enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  85. bool ctx_valid;
  86. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  87. const struct dss_features *feat;
  88. struct dss_pll *video1_pll;
  89. struct dss_pll *video2_pll;
  90. } dss;
  91. static const char * const dss_generic_clk_source_names[] = {
  92. [DSS_CLK_SRC_FCK] = "FCK",
  93. [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
  94. [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
  95. [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
  96. [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
  97. [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
  98. [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
  99. [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
  100. };
  101. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  102. {
  103. __raw_writel(val, dss.base + idx.idx);
  104. }
  105. static inline u32 dss_read_reg(const struct dss_reg idx)
  106. {
  107. return __raw_readl(dss.base + idx.idx);
  108. }
  109. #define SR(reg) \
  110. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  111. #define RR(reg) \
  112. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  113. static void dss_save_context(void)
  114. {
  115. DSSDBG("dss_save_context\n");
  116. SR(CONTROL);
  117. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  118. OMAP_DISPLAY_TYPE_SDI) {
  119. SR(SDI_CONTROL);
  120. SR(PLL_CONTROL);
  121. }
  122. dss.ctx_valid = true;
  123. DSSDBG("context saved\n");
  124. }
  125. static void dss_restore_context(void)
  126. {
  127. DSSDBG("dss_restore_context\n");
  128. if (!dss.ctx_valid)
  129. return;
  130. RR(CONTROL);
  131. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  132. OMAP_DISPLAY_TYPE_SDI) {
  133. RR(SDI_CONTROL);
  134. RR(PLL_CONTROL);
  135. }
  136. DSSDBG("context restored\n");
  137. }
  138. #undef SR
  139. #undef RR
  140. void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
  141. {
  142. unsigned shift;
  143. unsigned val;
  144. if (!dss.syscon_pll_ctrl)
  145. return;
  146. val = !enable;
  147. switch (pll_id) {
  148. case DSS_PLL_VIDEO1:
  149. shift = 0;
  150. break;
  151. case DSS_PLL_VIDEO2:
  152. shift = 1;
  153. break;
  154. case DSS_PLL_HDMI:
  155. shift = 2;
  156. break;
  157. default:
  158. DSSERR("illegal DSS PLL ID %d\n", pll_id);
  159. return;
  160. }
  161. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  162. 1 << shift, val << shift);
  163. }
  164. static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
  165. enum omap_channel channel)
  166. {
  167. unsigned shift, val;
  168. if (!dss.syscon_pll_ctrl)
  169. return -EINVAL;
  170. switch (channel) {
  171. case OMAP_DSS_CHANNEL_LCD:
  172. shift = 3;
  173. switch (clk_src) {
  174. case DSS_CLK_SRC_PLL1_1:
  175. val = 0; break;
  176. case DSS_CLK_SRC_HDMI_PLL:
  177. val = 1; break;
  178. default:
  179. DSSERR("error in PLL mux config for LCD\n");
  180. return -EINVAL;
  181. }
  182. break;
  183. case OMAP_DSS_CHANNEL_LCD2:
  184. shift = 5;
  185. switch (clk_src) {
  186. case DSS_CLK_SRC_PLL1_3:
  187. val = 0; break;
  188. case DSS_CLK_SRC_PLL2_3:
  189. val = 1; break;
  190. case DSS_CLK_SRC_HDMI_PLL:
  191. val = 2; break;
  192. default:
  193. DSSERR("error in PLL mux config for LCD2\n");
  194. return -EINVAL;
  195. }
  196. break;
  197. case OMAP_DSS_CHANNEL_LCD3:
  198. shift = 7;
  199. switch (clk_src) {
  200. case DSS_CLK_SRC_PLL2_1:
  201. val = 0; break;
  202. case DSS_CLK_SRC_PLL1_3:
  203. val = 1; break;
  204. case DSS_CLK_SRC_HDMI_PLL:
  205. val = 2; break;
  206. default:
  207. DSSERR("error in PLL mux config for LCD3\n");
  208. return -EINVAL;
  209. }
  210. break;
  211. default:
  212. DSSERR("error in PLL mux config\n");
  213. return -EINVAL;
  214. }
  215. regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
  216. 0x3 << shift, val << shift);
  217. return 0;
  218. }
  219. void dss_sdi_init(int datapairs)
  220. {
  221. u32 l;
  222. BUG_ON(datapairs > 3 || datapairs < 1);
  223. l = dss_read_reg(DSS_SDI_CONTROL);
  224. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  225. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  226. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  227. dss_write_reg(DSS_SDI_CONTROL, l);
  228. l = dss_read_reg(DSS_PLL_CONTROL);
  229. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  230. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  231. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  232. dss_write_reg(DSS_PLL_CONTROL, l);
  233. }
  234. int dss_sdi_enable(void)
  235. {
  236. unsigned long timeout;
  237. dispc_pck_free_enable(1);
  238. /* Reset SDI PLL */
  239. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  240. udelay(1); /* wait 2x PCLK */
  241. /* Lock SDI PLL */
  242. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  243. /* Waiting for PLL lock request to complete */
  244. timeout = jiffies + msecs_to_jiffies(500);
  245. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  246. if (time_after_eq(jiffies, timeout)) {
  247. DSSERR("PLL lock request timed out\n");
  248. goto err1;
  249. }
  250. }
  251. /* Clearing PLL_GO bit */
  252. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  253. /* Waiting for PLL to lock */
  254. timeout = jiffies + msecs_to_jiffies(500);
  255. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  256. if (time_after_eq(jiffies, timeout)) {
  257. DSSERR("PLL lock timed out\n");
  258. goto err1;
  259. }
  260. }
  261. dispc_lcd_enable_signal(1);
  262. /* Waiting for SDI reset to complete */
  263. timeout = jiffies + msecs_to_jiffies(500);
  264. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  265. if (time_after_eq(jiffies, timeout)) {
  266. DSSERR("SDI reset timed out\n");
  267. goto err2;
  268. }
  269. }
  270. return 0;
  271. err2:
  272. dispc_lcd_enable_signal(0);
  273. err1:
  274. /* Reset SDI PLL */
  275. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  276. dispc_pck_free_enable(0);
  277. return -ETIMEDOUT;
  278. }
  279. void dss_sdi_disable(void)
  280. {
  281. dispc_lcd_enable_signal(0);
  282. dispc_pck_free_enable(0);
  283. /* Reset SDI PLL */
  284. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  285. }
  286. const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
  287. {
  288. return dss_generic_clk_source_names[clk_src];
  289. }
  290. void dss_dump_clocks(struct seq_file *s)
  291. {
  292. const char *fclk_name;
  293. unsigned long fclk_rate;
  294. if (dss_runtime_get())
  295. return;
  296. seq_printf(s, "- DSS -\n");
  297. fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
  298. fclk_rate = clk_get_rate(dss.dss_clk);
  299. seq_printf(s, "%s = %lu\n",
  300. fclk_name,
  301. fclk_rate);
  302. dss_runtime_put();
  303. }
  304. static void dss_dump_regs(struct seq_file *s)
  305. {
  306. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  307. if (dss_runtime_get())
  308. return;
  309. DUMPREG(DSS_REVISION);
  310. DUMPREG(DSS_SYSCONFIG);
  311. DUMPREG(DSS_SYSSTATUS);
  312. DUMPREG(DSS_CONTROL);
  313. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  314. OMAP_DISPLAY_TYPE_SDI) {
  315. DUMPREG(DSS_SDI_CONTROL);
  316. DUMPREG(DSS_PLL_CONTROL);
  317. DUMPREG(DSS_SDI_STATUS);
  318. }
  319. dss_runtime_put();
  320. #undef DUMPREG
  321. }
  322. static int dss_get_channel_index(enum omap_channel channel)
  323. {
  324. switch (channel) {
  325. case OMAP_DSS_CHANNEL_LCD:
  326. return 0;
  327. case OMAP_DSS_CHANNEL_LCD2:
  328. return 1;
  329. case OMAP_DSS_CHANNEL_LCD3:
  330. return 2;
  331. default:
  332. WARN_ON(1);
  333. return 0;
  334. }
  335. }
  336. static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  337. {
  338. int b;
  339. u8 start, end;
  340. /*
  341. * We always use PRCM clock as the DISPC func clock, except on DSS3,
  342. * where we don't have separate DISPC and LCD clock sources.
  343. */
  344. if (WARN_ON(dss_has_feature(FEAT_LCD_CLK_SRC) &&
  345. clk_src != DSS_CLK_SRC_FCK))
  346. return;
  347. switch (clk_src) {
  348. case DSS_CLK_SRC_FCK:
  349. b = 0;
  350. break;
  351. case DSS_CLK_SRC_PLL1_1:
  352. b = 1;
  353. break;
  354. case DSS_CLK_SRC_PLL2_1:
  355. b = 2;
  356. break;
  357. default:
  358. BUG();
  359. return;
  360. }
  361. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  362. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  363. dss.dispc_clk_source = clk_src;
  364. }
  365. void dss_select_dsi_clk_source(int dsi_module,
  366. enum dss_clk_source clk_src)
  367. {
  368. int b, pos;
  369. switch (clk_src) {
  370. case DSS_CLK_SRC_FCK:
  371. b = 0;
  372. break;
  373. case DSS_CLK_SRC_PLL1_2:
  374. BUG_ON(dsi_module != 0);
  375. b = 1;
  376. break;
  377. case DSS_CLK_SRC_PLL2_2:
  378. BUG_ON(dsi_module != 1);
  379. b = 1;
  380. break;
  381. default:
  382. BUG();
  383. return;
  384. }
  385. pos = dsi_module == 0 ? 1 : 10;
  386. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  387. dss.dsi_clk_source[dsi_module] = clk_src;
  388. }
  389. static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
  390. enum dss_clk_source clk_src)
  391. {
  392. const u8 ctrl_bits[] = {
  393. [OMAP_DSS_CHANNEL_LCD] = 0,
  394. [OMAP_DSS_CHANNEL_LCD2] = 12,
  395. [OMAP_DSS_CHANNEL_LCD3] = 19,
  396. };
  397. u8 ctrl_bit = ctrl_bits[channel];
  398. int r;
  399. if (clk_src == DSS_CLK_SRC_FCK) {
  400. /* LCDx_CLK_SWITCH */
  401. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  402. return -EINVAL;
  403. }
  404. r = dss_ctrl_pll_set_control_mux(clk_src, channel);
  405. if (r)
  406. return r;
  407. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  408. return 0;
  409. }
  410. static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
  411. enum dss_clk_source clk_src)
  412. {
  413. const u8 ctrl_bits[] = {
  414. [OMAP_DSS_CHANNEL_LCD] = 0,
  415. [OMAP_DSS_CHANNEL_LCD2] = 12,
  416. [OMAP_DSS_CHANNEL_LCD3] = 19,
  417. };
  418. const enum dss_clk_source allowed_plls[] = {
  419. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  420. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
  421. [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
  422. };
  423. u8 ctrl_bit = ctrl_bits[channel];
  424. if (clk_src == DSS_CLK_SRC_FCK) {
  425. /* LCDx_CLK_SWITCH */
  426. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  427. return -EINVAL;
  428. }
  429. if (WARN_ON(allowed_plls[channel] != clk_src))
  430. return -EINVAL;
  431. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  432. return 0;
  433. }
  434. static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
  435. enum dss_clk_source clk_src)
  436. {
  437. const u8 ctrl_bits[] = {
  438. [OMAP_DSS_CHANNEL_LCD] = 0,
  439. [OMAP_DSS_CHANNEL_LCD2] = 12,
  440. };
  441. const enum dss_clk_source allowed_plls[] = {
  442. [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
  443. [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
  444. };
  445. u8 ctrl_bit = ctrl_bits[channel];
  446. if (clk_src == DSS_CLK_SRC_FCK) {
  447. /* LCDx_CLK_SWITCH */
  448. REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
  449. return 0;
  450. }
  451. if (WARN_ON(allowed_plls[channel] != clk_src))
  452. return -EINVAL;
  453. REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
  454. return 0;
  455. }
  456. void dss_select_lcd_clk_source(enum omap_channel channel,
  457. enum dss_clk_source clk_src)
  458. {
  459. int idx = dss_get_channel_index(channel);
  460. int r;
  461. if (!dss_has_feature(FEAT_LCD_CLK_SRC)) {
  462. dss_select_dispc_clk_source(clk_src);
  463. dss.lcd_clk_source[idx] = clk_src;
  464. return;
  465. }
  466. r = dss.feat->select_lcd_source(channel, clk_src);
  467. if (r)
  468. return;
  469. dss.lcd_clk_source[idx] = clk_src;
  470. }
  471. enum dss_clk_source dss_get_dispc_clk_source(void)
  472. {
  473. return dss.dispc_clk_source;
  474. }
  475. enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  476. {
  477. return dss.dsi_clk_source[dsi_module];
  478. }
  479. enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  480. {
  481. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  482. int idx = dss_get_channel_index(channel);
  483. return dss.lcd_clk_source[idx];
  484. } else {
  485. /* LCD_CLK source is the same as DISPC_FCLK source for
  486. * OMAP2 and OMAP3 */
  487. return dss.dispc_clk_source;
  488. }
  489. }
  490. bool dss_div_calc(unsigned long pck, unsigned long fck_min,
  491. dss_div_calc_func func, void *data)
  492. {
  493. int fckd, fckd_start, fckd_stop;
  494. unsigned long fck;
  495. unsigned long fck_hw_max;
  496. unsigned long fckd_hw_max;
  497. unsigned long prate;
  498. unsigned m;
  499. fck_hw_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  500. if (dss.parent_clk == NULL) {
  501. unsigned pckd;
  502. pckd = fck_hw_max / pck;
  503. fck = pck * pckd;
  504. fck = clk_round_rate(dss.dss_clk, fck);
  505. return func(fck, data);
  506. }
  507. fckd_hw_max = dss.feat->fck_div_max;
  508. m = dss.feat->dss_fck_multiplier;
  509. prate = clk_get_rate(dss.parent_clk);
  510. fck_min = fck_min ? fck_min : 1;
  511. fckd_start = min(prate * m / fck_min, fckd_hw_max);
  512. fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
  513. for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
  514. fck = DIV_ROUND_UP(prate, fckd) * m;
  515. if (func(fck, data))
  516. return true;
  517. }
  518. return false;
  519. }
  520. int dss_set_fck_rate(unsigned long rate)
  521. {
  522. int r;
  523. DSSDBG("set fck to %lu\n", rate);
  524. r = clk_set_rate(dss.dss_clk, rate);
  525. if (r)
  526. return r;
  527. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  528. WARN_ONCE(dss.dss_clk_rate != rate,
  529. "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
  530. rate);
  531. return 0;
  532. }
  533. unsigned long dss_get_dispc_clk_rate(void)
  534. {
  535. return dss.dss_clk_rate;
  536. }
  537. static int dss_setup_default_clock(void)
  538. {
  539. unsigned long max_dss_fck, prate;
  540. unsigned long fck;
  541. unsigned fck_div;
  542. int r;
  543. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  544. if (dss.parent_clk == NULL) {
  545. fck = clk_round_rate(dss.dss_clk, max_dss_fck);
  546. } else {
  547. prate = clk_get_rate(dss.parent_clk);
  548. fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
  549. max_dss_fck);
  550. fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
  551. }
  552. r = dss_set_fck_rate(fck);
  553. if (r)
  554. return r;
  555. return 0;
  556. }
  557. void dss_set_venc_output(enum omap_dss_venc_type type)
  558. {
  559. int l = 0;
  560. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  561. l = 0;
  562. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  563. l = 1;
  564. else
  565. BUG();
  566. /* venc out selection. 0 = comp, 1 = svideo */
  567. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  568. }
  569. void dss_set_dac_pwrdn_bgz(bool enable)
  570. {
  571. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  572. }
  573. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  574. {
  575. enum omap_display_type dp;
  576. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  577. /* Complain about invalid selections */
  578. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  579. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  580. /* Select only if we have options */
  581. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  582. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  583. }
  584. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  585. {
  586. enum omap_display_type displays;
  587. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  588. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  589. return DSS_VENC_TV_CLK;
  590. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  591. return DSS_HDMI_M_PCLK;
  592. return REG_GET(DSS_CONTROL, 15, 15);
  593. }
  594. static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
  595. {
  596. if (channel != OMAP_DSS_CHANNEL_LCD)
  597. return -EINVAL;
  598. return 0;
  599. }
  600. static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
  601. {
  602. int val;
  603. switch (channel) {
  604. case OMAP_DSS_CHANNEL_LCD2:
  605. val = 0;
  606. break;
  607. case OMAP_DSS_CHANNEL_DIGIT:
  608. val = 1;
  609. break;
  610. default:
  611. return -EINVAL;
  612. }
  613. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  614. return 0;
  615. }
  616. static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
  617. {
  618. int val;
  619. switch (channel) {
  620. case OMAP_DSS_CHANNEL_LCD:
  621. val = 1;
  622. break;
  623. case OMAP_DSS_CHANNEL_LCD2:
  624. val = 2;
  625. break;
  626. case OMAP_DSS_CHANNEL_LCD3:
  627. val = 3;
  628. break;
  629. case OMAP_DSS_CHANNEL_DIGIT:
  630. val = 0;
  631. break;
  632. default:
  633. return -EINVAL;
  634. }
  635. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  636. return 0;
  637. }
  638. static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
  639. {
  640. switch (port) {
  641. case 0:
  642. return dss_dpi_select_source_omap5(port, channel);
  643. case 1:
  644. if (channel != OMAP_DSS_CHANNEL_LCD2)
  645. return -EINVAL;
  646. break;
  647. case 2:
  648. if (channel != OMAP_DSS_CHANNEL_LCD3)
  649. return -EINVAL;
  650. break;
  651. default:
  652. return -EINVAL;
  653. }
  654. return 0;
  655. }
  656. int dss_dpi_select_source(int port, enum omap_channel channel)
  657. {
  658. return dss.feat->dpi_select_source(port, channel);
  659. }
  660. static int dss_get_clocks(void)
  661. {
  662. struct clk *clk;
  663. clk = devm_clk_get(&dss.pdev->dev, "fck");
  664. if (IS_ERR(clk)) {
  665. DSSERR("can't get clock fck\n");
  666. return PTR_ERR(clk);
  667. }
  668. dss.dss_clk = clk;
  669. if (dss.feat->parent_clk_name) {
  670. clk = clk_get(NULL, dss.feat->parent_clk_name);
  671. if (IS_ERR(clk)) {
  672. DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
  673. return PTR_ERR(clk);
  674. }
  675. } else {
  676. clk = NULL;
  677. }
  678. dss.parent_clk = clk;
  679. return 0;
  680. }
  681. static void dss_put_clocks(void)
  682. {
  683. if (dss.parent_clk)
  684. clk_put(dss.parent_clk);
  685. }
  686. int dss_runtime_get(void)
  687. {
  688. int r;
  689. DSSDBG("dss_runtime_get\n");
  690. r = pm_runtime_get_sync(&dss.pdev->dev);
  691. WARN_ON(r < 0);
  692. return r < 0 ? r : 0;
  693. }
  694. void dss_runtime_put(void)
  695. {
  696. int r;
  697. DSSDBG("dss_runtime_put\n");
  698. r = pm_runtime_put_sync(&dss.pdev->dev);
  699. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  700. }
  701. /* DEBUGFS */
  702. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  703. void dss_debug_dump_clocks(struct seq_file *s)
  704. {
  705. dss_dump_clocks(s);
  706. dispc_dump_clocks(s);
  707. #ifdef CONFIG_OMAP2_DSS_DSI
  708. dsi_dump_clocks(s);
  709. #endif
  710. }
  711. #endif
  712. static const enum omap_display_type omap2plus_ports[] = {
  713. OMAP_DISPLAY_TYPE_DPI,
  714. };
  715. static const enum omap_display_type omap34xx_ports[] = {
  716. OMAP_DISPLAY_TYPE_DPI,
  717. OMAP_DISPLAY_TYPE_SDI,
  718. };
  719. static const enum omap_display_type dra7xx_ports[] = {
  720. OMAP_DISPLAY_TYPE_DPI,
  721. OMAP_DISPLAY_TYPE_DPI,
  722. OMAP_DISPLAY_TYPE_DPI,
  723. };
  724. static const struct dss_features omap24xx_dss_feats = {
  725. /*
  726. * fck div max is really 16, but the divider range has gaps. The range
  727. * from 1 to 6 has no gaps, so let's use that as a max.
  728. */
  729. .fck_div_max = 6,
  730. .dss_fck_multiplier = 2,
  731. .parent_clk_name = "core_ck",
  732. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  733. .ports = omap2plus_ports,
  734. .num_ports = ARRAY_SIZE(omap2plus_ports),
  735. };
  736. static const struct dss_features omap34xx_dss_feats = {
  737. .fck_div_max = 16,
  738. .dss_fck_multiplier = 2,
  739. .parent_clk_name = "dpll4_ck",
  740. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  741. .ports = omap34xx_ports,
  742. .num_ports = ARRAY_SIZE(omap34xx_ports),
  743. };
  744. static const struct dss_features omap3630_dss_feats = {
  745. .fck_div_max = 32,
  746. .dss_fck_multiplier = 1,
  747. .parent_clk_name = "dpll4_ck",
  748. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  749. .ports = omap2plus_ports,
  750. .num_ports = ARRAY_SIZE(omap2plus_ports),
  751. };
  752. static const struct dss_features omap44xx_dss_feats = {
  753. .fck_div_max = 32,
  754. .dss_fck_multiplier = 1,
  755. .parent_clk_name = "dpll_per_x2_ck",
  756. .dpi_select_source = &dss_dpi_select_source_omap4,
  757. .ports = omap2plus_ports,
  758. .num_ports = ARRAY_SIZE(omap2plus_ports),
  759. .select_lcd_source = &dss_lcd_clk_mux_omap4,
  760. };
  761. static const struct dss_features omap54xx_dss_feats = {
  762. .fck_div_max = 64,
  763. .dss_fck_multiplier = 1,
  764. .parent_clk_name = "dpll_per_x2_ck",
  765. .dpi_select_source = &dss_dpi_select_source_omap5,
  766. .ports = omap2plus_ports,
  767. .num_ports = ARRAY_SIZE(omap2plus_ports),
  768. .select_lcd_source = &dss_lcd_clk_mux_omap5,
  769. };
  770. static const struct dss_features am43xx_dss_feats = {
  771. .fck_div_max = 0,
  772. .dss_fck_multiplier = 0,
  773. .parent_clk_name = NULL,
  774. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  775. .ports = omap2plus_ports,
  776. .num_ports = ARRAY_SIZE(omap2plus_ports),
  777. };
  778. static const struct dss_features dra7xx_dss_feats = {
  779. .fck_div_max = 64,
  780. .dss_fck_multiplier = 1,
  781. .parent_clk_name = "dpll_per_x2_ck",
  782. .dpi_select_source = &dss_dpi_select_source_dra7xx,
  783. .ports = dra7xx_ports,
  784. .num_ports = ARRAY_SIZE(dra7xx_ports),
  785. .select_lcd_source = &dss_lcd_clk_mux_dra7,
  786. };
  787. static int dss_init_features(struct platform_device *pdev)
  788. {
  789. const struct dss_features *src;
  790. struct dss_features *dst;
  791. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  792. if (!dst) {
  793. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  794. return -ENOMEM;
  795. }
  796. switch (omapdss_get_version()) {
  797. case OMAPDSS_VER_OMAP24xx:
  798. src = &omap24xx_dss_feats;
  799. break;
  800. case OMAPDSS_VER_OMAP34xx_ES1:
  801. case OMAPDSS_VER_OMAP34xx_ES3:
  802. case OMAPDSS_VER_AM35xx:
  803. src = &omap34xx_dss_feats;
  804. break;
  805. case OMAPDSS_VER_OMAP3630:
  806. src = &omap3630_dss_feats;
  807. break;
  808. case OMAPDSS_VER_OMAP4430_ES1:
  809. case OMAPDSS_VER_OMAP4430_ES2:
  810. case OMAPDSS_VER_OMAP4:
  811. src = &omap44xx_dss_feats;
  812. break;
  813. case OMAPDSS_VER_OMAP5:
  814. src = &omap54xx_dss_feats;
  815. break;
  816. case OMAPDSS_VER_AM43xx:
  817. src = &am43xx_dss_feats;
  818. break;
  819. case OMAPDSS_VER_DRA7xx:
  820. src = &dra7xx_dss_feats;
  821. break;
  822. default:
  823. return -ENODEV;
  824. }
  825. memcpy(dst, src, sizeof(*dst));
  826. dss.feat = dst;
  827. return 0;
  828. }
  829. static int dss_init_ports(struct platform_device *pdev)
  830. {
  831. struct device_node *parent = pdev->dev.of_node;
  832. struct device_node *port;
  833. int r;
  834. if (parent == NULL)
  835. return 0;
  836. port = omapdss_of_get_next_port(parent, NULL);
  837. if (!port)
  838. return 0;
  839. if (dss.feat->num_ports == 0)
  840. return 0;
  841. do {
  842. enum omap_display_type port_type;
  843. u32 reg;
  844. r = of_property_read_u32(port, "reg", &reg);
  845. if (r)
  846. reg = 0;
  847. if (reg >= dss.feat->num_ports)
  848. continue;
  849. port_type = dss.feat->ports[reg];
  850. switch (port_type) {
  851. case OMAP_DISPLAY_TYPE_DPI:
  852. dpi_init_port(pdev, port);
  853. break;
  854. case OMAP_DISPLAY_TYPE_SDI:
  855. sdi_init_port(pdev, port);
  856. break;
  857. default:
  858. break;
  859. }
  860. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  861. return 0;
  862. }
  863. static void dss_uninit_ports(struct platform_device *pdev)
  864. {
  865. struct device_node *parent = pdev->dev.of_node;
  866. struct device_node *port;
  867. if (parent == NULL)
  868. return;
  869. port = omapdss_of_get_next_port(parent, NULL);
  870. if (!port)
  871. return;
  872. if (dss.feat->num_ports == 0)
  873. return;
  874. do {
  875. enum omap_display_type port_type;
  876. u32 reg;
  877. int r;
  878. r = of_property_read_u32(port, "reg", &reg);
  879. if (r)
  880. reg = 0;
  881. if (reg >= dss.feat->num_ports)
  882. continue;
  883. port_type = dss.feat->ports[reg];
  884. switch (port_type) {
  885. case OMAP_DISPLAY_TYPE_DPI:
  886. dpi_uninit_port(port);
  887. break;
  888. case OMAP_DISPLAY_TYPE_SDI:
  889. sdi_uninit_port(port);
  890. break;
  891. default:
  892. break;
  893. }
  894. } while ((port = omapdss_of_get_next_port(parent, port)) != NULL);
  895. }
  896. static int dss_video_pll_probe(struct platform_device *pdev)
  897. {
  898. struct device_node *np = pdev->dev.of_node;
  899. struct regulator *pll_regulator;
  900. int r;
  901. if (!np)
  902. return 0;
  903. if (of_property_read_bool(np, "syscon-pll-ctrl")) {
  904. dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
  905. "syscon-pll-ctrl");
  906. if (IS_ERR(dss.syscon_pll_ctrl)) {
  907. dev_err(&pdev->dev,
  908. "failed to get syscon-pll-ctrl regmap\n");
  909. return PTR_ERR(dss.syscon_pll_ctrl);
  910. }
  911. if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
  912. &dss.syscon_pll_ctrl_offset)) {
  913. dev_err(&pdev->dev,
  914. "failed to get syscon-pll-ctrl offset\n");
  915. return -EINVAL;
  916. }
  917. }
  918. pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
  919. if (IS_ERR(pll_regulator)) {
  920. r = PTR_ERR(pll_regulator);
  921. switch (r) {
  922. case -ENOENT:
  923. pll_regulator = NULL;
  924. break;
  925. case -EPROBE_DEFER:
  926. return -EPROBE_DEFER;
  927. default:
  928. DSSERR("can't get DPLL VDDA regulator\n");
  929. return r;
  930. }
  931. }
  932. if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
  933. dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
  934. if (IS_ERR(dss.video1_pll))
  935. return PTR_ERR(dss.video1_pll);
  936. }
  937. if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
  938. dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
  939. if (IS_ERR(dss.video2_pll)) {
  940. dss_video_pll_uninit(dss.video1_pll);
  941. return PTR_ERR(dss.video2_pll);
  942. }
  943. }
  944. return 0;
  945. }
  946. /* DSS HW IP initialisation */
  947. static int dss_bind(struct device *dev)
  948. {
  949. struct platform_device *pdev = to_platform_device(dev);
  950. struct resource *dss_mem;
  951. u32 rev;
  952. int r;
  953. dss.pdev = pdev;
  954. r = dss_init_features(dss.pdev);
  955. if (r)
  956. return r;
  957. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  958. if (!dss_mem) {
  959. DSSERR("can't get IORESOURCE_MEM DSS\n");
  960. return -EINVAL;
  961. }
  962. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  963. resource_size(dss_mem));
  964. if (!dss.base) {
  965. DSSERR("can't ioremap DSS\n");
  966. return -ENOMEM;
  967. }
  968. r = dss_get_clocks();
  969. if (r)
  970. return r;
  971. r = dss_setup_default_clock();
  972. if (r)
  973. goto err_setup_clocks;
  974. r = dss_video_pll_probe(pdev);
  975. if (r)
  976. goto err_pll_init;
  977. r = dss_init_ports(pdev);
  978. if (r)
  979. goto err_init_ports;
  980. pm_runtime_enable(&pdev->dev);
  981. r = dss_runtime_get();
  982. if (r)
  983. goto err_runtime_get;
  984. dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
  985. /* Select DPLL */
  986. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  987. dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
  988. #ifdef CONFIG_OMAP2_DSS_VENC
  989. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  990. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  991. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  992. #endif
  993. dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
  994. dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
  995. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  996. dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
  997. dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
  998. rev = dss_read_reg(DSS_REVISION);
  999. pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  1000. dss_runtime_put();
  1001. r = component_bind_all(&pdev->dev, NULL);
  1002. if (r)
  1003. goto err_component;
  1004. dss_debugfs_create_file("dss", dss_dump_regs);
  1005. pm_set_vt_switch(0);
  1006. omapdss_set_is_initialized(true);
  1007. return 0;
  1008. err_component:
  1009. err_runtime_get:
  1010. pm_runtime_disable(&pdev->dev);
  1011. dss_uninit_ports(pdev);
  1012. err_init_ports:
  1013. if (dss.video1_pll)
  1014. dss_video_pll_uninit(dss.video1_pll);
  1015. if (dss.video2_pll)
  1016. dss_video_pll_uninit(dss.video2_pll);
  1017. err_pll_init:
  1018. err_setup_clocks:
  1019. dss_put_clocks();
  1020. return r;
  1021. }
  1022. static void dss_unbind(struct device *dev)
  1023. {
  1024. struct platform_device *pdev = to_platform_device(dev);
  1025. omapdss_set_is_initialized(false);
  1026. component_unbind_all(&pdev->dev, NULL);
  1027. if (dss.video1_pll)
  1028. dss_video_pll_uninit(dss.video1_pll);
  1029. if (dss.video2_pll)
  1030. dss_video_pll_uninit(dss.video2_pll);
  1031. dss_uninit_ports(pdev);
  1032. pm_runtime_disable(&pdev->dev);
  1033. dss_put_clocks();
  1034. }
  1035. static const struct component_master_ops dss_component_ops = {
  1036. .bind = dss_bind,
  1037. .unbind = dss_unbind,
  1038. };
  1039. static int dss_component_compare(struct device *dev, void *data)
  1040. {
  1041. struct device *child = data;
  1042. return dev == child;
  1043. }
  1044. static int dss_add_child_component(struct device *dev, void *data)
  1045. {
  1046. struct component_match **match = data;
  1047. /*
  1048. * HACK
  1049. * We don't have a working driver for rfbi, so skip it here always.
  1050. * Otherwise dss will never get probed successfully, as it will wait
  1051. * for rfbi to get probed.
  1052. */
  1053. if (strstr(dev_name(dev), "rfbi"))
  1054. return 0;
  1055. component_match_add(dev->parent, match, dss_component_compare, dev);
  1056. return 0;
  1057. }
  1058. static int dss_probe(struct platform_device *pdev)
  1059. {
  1060. struct component_match *match = NULL;
  1061. int r;
  1062. /* add all the child devices as components */
  1063. device_for_each_child(&pdev->dev, &match, dss_add_child_component);
  1064. r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
  1065. if (r)
  1066. return r;
  1067. return 0;
  1068. }
  1069. static int dss_remove(struct platform_device *pdev)
  1070. {
  1071. component_master_del(&pdev->dev, &dss_component_ops);
  1072. return 0;
  1073. }
  1074. static int dss_runtime_suspend(struct device *dev)
  1075. {
  1076. dss_save_context();
  1077. dss_set_min_bus_tput(dev, 0);
  1078. pinctrl_pm_select_sleep_state(dev);
  1079. return 0;
  1080. }
  1081. static int dss_runtime_resume(struct device *dev)
  1082. {
  1083. int r;
  1084. pinctrl_pm_select_default_state(dev);
  1085. /*
  1086. * Set an arbitrarily high tput request to ensure OPP100.
  1087. * What we should really do is to make a request to stay in OPP100,
  1088. * without any tput requirements, but that is not currently possible
  1089. * via the PM layer.
  1090. */
  1091. r = dss_set_min_bus_tput(dev, 1000000000);
  1092. if (r)
  1093. return r;
  1094. dss_restore_context();
  1095. return 0;
  1096. }
  1097. static const struct dev_pm_ops dss_pm_ops = {
  1098. .runtime_suspend = dss_runtime_suspend,
  1099. .runtime_resume = dss_runtime_resume,
  1100. };
  1101. static const struct of_device_id dss_of_match[] = {
  1102. { .compatible = "ti,omap2-dss", },
  1103. { .compatible = "ti,omap3-dss", },
  1104. { .compatible = "ti,omap4-dss", },
  1105. { .compatible = "ti,omap5-dss", },
  1106. { .compatible = "ti,dra7-dss", },
  1107. {},
  1108. };
  1109. MODULE_DEVICE_TABLE(of, dss_of_match);
  1110. static struct platform_driver omap_dsshw_driver = {
  1111. .probe = dss_probe,
  1112. .remove = dss_remove,
  1113. .driver = {
  1114. .name = "omapdss_dss",
  1115. .pm = &dss_pm_ops,
  1116. .of_match_table = dss_of_match,
  1117. .suppress_bind_attrs = true,
  1118. },
  1119. };
  1120. int __init dss_init_platform_driver(void)
  1121. {
  1122. return platform_driver_register(&omap_dsshw_driver);
  1123. }
  1124. void dss_uninit_platform_driver(void)
  1125. {
  1126. platform_driver_unregister(&omap_dsshw_driver);
  1127. }